blob: 26f61039dfa0663d175850d395c37ed02e0574ba [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#include "SIInstrInfo.h"
17#include "AMDGPUTargetMachine.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000023#include "llvm/IR/Function.h"
Tom Stellard96468902014-09-24 01:33:17 +000024#include "llvm/CodeGen/RegisterScavenging.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/MC/MCInstrDesc.h"
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +000026#include "llvm/Support/Debug.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28using namespace llvm;
29
Tom Stellard2e59a452014-06-13 01:32:00 +000030SIInstrInfo::SIInstrInfo(const AMDGPUSubtarget &st)
Eric Christopher6c5b5112015-03-11 18:43:21 +000031 : AMDGPUInstrInfo(st), RI() {}
Tom Stellard75aadc22012-12-11 21:25:42 +000032
Tom Stellard82166022013-11-13 23:36:37 +000033//===----------------------------------------------------------------------===//
34// TargetInstrInfo callbacks
35//===----------------------------------------------------------------------===//
36
Matt Arsenaultc10853f2014-08-06 00:29:43 +000037static unsigned getNumOperandsNoGlue(SDNode *Node) {
38 unsigned N = Node->getNumOperands();
39 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
40 --N;
41 return N;
42}
43
44static SDValue findChainOperand(SDNode *Load) {
45 SDValue LastOp = Load->getOperand(getNumOperandsNoGlue(Load) - 1);
46 assert(LastOp.getValueType() == MVT::Other && "Chain missing from load node");
47 return LastOp;
48}
49
Tom Stellard155bbb72014-08-11 22:18:17 +000050/// \brief Returns true if both nodes have the same value for the given
51/// operand \p Op, or if both nodes do not have this operand.
52static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
53 unsigned Opc0 = N0->getMachineOpcode();
54 unsigned Opc1 = N1->getMachineOpcode();
55
56 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
57 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
58
59 if (Op0Idx == -1 && Op1Idx == -1)
60 return true;
61
62
63 if ((Op0Idx == -1 && Op1Idx != -1) ||
64 (Op1Idx == -1 && Op0Idx != -1))
65 return false;
66
67 // getNamedOperandIdx returns the index for the MachineInstr's operands,
68 // which includes the result as the first operand. We are indexing into the
69 // MachineSDNode's operands, so we need to skip the result operand to get
70 // the real index.
71 --Op0Idx;
72 --Op1Idx;
73
Tom Stellardb8b84132014-09-03 15:22:39 +000074 return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx);
Tom Stellard155bbb72014-08-11 22:18:17 +000075}
76
Matt Arsenaulta48b8662015-04-23 23:34:48 +000077bool SIInstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
78 AliasAnalysis *AA) const {
79 // TODO: The generic check fails for VALU instructions that should be
80 // rematerializable due to implicit reads of exec. We really want all of the
81 // generic logic for this except for this.
82 switch (MI->getOpcode()) {
83 case AMDGPU::V_MOV_B32_e32:
84 case AMDGPU::V_MOV_B32_e64:
Matt Arsenault80f766a2015-09-10 01:23:28 +000085 case AMDGPU::V_MOV_B64_PSEUDO:
Matt Arsenaulta48b8662015-04-23 23:34:48 +000086 return true;
87 default:
88 return false;
89 }
90}
91
Matt Arsenaultc10853f2014-08-06 00:29:43 +000092bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
93 int64_t &Offset0,
94 int64_t &Offset1) const {
95 if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
96 return false;
97
98 unsigned Opc0 = Load0->getMachineOpcode();
99 unsigned Opc1 = Load1->getMachineOpcode();
100
101 // Make sure both are actually loads.
102 if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
103 return false;
104
105 if (isDS(Opc0) && isDS(Opc1)) {
Tom Stellard20fa0be2014-10-07 21:09:20 +0000106
107 // FIXME: Handle this case:
108 if (getNumOperandsNoGlue(Load0) != getNumOperandsNoGlue(Load1))
109 return false;
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000110
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000111 // Check base reg.
112 if (Load0->getOperand(1) != Load1->getOperand(1))
113 return false;
114
115 // Check chain.
116 if (findChainOperand(Load0) != findChainOperand(Load1))
117 return false;
118
Matt Arsenault972c12a2014-09-17 17:48:32 +0000119 // Skip read2 / write2 variants for simplicity.
120 // TODO: We should report true if the used offsets are adjacent (excluded
121 // st64 versions).
122 if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::data1) != -1 ||
123 AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::data1) != -1)
124 return false;
125
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000126 Offset0 = cast<ConstantSDNode>(Load0->getOperand(2))->getZExtValue();
127 Offset1 = cast<ConstantSDNode>(Load1->getOperand(2))->getZExtValue();
128 return true;
129 }
130
131 if (isSMRD(Opc0) && isSMRD(Opc1)) {
132 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
133
134 // Check base reg.
135 if (Load0->getOperand(0) != Load1->getOperand(0))
136 return false;
137
Tom Stellardf0a575f2015-03-23 16:06:01 +0000138 const ConstantSDNode *Load0Offset =
139 dyn_cast<ConstantSDNode>(Load0->getOperand(1));
140 const ConstantSDNode *Load1Offset =
141 dyn_cast<ConstantSDNode>(Load1->getOperand(1));
142
143 if (!Load0Offset || !Load1Offset)
144 return false;
145
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000146 // Check chain.
147 if (findChainOperand(Load0) != findChainOperand(Load1))
148 return false;
149
Tom Stellardf0a575f2015-03-23 16:06:01 +0000150 Offset0 = Load0Offset->getZExtValue();
151 Offset1 = Load1Offset->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000152 return true;
153 }
154
155 // MUBUF and MTBUF can access the same addresses.
156 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000157
158 // MUBUF and MTBUF have vaddr at different indices.
Tom Stellard155bbb72014-08-11 22:18:17 +0000159 if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
160 findChainOperand(Load0) != findChainOperand(Load1) ||
161 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
Tom Stellardb8b84132014-09-03 15:22:39 +0000162 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000163 return false;
164
Tom Stellard155bbb72014-08-11 22:18:17 +0000165 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
166 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
167
168 if (OffIdx0 == -1 || OffIdx1 == -1)
169 return false;
170
171 // getNamedOperandIdx returns the index for MachineInstrs. Since they
172 // inlcude the output in the operand list, but SDNodes don't, we need to
173 // subtract the index by one.
174 --OffIdx0;
175 --OffIdx1;
176
177 SDValue Off0 = Load0->getOperand(OffIdx0);
178 SDValue Off1 = Load1->getOperand(OffIdx1);
179
180 // The offset might be a FrameIndexSDNode.
181 if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
182 return false;
183
184 Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
185 Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000186 return true;
187 }
188
189 return false;
190}
191
Matt Arsenault2e991122014-09-10 23:26:16 +0000192static bool isStride64(unsigned Opc) {
193 switch (Opc) {
194 case AMDGPU::DS_READ2ST64_B32:
195 case AMDGPU::DS_READ2ST64_B64:
196 case AMDGPU::DS_WRITE2ST64_B32:
197 case AMDGPU::DS_WRITE2ST64_B64:
198 return true;
199 default:
200 return false;
201 }
202}
203
Sanjoy Dasb666ea32015-06-15 18:44:14 +0000204bool SIInstrInfo::getMemOpBaseRegImmOfs(MachineInstr *LdSt, unsigned &BaseReg,
205 unsigned &Offset,
206 const TargetRegisterInfo *TRI) const {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000207 unsigned Opc = LdSt->getOpcode();
Matt Arsenault3add6432015-10-20 04:35:43 +0000208
209 if (isDS(*LdSt)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000210 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
211 AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000212 if (OffsetImm) {
213 // Normal, single offset LDS instruction.
214 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
215 AMDGPU::OpName::addr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000216
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000217 BaseReg = AddrReg->getReg();
218 Offset = OffsetImm->getImm();
219 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000220 }
221
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000222 // The 2 offset instructions use offset0 and offset1 instead. We can treat
223 // these as a load with a single offset if the 2 offsets are consecutive. We
224 // will use this for some partially aligned loads.
225 const MachineOperand *Offset0Imm = getNamedOperand(*LdSt,
226 AMDGPU::OpName::offset0);
227 const MachineOperand *Offset1Imm = getNamedOperand(*LdSt,
228 AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000229
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000230 uint8_t Offset0 = Offset0Imm->getImm();
231 uint8_t Offset1 = Offset1Imm->getImm();
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000232
Matt Arsenault84db5d92015-07-14 17:57:36 +0000233 if (Offset1 > Offset0 && Offset1 - Offset0 == 1) {
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000234 // Each of these offsets is in element sized units, so we need to convert
235 // to bytes of the individual reads.
236
237 unsigned EltSize;
238 if (LdSt->mayLoad())
239 EltSize = getOpRegClass(*LdSt, 0)->getSize() / 2;
240 else {
241 assert(LdSt->mayStore());
242 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
243 EltSize = getOpRegClass(*LdSt, Data0Idx)->getSize();
244 }
245
Matt Arsenault2e991122014-09-10 23:26:16 +0000246 if (isStride64(Opc))
247 EltSize *= 64;
248
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000249 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
250 AMDGPU::OpName::addr);
251 BaseReg = AddrReg->getReg();
252 Offset = EltSize * Offset0;
253 return true;
254 }
255
256 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000257 }
258
Matt Arsenault3add6432015-10-20 04:35:43 +0000259 if (isMUBUF(*LdSt) || isMTBUF(*LdSt)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000260 if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1)
261 return false;
262
263 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
264 AMDGPU::OpName::vaddr);
265 if (!AddrReg)
266 return false;
267
268 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
269 AMDGPU::OpName::offset);
270 BaseReg = AddrReg->getReg();
271 Offset = OffsetImm->getImm();
272 return true;
273 }
274
Matt Arsenault3add6432015-10-20 04:35:43 +0000275 if (isSMRD(*LdSt)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000276 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
277 AMDGPU::OpName::offset);
278 if (!OffsetImm)
279 return false;
280
281 const MachineOperand *SBaseReg = getNamedOperand(*LdSt,
282 AMDGPU::OpName::sbase);
283 BaseReg = SBaseReg->getReg();
284 Offset = OffsetImm->getImm();
285 return true;
286 }
287
288 return false;
289}
290
Matt Arsenault0e75a062014-09-17 17:48:30 +0000291bool SIInstrInfo::shouldClusterLoads(MachineInstr *FirstLdSt,
292 MachineInstr *SecondLdSt,
293 unsigned NumLoads) const {
Matt Arsenault0e75a062014-09-17 17:48:30 +0000294 // TODO: This needs finer tuning
295 if (NumLoads > 4)
296 return false;
297
Matt Arsenault3add6432015-10-20 04:35:43 +0000298 if (isDS(*FirstLdSt) && isDS(*SecondLdSt))
Matt Arsenault0e75a062014-09-17 17:48:30 +0000299 return true;
300
Matt Arsenault3add6432015-10-20 04:35:43 +0000301 if (isSMRD(*FirstLdSt) && isSMRD(*SecondLdSt))
Matt Arsenault0e75a062014-09-17 17:48:30 +0000302 return true;
303
Matt Arsenault3add6432015-10-20 04:35:43 +0000304 if ((isMUBUF(*FirstLdSt) || isMTBUF(*FirstLdSt)) &&
305 (isMUBUF(*SecondLdSt) || isMTBUF(*SecondLdSt)))
Matt Arsenault0e75a062014-09-17 17:48:30 +0000306 return true;
307
308 return false;
309}
310
Tom Stellard75aadc22012-12-11 21:25:42 +0000311void
312SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Christian Konigd0e3da12013-03-01 09:46:27 +0000313 MachineBasicBlock::iterator MI, DebugLoc DL,
314 unsigned DestReg, unsigned SrcReg,
315 bool KillSrc) const {
316
Tom Stellard75aadc22012-12-11 21:25:42 +0000317 // If we are trying to copy to or from SCC, there is a bug somewhere else in
318 // the backend. While it may be theoretically possible to do this, it should
319 // never be necessary.
320 assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
321
Craig Topper0afd0ab2013-07-15 06:39:13 +0000322 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000323 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
324 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
325 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
326 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15, 0
327 };
328
Craig Topper0afd0ab2013-07-15 06:39:13 +0000329 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000330 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
331 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7, 0
332 };
333
Craig Topper0afd0ab2013-07-15 06:39:13 +0000334 static const int16_t Sub0_3[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000335 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3, 0
336 };
337
Craig Topper0afd0ab2013-07-15 06:39:13 +0000338 static const int16_t Sub0_2[] = {
Christian Konig8b1ed282013-04-10 08:39:16 +0000339 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, 0
340 };
341
Craig Topper0afd0ab2013-07-15 06:39:13 +0000342 static const int16_t Sub0_1[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000343 AMDGPU::sub0, AMDGPU::sub1, 0
344 };
345
346 unsigned Opcode;
347 const int16_t *SubIndices;
348
349 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
350 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
351 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
352 .addReg(SrcReg, getKillRegState(KillSrc));
353 return;
354
Tom Stellardaac18892013-02-07 19:39:43 +0000355 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000356 if (DestReg == AMDGPU::VCC) {
Matt Arsenault99981682015-02-14 02:55:56 +0000357 if (AMDGPU::SReg_64RegClass.contains(SrcReg)) {
358 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), AMDGPU::VCC)
359 .addReg(SrcReg, getKillRegState(KillSrc));
360 } else {
361 // FIXME: Hack until VReg_1 removed.
362 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg));
Matt Arsenault46359152015-08-08 00:41:48 +0000363 BuildMI(MBB, MI, DL, get(AMDGPU::V_CMP_NE_I32_e32))
Matt Arsenault99981682015-02-14 02:55:56 +0000364 .addImm(0)
365 .addReg(SrcReg, getKillRegState(KillSrc));
366 }
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000367
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000368 return;
369 }
370
Tom Stellard75aadc22012-12-11 21:25:42 +0000371 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
372 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
373 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000374 return;
375
376 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
377 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
378 Opcode = AMDGPU::S_MOV_B32;
379 SubIndices = Sub0_3;
380
381 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
382 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
383 Opcode = AMDGPU::S_MOV_B32;
384 SubIndices = Sub0_7;
385
386 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
387 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
388 Opcode = AMDGPU::S_MOV_B32;
389 SubIndices = Sub0_15;
390
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000391 } else if (AMDGPU::VGPR_32RegClass.contains(DestReg)) {
392 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000393 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000394 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
395 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000396 return;
397
398 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
399 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000400 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000401 Opcode = AMDGPU::V_MOV_B32_e32;
402 SubIndices = Sub0_1;
403
Christian Konig8b1ed282013-04-10 08:39:16 +0000404 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
405 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
406 Opcode = AMDGPU::V_MOV_B32_e32;
407 SubIndices = Sub0_2;
408
Christian Konigd0e3da12013-03-01 09:46:27 +0000409 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
410 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000411 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000412 Opcode = AMDGPU::V_MOV_B32_e32;
413 SubIndices = Sub0_3;
414
415 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
416 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000417 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000418 Opcode = AMDGPU::V_MOV_B32_e32;
419 SubIndices = Sub0_7;
420
421 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
422 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000423 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000424 Opcode = AMDGPU::V_MOV_B32_e32;
425 SubIndices = Sub0_15;
426
Tom Stellard75aadc22012-12-11 21:25:42 +0000427 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000428 llvm_unreachable("Can't copy register!");
429 }
430
431 while (unsigned SubIdx = *SubIndices++) {
432 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
433 get(Opcode), RI.getSubReg(DestReg, SubIdx));
434
435 Builder.addReg(RI.getSubReg(SrcReg, SubIdx), getKillRegState(KillSrc));
436
437 if (*SubIndices)
438 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000439 }
440}
441
Marek Olsakcfbdba22015-06-26 20:29:10 +0000442int SIInstrInfo::commuteOpcode(const MachineInstr &MI) const {
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000443 const unsigned Opcode = MI.getOpcode();
444
Christian Konig3c145802013-03-27 09:12:59 +0000445 int NewOpc;
446
447 // Try to map original to commuted opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000448 NewOpc = AMDGPU::getCommuteRev(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000449 if (NewOpc != -1)
450 // Check if the commuted (REV) opcode exists on the target.
451 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000452
453 // Try to map commuted to original opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000454 NewOpc = AMDGPU::getCommuteOrig(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000455 if (NewOpc != -1)
456 // Check if the original (non-REV) opcode exists on the target.
457 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000458
459 return Opcode;
460}
461
Tom Stellardef3b8642015-01-07 19:56:17 +0000462unsigned SIInstrInfo::getMovOpcode(const TargetRegisterClass *DstRC) const {
463
464 if (DstRC->getSize() == 4) {
465 return RI.isSGPRClass(DstRC) ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
466 } else if (DstRC->getSize() == 8 && RI.isSGPRClass(DstRC)) {
467 return AMDGPU::S_MOV_B64;
Tom Stellard4842c052015-01-07 20:27:25 +0000468 } else if (DstRC->getSize() == 8 && !RI.isSGPRClass(DstRC)) {
469 return AMDGPU::V_MOV_B64_PSEUDO;
Tom Stellardef3b8642015-01-07 19:56:17 +0000470 }
471 return AMDGPU::COPY;
472}
473
Tom Stellardc149dc02013-11-27 21:23:35 +0000474void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
475 MachineBasicBlock::iterator MI,
476 unsigned SrcReg, bool isKill,
477 int FrameIndex,
478 const TargetRegisterClass *RC,
479 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000480 MachineFunction *MF = MBB.getParent();
Tom Stellard42fb60e2015-01-14 15:42:31 +0000481 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000482 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000483 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000484 int Opcode = -1;
Tom Stellardc149dc02013-11-27 21:23:35 +0000485
Tom Stellard96468902014-09-24 01:33:17 +0000486 if (RI.isSGPRClass(RC)) {
Tom Stellardeba61072014-05-02 15:41:42 +0000487 // We are only allowed to create one new instruction when spilling
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000488 // registers, so we need to use pseudo instruction for spilling
489 // SGPRs.
Tom Stellardeba61072014-05-02 15:41:42 +0000490 switch (RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000491 case 32: Opcode = AMDGPU::SI_SPILL_S32_SAVE; break;
492 case 64: Opcode = AMDGPU::SI_SPILL_S64_SAVE; break;
493 case 128: Opcode = AMDGPU::SI_SPILL_S128_SAVE; break;
494 case 256: Opcode = AMDGPU::SI_SPILL_S256_SAVE; break;
495 case 512: Opcode = AMDGPU::SI_SPILL_S512_SAVE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000496 }
Tom Stellarde99fb652015-01-20 19:33:04 +0000497 } else if(RI.hasVGPRs(RC) && ST.isVGPRSpillingEnabled(MFI)) {
Tom Stellard42fb60e2015-01-14 15:42:31 +0000498 MFI->setHasSpilledVGPRs();
499
Tom Stellard96468902014-09-24 01:33:17 +0000500 switch(RC->getSize() * 8) {
501 case 32: Opcode = AMDGPU::SI_SPILL_V32_SAVE; break;
502 case 64: Opcode = AMDGPU::SI_SPILL_V64_SAVE; break;
503 case 96: Opcode = AMDGPU::SI_SPILL_V96_SAVE; break;
504 case 128: Opcode = AMDGPU::SI_SPILL_V128_SAVE; break;
505 case 256: Opcode = AMDGPU::SI_SPILL_V256_SAVE; break;
506 case 512: Opcode = AMDGPU::SI_SPILL_V512_SAVE; break;
507 }
508 }
Tom Stellardeba61072014-05-02 15:41:42 +0000509
Tom Stellard96468902014-09-24 01:33:17 +0000510 if (Opcode != -1) {
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000511 MachinePointerInfo PtrInfo
512 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
513 unsigned Size = FrameInfo->getObjectSize(FrameIndex);
514 unsigned Align = FrameInfo->getObjectAlignment(FrameIndex);
515 MachineMemOperand *MMO
516 = MF->getMachineMemOperand(PtrInfo, MachineMemOperand::MOStore,
517 Size, Align);
518
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000519 FrameInfo->setObjectAlignment(FrameIndex, 4);
520 BuildMI(MBB, MI, DL, get(Opcode))
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000521 .addReg(SrcReg)
522 .addFrameIndex(FrameIndex)
523 // Place-holder registers, these will be filled in by
524 // SIPrepareScratchRegs.
525 .addReg(AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3, RegState::Undef)
526 .addReg(AMDGPU::SGPR0, RegState::Undef)
527 .addMemOperand(MMO);
Tom Stellardeba61072014-05-02 15:41:42 +0000528 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000529 LLVMContext &Ctx = MF->getFunction()->getContext();
530 Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Do not know how to"
531 " spill register");
Tom Stellard0febe682015-01-14 15:42:34 +0000532 BuildMI(MBB, MI, DL, get(AMDGPU::KILL))
Tom Stellard96468902014-09-24 01:33:17 +0000533 .addReg(SrcReg);
Tom Stellardc149dc02013-11-27 21:23:35 +0000534 }
535}
536
537void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
538 MachineBasicBlock::iterator MI,
539 unsigned DestReg, int FrameIndex,
540 const TargetRegisterClass *RC,
541 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000542 MachineFunction *MF = MBB.getParent();
Tom Stellarde99fb652015-01-20 19:33:04 +0000543 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000544 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000545 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellard96468902014-09-24 01:33:17 +0000546 int Opcode = -1;
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000547
Tom Stellard96468902014-09-24 01:33:17 +0000548 if (RI.isSGPRClass(RC)){
Tom Stellardeba61072014-05-02 15:41:42 +0000549 switch(RC->getSize() * 8) {
Tom Stellard96468902014-09-24 01:33:17 +0000550 case 32: Opcode = AMDGPU::SI_SPILL_S32_RESTORE; break;
551 case 64: Opcode = AMDGPU::SI_SPILL_S64_RESTORE; break;
552 case 128: Opcode = AMDGPU::SI_SPILL_S128_RESTORE; break;
553 case 256: Opcode = AMDGPU::SI_SPILL_S256_RESTORE; break;
554 case 512: Opcode = AMDGPU::SI_SPILL_S512_RESTORE; break;
Tom Stellardc149dc02013-11-27 21:23:35 +0000555 }
Tom Stellarde99fb652015-01-20 19:33:04 +0000556 } else if(RI.hasVGPRs(RC) && ST.isVGPRSpillingEnabled(MFI)) {
Tom Stellard96468902014-09-24 01:33:17 +0000557 switch(RC->getSize() * 8) {
558 case 32: Opcode = AMDGPU::SI_SPILL_V32_RESTORE; break;
559 case 64: Opcode = AMDGPU::SI_SPILL_V64_RESTORE; break;
560 case 96: Opcode = AMDGPU::SI_SPILL_V96_RESTORE; break;
561 case 128: Opcode = AMDGPU::SI_SPILL_V128_RESTORE; break;
562 case 256: Opcode = AMDGPU::SI_SPILL_V256_RESTORE; break;
563 case 512: Opcode = AMDGPU::SI_SPILL_V512_RESTORE; break;
564 }
565 }
Tom Stellardeba61072014-05-02 15:41:42 +0000566
Tom Stellard96468902014-09-24 01:33:17 +0000567 if (Opcode != -1) {
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000568 unsigned Align = 4;
569 FrameInfo->setObjectAlignment(FrameIndex, Align);
570 unsigned Size = FrameInfo->getObjectSize(FrameIndex);
Tom Stellard42fb60e2015-01-14 15:42:31 +0000571
Matt Arsenault9a32cd32015-08-29 06:48:57 +0000572 MachinePointerInfo PtrInfo
573 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
574 MachineMemOperand *MMO = MF->getMachineMemOperand(
575 PtrInfo, MachineMemOperand::MOLoad, Size, Align);
576
577 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
578 .addFrameIndex(FrameIndex)
579 // Place-holder registers, these will be filled in by
580 // SIPrepareScratchRegs.
581 .addReg(AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3, RegState::Undef)
582 .addReg(AMDGPU::SGPR0, RegState::Undef)
583 .addMemOperand(MMO);
Tom Stellardeba61072014-05-02 15:41:42 +0000584 } else {
Tom Stellard96468902014-09-24 01:33:17 +0000585 LLVMContext &Ctx = MF->getFunction()->getContext();
586 Ctx.emitError("SIInstrInfo::loadRegFromStackSlot - Do not know how to"
587 " restore register");
Tom Stellard0febe682015-01-14 15:42:34 +0000588 BuildMI(MBB, MI, DL, get(AMDGPU::IMPLICIT_DEF), DestReg);
Tom Stellardc149dc02013-11-27 21:23:35 +0000589 }
590}
591
Tom Stellard96468902014-09-24 01:33:17 +0000592/// \param @Offset Offset in bytes of the FrameIndex being spilled
593unsigned SIInstrInfo::calculateLDSSpillAddress(MachineBasicBlock &MBB,
594 MachineBasicBlock::iterator MI,
595 RegScavenger *RS, unsigned TmpReg,
596 unsigned FrameOffset,
597 unsigned Size) const {
598 MachineFunction *MF = MBB.getParent();
599 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Eric Christopher7792e322015-01-30 23:24:40 +0000600 const AMDGPUSubtarget &ST = MF->getSubtarget<AMDGPUSubtarget>();
Tom Stellard96468902014-09-24 01:33:17 +0000601 const SIRegisterInfo *TRI =
602 static_cast<const SIRegisterInfo*>(ST.getRegisterInfo());
603 DebugLoc DL = MBB.findDebugLoc(MI);
604 unsigned WorkGroupSize = MFI->getMaximumWorkGroupSize(*MF);
605 unsigned WavefrontSize = ST.getWavefrontSize();
606
607 unsigned TIDReg = MFI->getTIDReg();
608 if (!MFI->hasCalculatedTID()) {
609 MachineBasicBlock &Entry = MBB.getParent()->front();
610 MachineBasicBlock::iterator Insert = Entry.front();
611 DebugLoc DL = Insert->getDebugLoc();
612
Tom Stellard42fb60e2015-01-14 15:42:31 +0000613 TIDReg = RI.findUnusedRegister(MF->getRegInfo(), &AMDGPU::VGPR_32RegClass);
Tom Stellard96468902014-09-24 01:33:17 +0000614 if (TIDReg == AMDGPU::NoRegister)
615 return TIDReg;
616
617
618 if (MFI->getShaderType() == ShaderType::COMPUTE &&
619 WorkGroupSize > WavefrontSize) {
620
621 unsigned TIDIGXReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_X);
622 unsigned TIDIGYReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Y);
623 unsigned TIDIGZReg = TRI->getPreloadedValue(*MF, SIRegisterInfo::TIDIG_Z);
624 unsigned InputPtrReg =
625 TRI->getPreloadedValue(*MF, SIRegisterInfo::INPUT_PTR);
Benjamin Kramer7149aab2015-03-01 18:09:56 +0000626 for (unsigned Reg : {TIDIGXReg, TIDIGYReg, TIDIGZReg}) {
Tom Stellard96468902014-09-24 01:33:17 +0000627 if (!Entry.isLiveIn(Reg))
628 Entry.addLiveIn(Reg);
629 }
630
631 RS->enterBasicBlock(&Entry);
632 unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
633 unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
634 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0)
635 .addReg(InputPtrReg)
636 .addImm(SI::KernelInputOffsets::NGROUPS_Z);
637 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1)
638 .addReg(InputPtrReg)
639 .addImm(SI::KernelInputOffsets::NGROUPS_Y);
640
641 // NGROUPS.X * NGROUPS.Y
642 BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1)
643 .addReg(STmp1)
644 .addReg(STmp0);
645 // (NGROUPS.X * NGROUPS.Y) * TIDIG.X
646 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg)
647 .addReg(STmp1)
648 .addReg(TIDIGXReg);
649 // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)
650 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg)
651 .addReg(STmp0)
652 .addReg(TIDIGYReg)
653 .addReg(TIDReg);
654 // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z
655 BuildMI(Entry, Insert, DL, get(AMDGPU::V_ADD_I32_e32), TIDReg)
656 .addReg(TIDReg)
657 .addReg(TIDIGZReg);
658 } else {
659 // Get the wave id
660 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64),
661 TIDReg)
662 .addImm(-1)
663 .addImm(0);
664
Marek Olsakc5368502015-01-15 18:43:01 +0000665 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e64),
Tom Stellard96468902014-09-24 01:33:17 +0000666 TIDReg)
667 .addImm(-1)
668 .addReg(TIDReg);
669 }
670
671 BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32),
672 TIDReg)
673 .addImm(2)
674 .addReg(TIDReg);
675 MFI->setTIDReg(TIDReg);
676 }
677
678 // Add FrameIndex to LDS offset
679 unsigned LDSOffset = MFI->LDSSize + (FrameOffset * WorkGroupSize);
680 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), TmpReg)
681 .addImm(LDSOffset)
682 .addReg(TIDReg);
683
684 return TmpReg;
685}
686
Tom Stellardeba61072014-05-02 15:41:42 +0000687void SIInstrInfo::insertNOPs(MachineBasicBlock::iterator MI,
688 int Count) const {
689 while (Count > 0) {
690 int Arg;
691 if (Count >= 8)
692 Arg = 7;
693 else
694 Arg = Count - 1;
695 Count -= 8;
696 BuildMI(*MI->getParent(), MI, MI->getDebugLoc(), get(AMDGPU::S_NOP))
697 .addImm(Arg);
698 }
699}
700
701bool SIInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
Tom Stellardeba61072014-05-02 15:41:42 +0000702 MachineBasicBlock &MBB = *MI->getParent();
703 DebugLoc DL = MBB.findDebugLoc(MI);
704 switch (MI->getOpcode()) {
705 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
706
Tom Stellard067c8152014-07-21 14:01:14 +0000707 case AMDGPU::SI_CONSTDATA_PTR: {
708 unsigned Reg = MI->getOperand(0).getReg();
709 unsigned RegLo = RI.getSubReg(Reg, AMDGPU::sub0);
710 unsigned RegHi = RI.getSubReg(Reg, AMDGPU::sub1);
711
712 BuildMI(MBB, MI, DL, get(AMDGPU::S_GETPC_B64), Reg);
713
714 // Add 32-bit offset from this instruction to the start of the constant data.
Tom Stellard80942a12014-09-05 14:07:59 +0000715 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADD_U32), RegLo)
Tom Stellard067c8152014-07-21 14:01:14 +0000716 .addReg(RegLo)
717 .addTargetIndex(AMDGPU::TI_CONSTDATA_START)
718 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit);
719 BuildMI(MBB, MI, DL, get(AMDGPU::S_ADDC_U32), RegHi)
720 .addReg(RegHi)
721 .addImm(0)
722 .addReg(AMDGPU::SCC, RegState::Define | RegState::Implicit)
723 .addReg(AMDGPU::SCC, RegState::Implicit);
724 MI->eraseFromParent();
725 break;
726 }
Tom Stellard60024a02014-09-24 01:33:24 +0000727 case AMDGPU::SGPR_USE:
728 // This is just a placeholder for register allocation.
729 MI->eraseFromParent();
730 break;
Tom Stellard4842c052015-01-07 20:27:25 +0000731
732 case AMDGPU::V_MOV_B64_PSEUDO: {
733 unsigned Dst = MI->getOperand(0).getReg();
734 unsigned DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
735 unsigned DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
736
737 const MachineOperand &SrcOp = MI->getOperand(1);
738 // FIXME: Will this work for 64-bit floating point immediates?
739 assert(!SrcOp.isFPImm());
740 if (SrcOp.isImm()) {
741 APInt Imm(64, SrcOp.getImm());
742 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
743 .addImm(Imm.getLoBits(32).getZExtValue())
744 .addReg(Dst, RegState::Implicit);
745 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
746 .addImm(Imm.getHiBits(32).getZExtValue())
747 .addReg(Dst, RegState::Implicit);
748 } else {
749 assert(SrcOp.isReg());
750 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
751 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub0))
752 .addReg(Dst, RegState::Implicit);
753 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
754 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub1))
755 .addReg(Dst, RegState::Implicit);
756 }
757 MI->eraseFromParent();
758 break;
759 }
Marek Olsak7d777282015-03-24 13:40:15 +0000760
761 case AMDGPU::V_CNDMASK_B64_PSEUDO: {
762 unsigned Dst = MI->getOperand(0).getReg();
763 unsigned DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
764 unsigned DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
765 unsigned Src0 = MI->getOperand(1).getReg();
766 unsigned Src1 = MI->getOperand(2).getReg();
767 const MachineOperand &SrcCond = MI->getOperand(3);
768
769 BuildMI(MBB, MI, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstLo)
770 .addReg(RI.getSubReg(Src0, AMDGPU::sub0))
771 .addReg(RI.getSubReg(Src1, AMDGPU::sub0))
772 .addOperand(SrcCond);
773 BuildMI(MBB, MI, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstHi)
774 .addReg(RI.getSubReg(Src0, AMDGPU::sub1))
775 .addReg(RI.getSubReg(Src1, AMDGPU::sub1))
776 .addOperand(SrcCond);
777 MI->eraseFromParent();
778 break;
779 }
Tom Stellardeba61072014-05-02 15:41:42 +0000780 }
781 return true;
782}
783
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000784/// Commutes the operands in the given instruction.
785/// The commutable operands are specified by their indices OpIdx0 and OpIdx1.
786///
787/// Do not call this method for a non-commutable instruction or for
788/// non-commutable pair of operand indices OpIdx0 and OpIdx1.
789/// Even though the instruction is commutable, the method may still
790/// fail to commute the operands, null pointer is returned in such cases.
791MachineInstr *SIInstrInfo::commuteInstructionImpl(MachineInstr *MI,
792 bool NewMI,
793 unsigned OpIdx0,
794 unsigned OpIdx1) const {
Marek Olsakcfbdba22015-06-26 20:29:10 +0000795 int CommutedOpcode = commuteOpcode(*MI);
796 if (CommutedOpcode == -1)
797 return nullptr;
798
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000799 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
800 AMDGPU::OpName::src0);
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000801 MachineOperand &Src0 = MI->getOperand(Src0Idx);
802 if (!Src0.isReg())
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000803 return nullptr;
804
805 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
806 AMDGPU::OpName::src1);
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000807
808 if ((OpIdx0 != static_cast<unsigned>(Src0Idx) ||
809 OpIdx1 != static_cast<unsigned>(Src1Idx)) &&
810 (OpIdx0 != static_cast<unsigned>(Src1Idx) ||
811 OpIdx1 != static_cast<unsigned>(Src0Idx)))
812 return nullptr;
813
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000814 MachineOperand &Src1 = MI->getOperand(Src1Idx);
815
Matt Arsenault933c38d2014-10-17 18:02:31 +0000816 // Make sure it's legal to commute operands for VOP2.
Matt Arsenault3add6432015-10-20 04:35:43 +0000817 if (isVOP2(*MI) &&
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000818 (!isOperandLegal(MI, Src0Idx, &Src1) ||
Tom Stellard05992972015-01-07 22:44:19 +0000819 !isOperandLegal(MI, Src1Idx, &Src0))) {
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000820 return nullptr;
Matt Arsenault3c34ae22015-02-18 02:04:31 +0000821 }
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000822
823 if (!Src1.isReg()) {
Tom Stellardfb77f002015-01-13 22:59:41 +0000824 // Allow commuting instructions with Imm operands.
825 if (NewMI || !Src1.isImm() ||
Matt Arsenault3add6432015-10-20 04:35:43 +0000826 (!isVOP2(*MI) && !isVOP3(*MI))) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000827 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000828 }
829
Matt Arsenaultd282ada2014-10-17 18:00:48 +0000830 // Be sure to copy the source modifiers to the right place.
831 if (MachineOperand *Src0Mods
832 = getNamedOperand(*MI, AMDGPU::OpName::src0_modifiers)) {
833 MachineOperand *Src1Mods
834 = getNamedOperand(*MI, AMDGPU::OpName::src1_modifiers);
835
836 int Src0ModsVal = Src0Mods->getImm();
837 if (!Src1Mods && Src0ModsVal != 0)
838 return nullptr;
839
840 // XXX - This assert might be a lie. It might be useful to have a neg
841 // modifier with 0.0.
842 int Src1ModsVal = Src1Mods->getImm();
843 assert((Src1ModsVal == 0) && "Not expecting modifiers with immediates");
844
845 Src1Mods->setImm(Src0ModsVal);
846 Src0Mods->setImm(Src1ModsVal);
847 }
848
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000849 unsigned Reg = Src0.getReg();
850 unsigned SubReg = Src0.getSubReg();
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000851 if (Src1.isImm())
852 Src0.ChangeToImmediate(Src1.getImm());
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000853 else
854 llvm_unreachable("Should only have immediates");
855
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000856 Src1.ChangeToRegister(Reg, false);
857 Src1.setSubReg(SubReg);
Tom Stellard82166022013-11-13 23:36:37 +0000858 } else {
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000859 MI = TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx0, OpIdx1);
Tom Stellard82166022013-11-13 23:36:37 +0000860 }
Christian Konig3c145802013-03-27 09:12:59 +0000861
862 if (MI)
Marek Olsakcfbdba22015-06-26 20:29:10 +0000863 MI->setDesc(get(CommutedOpcode));
Christian Konig3c145802013-03-27 09:12:59 +0000864
865 return MI;
Christian Konig76edd4f2013-02-26 17:52:29 +0000866}
867
Matt Arsenault92befe72014-09-26 17:54:54 +0000868// This needs to be implemented because the source modifiers may be inserted
869// between the true commutable operands, and the base
870// TargetInstrInfo::commuteInstruction uses it.
871bool SIInstrInfo::findCommutedOpIndices(MachineInstr *MI,
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000872 unsigned &SrcOpIdx0,
873 unsigned &SrcOpIdx1) const {
Matt Arsenault92befe72014-09-26 17:54:54 +0000874 const MCInstrDesc &MCID = MI->getDesc();
875 if (!MCID.isCommutable())
876 return false;
877
878 unsigned Opc = MI->getOpcode();
879 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
880 if (Src0Idx == -1)
881 return false;
882
883 // FIXME: Workaround TargetInstrInfo::commuteInstruction asserting on
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000884 // immediate. Also, immediate src0 operand is not handled in
885 // SIInstrInfo::commuteInstruction();
Matt Arsenault92befe72014-09-26 17:54:54 +0000886 if (!MI->getOperand(Src0Idx).isReg())
887 return false;
888
889 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
890 if (Src1Idx == -1)
891 return false;
892
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000893 MachineOperand &Src1 = MI->getOperand(Src1Idx);
894 if (Src1.isImm()) {
895 // SIInstrInfo::commuteInstruction() does support commuting the immediate
896 // operand src1 in 2 and 3 operand instructions.
897 if (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))
898 return false;
899 } else if (Src1.isReg()) {
900 // If any source modifiers are set, the generic instruction commuting won't
901 // understand how to copy the source modifiers.
902 if (hasModifiersSet(*MI, AMDGPU::OpName::src0_modifiers) ||
903 hasModifiersSet(*MI, AMDGPU::OpName::src1_modifiers))
904 return false;
905 } else
Matt Arsenault92befe72014-09-26 17:54:54 +0000906 return false;
907
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000908 return fixCommutedOpIndices(SrcOpIdx0, SrcOpIdx1, Src0Idx, Src1Idx);
Matt Arsenault92befe72014-09-26 17:54:54 +0000909}
910
Tom Stellard26a3b672013-10-22 18:19:10 +0000911MachineInstr *SIInstrInfo::buildMovInstr(MachineBasicBlock *MBB,
912 MachineBasicBlock::iterator I,
913 unsigned DstReg,
914 unsigned SrcReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +0000915 return BuildMI(*MBB, I, MBB->findDebugLoc(I), get(AMDGPU::V_MOV_B32_e32),
916 DstReg) .addReg(SrcReg);
Tom Stellard26a3b672013-10-22 18:19:10 +0000917}
918
Tom Stellard75aadc22012-12-11 21:25:42 +0000919bool SIInstrInfo::isMov(unsigned Opcode) const {
920 switch(Opcode) {
921 default: return false;
922 case AMDGPU::S_MOV_B32:
923 case AMDGPU::S_MOV_B64:
924 case AMDGPU::V_MOV_B32_e32:
925 case AMDGPU::V_MOV_B32_e64:
Tom Stellard75aadc22012-12-11 21:25:42 +0000926 return true;
927 }
928}
929
Matt Arsenault0325d3d2015-02-21 21:29:07 +0000930static void removeModOperands(MachineInstr &MI) {
931 unsigned Opc = MI.getOpcode();
932 int Src0ModIdx = AMDGPU::getNamedOperandIdx(Opc,
933 AMDGPU::OpName::src0_modifiers);
934 int Src1ModIdx = AMDGPU::getNamedOperandIdx(Opc,
935 AMDGPU::OpName::src1_modifiers);
936 int Src2ModIdx = AMDGPU::getNamedOperandIdx(Opc,
937 AMDGPU::OpName::src2_modifiers);
938
939 MI.RemoveOperand(Src2ModIdx);
940 MI.RemoveOperand(Src1ModIdx);
941 MI.RemoveOperand(Src0ModIdx);
942}
943
944bool SIInstrInfo::FoldImmediate(MachineInstr *UseMI, MachineInstr *DefMI,
945 unsigned Reg, MachineRegisterInfo *MRI) const {
946 if (!MRI->hasOneNonDBGUse(Reg))
947 return false;
948
949 unsigned Opc = UseMI->getOpcode();
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000950 if (Opc == AMDGPU::V_MAD_F32 || Opc == AMDGPU::V_MAC_F32_e64) {
Matt Arsenault0325d3d2015-02-21 21:29:07 +0000951 // Don't fold if we are using source modifiers. The new VOP2 instructions
952 // don't have them.
953 if (hasModifiersSet(*UseMI, AMDGPU::OpName::src0_modifiers) ||
954 hasModifiersSet(*UseMI, AMDGPU::OpName::src1_modifiers) ||
955 hasModifiersSet(*UseMI, AMDGPU::OpName::src2_modifiers)) {
956 return false;
957 }
958
959 MachineOperand *Src0 = getNamedOperand(*UseMI, AMDGPU::OpName::src0);
960 MachineOperand *Src1 = getNamedOperand(*UseMI, AMDGPU::OpName::src1);
961 MachineOperand *Src2 = getNamedOperand(*UseMI, AMDGPU::OpName::src2);
962
Matt Arsenaultf0783302015-02-21 21:29:10 +0000963 // Multiplied part is the constant: Use v_madmk_f32
964 // We should only expect these to be on src0 due to canonicalizations.
965 if (Src0->isReg() && Src0->getReg() == Reg) {
966 if (!Src1->isReg() ||
967 (Src1->isReg() && RI.isSGPRClass(MRI->getRegClass(Src1->getReg()))))
968 return false;
969
970 if (!Src2->isReg() ||
971 (Src2->isReg() && RI.isSGPRClass(MRI->getRegClass(Src2->getReg()))))
972 return false;
973
974 // We need to do some weird looking operand shuffling since the madmk
975 // operands are out of the normal expected order with the multiplied
976 // constant as the last operand.
977 //
978 // v_mad_f32 src0, src1, src2 -> v_madmk_f32 src0 * src2K + src1
979 // src0 -> src2 K
980 // src1 -> src0
981 // src2 -> src1
982
983 const int64_t Imm = DefMI->getOperand(1).getImm();
984
985 // FIXME: This would be a lot easier if we could return a new instruction
986 // instead of having to modify in place.
987
988 // Remove these first since they are at the end.
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000989 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenaultf0783302015-02-21 21:29:10 +0000990 AMDGPU::OpName::omod));
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000991 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenaultf0783302015-02-21 21:29:10 +0000992 AMDGPU::OpName::clamp));
993
994 unsigned Src1Reg = Src1->getReg();
995 unsigned Src1SubReg = Src1->getSubReg();
996 unsigned Src2Reg = Src2->getReg();
997 unsigned Src2SubReg = Src2->getSubReg();
998 Src0->setReg(Src1Reg);
999 Src0->setSubReg(Src1SubReg);
Matt Arsenault5e100162015-04-24 01:57:58 +00001000 Src0->setIsKill(Src1->isKill());
1001
Matt Arsenaultf0783302015-02-21 21:29:10 +00001002 Src1->setReg(Src2Reg);
1003 Src1->setSubReg(Src2SubReg);
Matt Arsenault5e100162015-04-24 01:57:58 +00001004 Src1->setIsKill(Src2->isKill());
Matt Arsenaultf0783302015-02-21 21:29:10 +00001005
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001006 if (Opc == AMDGPU::V_MAC_F32_e64) {
1007 UseMI->untieRegOperand(
1008 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
1009 }
1010
Matt Arsenaultf0783302015-02-21 21:29:10 +00001011 Src2->ChangeToImmediate(Imm);
1012
1013 removeModOperands(*UseMI);
1014 UseMI->setDesc(get(AMDGPU::V_MADMK_F32));
1015
1016 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
1017 if (DeleteDef)
1018 DefMI->eraseFromParent();
1019
1020 return true;
1021 }
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001022
1023 // Added part is the constant: Use v_madak_f32
1024 if (Src2->isReg() && Src2->getReg() == Reg) {
1025 // Not allowed to use constant bus for another operand.
1026 // We can however allow an inline immediate as src0.
1027 if (!Src0->isImm() &&
1028 (Src0->isReg() && RI.isSGPRClass(MRI->getRegClass(Src0->getReg()))))
1029 return false;
1030
1031 if (!Src1->isReg() ||
1032 (Src1->isReg() && RI.isSGPRClass(MRI->getRegClass(Src1->getReg()))))
1033 return false;
1034
1035 const int64_t Imm = DefMI->getOperand(1).getImm();
1036
1037 // FIXME: This would be a lot easier if we could return a new instruction
1038 // instead of having to modify in place.
1039
1040 // Remove these first since they are at the end.
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001041 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001042 AMDGPU::OpName::omod));
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001043 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001044 AMDGPU::OpName::clamp));
1045
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001046 if (Opc == AMDGPU::V_MAC_F32_e64) {
1047 UseMI->untieRegOperand(
1048 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
1049 }
1050
1051 // ChangingToImmediate adds Src2 back to the instruction.
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001052 Src2->ChangeToImmediate(Imm);
1053
1054 // These come before src2.
1055 removeModOperands(*UseMI);
1056 UseMI->setDesc(get(AMDGPU::V_MADAK_F32));
1057
1058 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
1059 if (DeleteDef)
1060 DefMI->eraseFromParent();
1061
1062 return true;
1063 }
1064 }
1065
1066 return false;
1067}
1068
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001069static bool offsetsDoNotOverlap(int WidthA, int OffsetA,
1070 int WidthB, int OffsetB) {
1071 int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB;
1072 int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA;
1073 int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB;
1074 return LowOffset + LowWidth <= HighOffset;
1075}
1076
1077bool SIInstrInfo::checkInstOffsetsDoNotOverlap(MachineInstr *MIa,
1078 MachineInstr *MIb) const {
1079 unsigned BaseReg0, Offset0;
1080 unsigned BaseReg1, Offset1;
1081
Sanjoy Dasb666ea32015-06-15 18:44:14 +00001082 if (getMemOpBaseRegImmOfs(MIa, BaseReg0, Offset0, &RI) &&
1083 getMemOpBaseRegImmOfs(MIb, BaseReg1, Offset1, &RI)) {
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001084 assert(MIa->hasOneMemOperand() && MIb->hasOneMemOperand() &&
1085 "read2 / write2 not expected here yet");
1086 unsigned Width0 = (*MIa->memoperands_begin())->getSize();
1087 unsigned Width1 = (*MIb->memoperands_begin())->getSize();
1088 if (BaseReg0 == BaseReg1 &&
1089 offsetsDoNotOverlap(Width0, Offset0, Width1, Offset1)) {
1090 return true;
1091 }
1092 }
1093
1094 return false;
1095}
1096
1097bool SIInstrInfo::areMemAccessesTriviallyDisjoint(MachineInstr *MIa,
1098 MachineInstr *MIb,
1099 AliasAnalysis *AA) const {
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001100 assert(MIa && (MIa->mayLoad() || MIa->mayStore()) &&
1101 "MIa must load from or modify a memory location");
1102 assert(MIb && (MIb->mayLoad() || MIb->mayStore()) &&
1103 "MIb must load from or modify a memory location");
1104
1105 if (MIa->hasUnmodeledSideEffects() || MIb->hasUnmodeledSideEffects())
1106 return false;
1107
1108 // XXX - Can we relax this between address spaces?
1109 if (MIa->hasOrderedMemoryRef() || MIb->hasOrderedMemoryRef())
1110 return false;
1111
1112 // TODO: Should we check the address space from the MachineMemOperand? That
1113 // would allow us to distinguish objects we know don't alias based on the
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00001114 // underlying address space, even if it was lowered to a different one,
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001115 // e.g. private accesses lowered to use MUBUF instructions on a scratch
1116 // buffer.
Matt Arsenault3add6432015-10-20 04:35:43 +00001117 if (isDS(*MIa)) {
1118 if (isDS(*MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001119 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1120
Matt Arsenault3add6432015-10-20 04:35:43 +00001121 return !isFLAT(*MIb);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001122 }
1123
Matt Arsenault3add6432015-10-20 04:35:43 +00001124 if (isMUBUF(*MIa) || isMTBUF(*MIa)) {
1125 if (isMUBUF(*MIb) || isMTBUF(*MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001126 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1127
Matt Arsenault3add6432015-10-20 04:35:43 +00001128 return !isFLAT(*MIb) && !isSMRD(*MIb);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001129 }
1130
Matt Arsenault3add6432015-10-20 04:35:43 +00001131 if (isSMRD(*MIa)) {
1132 if (isSMRD(*MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001133 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1134
Matt Arsenault3add6432015-10-20 04:35:43 +00001135 return !isFLAT(*MIb) && !isMUBUF(*MIa) && !isMTBUF(*MIa);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001136 }
1137
Matt Arsenault3add6432015-10-20 04:35:43 +00001138 if (isFLAT(*MIa)) {
1139 if (isFLAT(*MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001140 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1141
1142 return false;
1143 }
1144
1145 return false;
1146}
1147
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001148MachineInstr *SIInstrInfo::convertToThreeAddress(MachineFunction::iterator &MBB,
1149 MachineBasicBlock::iterator &MI,
1150 LiveVariables *LV) const {
1151
1152 switch (MI->getOpcode()) {
1153 default: return nullptr;
1154 case AMDGPU::V_MAC_F32_e64: break;
1155 case AMDGPU::V_MAC_F32_e32: {
1156 const MachineOperand *Src0 = getNamedOperand(*MI, AMDGPU::OpName::src0);
1157 if (Src0->isImm() && !isInlineConstant(*Src0, 4))
1158 return nullptr;
1159 break;
1160 }
1161 }
1162
1163 const MachineOperand *Dst = getNamedOperand(*MI, AMDGPU::OpName::dst);
1164 const MachineOperand *Src0 = getNamedOperand(*MI, AMDGPU::OpName::src0);
1165 const MachineOperand *Src1 = getNamedOperand(*MI, AMDGPU::OpName::src1);
1166 const MachineOperand *Src2 = getNamedOperand(*MI, AMDGPU::OpName::src2);
1167
1168 return BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_MAD_F32))
1169 .addOperand(*Dst)
1170 .addImm(0) // Src0 mods
1171 .addOperand(*Src0)
1172 .addImm(0) // Src1 mods
1173 .addOperand(*Src1)
1174 .addImm(0) // Src mods
1175 .addOperand(*Src2)
1176 .addImm(0) // clamp
1177 .addImm(0); // omod
1178}
1179
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001180bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
Matt Arsenault303011a2014-12-17 21:04:08 +00001181 int64_t SVal = Imm.getSExtValue();
1182 if (SVal >= -16 && SVal <= 64)
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001183 return true;
Tom Stellardd0084462014-03-17 17:03:52 +00001184
Matt Arsenault303011a2014-12-17 21:04:08 +00001185 if (Imm.getBitWidth() == 64) {
1186 uint64_t Val = Imm.getZExtValue();
1187 return (DoubleToBits(0.0) == Val) ||
1188 (DoubleToBits(1.0) == Val) ||
1189 (DoubleToBits(-1.0) == Val) ||
1190 (DoubleToBits(0.5) == Val) ||
1191 (DoubleToBits(-0.5) == Val) ||
1192 (DoubleToBits(2.0) == Val) ||
1193 (DoubleToBits(-2.0) == Val) ||
1194 (DoubleToBits(4.0) == Val) ||
1195 (DoubleToBits(-4.0) == Val);
1196 }
1197
Tom Stellardd0084462014-03-17 17:03:52 +00001198 // The actual type of the operand does not seem to matter as long
1199 // as the bits match one of the inline immediate values. For example:
1200 //
1201 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
1202 // so it is a legal inline immediate.
1203 //
1204 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
1205 // floating-point, so it is a legal inline immediate.
Matt Arsenault303011a2014-12-17 21:04:08 +00001206 uint32_t Val = Imm.getZExtValue();
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001207
Matt Arsenault303011a2014-12-17 21:04:08 +00001208 return (FloatToBits(0.0f) == Val) ||
1209 (FloatToBits(1.0f) == Val) ||
1210 (FloatToBits(-1.0f) == Val) ||
1211 (FloatToBits(0.5f) == Val) ||
1212 (FloatToBits(-0.5f) == Val) ||
1213 (FloatToBits(2.0f) == Val) ||
1214 (FloatToBits(-2.0f) == Val) ||
1215 (FloatToBits(4.0f) == Val) ||
1216 (FloatToBits(-4.0f) == Val);
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001217}
1218
Matt Arsenault11a4d672015-02-13 19:05:03 +00001219bool SIInstrInfo::isInlineConstant(const MachineOperand &MO,
1220 unsigned OpSize) const {
1221 if (MO.isImm()) {
1222 // MachineOperand provides no way to tell the true operand size, since it
1223 // only records a 64-bit value. We need to know the size to determine if a
1224 // 32-bit floating point immediate bit pattern is legal for an integer
1225 // immediate. It would be for any 32-bit integer operand, but would not be
1226 // for a 64-bit one.
1227
1228 unsigned BitSize = 8 * OpSize;
1229 return isInlineConstant(APInt(BitSize, MO.getImm(), true));
1230 }
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001231
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001232 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +00001233}
1234
Matt Arsenault11a4d672015-02-13 19:05:03 +00001235bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO,
1236 unsigned OpSize) const {
1237 return MO.isImm() && !isInlineConstant(MO, OpSize);
Tom Stellard93fabce2013-10-10 17:11:55 +00001238}
1239
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001240static bool compareMachineOp(const MachineOperand &Op0,
1241 const MachineOperand &Op1) {
1242 if (Op0.getType() != Op1.getType())
1243 return false;
1244
1245 switch (Op0.getType()) {
1246 case MachineOperand::MO_Register:
1247 return Op0.getReg() == Op1.getReg();
1248 case MachineOperand::MO_Immediate:
1249 return Op0.getImm() == Op1.getImm();
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001250 default:
1251 llvm_unreachable("Didn't expect to be comparing these operand types");
1252 }
1253}
1254
Tom Stellardb02094e2014-07-21 15:45:01 +00001255bool SIInstrInfo::isImmOperandLegal(const MachineInstr *MI, unsigned OpNo,
1256 const MachineOperand &MO) const {
1257 const MCOperandInfo &OpInfo = get(MI->getOpcode()).OpInfo[OpNo];
1258
Tom Stellardfb77f002015-01-13 22:59:41 +00001259 assert(MO.isImm() || MO.isTargetIndex() || MO.isFI());
Tom Stellardb02094e2014-07-21 15:45:01 +00001260
1261 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
1262 return true;
1263
1264 if (OpInfo.RegClass < 0)
1265 return false;
1266
Matt Arsenault11a4d672015-02-13 19:05:03 +00001267 unsigned OpSize = RI.getRegClass(OpInfo.RegClass)->getSize();
1268 if (isLiteralConstant(MO, OpSize))
Tom Stellardb6550522015-01-12 19:33:18 +00001269 return RI.opCanUseLiteralConstant(OpInfo.OperandType);
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001270
Tom Stellardb6550522015-01-12 19:33:18 +00001271 return RI.opCanUseInlineConstant(OpInfo.OperandType);
Tom Stellardb02094e2014-07-21 15:45:01 +00001272}
1273
Tom Stellard86d12eb2014-08-01 00:32:28 +00001274bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
Marek Olsaka93603d2015-01-15 18:42:51 +00001275 int Op32 = AMDGPU::getVOPe32(Opcode);
1276 if (Op32 == -1)
1277 return false;
1278
1279 return pseudoToMCOpcode(Op32) != -1;
Tom Stellard86d12eb2014-08-01 00:32:28 +00001280}
1281
Tom Stellardb4a313a2014-08-01 00:32:39 +00001282bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
1283 // The src0_modifier operand is present on all instructions
1284 // that have modifiers.
1285
1286 return AMDGPU::getNamedOperandIdx(Opcode,
1287 AMDGPU::OpName::src0_modifiers) != -1;
1288}
1289
Matt Arsenaultace5b762014-10-17 18:00:43 +00001290bool SIInstrInfo::hasModifiersSet(const MachineInstr &MI,
1291 unsigned OpName) const {
1292 const MachineOperand *Mods = getNamedOperand(MI, OpName);
1293 return Mods && Mods->getImm();
1294}
1295
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001296bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI,
Matt Arsenault11a4d672015-02-13 19:05:03 +00001297 const MachineOperand &MO,
1298 unsigned OpSize) const {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001299 // Literal constants use the constant bus.
Matt Arsenault11a4d672015-02-13 19:05:03 +00001300 if (isLiteralConstant(MO, OpSize))
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001301 return true;
1302
1303 if (!MO.isReg() || !MO.isUse())
1304 return false;
1305
1306 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1307 return RI.isSGPRClass(MRI.getRegClass(MO.getReg()));
1308
1309 // FLAT_SCR is just an SGPR pair.
1310 if (!MO.isImplicit() && (MO.getReg() == AMDGPU::FLAT_SCR))
1311 return true;
1312
1313 // EXEC register uses the constant bus.
1314 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
1315 return true;
1316
1317 // SGPRs use the constant bus
1318 if (MO.getReg() == AMDGPU::M0 || MO.getReg() == AMDGPU::VCC ||
1319 (!MO.isImplicit() &&
1320 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
1321 AMDGPU::SGPR_64RegClass.contains(MO.getReg())))) {
1322 return true;
1323 }
1324
1325 return false;
1326}
1327
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00001328static unsigned findImplicitSGPRRead(const MachineInstr &MI) {
1329 for (const MachineOperand &MO : MI.implicit_operands()) {
1330 // We only care about reads.
1331 if (MO.isDef())
1332 continue;
1333
1334 switch (MO.getReg()) {
1335 case AMDGPU::VCC:
1336 case AMDGPU::M0:
1337 case AMDGPU::FLAT_SCR:
1338 return MO.getReg();
1339
1340 default:
1341 break;
1342 }
1343 }
1344
1345 return AMDGPU::NoRegister;
1346}
1347
Tom Stellard93fabce2013-10-10 17:11:55 +00001348bool SIInstrInfo::verifyInstruction(const MachineInstr *MI,
1349 StringRef &ErrInfo) const {
1350 uint16_t Opcode = MI->getOpcode();
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001351 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard93fabce2013-10-10 17:11:55 +00001352 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
1353 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
1354 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
1355
Tom Stellardca700e42014-03-17 17:03:49 +00001356 // Make sure the number of operands is correct.
1357 const MCInstrDesc &Desc = get(Opcode);
1358 if (!Desc.isVariadic() &&
1359 Desc.getNumOperands() != MI->getNumExplicitOperands()) {
1360 ErrInfo = "Instruction has wrong number of operands.";
1361 return false;
1362 }
1363
1364 // Make sure the register classes are correct
Tom Stellardb4a313a2014-08-01 00:32:39 +00001365 for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
Tom Stellardfb77f002015-01-13 22:59:41 +00001366 if (MI->getOperand(i).isFPImm()) {
1367 ErrInfo = "FPImm Machine Operands are not supported. ISel should bitcast "
1368 "all fp values to integers.";
1369 return false;
1370 }
1371
Marek Olsak8eeebcc2015-02-18 22:12:41 +00001372 int RegClass = Desc.OpInfo[i].RegClass;
1373
Tom Stellardca700e42014-03-17 17:03:49 +00001374 switch (Desc.OpInfo[i].OperandType) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00001375 case MCOI::OPERAND_REGISTER:
Matt Arsenault63bef0d2015-02-13 02:47:22 +00001376 if (MI->getOperand(i).isImm()) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00001377 ErrInfo = "Illegal immediate value for operand.";
1378 return false;
1379 }
1380 break;
1381 case AMDGPU::OPERAND_REG_IMM32:
1382 break;
1383 case AMDGPU::OPERAND_REG_INLINE_C:
Marek Olsak8eeebcc2015-02-18 22:12:41 +00001384 if (isLiteralConstant(MI->getOperand(i),
1385 RI.getRegClass(RegClass)->getSize())) {
1386 ErrInfo = "Illegal immediate value for operand.";
1387 return false;
Tom Stellarda305f932014-07-02 20:53:44 +00001388 }
Tom Stellardca700e42014-03-17 17:03:49 +00001389 break;
1390 case MCOI::OPERAND_IMMEDIATE:
Tom Stellardb02094e2014-07-21 15:45:01 +00001391 // Check if this operand is an immediate.
1392 // FrameIndex operands will be replaced by immediates, so they are
1393 // allowed.
Tom Stellardfb77f002015-01-13 22:59:41 +00001394 if (!MI->getOperand(i).isImm() && !MI->getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +00001395 ErrInfo = "Expected immediate, but got non-immediate";
1396 return false;
1397 }
1398 // Fall-through
1399 default:
1400 continue;
1401 }
1402
1403 if (!MI->getOperand(i).isReg())
1404 continue;
1405
Tom Stellardca700e42014-03-17 17:03:49 +00001406 if (RegClass != -1) {
1407 unsigned Reg = MI->getOperand(i).getReg();
1408 if (TargetRegisterInfo::isVirtualRegister(Reg))
1409 continue;
1410
1411 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
1412 if (!RC->contains(Reg)) {
1413 ErrInfo = "Operand has incorrect register class.";
1414 return false;
1415 }
1416 }
1417 }
1418
1419
Tom Stellard93fabce2013-10-10 17:11:55 +00001420 // Verify VOP*
Matt Arsenault3add6432015-10-20 04:35:43 +00001421 if (isVOP1(*MI) || isVOP2(*MI) || isVOP3(*MI) || isVOPC(*MI)) {
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001422 // Only look at the true operands. Only a real operand can use the constant
1423 // bus, and we don't want to check pseudo-operands like the source modifier
1424 // flags.
1425 const int OpIndices[] = { Src0Idx, Src1Idx, Src2Idx };
1426
Tom Stellard93fabce2013-10-10 17:11:55 +00001427 unsigned ConstantBusCount = 0;
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00001428 unsigned SGPRUsed = findImplicitSGPRRead(*MI);
1429 if (SGPRUsed != AMDGPU::NoRegister)
1430 ++ConstantBusCount;
1431
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001432 for (int OpIdx : OpIndices) {
1433 if (OpIdx == -1)
1434 break;
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001435 const MachineOperand &MO = MI->getOperand(OpIdx);
Matt Arsenault11a4d672015-02-13 19:05:03 +00001436 if (usesConstantBus(MRI, MO, getOpSize(Opcode, OpIdx))) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001437 if (MO.isReg()) {
1438 if (MO.getReg() != SGPRUsed)
Tom Stellard93fabce2013-10-10 17:11:55 +00001439 ++ConstantBusCount;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001440 SGPRUsed = MO.getReg();
1441 } else {
1442 ++ConstantBusCount;
Tom Stellard93fabce2013-10-10 17:11:55 +00001443 }
1444 }
Tom Stellard93fabce2013-10-10 17:11:55 +00001445 }
1446 if (ConstantBusCount > 1) {
1447 ErrInfo = "VOP* instruction uses the constant bus more than once";
1448 return false;
1449 }
1450 }
1451
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001452 // Verify misc. restrictions on specific instructions.
1453 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
1454 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
Matt Arsenault262407b2014-09-24 02:17:09 +00001455 const MachineOperand &Src0 = MI->getOperand(Src0Idx);
1456 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
1457 const MachineOperand &Src2 = MI->getOperand(Src2Idx);
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001458 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
1459 if (!compareMachineOp(Src0, Src1) &&
1460 !compareMachineOp(Src0, Src2)) {
1461 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
1462 return false;
1463 }
1464 }
1465 }
1466
Matt Arsenaultd092a062015-10-02 18:58:37 +00001467 // Make sure we aren't losing exec uses in the td files. This mostly requires
1468 // being careful when using let Uses to try to add other use registers.
1469 if (!isGenericOpcode(Opcode) && !isSALU(Opcode) && !isSMRD(Opcode)) {
1470 const MachineOperand *Exec = MI->findRegisterUseOperand(AMDGPU::EXEC);
1471 if (!Exec || !Exec->isImplicit()) {
1472 ErrInfo = "VALU instruction does not implicitly read exec mask";
1473 return false;
1474 }
1475 }
1476
Tom Stellard93fabce2013-10-10 17:11:55 +00001477 return true;
1478}
1479
Matt Arsenaultf14032a2013-11-15 22:02:28 +00001480unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +00001481 switch (MI.getOpcode()) {
1482 default: return AMDGPU::INSTRUCTION_LIST_END;
1483 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
1484 case AMDGPU::COPY: return AMDGPU::COPY;
1485 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +00001486 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +00001487 case AMDGPU::S_MOV_B32:
1488 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +00001489 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001490 case AMDGPU::S_ADD_I32:
1491 case AMDGPU::S_ADD_U32: return AMDGPU::V_ADD_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001492 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001493 case AMDGPU::S_SUB_I32:
1494 case AMDGPU::S_SUB_U32: return AMDGPU::V_SUB_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001495 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault869cd072014-09-03 23:24:35 +00001496 case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_I32;
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001497 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
1498 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
1499 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
1500 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
1501 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
1502 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
1503 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001504 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
1505 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
1506 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
1507 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
1508 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
1509 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +00001510 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
1511 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +00001512 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
1513 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Marek Olsak63a7b082015-03-24 13:40:21 +00001514 case AMDGPU::S_BFM_B32: return AMDGPU::V_BFM_B32_e64;
Matt Arsenault43160e72014-06-18 17:13:57 +00001515 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +00001516 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +00001517 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00001518 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
1519 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
1520 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
1521 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
1522 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
1523 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellard4c00b522014-05-09 16:42:22 +00001524 case AMDGPU::S_LOAD_DWORD_IMM:
Matt Arsenaulte5d042c2015-09-28 20:54:46 +00001525 case AMDGPU::S_LOAD_DWORD_SGPR:
1526 case AMDGPU::S_LOAD_DWORD_IMM_ci:
1527 return AMDGPU::BUFFER_LOAD_DWORD_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001528 case AMDGPU::S_LOAD_DWORDX2_IMM:
Matt Arsenaulte5d042c2015-09-28 20:54:46 +00001529 case AMDGPU::S_LOAD_DWORDX2_SGPR:
1530 case AMDGPU::S_LOAD_DWORDX2_IMM_ci:
1531 return AMDGPU::BUFFER_LOAD_DWORDX2_ADDR64;
Tom Stellard4c00b522014-05-09 16:42:22 +00001532 case AMDGPU::S_LOAD_DWORDX4_IMM:
Matt Arsenaulte5d042c2015-09-28 20:54:46 +00001533 case AMDGPU::S_LOAD_DWORDX4_SGPR:
1534 case AMDGPU::S_LOAD_DWORDX4_IMM_ci:
1535 return AMDGPU::BUFFER_LOAD_DWORDX4_ADDR64;
Marek Olsakc5368502015-01-15 18:43:01 +00001536 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e64;
Matt Arsenault295b86e2014-06-17 17:36:27 +00001537 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +00001538 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Marek Olsakd2af89d2015-03-04 17:33:45 +00001539 case AMDGPU::S_FLBIT_I32: return AMDGPU::V_FFBH_I32_e64;
Tom Stellard82166022013-11-13 23:36:37 +00001540 }
1541}
1542
1543bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
1544 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
1545}
1546
1547const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
1548 unsigned OpNo) const {
1549 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1550 const MCInstrDesc &Desc = get(MI.getOpcode());
1551 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
Matt Arsenault102a7042014-12-11 23:37:34 +00001552 Desc.OpInfo[OpNo].RegClass == -1) {
1553 unsigned Reg = MI.getOperand(OpNo).getReg();
1554
1555 if (TargetRegisterInfo::isVirtualRegister(Reg))
1556 return MRI.getRegClass(Reg);
Matt Arsenault11a4d672015-02-13 19:05:03 +00001557 return RI.getPhysRegClass(Reg);
Matt Arsenault102a7042014-12-11 23:37:34 +00001558 }
Tom Stellard82166022013-11-13 23:36:37 +00001559
1560 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
1561 return RI.getRegClass(RCID);
1562}
1563
1564bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
1565 switch (MI.getOpcode()) {
1566 case AMDGPU::COPY:
1567 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001568 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +00001569 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001570 return RI.hasVGPRs(getOpRegClass(MI, 0));
1571 default:
1572 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
1573 }
1574}
1575
1576void SIInstrInfo::legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const {
1577 MachineBasicBlock::iterator I = MI;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001578 MachineBasicBlock *MBB = MI->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00001579 MachineOperand &MO = MI->getOperand(OpIdx);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001580 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
Tom Stellard82166022013-11-13 23:36:37 +00001581 unsigned RCID = get(MI->getOpcode()).OpInfo[OpIdx].RegClass;
1582 const TargetRegisterClass *RC = RI.getRegClass(RCID);
1583 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001584 if (MO.isReg())
Tom Stellard82166022013-11-13 23:36:37 +00001585 Opcode = AMDGPU::COPY;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001586 else if (RI.isSGPRClass(RC))
Matt Arsenault671a0052013-11-14 10:08:50 +00001587 Opcode = AMDGPU::S_MOV_B32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001588
Tom Stellard82166022013-11-13 23:36:37 +00001589
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001590 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001591 if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC))
Tom Stellard0c93c9e2014-09-05 14:08:01 +00001592 VRC = &AMDGPU::VReg_64RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001593 else
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001594 VRC = &AMDGPU::VGPR_32RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001595
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001596 unsigned Reg = MRI.createVirtualRegister(VRC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001597 DebugLoc DL = MBB->findDebugLoc(I);
1598 BuildMI(*MI->getParent(), I, DL, get(Opcode), Reg)
1599 .addOperand(MO);
Tom Stellard82166022013-11-13 23:36:37 +00001600 MO.ChangeToRegister(Reg, false);
1601}
1602
Tom Stellard15834092014-03-21 15:51:57 +00001603unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
1604 MachineRegisterInfo &MRI,
1605 MachineOperand &SuperReg,
1606 const TargetRegisterClass *SuperRC,
1607 unsigned SubIdx,
1608 const TargetRegisterClass *SubRC)
1609 const {
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001610 MachineBasicBlock *MBB = MI->getParent();
1611 DebugLoc DL = MI->getDebugLoc();
Tom Stellard15834092014-03-21 15:51:57 +00001612 unsigned SubReg = MRI.createVirtualRegister(SubRC);
1613
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001614 if (SuperReg.getSubReg() == AMDGPU::NoSubRegister) {
1615 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1616 .addReg(SuperReg.getReg(), 0, SubIdx);
1617 return SubReg;
1618 }
1619
Tom Stellard15834092014-03-21 15:51:57 +00001620 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +00001621 // value so we don't need to worry about merging its subreg index with the
1622 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +00001623 // eliminate this extra copy.
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001624 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
Tom Stellard15834092014-03-21 15:51:57 +00001625
Matt Arsenault7480a0e2014-11-17 21:11:37 +00001626 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), NewSuperReg)
1627 .addReg(SuperReg.getReg(), 0, SuperReg.getSubReg());
1628
1629 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1630 .addReg(NewSuperReg, 0, SubIdx);
1631
Tom Stellard15834092014-03-21 15:51:57 +00001632 return SubReg;
1633}
1634
Matt Arsenault248b7b62014-03-24 20:08:09 +00001635MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
1636 MachineBasicBlock::iterator MII,
1637 MachineRegisterInfo &MRI,
1638 MachineOperand &Op,
1639 const TargetRegisterClass *SuperRC,
1640 unsigned SubIdx,
1641 const TargetRegisterClass *SubRC) const {
1642 if (Op.isImm()) {
1643 // XXX - Is there a better way to do this?
1644 if (SubIdx == AMDGPU::sub0)
1645 return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
1646 if (SubIdx == AMDGPU::sub1)
1647 return MachineOperand::CreateImm(Op.getImm() >> 32);
1648
1649 llvm_unreachable("Unhandled register index for immediate");
1650 }
1651
1652 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
1653 SubIdx, SubRC);
1654 return MachineOperand::CreateReg(SubReg, false);
1655}
1656
Marek Olsakbe047802014-12-07 12:19:03 +00001657// Change the order of operands from (0, 1, 2) to (0, 2, 1)
1658void SIInstrInfo::swapOperands(MachineBasicBlock::iterator Inst) const {
1659 assert(Inst->getNumExplicitOperands() == 3);
1660 MachineOperand Op1 = Inst->getOperand(1);
1661 Inst->RemoveOperand(1);
1662 Inst->addOperand(Op1);
1663}
1664
Tom Stellard0e975cf2014-08-01 00:32:35 +00001665bool SIInstrInfo::isOperandLegal(const MachineInstr *MI, unsigned OpIdx,
1666 const MachineOperand *MO) const {
1667 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
1668 const MCInstrDesc &InstDesc = get(MI->getOpcode());
1669 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
1670 const TargetRegisterClass *DefinedRC =
1671 OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
1672 if (!MO)
1673 MO = &MI->getOperand(OpIdx);
1674
Matt Arsenault3add6432015-10-20 04:35:43 +00001675 if (isVALU(*MI) &&
Matt Arsenault11a4d672015-02-13 19:05:03 +00001676 usesConstantBus(MRI, *MO, DefinedRC->getSize())) {
Aaron Ballmanf086a142014-09-24 13:54:56 +00001677 unsigned SGPRUsed =
1678 MO->isReg() ? MO->getReg() : (unsigned)AMDGPU::NoRegister;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001679 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1680 if (i == OpIdx)
1681 continue;
Matt Arsenault11a4d672015-02-13 19:05:03 +00001682 const MachineOperand &Op = MI->getOperand(i);
1683 if (Op.isReg() && Op.getReg() != SGPRUsed &&
1684 usesConstantBus(MRI, Op, getOpSize(*MI, i))) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001685 return false;
1686 }
1687 }
1688 }
1689
Tom Stellard0e975cf2014-08-01 00:32:35 +00001690 if (MO->isReg()) {
1691 assert(DefinedRC);
Tom Stellard9ebf7ca2015-07-09 16:30:27 +00001692 const TargetRegisterClass *RC =
1693 TargetRegisterInfo::isVirtualRegister(MO->getReg()) ?
1694 MRI.getRegClass(MO->getReg()) :
1695 RI.getPhysRegClass(MO->getReg());
Tom Stellarde0ddfd12014-11-19 16:58:49 +00001696
1697 // In order to be legal, the common sub-class must be equal to the
1698 // class of the current operand. For example:
1699 //
1700 // v_mov_b32 s0 ; Operand defined as vsrc_32
1701 // ; RI.getCommonSubClass(s0,vsrc_32) = sgpr ; LEGAL
1702 //
1703 // s_sendmsg 0, s0 ; Operand defined as m0reg
1704 // ; RI.getCommonSubClass(s0,m0reg) = m0reg ; NOT LEGAL
Tom Stellard05992972015-01-07 22:44:19 +00001705
Tom Stellarde0ddfd12014-11-19 16:58:49 +00001706 return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass)) == RC;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001707 }
1708
1709
1710 // Handle non-register types that are treated like immediates.
Tom Stellardfb77f002015-01-13 22:59:41 +00001711 assert(MO->isImm() || MO->isTargetIndex() || MO->isFI());
Tom Stellard0e975cf2014-08-01 00:32:35 +00001712
Matt Arsenault4364fef2014-09-23 18:30:57 +00001713 if (!DefinedRC) {
1714 // This operand expects an immediate.
Tom Stellard0e975cf2014-08-01 00:32:35 +00001715 return true;
Matt Arsenault4364fef2014-09-23 18:30:57 +00001716 }
Tom Stellard0e975cf2014-08-01 00:32:35 +00001717
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001718 return isImmOperandLegal(MI, OpIdx, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001719}
1720
Matt Arsenault6005fcb2015-10-21 21:51:02 +00001721// Legalize VOP3 operands. Because all operand types are supported for any
1722// operand, and since literal constants are not allowed and should never be
1723// seen, we only need to worry about inserting copies if we use multiple SGPR
1724// operands.
1725void SIInstrInfo::legalizeOperandsVOP3(
1726 MachineRegisterInfo &MRI,
1727 MachineInstr *MI) const {
1728 unsigned Opc = MI->getOpcode();
1729
1730 int VOP3Idx[3] = {
1731 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0),
1732 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1),
1733 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2)
1734 };
1735
1736 // Find the one SGPR operand we are allowed to use.
1737 unsigned SGPRReg = findUsedSGPR(MI, VOP3Idx);
1738
1739 for (unsigned i = 0; i < 3; ++i) {
1740 int Idx = VOP3Idx[i];
1741 if (Idx == -1)
1742 break;
1743 MachineOperand &MO = MI->getOperand(Idx);
1744
1745 // We should never see a VOP3 instruction with an illegal immediate operand.
1746 if (!MO.isReg())
1747 continue;
1748
1749 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
1750 continue; // VGPRs are legal
1751
1752 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
1753 SGPRReg = MO.getReg();
1754 // We can use one SGPR in each VOP3 instruction.
1755 continue;
1756 }
1757
1758 // If we make it this far, then the operand is not legal and we must
1759 // legalize it.
1760 legalizeOpWithMove(MI, Idx);
1761 }
1762}
1763
Tom Stellard82166022013-11-13 23:36:37 +00001764void SIInstrInfo::legalizeOperands(MachineInstr *MI) const {
1765 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Matt Arsenault6005fcb2015-10-21 21:51:02 +00001766 unsigned Opc = MI->getOpcode();
Tom Stellard82166022013-11-13 23:36:37 +00001767
1768 // Legalize VOP2
Matt Arsenault6005fcb2015-10-21 21:51:02 +00001769 if (isVOP2(*MI)) {
1770 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
1771 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
1772
Tom Stellard0e975cf2014-08-01 00:32:35 +00001773 // Legalize src0
1774 if (!isOperandLegal(MI, Src0Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001775 legalizeOpWithMove(MI, Src0Idx);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001776
1777 // Legalize src1
1778 if (isOperandLegal(MI, Src1Idx))
Matt Arsenault08f7e372013-11-18 20:09:50 +00001779 return;
Tom Stellard0e975cf2014-08-01 00:32:35 +00001780
1781 // Usually src0 of VOP2 instructions allow more types of inputs
1782 // than src1, so try to commute the instruction to decrease our
1783 // chances of having to insert a MOV instruction to legalize src1.
1784 if (MI->isCommutable()) {
1785 if (commuteInstruction(MI))
1786 // If we are successful in commuting, then we know MI is legal, so
1787 // we are done.
1788 return;
Matt Arsenault08f7e372013-11-18 20:09:50 +00001789 }
1790
Tom Stellard0e975cf2014-08-01 00:32:35 +00001791 legalizeOpWithMove(MI, Src1Idx);
1792 return;
Tom Stellard82166022013-11-13 23:36:37 +00001793 }
1794
1795 // Legalize VOP3
Matt Arsenault3add6432015-10-20 04:35:43 +00001796 if (isVOP3(*MI)) {
Matt Arsenault6005fcb2015-10-21 21:51:02 +00001797 legalizeOperandsVOP3(MRI, MI);
Matt Arsenaulte068f9a2015-09-24 07:51:28 +00001798 return;
Tom Stellard82166022013-11-13 23:36:37 +00001799 }
1800
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001801 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00001802 // The register class of the operands much be the same type as the register
1803 // class of the output.
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00001804 if (MI->getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001805 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Tom Stellard82166022013-11-13 23:36:37 +00001806 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
1807 if (!MI->getOperand(i).isReg() ||
1808 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
1809 continue;
1810 const TargetRegisterClass *OpRC =
1811 MRI.getRegClass(MI->getOperand(i).getReg());
1812 if (RI.hasVGPRs(OpRC)) {
1813 VRC = OpRC;
1814 } else {
1815 SRC = OpRC;
1816 }
1817 }
1818
1819 // If any of the operands are VGPR registers, then they all most be
1820 // otherwise we will create illegal VGPR->SGPR copies when legalizing
1821 // them.
1822 if (VRC || !RI.isSGPRClass(getOpRegClass(*MI, 0))) {
1823 if (!VRC) {
1824 assert(SRC);
1825 VRC = RI.getEquivalentVGPRClass(SRC);
1826 }
1827 RC = VRC;
1828 } else {
1829 RC = SRC;
1830 }
1831
1832 // Update all the operands so they have the same type.
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00001833 for (unsigned I = 1, E = MI->getNumOperands(); I != E; I += 2) {
1834 MachineOperand &Op = MI->getOperand(I);
1835 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg()))
Tom Stellard82166022013-11-13 23:36:37 +00001836 continue;
1837 unsigned DstReg = MRI.createVirtualRegister(RC);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00001838
1839 // MI is a PHI instruction.
1840 MachineBasicBlock *InsertBB = MI->getOperand(I + 1).getMBB();
1841 MachineBasicBlock::iterator Insert = InsertBB->getFirstTerminator();
1842
1843 BuildMI(*InsertBB, Insert, MI->getDebugLoc(), get(AMDGPU::COPY), DstReg)
1844 .addOperand(Op);
1845 Op.setReg(DstReg);
1846 }
1847 }
1848
1849 // REG_SEQUENCE doesn't really require operand legalization, but if one has a
1850 // VGPR dest type and SGPR sources, insert copies so all operands are
1851 // VGPRs. This seems to help operand folding / the register coalescer.
1852 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE) {
1853 MachineBasicBlock *MBB = MI->getParent();
1854 const TargetRegisterClass *DstRC = getOpRegClass(*MI, 0);
1855 if (RI.hasVGPRs(DstRC)) {
1856 // Update all the operands so they are VGPR register classes. These may
1857 // not be the same register class because REG_SEQUENCE supports mixing
1858 // subregister index types e.g. sub0_sub1 + sub2 + sub3
1859 for (unsigned I = 1, E = MI->getNumOperands(); I != E; I += 2) {
1860 MachineOperand &Op = MI->getOperand(I);
1861 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg()))
1862 continue;
1863
1864 const TargetRegisterClass *OpRC = MRI.getRegClass(Op.getReg());
1865 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(OpRC);
1866 if (VRC == OpRC)
1867 continue;
1868
1869 unsigned DstReg = MRI.createVirtualRegister(VRC);
1870
1871 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), DstReg)
1872 .addOperand(Op);
1873
1874 Op.setReg(DstReg);
1875 Op.setIsKill();
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001876 }
Tom Stellard82166022013-11-13 23:36:37 +00001877 }
Matt Arsenaulte068f9a2015-09-24 07:51:28 +00001878
1879 return;
Tom Stellard82166022013-11-13 23:36:37 +00001880 }
Tom Stellard15834092014-03-21 15:51:57 +00001881
Tom Stellarda5687382014-05-15 14:41:55 +00001882 // Legalize INSERT_SUBREG
1883 // src0 must have the same register class as dst
1884 if (MI->getOpcode() == AMDGPU::INSERT_SUBREG) {
1885 unsigned Dst = MI->getOperand(0).getReg();
1886 unsigned Src0 = MI->getOperand(1).getReg();
1887 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
1888 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
1889 if (DstRC != Src0RC) {
1890 MachineBasicBlock &MBB = *MI->getParent();
1891 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
1892 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
1893 .addReg(Src0);
1894 MI->getOperand(1).setReg(NewSrc0);
1895 }
1896 return;
1897 }
1898
Tom Stellard15834092014-03-21 15:51:57 +00001899 // Legalize MUBUF* instructions
1900 // FIXME: If we start using the non-addr64 instructions for compute, we
1901 // may need to legalize them here.
Tom Stellard155bbb72014-08-11 22:18:17 +00001902 int SRsrcIdx =
1903 AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::srsrc);
1904 if (SRsrcIdx != -1) {
1905 // We have an MUBUF instruction
1906 MachineOperand *SRsrc = &MI->getOperand(SRsrcIdx);
1907 unsigned SRsrcRC = get(MI->getOpcode()).OpInfo[SRsrcIdx].RegClass;
1908 if (RI.getCommonSubClass(MRI.getRegClass(SRsrc->getReg()),
1909 RI.getRegClass(SRsrcRC))) {
1910 // The operands are legal.
1911 // FIXME: We may need to legalize operands besided srsrc.
1912 return;
1913 }
Tom Stellard15834092014-03-21 15:51:57 +00001914
Tom Stellard155bbb72014-08-11 22:18:17 +00001915 MachineBasicBlock &MBB = *MI->getParent();
Matt Arsenaultef67d762015-09-09 17:03:29 +00001916
Eric Christopher572e03a2015-06-19 01:53:21 +00001917 // Extract the ptr from the resource descriptor.
Matt Arsenaultef67d762015-09-09 17:03:29 +00001918 unsigned SRsrcPtr = buildExtractSubReg(MI, MRI, *SRsrc,
1919 &AMDGPU::VReg_128RegClass, AMDGPU::sub0_sub1, &AMDGPU::VReg_64RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00001920
Tom Stellard155bbb72014-08-11 22:18:17 +00001921 // Create an empty resource descriptor
1922 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
1923 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1924 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1925 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard794c8c02014-12-02 17:05:41 +00001926 uint64_t RsrcDataFormat = getDefaultRsrcDataFormat();
Tom Stellard15834092014-03-21 15:51:57 +00001927
Tom Stellard155bbb72014-08-11 22:18:17 +00001928 // Zero64 = 0
1929 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B64),
1930 Zero64)
1931 .addImm(0);
Tom Stellard15834092014-03-21 15:51:57 +00001932
Tom Stellard155bbb72014-08-11 22:18:17 +00001933 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
1934 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1935 SRsrcFormatLo)
Tom Stellard794c8c02014-12-02 17:05:41 +00001936 .addImm(RsrcDataFormat & 0xFFFFFFFF);
Tom Stellard15834092014-03-21 15:51:57 +00001937
Tom Stellard155bbb72014-08-11 22:18:17 +00001938 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
1939 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
1940 SRsrcFormatHi)
Tom Stellard794c8c02014-12-02 17:05:41 +00001941 .addImm(RsrcDataFormat >> 32);
Tom Stellard15834092014-03-21 15:51:57 +00001942
Tom Stellard155bbb72014-08-11 22:18:17 +00001943 // NewSRsrc = {Zero64, SRsrcFormat}
Matt Arsenaultef67d762015-09-09 17:03:29 +00001944 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewSRsrc)
1945 .addReg(Zero64)
1946 .addImm(AMDGPU::sub0_sub1)
1947 .addReg(SRsrcFormatLo)
1948 .addImm(AMDGPU::sub2)
1949 .addReg(SRsrcFormatHi)
1950 .addImm(AMDGPU::sub3);
Tom Stellard155bbb72014-08-11 22:18:17 +00001951
1952 MachineOperand *VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
1953 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
Tom Stellard155bbb72014-08-11 22:18:17 +00001954 if (VAddr) {
1955 // This is already an ADDR64 instruction so we need to add the pointer
1956 // extracted from the resource descriptor to the current value of VAddr.
Matt Arsenaultef67d762015-09-09 17:03:29 +00001957 unsigned NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1958 unsigned NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Tom Stellard155bbb72014-08-11 22:18:17 +00001959
Matt Arsenaultef67d762015-09-09 17:03:29 +00001960 // NewVaddrLo = SRsrcPtr:sub0 + VAddr:sub0
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00001961 DebugLoc DL = MI->getDebugLoc();
1962 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), NewVAddrLo)
Matt Arsenaultef67d762015-09-09 17:03:29 +00001963 .addReg(SRsrcPtr, 0, AMDGPU::sub0)
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00001964 .addReg(VAddr->getReg(), 0, AMDGPU::sub0);
Tom Stellard15834092014-03-21 15:51:57 +00001965
Matt Arsenaultef67d762015-09-09 17:03:29 +00001966 // NewVaddrHi = SRsrcPtr:sub1 + VAddr:sub1
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00001967 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADDC_U32_e32), NewVAddrHi)
Matt Arsenaultef67d762015-09-09 17:03:29 +00001968 .addReg(SRsrcPtr, 0, AMDGPU::sub1)
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00001969 .addReg(VAddr->getReg(), 0, AMDGPU::sub1);
Tom Stellard15834092014-03-21 15:51:57 +00001970
Matt Arsenaultef67d762015-09-09 17:03:29 +00001971 // NewVaddr = {NewVaddrHi, NewVaddrLo}
1972 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewVAddr)
1973 .addReg(NewVAddrLo)
1974 .addImm(AMDGPU::sub0)
1975 .addReg(NewVAddrHi)
1976 .addImm(AMDGPU::sub1);
Tom Stellard155bbb72014-08-11 22:18:17 +00001977 } else {
1978 // This instructions is the _OFFSET variant, so we need to convert it to
1979 // ADDR64.
1980 MachineOperand *VData = getNamedOperand(*MI, AMDGPU::OpName::vdata);
1981 MachineOperand *Offset = getNamedOperand(*MI, AMDGPU::OpName::offset);
1982 MachineOperand *SOffset = getNamedOperand(*MI, AMDGPU::OpName::soffset);
Tom Stellard15834092014-03-21 15:51:57 +00001983
Tom Stellard155bbb72014-08-11 22:18:17 +00001984 // Create the new instruction.
1985 unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI->getOpcode());
1986 MachineInstr *Addr64 =
Matt Arsenault5c004a72015-08-29 06:48:46 +00001987 BuildMI(MBB, MI, MI->getDebugLoc(), get(Addr64Opcode))
1988 .addOperand(*VData)
1989 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
1990 // This will be replaced later
1991 // with the new value of vaddr.
1992 .addOperand(*SRsrc)
1993 .addOperand(*SOffset)
1994 .addOperand(*Offset)
1995 .addImm(0) // glc
1996 .addImm(0) // slc
1997 .addImm(0) // tfe
1998 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
Tom Stellard15834092014-03-21 15:51:57 +00001999
Tom Stellard155bbb72014-08-11 22:18:17 +00002000 MI->removeFromParent();
2001 MI = Addr64;
Tom Stellard15834092014-03-21 15:51:57 +00002002
Matt Arsenaultef67d762015-09-09 17:03:29 +00002003 // NewVaddr = {NewVaddrHi, NewVaddrLo}
2004 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewVAddr)
2005 .addReg(SRsrcPtr, 0, AMDGPU::sub0)
2006 .addImm(AMDGPU::sub0)
2007 .addReg(SRsrcPtr, 0, AMDGPU::sub1)
2008 .addImm(AMDGPU::sub1);
2009
Tom Stellard155bbb72014-08-11 22:18:17 +00002010 VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
2011 SRsrc = getNamedOperand(*MI, AMDGPU::OpName::srsrc);
Tom Stellard15834092014-03-21 15:51:57 +00002012 }
Tom Stellard155bbb72014-08-11 22:18:17 +00002013
Tom Stellard155bbb72014-08-11 22:18:17 +00002014 // Update the instruction to use NewVaddr
2015 VAddr->setReg(NewVAddr);
2016 // Update the instruction to use NewSRsrc
2017 SRsrc->setReg(NewSRsrc);
Tom Stellard15834092014-03-21 15:51:57 +00002018 }
Tom Stellard82166022013-11-13 23:36:37 +00002019}
2020
Tom Stellard745f2ed2014-08-21 20:41:00 +00002021void SIInstrInfo::splitSMRD(MachineInstr *MI,
2022 const TargetRegisterClass *HalfRC,
2023 unsigned HalfImmOp, unsigned HalfSGPROp,
2024 MachineInstr *&Lo, MachineInstr *&Hi) const {
2025
2026 DebugLoc DL = MI->getDebugLoc();
2027 MachineBasicBlock *MBB = MI->getParent();
2028 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
2029 unsigned RegLo = MRI.createVirtualRegister(HalfRC);
2030 unsigned RegHi = MRI.createVirtualRegister(HalfRC);
2031 unsigned HalfSize = HalfRC->getSize();
2032 const MachineOperand *OffOp =
2033 getNamedOperand(*MI, AMDGPU::OpName::offset);
2034 const MachineOperand *SBase = getNamedOperand(*MI, AMDGPU::OpName::sbase);
2035
Marek Olsak58f61a82014-12-07 17:17:38 +00002036 // The SMRD has an 8-bit offset in dwords on SI and a 20-bit offset in bytes
2037 // on VI.
Tom Stellard4d6c99d2015-03-10 16:16:48 +00002038
2039 bool IsKill = SBase->isKill();
Tom Stellard745f2ed2014-08-21 20:41:00 +00002040 if (OffOp) {
Eric Christopher6c5b5112015-03-11 18:43:21 +00002041 bool isVI =
2042 MBB->getParent()->getSubtarget<AMDGPUSubtarget>().getGeneration() >=
2043 AMDGPUSubtarget::VOLCANIC_ISLANDS;
Marek Olsak58f61a82014-12-07 17:17:38 +00002044 unsigned OffScale = isVI ? 1 : 4;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002045 // Handle the _IMM variant
Marek Olsak58f61a82014-12-07 17:17:38 +00002046 unsigned LoOffset = OffOp->getImm() * OffScale;
2047 unsigned HiOffset = LoOffset + HalfSize;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002048 Lo = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegLo)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00002049 // Use addReg instead of addOperand
2050 // to make sure kill flag is cleared.
2051 .addReg(SBase->getReg(), 0, SBase->getSubReg())
Marek Olsak58f61a82014-12-07 17:17:38 +00002052 .addImm(LoOffset / OffScale);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002053
Marek Olsak58f61a82014-12-07 17:17:38 +00002054 if (!isUInt<20>(HiOffset) || (!isVI && !isUInt<8>(HiOffset / OffScale))) {
Tom Stellard745f2ed2014-08-21 20:41:00 +00002055 unsigned OffsetSGPR =
2056 MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
2057 BuildMI(*MBB, MI, DL, get(AMDGPU::S_MOV_B32), OffsetSGPR)
Marek Olsak58f61a82014-12-07 17:17:38 +00002058 .addImm(HiOffset); // The offset in register is in bytes.
Tom Stellard745f2ed2014-08-21 20:41:00 +00002059 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegHi)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00002060 .addReg(SBase->getReg(), getKillRegState(IsKill),
2061 SBase->getSubReg())
Tom Stellard745f2ed2014-08-21 20:41:00 +00002062 .addReg(OffsetSGPR);
2063 } else {
2064 Hi = BuildMI(*MBB, MI, DL, get(HalfImmOp), RegHi)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00002065 .addReg(SBase->getReg(), getKillRegState(IsKill),
2066 SBase->getSubReg())
Marek Olsak58f61a82014-12-07 17:17:38 +00002067 .addImm(HiOffset / OffScale);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002068 }
2069 } else {
2070 // Handle the _SGPR variant
2071 MachineOperand *SOff = getNamedOperand(*MI, AMDGPU::OpName::soff);
2072 Lo = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegLo)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00002073 .addReg(SBase->getReg(), 0, SBase->getSubReg())
Tom Stellard745f2ed2014-08-21 20:41:00 +00002074 .addOperand(*SOff);
2075 unsigned OffsetSGPR = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
2076 BuildMI(*MBB, MI, DL, get(AMDGPU::S_ADD_I32), OffsetSGPR)
Matt Arsenault73aa8f62015-09-28 20:54:52 +00002077 .addReg(SOff->getReg(), 0, SOff->getSubReg())
2078 .addImm(HalfSize);
Matt Arsenaultdd49c5f2015-09-28 20:54:42 +00002079 Hi = BuildMI(*MBB, MI, DL, get(HalfSGPROp), RegHi)
Tom Stellard4d6c99d2015-03-10 16:16:48 +00002080 .addReg(SBase->getReg(), getKillRegState(IsKill),
2081 SBase->getSubReg())
Tom Stellard745f2ed2014-08-21 20:41:00 +00002082 .addReg(OffsetSGPR);
2083 }
2084
2085 unsigned SubLo, SubHi;
Matt Arsenault3ad55ec2015-09-25 17:08:40 +00002086 const TargetRegisterClass *NewDstRC;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002087 switch (HalfSize) {
2088 case 4:
2089 SubLo = AMDGPU::sub0;
2090 SubHi = AMDGPU::sub1;
Matt Arsenault3ad55ec2015-09-25 17:08:40 +00002091 NewDstRC = &AMDGPU::VReg_64RegClass;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002092 break;
2093 case 8:
2094 SubLo = AMDGPU::sub0_sub1;
2095 SubHi = AMDGPU::sub2_sub3;
Matt Arsenault3ad55ec2015-09-25 17:08:40 +00002096 NewDstRC = &AMDGPU::VReg_128RegClass;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002097 break;
2098 case 16:
2099 SubLo = AMDGPU::sub0_sub1_sub2_sub3;
2100 SubHi = AMDGPU::sub4_sub5_sub6_sub7;
Matt Arsenault3ad55ec2015-09-25 17:08:40 +00002101 NewDstRC = &AMDGPU::VReg_256RegClass;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002102 break;
2103 case 32:
2104 SubLo = AMDGPU::sub0_sub1_sub2_sub3_sub4_sub5_sub6_sub7;
2105 SubHi = AMDGPU::sub8_sub9_sub10_sub11_sub12_sub13_sub14_sub15;
Matt Arsenault3ad55ec2015-09-25 17:08:40 +00002106 NewDstRC = &AMDGPU::VReg_512RegClass;
Tom Stellard745f2ed2014-08-21 20:41:00 +00002107 break;
2108 default:
2109 llvm_unreachable("Unhandled HalfSize");
2110 }
2111
Matt Arsenault3ad55ec2015-09-25 17:08:40 +00002112 unsigned OldDst = MI->getOperand(0).getReg();
2113 unsigned NewDst = MRI.createVirtualRegister(NewDstRC);
2114
2115 MRI.replaceRegWith(OldDst, NewDst);
2116
2117 BuildMI(*MBB, MI, DL, get(AMDGPU::REG_SEQUENCE), NewDst)
2118 .addReg(RegLo)
2119 .addImm(SubLo)
2120 .addReg(RegHi)
2121 .addImm(SubHi);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002122}
2123
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002124void SIInstrInfo::moveSMRDToVALU(MachineInstr *MI,
2125 MachineRegisterInfo &MRI,
2126 SmallVectorImpl<MachineInstr *> &Worklist) const {
Tom Stellard0c354f22014-04-30 15:31:29 +00002127 MachineBasicBlock *MBB = MI->getParent();
Tom Stellard4229aa92015-07-30 16:20:42 +00002128 int DstIdx = AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::dst);
2129 assert(DstIdx != -1);
2130 unsigned DstRCID = get(MI->getOpcode()).OpInfo[DstIdx].RegClass;
2131 switch(RI.getRegClass(DstRCID)->getSize()) {
2132 case 4:
2133 case 8:
2134 case 16: {
Tom Stellard0c354f22014-04-30 15:31:29 +00002135 unsigned NewOpcode = getVALUOp(*MI);
Tom Stellard4c00b522014-05-09 16:42:22 +00002136 unsigned RegOffset;
2137 unsigned ImmOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00002138
Tom Stellard4c00b522014-05-09 16:42:22 +00002139 if (MI->getOperand(2).isReg()) {
2140 RegOffset = MI->getOperand(2).getReg();
2141 ImmOffset = 0;
2142 } else {
2143 assert(MI->getOperand(2).isImm());
Marek Olsak58f61a82014-12-07 17:17:38 +00002144 // SMRD instructions take a dword offsets on SI and byte offset on VI
2145 // and MUBUF instructions always take a byte offset.
2146 ImmOffset = MI->getOperand(2).getImm();
Eric Christopher6c5b5112015-03-11 18:43:21 +00002147 if (MBB->getParent()->getSubtarget<AMDGPUSubtarget>().getGeneration() <=
2148 AMDGPUSubtarget::SEA_ISLANDS)
Marek Olsak58f61a82014-12-07 17:17:38 +00002149 ImmOffset <<= 2;
Tom Stellard4c00b522014-05-09 16:42:22 +00002150 RegOffset = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
Marek Olsak58f61a82014-12-07 17:17:38 +00002151
Tom Stellard4c00b522014-05-09 16:42:22 +00002152 if (isUInt<12>(ImmOffset)) {
2153 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
2154 RegOffset)
2155 .addImm(0);
2156 } else {
2157 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
2158 RegOffset)
2159 .addImm(ImmOffset);
2160 ImmOffset = 0;
2161 }
2162 }
Tom Stellard0c354f22014-04-30 15:31:29 +00002163
2164 unsigned SRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard4c00b522014-05-09 16:42:22 +00002165 unsigned DWord0 = RegOffset;
Tom Stellard0c354f22014-04-30 15:31:29 +00002166 unsigned DWord1 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2167 unsigned DWord2 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2168 unsigned DWord3 = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
Tom Stellard794c8c02014-12-02 17:05:41 +00002169 uint64_t RsrcDataFormat = getDefaultRsrcDataFormat();
Tom Stellard0c354f22014-04-30 15:31:29 +00002170
2171 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord1)
2172 .addImm(0);
2173 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord2)
Tom Stellard794c8c02014-12-02 17:05:41 +00002174 .addImm(RsrcDataFormat & 0xFFFFFFFF);
Tom Stellard0c354f22014-04-30 15:31:29 +00002175 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32), DWord3)
Tom Stellard794c8c02014-12-02 17:05:41 +00002176 .addImm(RsrcDataFormat >> 32);
Tom Stellard0c354f22014-04-30 15:31:29 +00002177 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), SRsrc)
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002178 .addReg(DWord0)
2179 .addImm(AMDGPU::sub0)
2180 .addReg(DWord1)
2181 .addImm(AMDGPU::sub1)
2182 .addReg(DWord2)
2183 .addImm(AMDGPU::sub2)
2184 .addReg(DWord3)
2185 .addImm(AMDGPU::sub3);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002186
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002187 const MCInstrDesc &NewInstDesc = get(NewOpcode);
2188 const TargetRegisterClass *NewDstRC
2189 = RI.getRegClass(NewInstDesc.OpInfo[0].RegClass);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002190 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002191 unsigned DstReg = MI->getOperand(0).getReg();
Tom Stellard745f2ed2014-08-21 20:41:00 +00002192 MRI.replaceRegWith(DstReg, NewDstReg);
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002193
2194 MachineInstr *NewInst =
2195 BuildMI(*MBB, MI, MI->getDebugLoc(), NewInstDesc, NewDstReg)
2196 .addOperand(MI->getOperand(1)) // sbase
2197 .addReg(SRsrc)
2198 .addImm(0)
2199 .addImm(ImmOffset)
2200 .addImm(0) // glc
2201 .addImm(0) // slc
2202 .addImm(0) // tfe
2203 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
2204 MI->eraseFromParent();
2205
2206 legalizeOperands(NewInst);
2207 addUsersToMoveToVALUWorklist(NewDstReg, MRI, Worklist);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002208 break;
2209 }
Tom Stellard4229aa92015-07-30 16:20:42 +00002210 case 32: {
Tom Stellard745f2ed2014-08-21 20:41:00 +00002211 MachineInstr *Lo, *Hi;
2212 splitSMRD(MI, &AMDGPU::SReg_128RegClass, AMDGPU::S_LOAD_DWORDX4_IMM,
2213 AMDGPU::S_LOAD_DWORDX4_SGPR, Lo, Hi);
2214 MI->eraseFromParent();
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002215 moveSMRDToVALU(Lo, MRI, Worklist);
2216 moveSMRDToVALU(Hi, MRI, Worklist);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002217 break;
2218 }
2219
Tom Stellard4229aa92015-07-30 16:20:42 +00002220 case 64: {
Tom Stellard745f2ed2014-08-21 20:41:00 +00002221 MachineInstr *Lo, *Hi;
2222 splitSMRD(MI, &AMDGPU::SReg_256RegClass, AMDGPU::S_LOAD_DWORDX8_IMM,
2223 AMDGPU::S_LOAD_DWORDX8_SGPR, Lo, Hi);
2224 MI->eraseFromParent();
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002225 moveSMRDToVALU(Lo, MRI, Worklist);
2226 moveSMRDToVALU(Hi, MRI, Worklist);
Tom Stellard745f2ed2014-08-21 20:41:00 +00002227 break;
2228 }
Tom Stellard0c354f22014-04-30 15:31:29 +00002229 }
2230}
2231
Tom Stellard82166022013-11-13 23:36:37 +00002232void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
2233 SmallVector<MachineInstr *, 128> Worklist;
2234 Worklist.push_back(&TopInst);
2235
2236 while (!Worklist.empty()) {
2237 MachineInstr *Inst = Worklist.pop_back_val();
Tom Stellarde0387202014-03-21 15:51:54 +00002238 MachineBasicBlock *MBB = Inst->getParent();
2239 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
2240
Matt Arsenault27cc9582014-04-18 01:53:18 +00002241 unsigned Opcode = Inst->getOpcode();
Tom Stellard0c354f22014-04-30 15:31:29 +00002242 unsigned NewOpcode = getVALUOp(*Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00002243
Tom Stellarde0387202014-03-21 15:51:54 +00002244 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00002245 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00002246 default:
Matt Arsenault3add6432015-10-20 04:35:43 +00002247 if (isSMRD(*Inst)) {
Matt Arsenaulte229c0c2015-09-25 22:21:19 +00002248 moveSMRDToVALU(Inst, MRI, Worklist);
2249 continue;
Tom Stellard0c354f22014-04-30 15:31:29 +00002250 }
2251 break;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002252 case AMDGPU::S_AND_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002253 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_AND_B32_e64);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002254 Inst->eraseFromParent();
2255 continue;
2256
2257 case AMDGPU::S_OR_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002258 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_OR_B32_e64);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002259 Inst->eraseFromParent();
2260 continue;
2261
2262 case AMDGPU::S_XOR_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002263 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_XOR_B32_e64);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002264 Inst->eraseFromParent();
2265 continue;
2266
2267 case AMDGPU::S_NOT_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002268 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::V_NOT_B32_e32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002269 Inst->eraseFromParent();
2270 continue;
2271
Matt Arsenault8333e432014-06-10 19:18:24 +00002272 case AMDGPU::S_BCNT1_I32_B64:
2273 splitScalar64BitBCNT(Worklist, Inst);
2274 Inst->eraseFromParent();
2275 continue;
2276
Matt Arsenault94812212014-11-14 18:18:16 +00002277 case AMDGPU::S_BFE_I64: {
2278 splitScalar64BitBFE(Worklist, Inst);
2279 Inst->eraseFromParent();
2280 continue;
2281 }
2282
Marek Olsakbe047802014-12-07 12:19:03 +00002283 case AMDGPU::S_LSHL_B32:
2284 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2285 NewOpcode = AMDGPU::V_LSHLREV_B32_e64;
2286 swapOperands(Inst);
2287 }
2288 break;
2289 case AMDGPU::S_ASHR_I32:
2290 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2291 NewOpcode = AMDGPU::V_ASHRREV_I32_e64;
2292 swapOperands(Inst);
2293 }
2294 break;
2295 case AMDGPU::S_LSHR_B32:
2296 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2297 NewOpcode = AMDGPU::V_LSHRREV_B32_e64;
2298 swapOperands(Inst);
2299 }
2300 break;
Marek Olsak707a6d02015-02-03 21:53:01 +00002301 case AMDGPU::S_LSHL_B64:
2302 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2303 NewOpcode = AMDGPU::V_LSHLREV_B64;
2304 swapOperands(Inst);
2305 }
2306 break;
2307 case AMDGPU::S_ASHR_I64:
2308 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2309 NewOpcode = AMDGPU::V_ASHRREV_I64;
2310 swapOperands(Inst);
2311 }
2312 break;
2313 case AMDGPU::S_LSHR_B64:
2314 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2315 NewOpcode = AMDGPU::V_LSHRREV_B64;
2316 swapOperands(Inst);
2317 }
2318 break;
Marek Olsakbe047802014-12-07 12:19:03 +00002319
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002320 case AMDGPU::S_BFE_U64:
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002321 case AMDGPU::S_BFM_B64:
2322 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00002323 }
2324
Tom Stellard15834092014-03-21 15:51:57 +00002325 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
2326 // We cannot move this instruction to the VALU, so we should try to
2327 // legalize its operands instead.
2328 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00002329 continue;
Tom Stellard15834092014-03-21 15:51:57 +00002330 }
Tom Stellard82166022013-11-13 23:36:37 +00002331
Tom Stellard82166022013-11-13 23:36:37 +00002332 // Use the new VALU Opcode.
2333 const MCInstrDesc &NewDesc = get(NewOpcode);
2334 Inst->setDesc(NewDesc);
2335
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00002336 // Remove any references to SCC. Vector instructions can't read from it, and
2337 // We're just about to add the implicit use / defs of VCC, and we don't want
2338 // both.
2339 for (unsigned i = Inst->getNumOperands() - 1; i > 0; --i) {
2340 MachineOperand &Op = Inst->getOperand(i);
2341 if (Op.isReg() && Op.getReg() == AMDGPU::SCC)
2342 Inst->RemoveOperand(i);
2343 }
2344
Matt Arsenault27cc9582014-04-18 01:53:18 +00002345 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
2346 // We are converting these to a BFE, so we need to add the missing
2347 // operands for the size and offset.
2348 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
2349 Inst->addOperand(MachineOperand::CreateImm(0));
2350 Inst->addOperand(MachineOperand::CreateImm(Size));
2351
Matt Arsenaultb5b51102014-06-10 19:18:21 +00002352 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
2353 // The VALU version adds the second operand to the result, so insert an
2354 // extra 0 operand.
2355 Inst->addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00002356 }
2357
Alex Lorenzb4d0d6a2015-07-31 23:30:09 +00002358 Inst->addImplicitDefUseOperands(*Inst->getParent()->getParent());
Tom Stellard82166022013-11-13 23:36:37 +00002359
Matt Arsenault78b86702014-04-18 05:19:26 +00002360 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
2361 const MachineOperand &OffsetWidthOp = Inst->getOperand(2);
2362 // If we need to move this to VGPRs, we need to unpack the second operand
2363 // back into the 2 separate ones for bit offset and width.
2364 assert(OffsetWidthOp.isImm() &&
2365 "Scalar BFE is only implemented for constant width and offset");
2366 uint32_t Imm = OffsetWidthOp.getImm();
2367
2368 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2369 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
Matt Arsenault78b86702014-04-18 05:19:26 +00002370 Inst->RemoveOperand(2); // Remove old immediate.
2371 Inst->addOperand(MachineOperand::CreateImm(Offset));
Vincent Lejeune94af31f2014-05-10 19:18:33 +00002372 Inst->addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00002373 }
2374
Tom Stellard82166022013-11-13 23:36:37 +00002375 // Update the destination register class.
Matt Arsenaultba6aae72015-09-28 20:54:57 +00002376 const TargetRegisterClass *NewDstRC = getDestEquivalentVGPRClass(*Inst);
2377 if (!NewDstRC)
2378 continue;
Tom Stellard82166022013-11-13 23:36:37 +00002379
2380 unsigned DstReg = Inst->getOperand(0).getReg();
2381 unsigned NewDstReg = MRI.createVirtualRegister(NewDstRC);
2382 MRI.replaceRegWith(DstReg, NewDstReg);
2383
Tom Stellarde1a24452014-04-17 21:00:01 +00002384 // Legalize the operands
2385 legalizeOperands(Inst);
2386
Matt Arsenaultf003c382015-08-26 20:47:50 +00002387 addUsersToMoveToVALUWorklist(NewDstReg, MRI, Worklist);
Tom Stellard82166022013-11-13 23:36:37 +00002388 }
2389}
2390
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002391//===----------------------------------------------------------------------===//
2392// Indirect addressing callbacks
2393//===----------------------------------------------------------------------===//
2394
2395unsigned SIInstrInfo::calculateIndirectAddress(unsigned RegIndex,
2396 unsigned Channel) const {
2397 assert(Channel == 0);
2398 return RegIndex;
2399}
2400
Tom Stellard26a3b672013-10-22 18:19:10 +00002401const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002402 return &AMDGPU::VGPR_32RegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002403}
2404
Matt Arsenault689f3252014-06-09 16:36:31 +00002405void SIInstrInfo::splitScalar64BitUnaryOp(
2406 SmallVectorImpl<MachineInstr *> &Worklist,
2407 MachineInstr *Inst,
2408 unsigned Opcode) const {
2409 MachineBasicBlock &MBB = *Inst->getParent();
2410 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2411
2412 MachineOperand &Dest = Inst->getOperand(0);
2413 MachineOperand &Src0 = Inst->getOperand(1);
2414 DebugLoc DL = Inst->getDebugLoc();
2415
2416 MachineBasicBlock::iterator MII = Inst;
2417
2418 const MCInstrDesc &InstDesc = get(Opcode);
2419 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2420 MRI.getRegClass(Src0.getReg()) :
2421 &AMDGPU::SGPR_32RegClass;
2422
2423 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2424
2425 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2426 AMDGPU::sub0, Src0SubRC);
2427
2428 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00002429 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
2430 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault689f3252014-06-09 16:36:31 +00002431
Matt Arsenaultf003c382015-08-26 20:47:50 +00002432 unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
2433 BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault689f3252014-06-09 16:36:31 +00002434 .addOperand(SrcReg0Sub0);
2435
2436 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2437 AMDGPU::sub1, Src0SubRC);
2438
Matt Arsenaultf003c382015-08-26 20:47:50 +00002439 unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
2440 BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault689f3252014-06-09 16:36:31 +00002441 .addOperand(SrcReg0Sub1);
2442
Matt Arsenaultf003c382015-08-26 20:47:50 +00002443 unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenault689f3252014-06-09 16:36:31 +00002444 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2445 .addReg(DestSub0)
2446 .addImm(AMDGPU::sub0)
2447 .addReg(DestSub1)
2448 .addImm(AMDGPU::sub1);
2449
2450 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2451
Matt Arsenaultf003c382015-08-26 20:47:50 +00002452 // We don't need to legalizeOperands here because for a single operand, src0
2453 // will support any kind of input.
2454
2455 // Move all users of this moved value.
2456 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenault689f3252014-06-09 16:36:31 +00002457}
2458
2459void SIInstrInfo::splitScalar64BitBinaryOp(
2460 SmallVectorImpl<MachineInstr *> &Worklist,
2461 MachineInstr *Inst,
2462 unsigned Opcode) const {
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002463 MachineBasicBlock &MBB = *Inst->getParent();
2464 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2465
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002466 MachineOperand &Dest = Inst->getOperand(0);
2467 MachineOperand &Src0 = Inst->getOperand(1);
2468 MachineOperand &Src1 = Inst->getOperand(2);
2469 DebugLoc DL = Inst->getDebugLoc();
2470
2471 MachineBasicBlock::iterator MII = Inst;
2472
2473 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00002474 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2475 MRI.getRegClass(Src0.getReg()) :
2476 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002477
Matt Arsenault684dc802014-03-24 20:08:13 +00002478 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2479 const TargetRegisterClass *Src1RC = Src1.isReg() ?
2480 MRI.getRegClass(Src1.getReg()) :
2481 &AMDGPU::SGPR_32RegClass;
2482
2483 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
2484
2485 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2486 AMDGPU::sub0, Src0SubRC);
2487 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2488 AMDGPU::sub0, Src1SubRC);
2489
2490 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00002491 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
2492 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault684dc802014-03-24 20:08:13 +00002493
Matt Arsenaultf003c382015-08-26 20:47:50 +00002494 unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002495 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002496 .addOperand(SrcReg0Sub0)
2497 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002498
Matt Arsenault684dc802014-03-24 20:08:13 +00002499 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2500 AMDGPU::sub1, Src0SubRC);
2501 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2502 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002503
Matt Arsenaultf003c382015-08-26 20:47:50 +00002504 unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002505 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002506 .addOperand(SrcReg0Sub1)
2507 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002508
Matt Arsenaultf003c382015-08-26 20:47:50 +00002509 unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002510 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2511 .addReg(DestSub0)
2512 .addImm(AMDGPU::sub0)
2513 .addReg(DestSub1)
2514 .addImm(AMDGPU::sub1);
2515
2516 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2517
2518 // Try to legalize the operands in case we need to swap the order to keep it
2519 // valid.
Matt Arsenaultf003c382015-08-26 20:47:50 +00002520 legalizeOperands(LoHalf);
2521 legalizeOperands(HiHalf);
2522
2523 // Move all users of this moved vlaue.
2524 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002525}
2526
Matt Arsenault8333e432014-06-10 19:18:24 +00002527void SIInstrInfo::splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist,
2528 MachineInstr *Inst) const {
2529 MachineBasicBlock &MBB = *Inst->getParent();
2530 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2531
2532 MachineBasicBlock::iterator MII = Inst;
2533 DebugLoc DL = Inst->getDebugLoc();
2534
2535 MachineOperand &Dest = Inst->getOperand(0);
2536 MachineOperand &Src = Inst->getOperand(1);
2537
Marek Olsakc5368502015-01-15 18:43:01 +00002538 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e64);
Matt Arsenault8333e432014-06-10 19:18:24 +00002539 const TargetRegisterClass *SrcRC = Src.isReg() ?
2540 MRI.getRegClass(Src.getReg()) :
2541 &AMDGPU::SGPR_32RegClass;
2542
2543 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2544 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2545
2546 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
2547
2548 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2549 AMDGPU::sub0, SrcSubRC);
2550 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2551 AMDGPU::sub1, SrcSubRC);
2552
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002553 BuildMI(MBB, MII, DL, InstDesc, MidReg)
Matt Arsenault8333e432014-06-10 19:18:24 +00002554 .addOperand(SrcRegSub0)
2555 .addImm(0);
2556
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002557 BuildMI(MBB, MII, DL, InstDesc, ResultReg)
Matt Arsenault8333e432014-06-10 19:18:24 +00002558 .addOperand(SrcRegSub1)
2559 .addReg(MidReg);
2560
2561 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2562
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002563 // We don't need to legalize operands here. src0 for etiher instruction can be
2564 // an SGPR, and the second input is unused or determined here.
2565 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault8333e432014-06-10 19:18:24 +00002566}
2567
Matt Arsenault94812212014-11-14 18:18:16 +00002568void SIInstrInfo::splitScalar64BitBFE(SmallVectorImpl<MachineInstr *> &Worklist,
2569 MachineInstr *Inst) const {
2570 MachineBasicBlock &MBB = *Inst->getParent();
2571 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2572 MachineBasicBlock::iterator MII = Inst;
2573 DebugLoc DL = Inst->getDebugLoc();
2574
2575 MachineOperand &Dest = Inst->getOperand(0);
2576 uint32_t Imm = Inst->getOperand(2).getImm();
2577 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2578 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
2579
Matt Arsenault6ad34262014-11-14 18:40:49 +00002580 (void) Offset;
2581
Matt Arsenault94812212014-11-14 18:18:16 +00002582 // Only sext_inreg cases handled.
2583 assert(Inst->getOpcode() == AMDGPU::S_BFE_I64 &&
2584 BitWidth <= 32 &&
2585 Offset == 0 &&
2586 "Not implemented");
2587
2588 if (BitWidth < 32) {
2589 unsigned MidRegLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2590 unsigned MidRegHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2591 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2592
2593 BuildMI(MBB, MII, DL, get(AMDGPU::V_BFE_I32), MidRegLo)
2594 .addReg(Inst->getOperand(1).getReg(), 0, AMDGPU::sub0)
2595 .addImm(0)
2596 .addImm(BitWidth);
2597
2598 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e32), MidRegHi)
2599 .addImm(31)
2600 .addReg(MidRegLo);
2601
2602 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2603 .addReg(MidRegLo)
2604 .addImm(AMDGPU::sub0)
2605 .addReg(MidRegHi)
2606 .addImm(AMDGPU::sub1);
2607
2608 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00002609 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00002610 return;
2611 }
2612
2613 MachineOperand &Src = Inst->getOperand(1);
2614 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2615 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2616
2617 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e64), TmpReg)
2618 .addImm(31)
2619 .addReg(Src.getReg(), 0, AMDGPU::sub0);
2620
2621 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2622 .addReg(Src.getReg(), 0, AMDGPU::sub0)
2623 .addImm(AMDGPU::sub0)
2624 .addReg(TmpReg)
2625 .addImm(AMDGPU::sub1);
2626
2627 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00002628 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00002629}
2630
Matt Arsenaultf003c382015-08-26 20:47:50 +00002631void SIInstrInfo::addUsersToMoveToVALUWorklist(
2632 unsigned DstReg,
2633 MachineRegisterInfo &MRI,
2634 SmallVectorImpl<MachineInstr *> &Worklist) const {
2635 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(DstReg),
2636 E = MRI.use_end(); I != E; ++I) {
2637 MachineInstr &UseMI = *I->getParent();
2638 if (!canReadVGPR(UseMI, I.getOperandNo())) {
2639 Worklist.push_back(&UseMI);
2640 }
2641 }
2642}
2643
Matt Arsenaultba6aae72015-09-28 20:54:57 +00002644const TargetRegisterClass *SIInstrInfo::getDestEquivalentVGPRClass(
2645 const MachineInstr &Inst) const {
2646 const TargetRegisterClass *NewDstRC = getOpRegClass(Inst, 0);
2647
2648 switch (Inst.getOpcode()) {
2649 // For target instructions, getOpRegClass just returns the virtual register
2650 // class associated with the operand, so we need to find an equivalent VGPR
2651 // register class in order to move the instruction to the VALU.
2652 case AMDGPU::COPY:
2653 case AMDGPU::PHI:
2654 case AMDGPU::REG_SEQUENCE:
2655 case AMDGPU::INSERT_SUBREG:
2656 if (RI.hasVGPRs(NewDstRC))
2657 return nullptr;
2658
2659 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
2660 if (!NewDstRC)
2661 return nullptr;
2662 return NewDstRC;
2663 default:
2664 return NewDstRC;
2665 }
2666}
2667
Matt Arsenault6c067412015-11-03 22:30:15 +00002668// Find the one SGPR operand we are allowed to use.
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002669unsigned SIInstrInfo::findUsedSGPR(const MachineInstr *MI,
2670 int OpIndices[3]) const {
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00002671 const MCInstrDesc &Desc = MI->getDesc();
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002672
2673 // Find the one SGPR operand we are allowed to use.
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00002674 //
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002675 // First we need to consider the instruction's operand requirements before
2676 // legalizing. Some operands are required to be SGPRs, such as implicit uses
2677 // of VCC, but we are still bound by the constant bus requirement to only use
2678 // one.
2679 //
2680 // If the operand's class is an SGPR, we can never move it.
2681
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00002682 unsigned SGPRReg = findImplicitSGPRRead(*MI);
2683 if (SGPRReg != AMDGPU::NoRegister)
2684 return SGPRReg;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002685
2686 unsigned UsedSGPRs[3] = { AMDGPU::NoRegister };
2687 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
2688
2689 for (unsigned i = 0; i < 3; ++i) {
2690 int Idx = OpIndices[i];
2691 if (Idx == -1)
2692 break;
2693
2694 const MachineOperand &MO = MI->getOperand(Idx);
Matt Arsenault6c067412015-11-03 22:30:15 +00002695 if (!MO.isReg())
2696 continue;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002697
Matt Arsenault6c067412015-11-03 22:30:15 +00002698 // Is this operand statically required to be an SGPR based on the operand
2699 // constraints?
2700 const TargetRegisterClass *OpRC = RI.getRegClass(Desc.OpInfo[Idx].RegClass);
2701 bool IsRequiredSGPR = RI.isSGPRClass(OpRC);
2702 if (IsRequiredSGPR)
2703 return MO.getReg();
2704
2705 // If this could be a VGPR or an SGPR, Check the dynamic register class.
2706 unsigned Reg = MO.getReg();
2707 const TargetRegisterClass *RegRC = MRI.getRegClass(Reg);
2708 if (RI.isSGPRClass(RegRC))
2709 UsedSGPRs[i] = Reg;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002710 }
2711
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002712 // We don't have a required SGPR operand, so we have a bit more freedom in
2713 // selecting operands to move.
2714
2715 // Try to select the most used SGPR. If an SGPR is equal to one of the
2716 // others, we choose that.
2717 //
2718 // e.g.
2719 // V_FMA_F32 v0, s0, s0, s0 -> No moves
2720 // V_FMA_F32 v0, s0, s1, s0 -> Move s1
2721
Matt Arsenault6c067412015-11-03 22:30:15 +00002722 // TODO: If some of the operands are 64-bit SGPRs and some 32, we should
2723 // prefer those.
2724
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002725 if (UsedSGPRs[0] != AMDGPU::NoRegister) {
2726 if (UsedSGPRs[0] == UsedSGPRs[1] || UsedSGPRs[0] == UsedSGPRs[2])
2727 SGPRReg = UsedSGPRs[0];
2728 }
2729
2730 if (SGPRReg == AMDGPU::NoRegister && UsedSGPRs[1] != AMDGPU::NoRegister) {
2731 if (UsedSGPRs[1] == UsedSGPRs[2])
2732 SGPRReg = UsedSGPRs[1];
2733 }
2734
2735 return SGPRReg;
2736}
2737
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002738MachineInstrBuilder SIInstrInfo::buildIndirectWrite(
2739 MachineBasicBlock *MBB,
2740 MachineBasicBlock::iterator I,
2741 unsigned ValueReg,
2742 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002743 const DebugLoc &DL = MBB->findDebugLoc(I);
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002744 unsigned IndirectBaseReg = AMDGPU::VGPR_32RegClass.getRegister(
Tom Stellard81d871d2013-11-13 23:36:50 +00002745 getIndirectIndexBegin(*MBB->getParent()));
2746
2747 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_DST_V1))
2748 .addReg(IndirectBaseReg, RegState::Define)
2749 .addOperand(I->getOperand(0))
2750 .addReg(IndirectBaseReg)
2751 .addReg(OffsetReg)
2752 .addImm(0)
2753 .addReg(ValueReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002754}
2755
2756MachineInstrBuilder SIInstrInfo::buildIndirectRead(
2757 MachineBasicBlock *MBB,
2758 MachineBasicBlock::iterator I,
2759 unsigned ValueReg,
2760 unsigned Address, unsigned OffsetReg) const {
Tom Stellard81d871d2013-11-13 23:36:50 +00002761 const DebugLoc &DL = MBB->findDebugLoc(I);
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002762 unsigned IndirectBaseReg = AMDGPU::VGPR_32RegClass.getRegister(
Tom Stellard81d871d2013-11-13 23:36:50 +00002763 getIndirectIndexBegin(*MBB->getParent()));
2764
Matt Arsenault28419272015-10-07 00:42:51 +00002765 return BuildMI(*MBB, I, DL, get(AMDGPU::SI_INDIRECT_SRC_V1))
Tom Stellard81d871d2013-11-13 23:36:50 +00002766 .addOperand(I->getOperand(0))
2767 .addOperand(I->getOperand(1))
2768 .addReg(IndirectBaseReg)
2769 .addReg(OffsetReg)
2770 .addImm(0);
2771
2772}
2773
2774void SIInstrInfo::reserveIndirectRegisters(BitVector &Reserved,
2775 const MachineFunction &MF) const {
2776 int End = getIndirectIndexEnd(MF);
2777 int Begin = getIndirectIndexBegin(MF);
2778
2779 if (End == -1)
2780 return;
2781
2782
2783 for (int Index = Begin; Index <= End; ++Index)
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002784 Reserved.set(AMDGPU::VGPR_32RegClass.getRegister(Index));
Tom Stellard81d871d2013-11-13 23:36:50 +00002785
Tom Stellard415ef6d2013-11-13 23:58:51 +00002786 for (int Index = std::max(0, Begin - 1); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002787 Reserved.set(AMDGPU::VReg_64RegClass.getRegister(Index));
2788
Tom Stellard415ef6d2013-11-13 23:58:51 +00002789 for (int Index = std::max(0, Begin - 2); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002790 Reserved.set(AMDGPU::VReg_96RegClass.getRegister(Index));
2791
Tom Stellard415ef6d2013-11-13 23:58:51 +00002792 for (int Index = std::max(0, Begin - 3); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002793 Reserved.set(AMDGPU::VReg_128RegClass.getRegister(Index));
2794
Tom Stellard415ef6d2013-11-13 23:58:51 +00002795 for (int Index = std::max(0, Begin - 7); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002796 Reserved.set(AMDGPU::VReg_256RegClass.getRegister(Index));
2797
Tom Stellard415ef6d2013-11-13 23:58:51 +00002798 for (int Index = std::max(0, Begin - 15); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002799 Reserved.set(AMDGPU::VReg_512RegClass.getRegister(Index));
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002800}
Tom Stellard1aaad692014-07-21 16:55:33 +00002801
Tom Stellard6407e1e2014-08-01 00:32:33 +00002802MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
Matt Arsenaultace5b762014-10-17 18:00:43 +00002803 unsigned OperandName) const {
Tom Stellard1aaad692014-07-21 16:55:33 +00002804 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
2805 if (Idx == -1)
2806 return nullptr;
2807
2808 return &MI.getOperand(Idx);
2809}
Tom Stellard794c8c02014-12-02 17:05:41 +00002810
2811uint64_t SIInstrInfo::getDefaultRsrcDataFormat() const {
2812 uint64_t RsrcDataFormat = AMDGPU::RSRC_DATA_FORMAT;
Tom Stellard4694ed02015-06-26 21:58:42 +00002813 if (ST.isAmdHsaOS()) {
Tom Stellard794c8c02014-12-02 17:05:41 +00002814 RsrcDataFormat |= (1ULL << 56);
2815
Tom Stellard4694ed02015-06-26 21:58:42 +00002816 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
2817 // Set MTYPE = 2
2818 RsrcDataFormat |= (2ULL << 59);
2819 }
2820
Tom Stellard794c8c02014-12-02 17:05:41 +00002821 return RsrcDataFormat;
2822}
Marek Olsakd1a69a22015-09-29 23:37:32 +00002823
2824uint64_t SIInstrInfo::getScratchRsrcWords23() const {
2825 uint64_t Rsrc23 = getDefaultRsrcDataFormat() |
2826 AMDGPU::RSRC_TID_ENABLE |
2827 0xffffffff; // Size;
2828
2829 // If TID_ENABLE is set, DATA_FORMAT specifies stride bits [14:17].
2830 // Clear them unless we want a huge stride.
2831 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
2832 Rsrc23 &= ~AMDGPU::RSRC_DATA_FORMAT;
2833
2834 return Rsrc23;
2835}