blob: 069a1b9966f0dc9b2d5e62d972aa5958cd764cd5 [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Top-level implementation for the NVPTX target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "NVPTXTargetMachine.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000015#include "MCTargetDesc/NVPTXMCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000017#include "NVPTXAllocaHoisting.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "NVPTXLowerAggrCopies.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000019#include "llvm/Analysis/Passes.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000020#include "llvm/CodeGen/AsmPrinter.h"
21#include "llvm/CodeGen/MachineFunctionAnalysis.h"
22#include "llvm/CodeGen/MachineModuleInfo.h"
23#include "llvm/CodeGen/Passes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000024#include "llvm/IR/DataLayout.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000025#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000026#include "llvm/IR/Verifier.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000027#include "llvm/MC/MCAsmInfo.h"
28#include "llvm/MC/MCInstrInfo.h"
29#include "llvm/MC/MCStreamer.h"
30#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/PassManager.h"
32#include "llvm/Support/CommandLine.h"
33#include "llvm/Support/Debug.h"
34#include "llvm/Support/FormattedStream.h"
35#include "llvm/Support/TargetRegistry.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000036#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000037#include "llvm/Target/TargetInstrInfo.h"
38#include "llvm/Target/TargetLowering.h"
39#include "llvm/Target/TargetLoweringObjectFile.h"
40#include "llvm/Target/TargetMachine.h"
41#include "llvm/Target/TargetOptions.h"
42#include "llvm/Target/TargetRegisterInfo.h"
43#include "llvm/Target/TargetSubtargetInfo.h"
44#include "llvm/Transforms/Scalar.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000045
Justin Holewinskiae556d32012-05-04 20:18:50 +000046using namespace llvm;
47
Justin Holewinskib94bd052013-03-30 14:29:25 +000048namespace llvm {
49void initializeNVVMReflectPass(PassRegistry&);
Justin Holewinski01f89f02013-05-20 12:13:32 +000050void initializeGenericToNVVMPass(PassRegistry&);
Eli Bendersky264cd462014-03-31 15:56:26 +000051void initializeNVPTXAssignValidGlobalNamesPass(PassRegistry&);
Eli Benderskybbef1722014-04-03 21:18:25 +000052void initializeNVPTXFavorNonGenericAddrSpacesPass(PassRegistry &);
Justin Holewinskib94bd052013-03-30 14:29:25 +000053}
54
Justin Holewinskiae556d32012-05-04 20:18:50 +000055extern "C" void LLVMInitializeNVPTXTarget() {
56 // Register the target.
57 RegisterTargetMachine<NVPTXTargetMachine32> X(TheNVPTXTarget32);
58 RegisterTargetMachine<NVPTXTargetMachine64> Y(TheNVPTXTarget64);
59
Justin Holewinskib94bd052013-03-30 14:29:25 +000060 // FIXME: This pass is really intended to be invoked during IR optimization,
61 // but it's very NVPTX-specific.
62 initializeNVVMReflectPass(*PassRegistry::getPassRegistry());
Justin Holewinski01f89f02013-05-20 12:13:32 +000063 initializeGenericToNVVMPass(*PassRegistry::getPassRegistry());
Eli Bendersky264cd462014-03-31 15:56:26 +000064 initializeNVPTXAssignValidGlobalNamesPass(*PassRegistry::getPassRegistry());
Eli Benderskybbef1722014-04-03 21:18:25 +000065 initializeNVPTXFavorNonGenericAddrSpacesPass(
66 *PassRegistry::getPassRegistry());
Justin Holewinskiae556d32012-05-04 20:18:50 +000067}
68
Eric Christophera1869462014-06-27 01:27:06 +000069NVPTXTargetMachine::NVPTXTargetMachine(const Target &T, StringRef TT,
70 StringRef CPU, StringRef FS,
71 const TargetOptions &Options,
72 Reloc::Model RM, CodeModel::Model CM,
73 CodeGenOpt::Level OL, bool is64bit)
Justin Holewinski0497ab12013-03-30 14:29:21 +000074 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Eric Christopher493f91b2014-06-27 04:33:14 +000075 Subtarget(TT, CPU, FS, *this, is64bit) {
Rafael Espindola227144c2013-05-13 01:16:13 +000076 initAsmInfo();
77}
Justin Holewinskiae556d32012-05-04 20:18:50 +000078
79void NVPTXTargetMachine32::anchor() {}
80
Justin Holewinski0497ab12013-03-30 14:29:21 +000081NVPTXTargetMachine32::NVPTXTargetMachine32(
82 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
83 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
84 CodeGenOpt::Level OL)
85 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +000086
87void NVPTXTargetMachine64::anchor() {}
88
Justin Holewinski0497ab12013-03-30 14:29:21 +000089NVPTXTargetMachine64::NVPTXTargetMachine64(
90 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
91 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
92 CodeGenOpt::Level OL)
93 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +000094
Benjamin Kramerd78bb462013-05-23 17:10:37 +000095namespace {
Justin Holewinskiae556d32012-05-04 20:18:50 +000096class NVPTXPassConfig : public TargetPassConfig {
97public:
98 NVPTXPassConfig(NVPTXTargetMachine *TM, PassManagerBase &PM)
Justin Holewinski0497ab12013-03-30 14:29:21 +000099 : TargetPassConfig(TM, PM) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000100
101 NVPTXTargetMachine &getNVPTXTargetMachine() const {
102 return getTM<NVPTXTargetMachine>();
103 }
104
Craig Topper2865c982014-04-29 07:57:44 +0000105 void addIRPasses() override;
106 bool addInstSelector() override;
107 bool addPreRegAlloc() override;
108 bool addPostRegAlloc() override;
Justin Holewinski6dca8392014-06-27 18:35:14 +0000109 void addMachineSSAOptimization() override;
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000110
Craig Topper2865c982014-04-29 07:57:44 +0000111 FunctionPass *createTargetRegisterAllocator(bool) override;
112 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
113 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Justin Holewinskiae556d32012-05-04 20:18:50 +0000114};
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000115} // end anonymous namespace
Justin Holewinskiae556d32012-05-04 20:18:50 +0000116
117TargetPassConfig *NVPTXTargetMachine::createPassConfig(PassManagerBase &PM) {
118 NVPTXPassConfig *PassConfig = new NVPTXPassConfig(this, PM);
119 return PassConfig;
120}
121
Justin Holewinski01f89f02013-05-20 12:13:32 +0000122void NVPTXPassConfig::addIRPasses() {
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000123 // The following passes are known to not play well with virtual regs hanging
124 // around after register allocation (which in our case, is *all* registers).
125 // We explicitly disable them here. We do, however, need some functionality
126 // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the
127 // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp).
128 disablePass(&PrologEpilogCodeInserterID);
129 disablePass(&MachineCopyPropagationID);
130 disablePass(&BranchFolderPassID);
Justin Holewinskieeb109a2013-11-11 12:58:14 +0000131 disablePass(&TailDuplicateID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000132
Justin Holewinski30d56a72014-04-09 15:39:15 +0000133 addPass(createNVPTXImageOptimizerPass());
Justin Holewinski01f89f02013-05-20 12:13:32 +0000134 TargetPassConfig::addIRPasses();
Eli Bendersky264cd462014-03-31 15:56:26 +0000135 addPass(createNVPTXAssignValidGlobalNamesPass());
Justin Holewinski01f89f02013-05-20 12:13:32 +0000136 addPass(createGenericToNVVMPass());
Eli Benderskybbef1722014-04-03 21:18:25 +0000137 addPass(createNVPTXFavorNonGenericAddrSpacesPass());
Eli Benderskya108a652014-05-01 18:38:36 +0000138 addPass(createSeparateConstOffsetFromGEPPass());
139 // The SeparateConstOffsetFromGEP pass creates variadic bases that can be used
140 // by multiple GEPs. Run GVN or EarlyCSE to really reuse them. GVN generates
141 // significantly better code than EarlyCSE for some of our benchmarks.
142 if (getOptLevel() == CodeGenOpt::Aggressive)
143 addPass(createGVNPass());
144 else
145 addPass(createEarlyCSEPass());
146 // Both FavorNonGenericAddrSpaces and SeparateConstOffsetFromGEP may leave
147 // some dead code. We could remove dead code in an ad-hoc manner, but that
148 // requires manual work and might be error-prone.
149 //
150 // The FavorNonGenericAddrSpaces pass shortcuts unnecessary addrspacecasts,
151 // and leave them unused.
152 //
153 // SeparateConstOffsetFromGEP rebuilds a new index from the old index, and the
154 // old index and some of its intermediate results may become unused.
Eli Benderskybbef1722014-04-03 21:18:25 +0000155 addPass(createDeadCodeEliminationPass());
Justin Holewinski01f89f02013-05-20 12:13:32 +0000156}
157
Justin Holewinskiae556d32012-05-04 20:18:50 +0000158bool NVPTXPassConfig::addInstSelector() {
Justin Holewinski30d56a72014-04-09 15:39:15 +0000159 const NVPTXSubtarget &ST =
160 getTM<NVPTXTargetMachine>().getSubtarget<NVPTXSubtarget>();
161
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000162 addPass(createLowerAggrCopies());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000163 addPass(createAllocaHoisting());
164 addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel()));
Justin Holewinski30d56a72014-04-09 15:39:15 +0000165
166 if (!ST.hasImageHandles())
167 addPass(createNVPTXReplaceImageHandlesPass());
168
Justin Holewinskiae556d32012-05-04 20:18:50 +0000169 return false;
170}
171
Justin Holewinski0497ab12013-03-30 14:29:21 +0000172bool NVPTXPassConfig::addPreRegAlloc() { return false; }
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000173bool NVPTXPassConfig::addPostRegAlloc() {
174 addPass(createNVPTXPrologEpilogPass());
175 return false;
176}
177
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000178FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000179 return nullptr; // No reg alloc
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000180}
181
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000182void NVPTXPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000183 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000184 addPass(&PHIEliminationID);
185 addPass(&TwoAddressInstructionPassID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000186}
187
188void NVPTXPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000189 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000190
191 addPass(&ProcessImplicitDefsID);
192 addPass(&LiveVariablesID);
193 addPass(&MachineLoopInfoID);
194 addPass(&PHIEliminationID);
195
196 addPass(&TwoAddressInstructionPassID);
197 addPass(&RegisterCoalescerID);
198
199 // PreRA instruction scheduling.
200 if (addPass(&MachineSchedulerID))
201 printAndVerify("After Machine Scheduling");
202
203
204 addPass(&StackSlotColoringID);
205
206 // FIXME: Needs physical registers
207 //addPass(&PostRAMachineLICMID);
208
209 printAndVerify("After StackSlotColoring");
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000210}
Justin Holewinski6dca8392014-06-27 18:35:14 +0000211
212void NVPTXPassConfig::addMachineSSAOptimization() {
213 // Pre-ra tail duplication.
214 if (addPass(&EarlyTailDuplicateID))
215 printAndVerify("After Pre-RegAlloc TailDuplicate");
216
217 // Optimize PHIs before DCE: removing dead PHI cycles may make more
218 // instructions dead.
219 addPass(&OptimizePHIsID);
220
221 // This pass merges large allocas. StackSlotColoring is a different pass
222 // which merges spill slots.
223 addPass(&StackColoringID);
224
225 // If the target requests it, assign local variables to stack slots relative
226 // to one another and simplify frame index references where possible.
227 addPass(&LocalStackSlotAllocationID);
228
229 // With optimization, dead code should already be eliminated. However
230 // there is one known exception: lowered code for arguments that are only
231 // used by tail calls, where the tail calls reuse the incoming stack
232 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
233 addPass(&DeadMachineInstructionElimID);
234 printAndVerify("After codegen DCE pass");
235
236 // Allow targets to insert passes that improve instruction level parallelism,
237 // like if-conversion. Such passes will typically need dominator trees and
238 // loop info, just like LICM and CSE below.
239 if (addILPOpts())
240 printAndVerify("After ILP optimizations");
241
242 addPass(&MachineLICMID);
243 addPass(&MachineCSEID);
244
245 addPass(&MachineSinkingID);
246 printAndVerify("After Machine LICM, CSE and Sinking passes");
247
248 addPass(&PeepholeOptimizerID);
249 printAndVerify("After codegen peephole optimization pass");
250}