blob: 8086f2f8c61ac0557f05010b181c6da41596b405 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
Tom Stellardc93fc112015-12-10 02:13:01 +000017#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000018#include "AMDGPU.h"
19#include "AMDGPUTargetTransformInfo.h"
20#include "R600ISelLowering.h"
21#include "R600InstrInfo.h"
22#include "R600MachineScheduler.h"
23#include "SIISelLowering.h"
24#include "SIInstrInfo.h"
25#include "llvm/Analysis/Passes.h"
26#include "llvm/CodeGen/MachineFunctionAnalysis.h"
27#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
28#include "llvm/CodeGen/MachineModuleInfo.h"
29#include "llvm/CodeGen/Passes.h"
30#include "llvm/IR/Verifier.h"
31#include "llvm/MC/MCAsmInfo.h"
32#include "llvm/IR/LegacyPassManager.h"
33#include "llvm/Support/TargetRegistry.h"
34#include "llvm/Support/raw_os_ostream.h"
35#include "llvm/Transforms/IPO.h"
36#include "llvm/Transforms/Scalar.h"
37#include <llvm/CodeGen/Passes.h>
38
39using namespace llvm;
40
41extern "C" void LLVMInitializeAMDGPUTarget() {
42 // Register the target
43 RegisterTargetMachine<R600TargetMachine> X(TheAMDGPUTarget);
44 RegisterTargetMachine<GCNTargetMachine> Y(TheGCNTarget);
Matt Arsenaultb87fc222015-10-01 22:10:03 +000045
46 PassRegistry *PR = PassRegistry::getPassRegistry();
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000047 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +000048 initializeSIFixSGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000049 initializeSIFoldOperandsPass(*PR);
Matt Arsenaultb87fc222015-10-01 22:10:03 +000050 initializeSIFixSGPRLiveRangesPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +000051 initializeSIFixControlFlowLiveIntervalsPass(*PR);
52 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +000053 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +000054 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +000055 initializeAMDGPUPromoteAllocaPass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +000056 initializeSIAnnotateControlFlowPass(*PR);
Tom Stellard6e1967e2016-02-05 17:42:38 +000057 initializeSIInsertWaitsPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +000058}
59
Tom Stellarde135ffd2015-09-25 21:41:28 +000060static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
61 if (TT.getOS() == Triple::AMDHSA)
62 return make_unique<AMDGPUHSATargetObjectFile>();
63
Tom Stellardc93fc112015-12-10 02:13:01 +000064 return make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +000065}
66
Tom Stellard45bb48e2015-06-13 03:28:10 +000067static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
68 return new ScheduleDAGMILive(C, make_unique<R600SchedStrategy>());
69}
70
71static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +000072R600SchedRegistry("r600", "Run R600's custom scheduler",
73 createR600MachineScheduler);
74
75static MachineSchedRegistry
76SISchedRegistry("si", "Run SI's custom scheduler",
77 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +000078
79static std::string computeDataLayout(const Triple &TT) {
80 std::string Ret = "e-p:32:32";
81
82 if (TT.getArch() == Triple::amdgcn) {
83 // 32-bit private, local, and region pointers. 64-bit global and constant.
84 Ret += "-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32-p24:64:64";
85 }
86
87 Ret += "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128-v192:256-v256:256"
88 "-v512:512-v1024:1024-v2048:2048-n32:64";
89
90 return Ret;
91}
92
Matt Arsenaultb22828f2016-01-27 02:17:49 +000093LLVM_READNONE
94static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
95 if (!GPU.empty())
96 return GPU;
97
98 // HSA only supports CI+, so change the default GPU to a CI for HSA.
99 if (TT.getArch() == Triple::amdgcn)
100 return (TT.getOS() == Triple::AMDHSA) ? "kaveri" : "tahiti";
101
102 return "";
103}
104
Tom Stellard45bb48e2015-06-13 03:28:10 +0000105AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
106 StringRef CPU, StringRef FS,
107 TargetOptions Options, Reloc::Model RM,
108 CodeModel::Model CM,
109 CodeGenOpt::Level OptLevel)
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000110 : LLVMTargetMachine(T, computeDataLayout(TT), TT,
111 getGPUOrDefault(TT, CPU), FS, Options, RM, CM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000112 OptLevel),
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000113 TLOF(createTLOF(getTargetTriple())),
114 Subtarget(TT, getTargetCPU(), FS, *this),
Tom Stellard45bb48e2015-06-13 03:28:10 +0000115 IntrinsicInfo() {
116 setRequiresStructuredCFG(true);
117 initAsmInfo();
118}
119
Tom Stellarde135ffd2015-09-25 21:41:28 +0000120AMDGPUTargetMachine::~AMDGPUTargetMachine() { }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000121
122//===----------------------------------------------------------------------===//
123// R600 Target Machine (R600 -> Cayman)
124//===----------------------------------------------------------------------===//
125
126R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
127 StringRef FS, StringRef CPU,
128 TargetOptions Options, Reloc::Model RM,
129 CodeModel::Model CM, CodeGenOpt::Level OL)
130 : AMDGPUTargetMachine(T, TT, FS, CPU, Options, RM, CM, OL) {}
131
132//===----------------------------------------------------------------------===//
133// GCN Target Machine (SI+)
134//===----------------------------------------------------------------------===//
135
136GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
137 StringRef FS, StringRef CPU,
138 TargetOptions Options, Reloc::Model RM,
139 CodeModel::Model CM, CodeGenOpt::Level OL)
140 : AMDGPUTargetMachine(T, TT, FS, CPU, Options, RM, CM, OL) {}
141
142//===----------------------------------------------------------------------===//
143// AMDGPU Pass Setup
144//===----------------------------------------------------------------------===//
145
146namespace {
147class AMDGPUPassConfig : public TargetPassConfig {
148public:
149 AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000150 : TargetPassConfig(TM, PM) {
151
152 // Exceptions and StackMaps are not supported, so these passes will never do
153 // anything.
154 disablePass(&StackMapLivenessID);
155 disablePass(&FuncletLayoutID);
156 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000157
158 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
159 return getTM<AMDGPUTargetMachine>();
160 }
161
162 ScheduleDAGInstrs *
163 createMachineScheduler(MachineSchedContext *C) const override {
164 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
165 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
166 return createR600MachineScheduler(C);
Tom Stellardde008d32016-01-21 04:28:34 +0000167 else if (ST.enableSIScheduler())
168 return createSIMachineScheduler(C);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000169 return nullptr;
170 }
171
172 void addIRPasses() override;
173 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000174 bool addPreISel() override;
175 bool addInstSelector() override;
176 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000177};
178
179class R600PassConfig : public AMDGPUPassConfig {
180public:
181 R600PassConfig(TargetMachine *TM, PassManagerBase &PM)
182 : AMDGPUPassConfig(TM, PM) { }
183
184 bool addPreISel() override;
185 void addPreRegAlloc() override;
186 void addPreSched2() override;
187 void addPreEmitPass() override;
188};
189
190class GCNPassConfig : public AMDGPUPassConfig {
191public:
192 GCNPassConfig(TargetMachine *TM, PassManagerBase &PM)
193 : AMDGPUPassConfig(TM, PM) { }
194 bool addPreISel() override;
195 bool addInstSelector() override;
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000196 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
197 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000198 void addPreRegAlloc() override;
199 void addPostRegAlloc() override;
200 void addPreSched2() override;
201 void addPreEmitPass() override;
202};
203
204} // End of anonymous namespace
205
206TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000207 return TargetIRAnalysis([this](const Function &F) {
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000208 return TargetTransformInfo(
209 AMDGPUTTIImpl(this, F.getParent()->getDataLayout()));
210 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000211}
212
213void AMDGPUPassConfig::addIRPasses() {
214 // Function calls are not supported, so make sure we inline everything.
215 addPass(createAMDGPUAlwaysInlinePass());
216 addPass(createAlwaysInlinerPass());
217 // We need to add the barrier noop pass, otherwise adding the function
218 // inlining pass will cause all of the PassConfigs passes to be run
219 // one function at a time, which means if we have a nodule with two
220 // functions, then we will generate code for the first function
221 // without ever running any passes on the second.
222 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000223
Tom Stellardfd253952015-08-07 23:19:30 +0000224 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
225 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000226
Tom Stellard45bb48e2015-06-13 03:28:10 +0000227 TargetPassConfig::addIRPasses();
228}
229
230void AMDGPUPassConfig::addCodeGenPrepare() {
Matt Arsenaulte0132462016-01-30 05:19:45 +0000231 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
232 const AMDGPUSubtarget &ST = *TM.getSubtargetImpl();
Matt Arsenault8b175672016-02-02 19:32:42 +0000233 if (TM.getOptLevel() > CodeGenOpt::None && ST.isPromoteAllocaEnabled()) {
Matt Arsenaulte0132462016-01-30 05:19:45 +0000234 addPass(createAMDGPUPromoteAlloca(&TM));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000235 addPass(createSROAPass());
236 }
237 TargetPassConfig::addCodeGenPrepare();
238}
239
240bool
241AMDGPUPassConfig::addPreISel() {
242 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
243 addPass(createFlattenCFGPass());
244 if (ST.IsIRStructurizerEnabled())
245 addPass(createStructurizeCFGPass());
246 return false;
247}
248
249bool AMDGPUPassConfig::addInstSelector() {
250 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine()));
251 return false;
252}
253
Matt Arsenault0a109002015-09-25 17:41:20 +0000254bool AMDGPUPassConfig::addGCPasses() {
255 // Do nothing. GC is not supported.
256 return false;
257}
258
Tom Stellard45bb48e2015-06-13 03:28:10 +0000259//===----------------------------------------------------------------------===//
260// R600 Pass Setup
261//===----------------------------------------------------------------------===//
262
263bool R600PassConfig::addPreISel() {
264 AMDGPUPassConfig::addPreISel();
265 addPass(createR600TextureIntrinsicsReplacer());
266 return false;
267}
268
269void R600PassConfig::addPreRegAlloc() {
270 addPass(createR600VectorRegMerger(*TM));
271}
272
273void R600PassConfig::addPreSched2() {
274 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
275 addPass(createR600EmitClauseMarkers(), false);
276 if (ST.isIfCvtEnabled())
277 addPass(&IfConverterID, false);
278 addPass(createR600ClauseMergePass(*TM), false);
279}
280
281void R600PassConfig::addPreEmitPass() {
282 addPass(createAMDGPUCFGStructurizerPass(), false);
283 addPass(createR600ExpandSpecialInstrsPass(*TM), false);
284 addPass(&FinalizeMachineBundlesID, false);
285 addPass(createR600Packetizer(*TM), false);
286 addPass(createR600ControlFlowFinalizer(*TM), false);
287}
288
289TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
290 return new R600PassConfig(this, PM);
291}
292
293//===----------------------------------------------------------------------===//
294// GCN Pass Setup
295//===----------------------------------------------------------------------===//
296
297bool GCNPassConfig::addPreISel() {
298 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000299
300 // FIXME: We need to run a pass to propagate the attributes when calls are
301 // supported.
302 addPass(&AMDGPUAnnotateKernelFeaturesID);
303
Tom Stellard45bb48e2015-06-13 03:28:10 +0000304 addPass(createSinkingPass());
305 addPass(createSITypeRewriter());
306 addPass(createSIAnnotateControlFlowPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000307 addPass(createAMDGPUAnnotateUniformValues());
308
Tom Stellard45bb48e2015-06-13 03:28:10 +0000309 return false;
310}
311
312bool GCNPassConfig::addInstSelector() {
313 AMDGPUPassConfig::addInstSelector();
314 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000315 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000316 addPass(createSIFoldOperandsPass());
317 return false;
318}
319
320void GCNPassConfig::addPreRegAlloc() {
321 const AMDGPUSubtarget &ST = *getAMDGPUTargetMachine().getSubtargetImpl();
322
323 // This needs to be run directly before register allocation because
324 // earlier passes might recompute live intervals.
325 // TODO: handle CodeGenOpt::None; fast RA ignores spill weights set by the pass
326 if (getOptLevel() > CodeGenOpt::None) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000327 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
328 }
329
330 if (getOptLevel() > CodeGenOpt::None && ST.loadStoreOptEnabled()) {
331 // Don't do this with no optimizations since it throws away debug info by
332 // merging nonadjacent loads.
333
334 // This should be run after scheduling, but before register allocation. It
335 // also need extra copies to the address operand to be eliminated.
Tom Stellard45bb48e2015-06-13 03:28:10 +0000336 insertPass(&MachineSchedulerID, &SILoadStoreOptimizerID);
Matt Arsenault84db5d92015-07-14 17:57:36 +0000337 insertPass(&MachineSchedulerID, &RegisterCoalescerID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000338 }
339 addPass(createSIShrinkInstructionsPass(), false);
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000340}
341
342void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
343 addPass(&SIFixSGPRLiveRangesID);
344 TargetPassConfig::addFastRegAlloc(RegAllocPass);
345}
346
347void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
348 // We want to run this after LiveVariables is computed to avoid computing them
349 // twice.
Justin Bogner468c9982015-10-08 00:36:22 +0000350 // FIXME: We shouldn't disable the verifier here. r249087 introduced a failure
351 // that needs to be fixed.
352 insertPass(&LiveVariablesID, &SIFixSGPRLiveRangesID, /*VerifyAfter=*/false);
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000353 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000354}
355
356void GCNPassConfig::addPostRegAlloc() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000357 addPass(createSIShrinkInstructionsPass(), false);
358}
359
360void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000361}
362
363void GCNPassConfig::addPreEmitPass() {
Tom Stellard6e1967e2016-02-05 17:42:38 +0000364 addPass(createSIInsertWaitsPass(), false);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000365 addPass(createSILowerControlFlowPass(*TM), false);
366}
367
368TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
369 return new GCNPassConfig(this, PM);
370}