blob: c934668a80ce6028309c9671443cb88f4abb8e5f [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCTargetMachine.cpp - Define TargetMachine for PowerPC -----------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00002//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb4402432005-04-21 23:30:14 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00009//
Chris Lattner73785d22005-08-15 23:47:04 +000010// Top-level implementation for the PowerPC target.
Misha Brukmane05203f2004-06-21 16:55:25 +000011//
12//===----------------------------------------------------------------------===//
13
Chandler Carruth6bda14b2017-06-06 11:49:48 +000014#include "PPCTargetMachine.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000015#include "MCTargetDesc/PPCMCTargetDesc.h"
Craig Topperb25fda92012-03-17 18:46:09 +000016#include "PPC.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000017#include "PPCSubtarget.h"
Chandler Carruthd9903882015-01-14 11:23:27 +000018#include "PPCTargetObjectFile.h"
Chandler Carruth93dcdc42015-01-31 11:17:59 +000019#include "PPCTargetTransformInfo.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000020#include "llvm/ADT/Optional.h"
21#include "llvm/ADT/STLExtras.h"
22#include "llvm/ADT/StringRef.h"
23#include "llvm/ADT/Triple.h"
24#include "llvm/Analysis/TargetTransformInfo.h"
Andrew Trickccb67362012-02-03 05:12:41 +000025#include "llvm/CodeGen/Passes.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000026#include "llvm/CodeGen/TargetLoweringObjectFile.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000027#include "llvm/CodeGen/TargetPassConfig.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000028#include "llvm/IR/Attributes.h"
29#include "llvm/IR/DataLayout.h"
Eric Christopher3faf2f12014-10-06 06:45:36 +000030#include "llvm/IR/Function.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000031#include "llvm/Pass.h"
32#include "llvm/Support/CodeGen.h"
Hal Finkel96c2d4d2012-06-08 15:38:21 +000033#include "llvm/Support/CommandLine.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000034#include "llvm/Support/TargetRegistry.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000035#include "llvm/Target/TargetOptions.h"
Hal Finkelf413be12014-11-21 04:35:51 +000036#include "llvm/Transforms/Scalar.h"
Eugene Zelenko8187c192017-01-13 00:58:58 +000037#include <cassert>
38#include <memory>
39#include <string>
40
Misha Brukmane05203f2004-06-21 16:55:25 +000041using namespace llvm;
42
Lei Huang34e66212017-09-12 18:39:11 +000043
44static cl::opt<bool>
45 EnableBranchCoalescing("enable-ppc-branch-coalesce", cl::Hidden,
46 cl::desc("enable coalescing of duplicate branches for PPC"));
Hal Finkel96c2d4d2012-06-08 15:38:21 +000047static cl::
Hal Finkelc6b5deb2012-06-08 19:19:53 +000048opt<bool> DisableCTRLoops("disable-ppc-ctrloops", cl::Hidden,
49 cl::desc("Disable CTR loops for PPC"));
Hal Finkel96c2d4d2012-06-08 15:38:21 +000050
Hal Finkelc9dd0202015-02-05 18:43:00 +000051static cl::
52opt<bool> DisablePreIncPrep("disable-ppc-preinc-prep", cl::Hidden,
53 cl::desc("Disable PPC loop preinc prep"));
54
Hal Finkel174e5902014-03-25 23:29:21 +000055static cl::opt<bool>
56VSXFMAMutateEarly("schedule-ppc-vsx-fma-mutation-early",
57 cl::Hidden, cl::desc("Schedule VSX FMA instruction mutation early"));
58
Bill Schmidtfe723b92015-04-27 19:57:34 +000059static cl::
60opt<bool> DisableVSXSwapRemoval("disable-ppc-vsx-swap-removal", cl::Hidden,
61 cl::desc("Disable VSX Swap Removal for PPC"));
62
Bill Schmidt34af5e12015-11-10 21:38:26 +000063static cl::
Hal Finkelfc353912016-03-31 20:39:41 +000064opt<bool> DisableQPXLoadSplat("disable-ppc-qpx-load-splat", cl::Hidden,
65 cl::desc("Disable QPX load splat simplification"));
66
67static cl::
Bill Schmidt34af5e12015-11-10 21:38:26 +000068opt<bool> DisableMIPeephole("disable-ppc-peephole", cl::Hidden,
69 cl::desc("Disable machine peepholes for PPC"));
70
Hal Finkelf413be12014-11-21 04:35:51 +000071static cl::opt<bool>
72EnableGEPOpt("ppc-gep-opt", cl::Hidden,
73 cl::desc("Enable optimizations on complex GEPs"),
74 cl::init(true));
75
Hal Finkele5aaf3f2015-02-20 05:08:21 +000076static cl::opt<bool>
77EnablePrefetch("enable-ppc-prefetching",
78 cl::desc("disable software prefetching on PPC"),
79 cl::init(false), cl::Hidden);
80
Hal Finkel8340de12015-05-18 06:25:59 +000081static cl::opt<bool>
82EnableExtraTOCRegDeps("enable-ppc-extra-toc-reg-deps",
83 cl::desc("Add extra TOC register dependencies"),
84 cl::init(true), cl::Hidden);
85
Hal Finkel5d36b232015-07-15 08:23:05 +000086static cl::opt<bool>
87EnableMachineCombinerPass("ppc-machine-combiner",
88 cl::desc("Enable the machine combiner pass"),
89 cl::init(true), cl::Hidden);
90
Nemanja Ivanovic6f590bf2017-12-13 14:47:35 +000091static cl::opt<bool>
92 ReduceCRLogical("ppc-reduce-cr-logicals",
93 cl::desc("Expand eligible cr-logical binary ops to branches"),
94 cl::init(false), cl::Hidden);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000095extern "C" void LLVMInitializePowerPCTarget() {
96 // Register the targets
Eric Christopherded727c2017-06-17 02:25:53 +000097 RegisterTargetMachine<PPCTargetMachine> A(getThePPC32Target());
98 RegisterTargetMachine<PPCTargetMachine> B(getThePPC64Target());
99 RegisterTargetMachine<PPCTargetMachine> C(getThePPC64LETarget());
Kit Bartona1c712f2015-12-07 20:50:29 +0000100
101 PassRegistry &PR = *PassRegistry::getPassRegistry();
102 initializePPCBoolRetToIntPass(PR);
Tony Jiang8e8c4442017-01-16 20:12:26 +0000103 initializePPCExpandISELPass(PR);
Hiroshi Inoue6989caa2017-06-29 14:13:38 +0000104 initializePPCTLSDynamicCallPass(PR);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +0000105}
Douglas Gregor1b731d52009-06-16 20:12:29 +0000106
Eric Christopher8b770652015-01-26 19:03:15 +0000107/// Return the datalayout string of a subtarget.
108static std::string getDataLayoutString(const Triple &T) {
109 bool is64Bit = T.getArch() == Triple::ppc64 || T.getArch() == Triple::ppc64le;
110 std::string Ret;
111
112 // Most PPC* platforms are big endian, PPC64LE is little endian.
113 if (T.getArch() == Triple::ppc64le)
114 Ret = "e";
115 else
116 Ret = "E";
117
118 Ret += DataLayout::getManglingComponent(T);
119
120 // PPC32 has 32 bit pointers. The PS3 (OS Lv2) is a PPC64 machine with 32 bit
121 // pointers.
122 if (!is64Bit || T.getOS() == Triple::Lv2)
123 Ret += "-p:32:32";
124
125 // Note, the alignment values for f64 and i64 on ppc64 in Darwin
126 // documentation are wrong; these are correct (i.e. "what gcc does").
127 if (is64Bit || !T.isOSDarwin())
128 Ret += "-i64:64";
129 else
130 Ret += "-f64:32:64";
131
132 // PPC64 has 32 and 64 bit registers, PPC32 has only 32 bit ones.
133 if (is64Bit)
134 Ret += "-n32:64";
135 else
136 Ret += "-n32";
137
138 return Ret;
139}
140
Daniel Sanders335487a2015-06-16 13:15:50 +0000141static std::string computeFSAdditions(StringRef FS, CodeGenOpt::Level OL,
142 const Triple &TT) {
Eric Christopher36448af2014-10-01 20:38:26 +0000143 std::string FullFS = FS;
Eric Christopher36448af2014-10-01 20:38:26 +0000144
145 // Make sure 64-bit features are available when CPUname is generic
Daniel Sanders335487a2015-06-16 13:15:50 +0000146 if (TT.getArch() == Triple::ppc64 || TT.getArch() == Triple::ppc64le) {
Eric Christopher36448af2014-10-01 20:38:26 +0000147 if (!FullFS.empty())
148 FullFS = "+64bit," + FullFS;
149 else
150 FullFS = "+64bit";
151 }
152
153 if (OL >= CodeGenOpt::Default) {
154 if (!FullFS.empty())
155 FullFS = "+crbits," + FullFS;
156 else
157 FullFS = "+crbits";
158 }
Hal Finkele2ab0f12015-01-15 21:17:34 +0000159
160 if (OL != CodeGenOpt::None) {
NAKAMURA Takumi70ad98a2015-09-22 11:13:55 +0000161 if (!FullFS.empty())
Hal Finkele2ab0f12015-01-15 21:17:34 +0000162 FullFS = "+invariant-function-descriptors," + FullFS;
163 else
164 FullFS = "+invariant-function-descriptors";
165 }
166
Eric Christopher36448af2014-10-01 20:38:26 +0000167 return FullFS;
168}
169
Aditya Nandakumara2719322014-11-13 09:26:31 +0000170static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
171 // If it isn't a Mach-O file then it's going to be a linux ELF
172 // object file.
173 if (TT.isOSDarwin())
Eugene Zelenko8187c192017-01-13 00:58:58 +0000174 return llvm::make_unique<TargetLoweringObjectFileMachO>();
Aditya Nandakumara2719322014-11-13 09:26:31 +0000175
Eugene Zelenko8187c192017-01-13 00:58:58 +0000176 return llvm::make_unique<PPC64LinuxTargetObjectFile>();
Aditya Nandakumara2719322014-11-13 09:26:31 +0000177}
178
Eric Christopherfee6aaf2015-02-17 06:45:15 +0000179static PPCTargetMachine::PPCABI computeTargetABI(const Triple &TT,
180 const TargetOptions &Options) {
181 if (Options.MCOptions.getABIName().startswith("elfv1"))
182 return PPCTargetMachine::PPC_ABI_ELFv1;
183 else if (Options.MCOptions.getABIName().startswith("elfv2"))
184 return PPCTargetMachine::PPC_ABI_ELFv2;
185
186 assert(Options.MCOptions.getABIName().empty() &&
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +0000187 "Unknown target-abi option!");
Eric Christopherfee6aaf2015-02-17 06:45:15 +0000188
Eric Christopher5ec30ef2017-06-17 02:25:55 +0000189 if (TT.isMacOSX())
190 return PPCTargetMachine::PPC_ABI_UNKNOWN;
191
192 switch (TT.getArch()) {
193 case Triple::ppc64le:
194 return PPCTargetMachine::PPC_ABI_ELFv2;
195 case Triple::ppc64:
196 return PPCTargetMachine::PPC_ABI_ELFv1;
197 default:
198 return PPCTargetMachine::PPC_ABI_UNKNOWN;
Eric Christopherfee6aaf2015-02-17 06:45:15 +0000199 }
Eric Christopherfee6aaf2015-02-17 06:45:15 +0000200}
201
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000202static Reloc::Model getEffectiveRelocModel(const Triple &TT,
203 Optional<Reloc::Model> RM) {
Eric Christopherc70d07b2017-06-17 02:25:56 +0000204 if (RM.hasValue())
205 return *RM;
206
207 // Darwin defaults to dynamic-no-pic.
208 if (TT.isOSDarwin())
209 return Reloc::DynamicNoPIC;
210
211 // Non-darwin 64-bit platforms are PIC by default.
212 if (TT.getArch() == Triple::ppc64 || TT.getArch() == Triple::ppc64le)
213 return Reloc::PIC_;
214
215 // 32-bit is static by default.
216 return Reloc::Static;
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000217}
218
Rafael Espindola79e238a2017-08-03 02:16:21 +0000219static CodeModel::Model getEffectiveCodeModel(const Triple &TT,
Rafael Espindola278346952017-08-03 04:52:45 +0000220 Optional<CodeModel::Model> CM,
221 bool JIT) {
Rafael Espindola79e238a2017-08-03 02:16:21 +0000222 if (CM)
223 return *CM;
Rafael Espindola278346952017-08-03 04:52:45 +0000224 if (!TT.isOSDarwin() && !JIT &&
Rafael Espindola79e238a2017-08-03 02:16:21 +0000225 (TT.getArch() == Triple::ppc64 || TT.getArch() == Triple::ppc64le))
226 return CodeModel::Medium;
227 return CodeModel::Small;
228}
229
NAKAMURA Takumi84965032015-09-22 11:14:12 +0000230// The FeatureString here is a little subtle. We are modifying the feature
231// string with what are (currently) non-function specific overrides as it goes
Matthias Braunbb8507e2017-10-12 22:57:28 +0000232// into the LLVMTargetMachine constructor and then using the stored value in the
Eric Christopher36448af2014-10-01 20:38:26 +0000233// Subtarget constructor below it.
Daniel Sanders3e5de882015-06-11 19:41:26 +0000234PPCTargetMachine::PPCTargetMachine(const Target &T, const Triple &TT,
235 StringRef CPU, StringRef FS,
236 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000237 Optional<Reloc::Model> RM,
Rafael Espindola79e238a2017-08-03 02:16:21 +0000238 Optional<CodeModel::Model> CM,
239 CodeGenOpt::Level OL, bool JIT)
Matthias Braunbb8507e2017-10-12 22:57:28 +0000240 : LLVMTargetMachine(T, getDataLayoutString(TT), TT, CPU,
241 computeFSAdditions(FS, OL, TT), Options,
242 getEffectiveRelocModel(TT, RM),
243 getEffectiveCodeModel(TT, CM, JIT), OL),
Daniel Sandersc81f4502015-06-16 15:44:21 +0000244 TLOF(createTLOF(getTargetTriple())),
Eric Christopher380611a2017-04-06 23:01:30 +0000245 TargetABI(computeTargetABI(TT, Options)) {
Rafael Espindola227144c2013-05-13 01:16:13 +0000246 initAsmInfo();
Nate Begeman6cca84e2005-10-16 05:39:50 +0000247}
248
Eugene Zelenko8187c192017-01-13 00:58:58 +0000249PPCTargetMachine::~PPCTargetMachine() = default;
Reid Kleckner357600e2014-11-20 23:37:18 +0000250
Eric Christopher3faf2f12014-10-06 06:45:36 +0000251const PPCSubtarget *
252PPCTargetMachine::getSubtargetImpl(const Function &F) const {
Duncan P. N. Exon Smith5bedaf932015-02-14 02:54:07 +0000253 Attribute CPUAttr = F.getFnAttribute("target-cpu");
254 Attribute FSAttr = F.getFnAttribute("target-features");
Eric Christopher3faf2f12014-10-06 06:45:36 +0000255
256 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
257 ? CPUAttr.getValueAsString().str()
258 : TargetCPU;
259 std::string FS = !FSAttr.hasAttribute(Attribute::None)
260 ? FSAttr.getValueAsString().str()
261 : TargetFS;
262
Petar Jovanovic280f7102015-12-14 17:57:33 +0000263 // FIXME: This is related to the code below to reset the target options,
264 // we need to know whether or not the soft float flag is set on the
265 // function before we can generate a subtarget. We also need to use
266 // it as a key for the subtarget since that can be the only difference
267 // between two functions.
268 bool SoftFloat =
Nirav Dave8dd66e52016-03-30 15:41:12 +0000269 F.getFnAttribute("use-soft-float").getValueAsString() == "true";
Petar Jovanovic280f7102015-12-14 17:57:33 +0000270 // If the soft float attribute is set on the function turn on the soft float
271 // subtarget feature.
272 if (SoftFloat)
Hal Finkela9321052016-10-02 02:10:20 +0000273 FS += FS.empty() ? "-hard-float" : ",-hard-float";
Petar Jovanovic280f7102015-12-14 17:57:33 +0000274
Eric Christopher3faf2f12014-10-06 06:45:36 +0000275 auto &I = SubtargetMap[CPU + FS];
276 if (!I) {
277 // This needs to be done before we create a new subtarget since any
278 // creation will depend on the TM and the code generation flags on the
279 // function that reside in TargetOptions.
280 resetTargetOptions(F);
Eric Christophered1042b2015-03-26 00:50:23 +0000281 I = llvm::make_unique<PPCSubtarget>(
Daniel Sandersc81f4502015-06-16 15:44:21 +0000282 TargetTriple, CPU,
Eric Christophered1042b2015-03-26 00:50:23 +0000283 // FIXME: It would be good to have the subtarget additions here
284 // not necessary. Anything that turns them on/off (overrides) ends
285 // up being put at the end of the feature string, but the defaults
286 // shouldn't require adding them. Fixing this means pulling Feature64Bit
287 // out of most of the target cpus in the .td file and making it set only
288 // as part of initialization via the TargetTriple.
289 computeFSAdditions(FS, getOptLevel(), getTargetTriple()), *this);
Eric Christopher3faf2f12014-10-06 06:45:36 +0000290 }
291 return I.get();
292}
Misha Brukmanb4402432005-04-21 23:30:14 +0000293
Chris Lattner12e97302006-09-04 04:14:57 +0000294//===----------------------------------------------------------------------===//
295// Pass Pipeline Configuration
296//===----------------------------------------------------------------------===//
Nate Begemanf17ea0f2004-08-11 07:40:04 +0000297
Andrew Trickccb67362012-02-03 05:12:41 +0000298namespace {
Eugene Zelenko8187c192017-01-13 00:58:58 +0000299
Andrew Trickccb67362012-02-03 05:12:41 +0000300/// PPC Code Generator Pass Configuration Options.
301class PPCPassConfig : public TargetPassConfig {
302public:
Matthias Braun5e394c32017-05-30 21:36:41 +0000303 PPCPassConfig(PPCTargetMachine &TM, PassManagerBase &PM)
Andrew Trickf8ea1082012-02-04 02:56:59 +0000304 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +0000305
306 PPCTargetMachine &getPPCTargetMachine() const {
307 return getTM<PPCTargetMachine>();
308 }
309
Robin Morisset22129962014-09-23 20:46:49 +0000310 void addIRPasses() override;
Craig Topper0d3fa922014-04-29 07:57:37 +0000311 bool addPreISel() override;
312 bool addILPOpts() override;
313 bool addInstSelector() override;
Bill Schmidtfe723b92015-04-27 19:57:34 +0000314 void addMachineSSAOptimization() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000315 void addPreRegAlloc() override;
316 void addPreSched2() override;
317 void addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000318};
Eugene Zelenko8187c192017-01-13 00:58:58 +0000319
320} // end anonymous namespace
Andrew Trickccb67362012-02-03 05:12:41 +0000321
Andrew Trickf8ea1082012-02-04 02:56:59 +0000322TargetPassConfig *PPCTargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000323 return new PPCPassConfig(*this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000324}
325
Robin Morisset22129962014-09-23 20:46:49 +0000326void PPCPassConfig::addIRPasses() {
Kit Bartona1c712f2015-12-07 20:50:29 +0000327 if (TM->getOptLevel() != CodeGenOpt::None)
Eric Christopher9fd267c2017-03-31 02:16:54 +0000328 addPass(createPPCBoolRetToIntPass());
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000329 addPass(createAtomicExpandPass());
Hal Finkelf413be12014-11-21 04:35:51 +0000330
Hal Finkele5aaf3f2015-02-20 05:08:21 +0000331 // For the BG/Q (or if explicitly requested), add explicit data prefetch
332 // intrinsics.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000333 bool UsePrefetching = TM->getTargetTriple().getVendor() == Triple::BGQ &&
334 getOptLevel() != CodeGenOpt::None;
Hal Finkele5aaf3f2015-02-20 05:08:21 +0000335 if (EnablePrefetch.getNumOccurrences() > 0)
336 UsePrefetching = EnablePrefetch;
337 if (UsePrefetching)
Adam Nemet9d9cb272016-02-18 21:38:19 +0000338 addPass(createLoopDataPrefetchPass());
Hal Finkele5aaf3f2015-02-20 05:08:21 +0000339
Ehsan Amiri4701a912016-04-07 15:30:55 +0000340 if (TM->getOptLevel() >= CodeGenOpt::Default && EnableGEPOpt) {
Hal Finkelf413be12014-11-21 04:35:51 +0000341 // Call SeparateConstOffsetFromGEP pass to extract constants within indices
342 // and lower a GEP with multiple indices to either arithmetic operations or
343 // multiple GEPs with single index.
344 addPass(createSeparateConstOffsetFromGEPPass(TM, true));
345 // Call EarlyCSE pass to find and remove subexpressions in the lowered
346 // result.
347 addPass(createEarlyCSEPass());
348 // Do loop invariant code motion in case part of the lowered result is
349 // invariant.
350 addPass(createLICMPass());
351 }
352
Robin Morisset22129962014-09-23 20:46:49 +0000353 TargetPassConfig::addIRPasses();
354}
355
Hal Finkel25c19922013-05-15 21:37:41 +0000356bool PPCPassConfig::addPreISel() {
Hal Finkelc9dd0202015-02-05 18:43:00 +0000357 if (!DisablePreIncPrep && getOptLevel() != CodeGenOpt::None)
358 addPass(createPPCLoopPreIncPrepPass(getPPCTargetMachine()));
359
Hal Finkelc6b5deb2012-06-08 19:19:53 +0000360 if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
Eric Christopherb16eacf2017-06-29 23:28:45 +0000361 addPass(createPPCCTRLoops());
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000362
363 return false;
364}
365
Hal Finkeled6a2852013-04-05 23:29:01 +0000366bool PPCPassConfig::addILPOpts() {
Eric Christopher6b0fcfe2014-05-21 23:40:26 +0000367 addPass(&EarlyIfConverterID);
Hal Finkel5d36b232015-07-15 08:23:05 +0000368
369 if (EnableMachineCombinerPass)
370 addPass(&MachineCombinerID);
371
Eric Christopher6b0fcfe2014-05-21 23:40:26 +0000372 return true;
Hal Finkeled6a2852013-04-05 23:29:01 +0000373}
374
Andrew Trickccb67362012-02-03 05:12:41 +0000375bool PPCPassConfig::addInstSelector() {
Chris Lattnerc6aa8062005-08-17 19:33:30 +0000376 // Install an instruction selector.
Hiroshi Inoue51020282017-06-27 04:52:17 +0000377 addPass(createPPCISelDag(getPPCTargetMachine(), getOptLevel()));
Hal Finkel8ca38842013-05-20 16:08:17 +0000378
379#ifndef NDEBUG
380 if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
381 addPass(createPPCCTRLoopsVerify());
382#endif
383
Eric Christopherd71e4442014-05-22 01:21:35 +0000384 addPass(createPPCVSXCopyPass());
Nate Begemanf17ea0f2004-08-11 07:40:04 +0000385 return false;
386}
387
Bill Schmidtfe723b92015-04-27 19:57:34 +0000388void PPCPassConfig::addMachineSSAOptimization() {
Lei Huang34e66212017-09-12 18:39:11 +0000389 // PPCBranchCoalescingPass need to be done before machine sinking
390 // since it merges empty blocks.
391 if (EnableBranchCoalescing && getOptLevel() != CodeGenOpt::None)
392 addPass(createPPCBranchCoalescingPass());
Bill Schmidtfe723b92015-04-27 19:57:34 +0000393 TargetPassConfig::addMachineSSAOptimization();
394 // For little endian, remove where possible the vector swap instructions
395 // introduced at code generation to normalize vector element order.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000396 if (TM->getTargetTriple().getArch() == Triple::ppc64le &&
Bill Schmidtfe723b92015-04-27 19:57:34 +0000397 !DisableVSXSwapRemoval)
398 addPass(createPPCVSXSwapRemovalPass());
Nemanja Ivanovic6f590bf2017-12-13 14:47:35 +0000399 // Reduce the number of cr-logical ops.
400 if (ReduceCRLogical && getOptLevel() != CodeGenOpt::None)
401 addPass(createPPCReduceCRLogicalsPass());
Bill Schmidt34af5e12015-11-10 21:38:26 +0000402 // Target-specific peephole cleanups performed after instruction
403 // selection.
404 if (!DisableMIPeephole) {
405 addPass(createPPCMIPeepholePass());
406 addPass(&DeadMachineInstructionElimID);
407 }
Bill Schmidtfe723b92015-04-27 19:57:34 +0000408}
409
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000410void PPCPassConfig::addPreRegAlloc() {
Andrew Kaylor289bd5f2016-04-27 19:39:32 +0000411 if (getOptLevel() != CodeGenOpt::None) {
412 initializePPCVSXFMAMutatePass(*PassRegistry::getPassRegistry());
413 insertPass(VSXFMAMutateEarly ? &RegisterCoalescerID : &MachineSchedulerID,
414 &PPCVSXFMAMutateID);
415 }
Rafael Espindola248cfb92016-06-28 12:49:12 +0000416
417 // FIXME: We probably don't need to run these for -fPIE.
418 if (getPPCTargetMachine().isPositionIndependent()) {
Matthias Braunf84547c2016-04-28 23:42:51 +0000419 // FIXME: LiveVariables should not be necessary here!
Hiroshi Inouee7a35532017-06-20 17:53:33 +0000420 // PPCTLSDynamicCallPass uses LiveIntervals which previously dependent on
Matthias Braunf84547c2016-04-28 23:42:51 +0000421 // LiveVariables. This (unnecessary) dependency has been removed now,
422 // however a stage-2 clang build fails without LiveVariables computed here.
423 addPass(&LiveVariablesID, false);
Bill Schmidt82f1c772015-02-10 19:09:05 +0000424 addPass(createPPCTLSDynamicCallPass());
Matthias Braunf84547c2016-04-28 23:42:51 +0000425 }
Hal Finkel8340de12015-05-18 06:25:59 +0000426 if (EnableExtraTOCRegDeps)
427 addPass(createPPCTOCRegDepsPass());
Hal Finkel174e5902014-03-25 23:29:21 +0000428}
429
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000430void PPCPassConfig::addPreSched2() {
Hal Finkelfc353912016-03-31 20:39:41 +0000431 if (getOptLevel() != CodeGenOpt::None) {
Hal Finkel5711eca2013-04-09 22:58:37 +0000432 addPass(&IfConverterID);
Hal Finkelfc353912016-03-31 20:39:41 +0000433
434 // This optimization must happen after anything that might do store-to-load
435 // forwarding. Here we're after RA (and, thus, when spills are inserted)
436 // but before post-RA scheduling.
437 if (!DisableQPXLoadSplat)
438 addPass(createPPCQPXLoadSplatPass());
439 }
Hal Finkel5711eca2013-04-09 22:58:37 +0000440}
441
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000442void PPCPassConfig::addPreEmitPass() {
Tony Jiang8e8c4442017-01-16 20:12:26 +0000443 addPass(createPPCExpandISELPass());
444
Hal Finkelb5aa7e52013-04-08 16:24:03 +0000445 if (getOptLevel() != CodeGenOpt::None)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000446 addPass(createPPCEarlyReturnPass(), false);
Chris Lattner12e97302006-09-04 04:14:57 +0000447 // Must run branch selection immediately preceding the asm printer.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000448 addPass(createPPCBranchSelectionPass(), false);
Chris Lattner12e97302006-09-04 04:14:57 +0000449}
450
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000451TargetIRAnalysis PPCTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000452 return TargetIRAnalysis([this](const Function &F) {
453 return TargetTransformInfo(PPCTTIImpl(this, F));
454 });
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000455}