blob: 9db5121af63ad3e5fa74f1e01a32f1e234e34e7a [file] [log] [blame]
Matt Arsenault7836f892016-01-20 21:22:21 +00001//===-- AMDGPUISelDAGToDAG.cpp - A dag to dag inst selector for AMDGPU ----===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Defines an instruction selector for the AMDGPU target.
12//
13//===----------------------------------------------------------------------===//
Matt Arsenault592d0682015-12-01 23:04:05 +000014
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000015#include "AMDGPU.h"
Matt Arsenault7016f132017-08-03 22:30:46 +000016#include "AMDGPUArgumentUsageInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000017#include "AMDGPUISelLowering.h" // For AMDGPUISD
Tom Stellard75aadc22012-12-11 21:25:42 +000018#include "AMDGPUInstrInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000019#include "AMDGPURegisterInfo.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000020#include "AMDGPUSubtarget.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000021#include "SIDefines.h"
Christian Konigf82901a2013-02-26 17:52:23 +000022#include "SIISelLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000023#include "SIInstrInfo.h"
Tom Stellardb02094e2014-07-21 15:45:01 +000024#include "SIMachineFunctionInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000025#include "SIRegisterInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000026#include "llvm/ADT/APInt.h"
27#include "llvm/ADT/SmallVector.h"
28#include "llvm/ADT/StringRef.h"
Jan Veselyf97de002016-05-13 20:39:29 +000029#include "llvm/Analysis/ValueTracking.h"
Tom Stellard58ac7442014-04-29 23:12:48 +000030#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000031#include "llvm/CodeGen/ISDOpcodes.h"
32#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineRegisterInfo.h"
34#include "llvm/CodeGen/MachineValueType.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000035#include "llvm/CodeGen/SelectionDAG.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000036#include "llvm/CodeGen/SelectionDAGISel.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000037#include "llvm/CodeGen/SelectionDAGNodes.h"
38#include "llvm/CodeGen/ValueTypes.h"
39#include "llvm/IR/BasicBlock.h"
40#include "llvm/IR/Instruction.h"
41#include "llvm/MC/MCInstrDesc.h"
42#include "llvm/Support/Casting.h"
43#include "llvm/Support/CodeGen.h"
44#include "llvm/Support/ErrorHandling.h"
45#include "llvm/Support/MathExtras.h"
46#include <cassert>
47#include <cstdint>
48#include <new>
49#include <vector>
Tom Stellard75aadc22012-12-11 21:25:42 +000050
51using namespace llvm;
52
Matt Arsenaultd2759212016-02-13 01:24:08 +000053namespace llvm {
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000054
Matt Arsenaultd2759212016-02-13 01:24:08 +000055class R600InstrInfo;
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000056
57} // end namespace llvm
Matt Arsenaultd2759212016-02-13 01:24:08 +000058
Tom Stellard75aadc22012-12-11 21:25:42 +000059//===----------------------------------------------------------------------===//
60// Instruction Selector Implementation
61//===----------------------------------------------------------------------===//
62
63namespace {
Tom Stellardbc4497b2016-02-12 23:45:29 +000064
Tom Stellard75aadc22012-12-11 21:25:42 +000065/// AMDGPU specific code to select AMDGPU machine instructions for
66/// SelectionDAG operations.
67class AMDGPUDAGToDAGISel : public SelectionDAGISel {
68 // Subtarget - Keep a pointer to the AMDGPU Subtarget around so that we can
69 // make the right decision when generating code for different targets.
Eric Christopher7792e322015-01-30 23:24:40 +000070 const AMDGPUSubtarget *Subtarget;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000071 AMDGPUAS AMDGPUASI;
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +000072
Tom Stellard75aadc22012-12-11 21:25:42 +000073public:
Matt Arsenault7016f132017-08-03 22:30:46 +000074 explicit AMDGPUDAGToDAGISel(TargetMachine *TM = nullptr,
75 CodeGenOpt::Level OptLevel = CodeGenOpt::Default)
76 : SelectionDAGISel(*TM, OptLevel) {
77 AMDGPUASI = AMDGPU::getAMDGPUAS(*TM);
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000078 }
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000079 ~AMDGPUDAGToDAGISel() override = default;
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000080
Matt Arsenault7016f132017-08-03 22:30:46 +000081 void getAnalysisUsage(AnalysisUsage &AU) const override {
82 AU.addRequired<AMDGPUArgumentUsageInfo>();
83 SelectionDAGISel::getAnalysisUsage(AU);
84 }
85
Eric Christopher7792e322015-01-30 23:24:40 +000086 bool runOnMachineFunction(MachineFunction &MF) override;
Justin Bogner95927c02016-05-12 21:03:32 +000087 void Select(SDNode *N) override;
Mehdi Amini117296c2016-10-01 02:56:57 +000088 StringRef getPassName() const override;
Craig Topper5656db42014-04-29 07:57:24 +000089 void PostprocessISelDAG() override;
Tom Stellard75aadc22012-12-11 21:25:42 +000090
91private:
Matt Arsenault156d3ae2017-05-17 21:02:58 +000092 std::pair<SDValue, SDValue> foldFrameIndex(SDValue N) const;
Matt Arsenaultf84e5d92017-01-31 03:07:46 +000093 bool isNoNanSrc(SDValue N) const;
Matt Arsenaultfe267752016-07-28 00:32:02 +000094 bool isInlineImmediate(const SDNode *N) const;
Vincent Lejeunec6896792013-06-04 23:17:15 +000095 bool FoldOperand(SDValue &Src, SDValue &Sel, SDValue &Neg, SDValue &Abs,
Tom Stellard84021442013-07-23 01:48:24 +000096 const R600InstrInfo *TII);
Tom Stellard365366f2013-01-23 02:09:06 +000097 bool FoldOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Vincent Lejeunec6896792013-06-04 23:17:15 +000098 bool FoldDotOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Tom Stellard75aadc22012-12-11 21:25:42 +000099
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000100 bool isConstantLoad(const MemSDNode *N, int cbID) const;
Tom Stellardbc4497b2016-02-12 23:45:29 +0000101 bool isUniformBr(const SDNode *N) const;
102
Tom Stellard381a94a2015-05-12 15:00:49 +0000103 SDNode *glueCopyToM0(SDNode *N) const;
104
Tom Stellarddf94dc32013-08-14 23:24:24 +0000105 const TargetRegisterClass *getOperandRegClass(SDNode *N, unsigned OpNo) const;
Tom Stellard365366f2013-01-23 02:09:06 +0000106 bool SelectGlobalValueConstantOffset(SDValue Addr, SDValue& IntPtr);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000107 bool SelectGlobalValueVariableOffset(SDValue Addr, SDValue &BaseReg,
108 SDValue& Offset);
Tom Stellard75aadc22012-12-11 21:25:42 +0000109 bool SelectADDRVTX_READ(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000110 bool SelectADDRIndirect(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000111 bool isDSOffsetLegal(const SDValue &Base, unsigned Offset,
112 unsigned OffsetBits) const;
113 bool SelectDS1Addr1Offset(SDValue Ptr, SDValue &Base, SDValue &Offset) const;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000114 bool SelectDS64Bit4ByteAligned(SDValue Ptr, SDValue &Base, SDValue &Offset0,
115 SDValue &Offset1) const;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000116 bool SelectMUBUF(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard155bbb72014-08-11 22:18:17 +0000117 SDValue &SOffset, SDValue &Offset, SDValue &Offen,
118 SDValue &Idxen, SDValue &Addr64, SDValue &GLC, SDValue &SLC,
119 SDValue &TFE) const;
120 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +0000121 SDValue &SOffset, SDValue &Offset, SDValue &GLC,
122 SDValue &SLC, SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +0000123 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +0000124 SDValue &VAddr, SDValue &SOffset, SDValue &Offset,
Tom Stellard7980fc82014-09-25 18:30:26 +0000125 SDValue &SLC) const;
Matt Arsenault156d3ae2017-05-17 21:02:58 +0000126 bool SelectMUBUFScratchOffen(SDNode *Root,
127 SDValue Addr, SDValue &RSrc, SDValue &VAddr,
Matt Arsenault0774ea22017-04-24 19:40:59 +0000128 SDValue &SOffset, SDValue &ImmOffset) const;
Matt Arsenault156d3ae2017-05-17 21:02:58 +0000129 bool SelectMUBUFScratchOffset(SDNode *Root,
130 SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
Matt Arsenault0774ea22017-04-24 19:40:59 +0000131 SDValue &Offset) const;
132
Tom Stellard155bbb72014-08-11 22:18:17 +0000133 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &SOffset,
134 SDValue &Offset, SDValue &GLC, SDValue &SLC,
Tom Stellardb02094e2014-07-21 15:45:01 +0000135 SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +0000136 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
Matt Arsenault88701812016-06-09 23:42:48 +0000137 SDValue &Offset, SDValue &SLC) const;
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000138 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
139 SDValue &Offset) const;
Nicolai Haehnlea6092592016-06-15 07:13:05 +0000140 bool SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +0000141 SDValue &SOffset,
142 SDValue &ImmOffset) const;
143 bool SelectMUBUFIntrinsicOffset(SDValue Offset, SDValue &SOffset,
144 SDValue &ImmOffset) const;
145 bool SelectMUBUFIntrinsicVOffset(SDValue Offset, SDValue &SOffset,
146 SDValue &ImmOffset, SDValue &VOffset) const;
Matt Arsenault7757c592016-06-09 23:42:54 +0000147
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000148 bool SelectFlatAtomic(SDValue Addr, SDValue &VAddr,
149 SDValue &Offset, SDValue &SLC) const;
Matt Arsenault4e309b02017-07-29 01:03:53 +0000150 bool SelectFlatAtomicSigned(SDValue Addr, SDValue &VAddr,
151 SDValue &Offset, SDValue &SLC) const;
152
153 template <bool IsSigned>
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000154 bool SelectFlatOffset(SDValue Addr, SDValue &VAddr,
155 SDValue &Offset, SDValue &SLC) const;
Matt Arsenault7757c592016-06-09 23:42:54 +0000156
Tom Stellarddee26a22015-08-06 19:28:30 +0000157 bool SelectSMRDOffset(SDValue ByteOffsetNode, SDValue &Offset,
158 bool &Imm) const;
159 bool SelectSMRD(SDValue Addr, SDValue &SBase, SDValue &Offset,
160 bool &Imm) const;
161 bool SelectSMRDImm(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Marek Olsak8973a0a2017-05-24 14:53:50 +0000162 bool SelectSMRDImm32(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000163 bool SelectSMRDSgpr(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
164 bool SelectSMRDBufferImm(SDValue Addr, SDValue &Offset) const;
Marek Olsak8973a0a2017-05-24 14:53:50 +0000165 bool SelectSMRDBufferImm32(SDValue Addr, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000166 bool SelectSMRDBufferSgpr(SDValue Addr, SDValue &Offset) const;
Nicolai Haehnle7968c342016-07-12 08:12:16 +0000167 bool SelectMOVRELOffset(SDValue Index, SDValue &Base, SDValue &Offset) const;
Matt Arsenaultf84e5d92017-01-31 03:07:46 +0000168
169 bool SelectVOP3Mods_NNaN(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000170 bool SelectVOP3Mods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Matt Arsenaultdf58e822017-04-25 21:17:38 +0000171 bool SelectVOP3NoMods(SDValue In, SDValue &Src) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000172 bool SelectVOP3Mods0(SDValue In, SDValue &Src, SDValue &SrcMods,
173 SDValue &Clamp, SDValue &Omod) const;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000174 bool SelectVOP3NoMods0(SDValue In, SDValue &Src, SDValue &SrcMods,
175 SDValue &Clamp, SDValue &Omod) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000176
Matt Arsenault4831ce52015-01-06 23:00:37 +0000177 bool SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src, SDValue &SrcMods,
178 SDValue &Clamp,
179 SDValue &Omod) const;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000180
Dmitry Preobrazhenskyc512d442017-03-27 15:57:17 +0000181 bool SelectVOP3OMods(SDValue In, SDValue &Src,
182 SDValue &Clamp, SDValue &Omod) const;
183
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000184 bool SelectVOP3PMods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
185 bool SelectVOP3PMods0(SDValue In, SDValue &Src, SDValue &SrcMods,
186 SDValue &Clamp) const;
187
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000188 bool SelectVOP3OpSel(SDValue In, SDValue &Src, SDValue &SrcMods) const;
189 bool SelectVOP3OpSel0(SDValue In, SDValue &Src, SDValue &SrcMods,
190 SDValue &Clamp) const;
191
192 bool SelectVOP3OpSelMods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
193 bool SelectVOP3OpSelMods0(SDValue In, SDValue &Src, SDValue &SrcMods,
194 SDValue &Clamp) const;
195
Justin Bogner95927c02016-05-12 21:03:32 +0000196 void SelectADD_SUB_I64(SDNode *N);
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000197 void SelectUADDO_USUBO(SDNode *N);
Justin Bogner95927c02016-05-12 21:03:32 +0000198 void SelectDIV_SCALE(SDNode *N);
Tom Stellard8485fa02016-12-07 02:42:15 +0000199 void SelectFMA_W_CHAIN(SDNode *N);
200 void SelectFMUL_W_CHAIN(SDNode *N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000201
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000202 SDNode *getS_BFE(unsigned Opcode, const SDLoc &DL, SDValue Val,
Marek Olsak9b728682015-03-24 13:40:27 +0000203 uint32_t Offset, uint32_t Width);
Justin Bogner95927c02016-05-12 21:03:32 +0000204 void SelectS_BFEFromShifts(SDNode *N);
205 void SelectS_BFE(SDNode *N);
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000206 bool isCBranchSCC(const SDNode *N) const;
Justin Bogner95927c02016-05-12 21:03:32 +0000207 void SelectBRCOND(SDNode *N);
Matt Arsenault88701812016-06-09 23:42:48 +0000208 void SelectATOMIC_CMP_SWAP(SDNode *N);
Marek Olsak9b728682015-03-24 13:40:27 +0000209
Tom Stellard75aadc22012-12-11 21:25:42 +0000210 // Include the pieces autogenerated from the target description.
211#include "AMDGPUGenDAGISel.inc"
212};
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000213
Tom Stellard75aadc22012-12-11 21:25:42 +0000214} // end anonymous namespace
215
Matt Arsenault7016f132017-08-03 22:30:46 +0000216INITIALIZE_PASS_BEGIN(AMDGPUDAGToDAGISel, "isel",
217 "AMDGPU DAG->DAG Pattern Instruction Selection", false, false)
218INITIALIZE_PASS_DEPENDENCY(AMDGPUArgumentUsageInfo)
219INITIALIZE_PASS_END(AMDGPUDAGToDAGISel, "isel",
220 "AMDGPU DAG->DAG Pattern Instruction Selection", false, false)
221
Tom Stellard75aadc22012-12-11 21:25:42 +0000222/// \brief This pass converts a legalized DAG into a AMDGPU-specific
223// DAG, ready for instruction scheduling.
Matt Arsenault7016f132017-08-03 22:30:46 +0000224FunctionPass *llvm::createAMDGPUISelDag(TargetMachine *TM,
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +0000225 CodeGenOpt::Level OptLevel) {
226 return new AMDGPUDAGToDAGISel(TM, OptLevel);
Tom Stellard75aadc22012-12-11 21:25:42 +0000227}
228
Eric Christopher7792e322015-01-30 23:24:40 +0000229bool AMDGPUDAGToDAGISel::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000230 Subtarget = &MF.getSubtarget<AMDGPUSubtarget>();
Eric Christopher7792e322015-01-30 23:24:40 +0000231 return SelectionDAGISel::runOnMachineFunction(MF);
Tom Stellard75aadc22012-12-11 21:25:42 +0000232}
233
Matt Arsenaultf84e5d92017-01-31 03:07:46 +0000234bool AMDGPUDAGToDAGISel::isNoNanSrc(SDValue N) const {
235 if (TM.Options.NoNaNsFPMath)
236 return true;
237
238 // TODO: Move into isKnownNeverNaN
Amara Emersond28f0cd42017-05-01 15:17:51 +0000239 if (N->getFlags().isDefined())
240 return N->getFlags().hasNoNaNs();
Matt Arsenaultf84e5d92017-01-31 03:07:46 +0000241
242 return CurDAG->isKnownNeverNaN(N);
243}
244
Matt Arsenaultfe267752016-07-28 00:32:02 +0000245bool AMDGPUDAGToDAGISel::isInlineImmediate(const SDNode *N) const {
246 const SIInstrInfo *TII
247 = static_cast<const SISubtarget *>(Subtarget)->getInstrInfo();
248
249 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(N))
250 return TII->isInlineConstant(C->getAPIntValue());
251
252 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N))
253 return TII->isInlineConstant(C->getValueAPF().bitcastToAPInt());
254
255 return false;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000256}
257
Tom Stellarddf94dc32013-08-14 23:24:24 +0000258/// \brief Determine the register class for \p OpNo
259/// \returns The register class of the virtual register that will be used for
260/// the given operand number \OpNo or NULL if the register class cannot be
261/// determined.
262const TargetRegisterClass *AMDGPUDAGToDAGISel::getOperandRegClass(SDNode *N,
263 unsigned OpNo) const {
Matt Arsenaultc507cdb2016-11-01 23:22:17 +0000264 if (!N->isMachineOpcode()) {
265 if (N->getOpcode() == ISD::CopyToReg) {
266 unsigned Reg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
267 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
268 MachineRegisterInfo &MRI = CurDAG->getMachineFunction().getRegInfo();
269 return MRI.getRegClass(Reg);
270 }
271
272 const SIRegisterInfo *TRI
273 = static_cast<const SISubtarget *>(Subtarget)->getRegisterInfo();
274 return TRI->getPhysRegClass(Reg);
275 }
276
Matt Arsenault209a7b92014-04-18 07:40:20 +0000277 return nullptr;
Matt Arsenaultc507cdb2016-11-01 23:22:17 +0000278 }
Matt Arsenault209a7b92014-04-18 07:40:20 +0000279
Tom Stellarddf94dc32013-08-14 23:24:24 +0000280 switch (N->getMachineOpcode()) {
281 default: {
Eric Christopherd9134482014-08-04 21:25:23 +0000282 const MCInstrDesc &Desc =
Eric Christopher7792e322015-01-30 23:24:40 +0000283 Subtarget->getInstrInfo()->get(N->getMachineOpcode());
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000284 unsigned OpIdx = Desc.getNumDefs() + OpNo;
285 if (OpIdx >= Desc.getNumOperands())
Matt Arsenault209a7b92014-04-18 07:40:20 +0000286 return nullptr;
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000287 int RegClass = Desc.OpInfo[OpIdx].RegClass;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000288 if (RegClass == -1)
289 return nullptr;
290
Eric Christopher7792e322015-01-30 23:24:40 +0000291 return Subtarget->getRegisterInfo()->getRegClass(RegClass);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000292 }
293 case AMDGPU::REG_SEQUENCE: {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000294 unsigned RCID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Eric Christopherd9134482014-08-04 21:25:23 +0000295 const TargetRegisterClass *SuperRC =
Eric Christopher7792e322015-01-30 23:24:40 +0000296 Subtarget->getRegisterInfo()->getRegClass(RCID);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000297
298 SDValue SubRegOp = N->getOperand(OpNo + 1);
299 unsigned SubRegIdx = cast<ConstantSDNode>(SubRegOp)->getZExtValue();
Eric Christopher7792e322015-01-30 23:24:40 +0000300 return Subtarget->getRegisterInfo()->getSubClassWithSubReg(SuperRC,
301 SubRegIdx);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000302 }
303 }
304}
305
Tom Stellard381a94a2015-05-12 15:00:49 +0000306SDNode *AMDGPUDAGToDAGISel::glueCopyToM0(SDNode *N) const {
307 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000308 cast<MemSDNode>(N)->getAddressSpace() != AMDGPUASI.LOCAL_ADDRESS)
Tom Stellard381a94a2015-05-12 15:00:49 +0000309 return N;
310
311 const SITargetLowering& Lowering =
312 *static_cast<const SITargetLowering*>(getTargetLowering());
313
314 // Write max value to m0 before each load operation
315
316 SDValue M0 = Lowering.copyToM0(*CurDAG, CurDAG->getEntryNode(), SDLoc(N),
317 CurDAG->getTargetConstant(-1, SDLoc(N), MVT::i32));
318
319 SDValue Glue = M0.getValue(1);
320
321 SmallVector <SDValue, 8> Ops;
322 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
323 Ops.push_back(N->getOperand(i));
324 }
325 Ops.push_back(Glue);
326 CurDAG->MorphNodeTo(N, N->getOpcode(), N->getVTList(), Ops);
327
328 return N;
329}
330
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000331static unsigned selectSGPRVectorRegClassID(unsigned NumVectorElts) {
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000332 switch (NumVectorElts) {
333 case 1:
Marek Olsak79c05872016-11-25 17:37:09 +0000334 return AMDGPU::SReg_32_XM0RegClassID;
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000335 case 2:
336 return AMDGPU::SReg_64RegClassID;
337 case 4:
338 return AMDGPU::SReg_128RegClassID;
339 case 8:
340 return AMDGPU::SReg_256RegClassID;
341 case 16:
342 return AMDGPU::SReg_512RegClassID;
343 }
344
345 llvm_unreachable("invalid vector size");
346}
347
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000348static bool getConstantValue(SDValue N, uint32_t &Out) {
349 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
350 Out = C->getAPIntValue().getZExtValue();
351 return true;
352 }
353
354 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N)) {
355 Out = C->getValueAPF().bitcastToAPInt().getZExtValue();
356 return true;
357 }
358
359 return false;
360}
361
Justin Bogner95927c02016-05-12 21:03:32 +0000362void AMDGPUDAGToDAGISel::Select(SDNode *N) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000363 unsigned int Opc = N->getOpcode();
364 if (N->isMachineOpcode()) {
Tim Northover31d093c2013-09-22 08:21:56 +0000365 N->setNodeId(-1);
Justin Bogner95927c02016-05-12 21:03:32 +0000366 return; // Already selected.
Tom Stellard75aadc22012-12-11 21:25:42 +0000367 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000368
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000369 if (isa<AtomicSDNode>(N) ||
370 (Opc == AMDGPUISD::ATOMIC_INC || Opc == AMDGPUISD::ATOMIC_DEC))
Tom Stellard381a94a2015-05-12 15:00:49 +0000371 N = glueCopyToM0(N);
372
Tom Stellard75aadc22012-12-11 21:25:42 +0000373 switch (Opc) {
374 default: break;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000375 // We are selecting i64 ADD here instead of custom lower it during
376 // DAG legalization, so we can fold some i64 ADDs used for address
377 // calculation into the LOAD and STORE instructions.
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000378 case ISD::ADD:
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000379 case ISD::ADDC:
380 case ISD::ADDE:
381 case ISD::SUB:
382 case ISD::SUBC:
383 case ISD::SUBE: {
Tom Stellard1f15bff2014-02-25 21:36:18 +0000384 if (N->getValueType(0) != MVT::i64 ||
Eric Christopher7792e322015-01-30 23:24:40 +0000385 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Tom Stellard1f15bff2014-02-25 21:36:18 +0000386 break;
387
Justin Bogner95927c02016-05-12 21:03:32 +0000388 SelectADD_SUB_I64(N);
389 return;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000390 }
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000391 case ISD::UADDO:
392 case ISD::USUBO: {
393 SelectUADDO_USUBO(N);
394 return;
395 }
Tom Stellard8485fa02016-12-07 02:42:15 +0000396 case AMDGPUISD::FMUL_W_CHAIN: {
397 SelectFMUL_W_CHAIN(N);
398 return;
399 }
400 case AMDGPUISD::FMA_W_CHAIN: {
401 SelectFMA_W_CHAIN(N);
402 return;
403 }
404
Matt Arsenault064c2062014-06-11 17:40:32 +0000405 case ISD::SCALAR_TO_VECTOR:
Tom Stellard880a80a2014-06-17 16:53:14 +0000406 case AMDGPUISD::BUILD_VERTICAL_VECTOR:
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000407 case ISD::BUILD_VECTOR: {
Tom Stellard8e5da412013-08-14 23:24:32 +0000408 unsigned RegClassID;
Eric Christopher7792e322015-01-30 23:24:40 +0000409 const AMDGPURegisterInfo *TRI = Subtarget->getRegisterInfo();
Tom Stellard8e5da412013-08-14 23:24:32 +0000410 EVT VT = N->getValueType(0);
411 unsigned NumVectorElts = VT.getVectorNumElements();
Matt Arsenault064c2062014-06-11 17:40:32 +0000412 EVT EltVT = VT.getVectorElementType();
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000413
414 if (VT == MVT::v2i16 || VT == MVT::v2f16) {
415 if (Opc == ISD::BUILD_VECTOR) {
416 uint32_t LHSVal, RHSVal;
417 if (getConstantValue(N->getOperand(0), LHSVal) &&
418 getConstantValue(N->getOperand(1), RHSVal)) {
419 uint32_t K = LHSVal | (RHSVal << 16);
420 CurDAG->SelectNodeTo(N, AMDGPU::S_MOV_B32, VT,
421 CurDAG->getTargetConstant(K, SDLoc(N), MVT::i32));
422 return;
423 }
424 }
425
426 break;
427 }
428
Matt Arsenault064c2062014-06-11 17:40:32 +0000429 assert(EltVT.bitsEq(MVT::i32));
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000430
Eric Christopher7792e322015-01-30 23:24:40 +0000431 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000432 RegClassID = selectSGPRVectorRegClassID(NumVectorElts);
Tom Stellard8e5da412013-08-14 23:24:32 +0000433 } else {
434 // BUILD_VECTOR was lowered into an IMPLICIT_DEF + 4 INSERT_SUBREG
435 // that adds a 128 bits reg copy when going through TwoAddressInstructions
436 // pass. We want to avoid 128 bits copies as much as possible because they
437 // can't be bundled by our scheduler.
438 switch(NumVectorElts) {
439 case 2: RegClassID = AMDGPU::R600_Reg64RegClassID; break;
Tom Stellard880a80a2014-06-17 16:53:14 +0000440 case 4:
441 if (Opc == AMDGPUISD::BUILD_VERTICAL_VECTOR)
442 RegClassID = AMDGPU::R600_Reg128VerticalRegClassID;
443 else
444 RegClassID = AMDGPU::R600_Reg128RegClassID;
445 break;
Tom Stellard8e5da412013-08-14 23:24:32 +0000446 default: llvm_unreachable("Do not know how to lower this BUILD_VECTOR");
447 }
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000448 }
Tom Stellard0344cdf2013-08-01 15:23:42 +0000449
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000450 SDLoc DL(N);
451 SDValue RegClass = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Tom Stellard8e5da412013-08-14 23:24:32 +0000452
453 if (NumVectorElts == 1) {
Justin Bogner95927c02016-05-12 21:03:32 +0000454 CurDAG->SelectNodeTo(N, AMDGPU::COPY_TO_REGCLASS, EltVT, N->getOperand(0),
455 RegClass);
456 return;
Tom Stellard0344cdf2013-08-01 15:23:42 +0000457 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000458
459 assert(NumVectorElts <= 16 && "Vectors with more than 16 elements not "
460 "supported yet");
461 // 16 = Max Num Vector Elements
462 // 2 = 2 REG_SEQUENCE operands per element (value, subreg index)
463 // 1 = Vector Register Class
Matt Arsenault064c2062014-06-11 17:40:32 +0000464 SmallVector<SDValue, 16 * 2 + 1> RegSeqArgs(NumVectorElts * 2 + 1);
Tom Stellard8e5da412013-08-14 23:24:32 +0000465
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000466 RegSeqArgs[0] = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000467 bool IsRegSeq = true;
Matt Arsenault064c2062014-06-11 17:40:32 +0000468 unsigned NOps = N->getNumOperands();
469 for (unsigned i = 0; i < NOps; i++) {
Tom Stellard8e5da412013-08-14 23:24:32 +0000470 // XXX: Why is this here?
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000471 if (isa<RegisterSDNode>(N->getOperand(i))) {
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000472 IsRegSeq = false;
473 break;
474 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000475 RegSeqArgs[1 + (2 * i)] = N->getOperand(i);
476 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000477 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL,
478 MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000479 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000480
481 if (NOps != NumVectorElts) {
482 // Fill in the missing undef elements if this was a scalar_to_vector.
483 assert(Opc == ISD::SCALAR_TO_VECTOR && NOps < NumVectorElts);
484
485 MachineSDNode *ImpDef = CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000486 DL, EltVT);
Matt Arsenault064c2062014-06-11 17:40:32 +0000487 for (unsigned i = NOps; i < NumVectorElts; ++i) {
488 RegSeqArgs[1 + (2 * i)] = SDValue(ImpDef, 0);
489 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000490 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL, MVT::i32);
Matt Arsenault064c2062014-06-11 17:40:32 +0000491 }
492 }
493
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000494 if (!IsRegSeq)
495 break;
Justin Bogner95927c02016-05-12 21:03:32 +0000496 CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, N->getVTList(), RegSeqArgs);
497 return;
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000498 }
Tom Stellard754f80f2013-04-05 23:31:51 +0000499 case ISD::BUILD_PAIR: {
500 SDValue RC, SubReg0, SubReg1;
Eric Christopher7792e322015-01-30 23:24:40 +0000501 if (Subtarget->getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellard754f80f2013-04-05 23:31:51 +0000502 break;
503 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000504 SDLoc DL(N);
Tom Stellard754f80f2013-04-05 23:31:51 +0000505 if (N->getValueType(0) == MVT::i128) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000506 RC = CurDAG->getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32);
507 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0_sub1, DL, MVT::i32);
508 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub2_sub3, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000509 } else if (N->getValueType(0) == MVT::i64) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000510 RC = CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32);
511 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
512 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000513 } else {
514 llvm_unreachable("Unhandled value type for BUILD_PAIR");
515 }
516 const SDValue Ops[] = { RC, N->getOperand(0), SubReg0,
517 N->getOperand(1), SubReg1 };
Justin Bogner95927c02016-05-12 21:03:32 +0000518 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
519 N->getValueType(0), Ops));
520 return;
Tom Stellard754f80f2013-04-05 23:31:51 +0000521 }
Tom Stellard7ed0b522014-04-03 20:19:27 +0000522
523 case ISD::Constant:
524 case ISD::ConstantFP: {
Eric Christopher7792e322015-01-30 23:24:40 +0000525 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
Tom Stellard7ed0b522014-04-03 20:19:27 +0000526 N->getValueType(0).getSizeInBits() != 64 || isInlineImmediate(N))
527 break;
528
529 uint64_t Imm;
530 if (ConstantFPSDNode *FP = dyn_cast<ConstantFPSDNode>(N))
531 Imm = FP->getValueAPF().bitcastToAPInt().getZExtValue();
532 else {
Tom Stellard3cbe0142014-04-07 19:31:13 +0000533 ConstantSDNode *C = cast<ConstantSDNode>(N);
Tom Stellard7ed0b522014-04-03 20:19:27 +0000534 Imm = C->getZExtValue();
535 }
536
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000537 SDLoc DL(N);
538 SDNode *Lo = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
539 CurDAG->getConstant(Imm & 0xFFFFFFFF, DL,
540 MVT::i32));
541 SDNode *Hi = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
542 CurDAG->getConstant(Imm >> 32, DL, MVT::i32));
Tom Stellard7ed0b522014-04-03 20:19:27 +0000543 const SDValue Ops[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000544 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
545 SDValue(Lo, 0), CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
546 SDValue(Hi, 0), CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32)
Tom Stellard7ed0b522014-04-03 20:19:27 +0000547 };
548
Justin Bogner95927c02016-05-12 21:03:32 +0000549 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
550 N->getValueType(0), Ops));
551 return;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000552 }
Matt Arsenault4bf43d42015-09-25 17:27:08 +0000553 case ISD::LOAD:
Tom Stellard096b8c12015-02-04 20:49:49 +0000554 case ISD::STORE: {
Tom Stellard381a94a2015-05-12 15:00:49 +0000555 N = glueCopyToM0(N);
Tom Stellard096b8c12015-02-04 20:49:49 +0000556 break;
557 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000558
559 case AMDGPUISD::BFE_I32:
560 case AMDGPUISD::BFE_U32: {
Eric Christopher7792e322015-01-30 23:24:40 +0000561 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Matt Arsenault78b86702014-04-18 05:19:26 +0000562 break;
563
564 // There is a scalar version available, but unlike the vector version which
565 // has a separate operand for the offset and width, the scalar version packs
566 // the width and offset into a single operand. Try to move to the scalar
567 // version if the offsets are constant, so that we can try to keep extended
568 // loads of kernel arguments in SGPRs.
569
570 // TODO: Technically we could try to pattern match scalar bitshifts of
571 // dynamic values, but it's probably not useful.
572 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
573 if (!Offset)
574 break;
575
576 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
577 if (!Width)
578 break;
579
580 bool Signed = Opc == AMDGPUISD::BFE_I32;
581
Matt Arsenault78b86702014-04-18 05:19:26 +0000582 uint32_t OffsetVal = Offset->getZExtValue();
583 uint32_t WidthVal = Width->getZExtValue();
584
Justin Bogner95927c02016-05-12 21:03:32 +0000585 ReplaceNode(N, getS_BFE(Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32,
586 SDLoc(N), N->getOperand(0), OffsetVal, WidthVal));
587 return;
Matt Arsenault78b86702014-04-18 05:19:26 +0000588 }
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000589 case AMDGPUISD::DIV_SCALE: {
Justin Bogner95927c02016-05-12 21:03:32 +0000590 SelectDIV_SCALE(N);
591 return;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000592 }
Tom Stellard3457a842014-10-09 19:06:00 +0000593 case ISD::CopyToReg: {
594 const SITargetLowering& Lowering =
595 *static_cast<const SITargetLowering*>(getTargetLowering());
Matt Arsenault0d0d6c22017-04-12 21:58:23 +0000596 N = Lowering.legalizeTargetIndependentNode(N, *CurDAG);
Tom Stellard3457a842014-10-09 19:06:00 +0000597 break;
598 }
Marek Olsak9b728682015-03-24 13:40:27 +0000599 case ISD::AND:
600 case ISD::SRL:
601 case ISD::SRA:
Matt Arsenault7e8de012016-04-22 22:59:16 +0000602 case ISD::SIGN_EXTEND_INREG:
Marek Olsak9b728682015-03-24 13:40:27 +0000603 if (N->getValueType(0) != MVT::i32 ||
604 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
605 break;
606
Justin Bogner95927c02016-05-12 21:03:32 +0000607 SelectS_BFE(N);
608 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +0000609 case ISD::BRCOND:
Justin Bogner95927c02016-05-12 21:03:32 +0000610 SelectBRCOND(N);
611 return;
Matt Arsenault88701812016-06-09 23:42:48 +0000612
613 case AMDGPUISD::ATOMIC_CMP_SWAP:
614 SelectATOMIC_CMP_SWAP(N);
615 return;
Tom Stellard75aadc22012-12-11 21:25:42 +0000616 }
Tom Stellard3457a842014-10-09 19:06:00 +0000617
Justin Bogner95927c02016-05-12 21:03:32 +0000618 SelectCode(N);
Tom Stellard365366f2013-01-23 02:09:06 +0000619}
620
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000621bool AMDGPUDAGToDAGISel::isConstantLoad(const MemSDNode *N, int CbId) const {
622 if (!N->readMem())
623 return false;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000624 if (CbId == -1)
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000625 return N->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000626
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000627 return N->getAddressSpace() == AMDGPUASI.CONSTANT_BUFFER_0 + CbId;
Matt Arsenault3f981402014-09-15 15:41:53 +0000628}
629
Tom Stellardbc4497b2016-02-12 23:45:29 +0000630bool AMDGPUDAGToDAGISel::isUniformBr(const SDNode *N) const {
631 const BasicBlock *BB = FuncInfo->MBB->getBasicBlock();
Nicolai Haehnle05b127d2016-04-14 17:42:35 +0000632 const Instruction *Term = BB->getTerminator();
633 return Term->getMetadata("amdgpu.uniform") ||
634 Term->getMetadata("structurizecfg.uniform");
Tom Stellardbc4497b2016-02-12 23:45:29 +0000635}
636
Mehdi Amini117296c2016-10-01 02:56:57 +0000637StringRef AMDGPUDAGToDAGISel::getPassName() const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000638 return "AMDGPU DAG->DAG Pattern Instruction Selection";
639}
640
Tom Stellard41fc7852013-07-23 01:48:42 +0000641//===----------------------------------------------------------------------===//
642// Complex Patterns
643//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000644
Tom Stellard365366f2013-01-23 02:09:06 +0000645bool AMDGPUDAGToDAGISel::SelectGlobalValueConstantOffset(SDValue Addr,
Matt Arsenault209a7b92014-04-18 07:40:20 +0000646 SDValue& IntPtr) {
Tom Stellard365366f2013-01-23 02:09:06 +0000647 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(Addr)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000648 IntPtr = CurDAG->getIntPtrConstant(Cst->getZExtValue() / 4, SDLoc(Addr),
649 true);
Tom Stellard365366f2013-01-23 02:09:06 +0000650 return true;
651 }
652 return false;
653}
654
655bool AMDGPUDAGToDAGISel::SelectGlobalValueVariableOffset(SDValue Addr,
656 SDValue& BaseReg, SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000657 if (!isa<ConstantSDNode>(Addr)) {
Tom Stellard365366f2013-01-23 02:09:06 +0000658 BaseReg = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000659 Offset = CurDAG->getIntPtrConstant(0, SDLoc(Addr), true);
Tom Stellard365366f2013-01-23 02:09:06 +0000660 return true;
661 }
662 return false;
663}
664
Tom Stellard75aadc22012-12-11 21:25:42 +0000665bool AMDGPUDAGToDAGISel::SelectADDRVTX_READ(SDValue Addr, SDValue &Base,
666 SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000667 ConstantSDNode *IMMOffset;
Tom Stellard75aadc22012-12-11 21:25:42 +0000668
669 if (Addr.getOpcode() == ISD::ADD
670 && (IMMOffset = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))
671 && isInt<16>(IMMOffset->getZExtValue())) {
672
673 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000674 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
675 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000676 return true;
677 // If the pointer address is constant, we can move it to the offset field.
678 } else if ((IMMOffset = dyn_cast<ConstantSDNode>(Addr))
679 && isInt<16>(IMMOffset->getZExtValue())) {
680 Base = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Andrew Trickef9de2a2013-05-25 02:42:55 +0000681 SDLoc(CurDAG->getEntryNode()),
Tom Stellard75aadc22012-12-11 21:25:42 +0000682 AMDGPU::ZERO, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000683 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
684 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000685 return true;
686 }
687
688 // Default case, no offset
689 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000690 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000691 return true;
692}
693
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000694bool AMDGPUDAGToDAGISel::SelectADDRIndirect(SDValue Addr, SDValue &Base,
695 SDValue &Offset) {
696 ConstantSDNode *C;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000697 SDLoc DL(Addr);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000698
699 if ((C = dyn_cast<ConstantSDNode>(Addr))) {
700 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000701 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Jan Vesely06200bd2017-01-06 21:00:46 +0000702 } else if ((Addr.getOpcode() == AMDGPUISD::DWORDADDR) &&
703 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(0)))) {
704 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
705 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000706 } else if ((Addr.getOpcode() == ISD::ADD || Addr.getOpcode() == ISD::OR) &&
707 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))) {
708 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000709 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000710 } else {
711 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000712 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000713 }
714
715 return true;
716}
Christian Konigd910b7d2013-02-26 17:52:16 +0000717
Justin Bogner95927c02016-05-12 21:03:32 +0000718void AMDGPUDAGToDAGISel::SelectADD_SUB_I64(SDNode *N) {
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000719 SDLoc DL(N);
720 SDValue LHS = N->getOperand(0);
721 SDValue RHS = N->getOperand(1);
722
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000723 unsigned Opcode = N->getOpcode();
724 bool ConsumeCarry = (Opcode == ISD::ADDE || Opcode == ISD::SUBE);
725 bool ProduceCarry =
726 ConsumeCarry || Opcode == ISD::ADDC || Opcode == ISD::SUBC;
727 bool IsAdd =
728 (Opcode == ISD::ADD || Opcode == ISD::ADDC || Opcode == ISD::ADDE);
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000729
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000730 SDValue Sub0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
731 SDValue Sub1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000732
733 SDNode *Lo0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
734 DL, MVT::i32, LHS, Sub0);
735 SDNode *Hi0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
736 DL, MVT::i32, LHS, Sub1);
737
738 SDNode *Lo1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
739 DL, MVT::i32, RHS, Sub0);
740 SDNode *Hi1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
741 DL, MVT::i32, RHS, Sub1);
742
743 SDVTList VTList = CurDAG->getVTList(MVT::i32, MVT::Glue);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000744
Tom Stellard80942a12014-09-05 14:07:59 +0000745 unsigned Opc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000746 unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
747
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000748 SDNode *AddLo;
749 if (!ConsumeCarry) {
750 SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0) };
751 AddLo = CurDAG->getMachineNode(Opc, DL, VTList, Args);
752 } else {
753 SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0), N->getOperand(2) };
754 AddLo = CurDAG->getMachineNode(CarryOpc, DL, VTList, Args);
755 }
756 SDValue AddHiArgs[] = {
757 SDValue(Hi0, 0),
758 SDValue(Hi1, 0),
759 SDValue(AddLo, 1)
760 };
761 SDNode *AddHi = CurDAG->getMachineNode(CarryOpc, DL, VTList, AddHiArgs);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000762
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000763 SDValue RegSequenceArgs[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000764 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000765 SDValue(AddLo,0),
766 Sub0,
767 SDValue(AddHi,0),
768 Sub1,
769 };
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000770 SDNode *RegSequence = CurDAG->getMachineNode(AMDGPU::REG_SEQUENCE, DL,
771 MVT::i64, RegSequenceArgs);
772
773 if (ProduceCarry) {
774 // Replace the carry-use
775 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 1), SDValue(AddHi, 1));
776 }
777
778 // Replace the remaining uses.
779 CurDAG->ReplaceAllUsesWith(N, RegSequence);
780 CurDAG->RemoveDeadNode(N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000781}
782
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000783void AMDGPUDAGToDAGISel::SelectUADDO_USUBO(SDNode *N) {
784 // The name of the opcodes are misleading. v_add_i32/v_sub_i32 have unsigned
785 // carry out despite the _i32 name. These were renamed in VI to _U32.
786 // FIXME: We should probably rename the opcodes here.
787 unsigned Opc = N->getOpcode() == ISD::UADDO ?
788 AMDGPU::V_ADD_I32_e64 : AMDGPU::V_SUB_I32_e64;
789
790 CurDAG->SelectNodeTo(N, Opc, N->getVTList(),
791 { N->getOperand(0), N->getOperand(1) });
792}
793
Tom Stellard8485fa02016-12-07 02:42:15 +0000794void AMDGPUDAGToDAGISel::SelectFMA_W_CHAIN(SDNode *N) {
795 SDLoc SL(N);
796 // src0_modifiers, src0, src1_modifiers, src1, src2_modifiers, src2, clamp, omod
797 SDValue Ops[10];
798
799 SelectVOP3Mods0(N->getOperand(1), Ops[1], Ops[0], Ops[6], Ops[7]);
800 SelectVOP3Mods(N->getOperand(2), Ops[3], Ops[2]);
801 SelectVOP3Mods(N->getOperand(3), Ops[5], Ops[4]);
802 Ops[8] = N->getOperand(0);
803 Ops[9] = N->getOperand(4);
804
805 CurDAG->SelectNodeTo(N, AMDGPU::V_FMA_F32, N->getVTList(), Ops);
806}
807
808void AMDGPUDAGToDAGISel::SelectFMUL_W_CHAIN(SDNode *N) {
809 SDLoc SL(N);
810 // src0_modifiers, src0, src1_modifiers, src1, clamp, omod
811 SDValue Ops[8];
812
813 SelectVOP3Mods0(N->getOperand(1), Ops[1], Ops[0], Ops[4], Ops[5]);
814 SelectVOP3Mods(N->getOperand(2), Ops[3], Ops[2]);
815 Ops[6] = N->getOperand(0);
816 Ops[7] = N->getOperand(3);
817
818 CurDAG->SelectNodeTo(N, AMDGPU::V_MUL_F32_e64, N->getVTList(), Ops);
819}
820
Matt Arsenault044f1d12015-02-14 04:24:28 +0000821// We need to handle this here because tablegen doesn't support matching
822// instructions with multiple outputs.
Justin Bogner95927c02016-05-12 21:03:32 +0000823void AMDGPUDAGToDAGISel::SelectDIV_SCALE(SDNode *N) {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000824 SDLoc SL(N);
825 EVT VT = N->getValueType(0);
826
827 assert(VT == MVT::f32 || VT == MVT::f64);
828
829 unsigned Opc
830 = (VT == MVT::f64) ? AMDGPU::V_DIV_SCALE_F64 : AMDGPU::V_DIV_SCALE_F32;
831
Matt Arsenault3b99f122017-01-19 06:04:12 +0000832 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2) };
833 CurDAG->SelectNodeTo(N, Opc, N->getVTList(), Ops);
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000834}
835
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000836bool AMDGPUDAGToDAGISel::isDSOffsetLegal(const SDValue &Base, unsigned Offset,
837 unsigned OffsetBits) const {
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000838 if ((OffsetBits == 16 && !isUInt<16>(Offset)) ||
839 (OffsetBits == 8 && !isUInt<8>(Offset)))
840 return false;
841
Matt Arsenault706f9302015-07-06 16:01:58 +0000842 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS ||
843 Subtarget->unsafeDSOffsetFoldingEnabled())
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000844 return true;
845
846 // On Southern Islands instruction with a negative base value and an offset
847 // don't seem to work.
848 return CurDAG->SignBitIsZero(Base);
849}
850
851bool AMDGPUDAGToDAGISel::SelectDS1Addr1Offset(SDValue Addr, SDValue &Base,
852 SDValue &Offset) const {
Tom Stellard92b24f32016-04-29 14:34:26 +0000853 SDLoc DL(Addr);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000854 if (CurDAG->isBaseWithConstantOffset(Addr)) {
855 SDValue N0 = Addr.getOperand(0);
856 SDValue N1 = Addr.getOperand(1);
857 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
858 if (isDSOffsetLegal(N0, C1->getSExtValue(), 16)) {
859 // (add n0, c0)
860 Base = N0;
Tom Stellard92b24f32016-04-29 14:34:26 +0000861 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000862 return true;
863 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000864 } else if (Addr.getOpcode() == ISD::SUB) {
865 // sub C, x -> add (sub 0, x), C
866 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
867 int64_t ByteOffset = C->getSExtValue();
868 if (isUInt<16>(ByteOffset)) {
Matt Arsenault966a94f2015-09-08 19:34:22 +0000869 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000870
Matt Arsenault966a94f2015-09-08 19:34:22 +0000871 // XXX - This is kind of hacky. Create a dummy sub node so we can check
872 // the known bits in isDSOffsetLegal. We need to emit the selected node
873 // here, so this is thrown away.
874 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
875 Zero, Addr.getOperand(1));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000876
Matt Arsenault966a94f2015-09-08 19:34:22 +0000877 if (isDSOffsetLegal(Sub, ByteOffset, 16)) {
878 MachineSDNode *MachineSub
879 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
880 Zero, Addr.getOperand(1));
881
882 Base = SDValue(MachineSub, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000883 Offset = CurDAG->getTargetConstant(ByteOffset, DL, MVT::i16);
Matt Arsenault966a94f2015-09-08 19:34:22 +0000884 return true;
885 }
886 }
887 }
888 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
889 // If we have a constant address, prefer to put the constant into the
890 // offset. This can save moves to load the constant address since multiple
891 // operations can share the zero base address register, and enables merging
892 // into read2 / write2 instructions.
893
894 SDLoc DL(Addr);
895
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000896 if (isUInt<16>(CAddr->getZExtValue())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000897 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardc8d79202014-10-15 21:08:59 +0000898 MachineSDNode *MovZero = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000899 DL, MVT::i32, Zero);
Tom Stellardc8d79202014-10-15 21:08:59 +0000900 Base = SDValue(MovZero, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000901 Offset = CurDAG->getTargetConstant(CAddr->getZExtValue(), DL, MVT::i16);
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000902 return true;
903 }
904 }
905
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000906 // default case
907 Base = Addr;
Matt Arsenault966a94f2015-09-08 19:34:22 +0000908 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000909 return true;
910}
911
Matt Arsenault966a94f2015-09-08 19:34:22 +0000912// TODO: If offset is too big, put low 16-bit into offset.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000913bool AMDGPUDAGToDAGISel::SelectDS64Bit4ByteAligned(SDValue Addr, SDValue &Base,
914 SDValue &Offset0,
915 SDValue &Offset1) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000916 SDLoc DL(Addr);
917
Tom Stellardf3fc5552014-08-22 18:49:35 +0000918 if (CurDAG->isBaseWithConstantOffset(Addr)) {
919 SDValue N0 = Addr.getOperand(0);
920 SDValue N1 = Addr.getOperand(1);
921 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
922 unsigned DWordOffset0 = C1->getZExtValue() / 4;
923 unsigned DWordOffset1 = DWordOffset0 + 1;
924 // (add n0, c0)
925 if (isDSOffsetLegal(N0, DWordOffset1, 8)) {
926 Base = N0;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000927 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
928 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000929 return true;
930 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000931 } else if (Addr.getOpcode() == ISD::SUB) {
932 // sub C, x -> add (sub 0, x), C
933 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
934 unsigned DWordOffset0 = C->getZExtValue() / 4;
935 unsigned DWordOffset1 = DWordOffset0 + 1;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000936
Matt Arsenault966a94f2015-09-08 19:34:22 +0000937 if (isUInt<8>(DWordOffset0)) {
938 SDLoc DL(Addr);
939 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
940
941 // XXX - This is kind of hacky. Create a dummy sub node so we can check
942 // the known bits in isDSOffsetLegal. We need to emit the selected node
943 // here, so this is thrown away.
944 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
945 Zero, Addr.getOperand(1));
946
947 if (isDSOffsetLegal(Sub, DWordOffset1, 8)) {
948 MachineSDNode *MachineSub
949 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
950 Zero, Addr.getOperand(1));
951
952 Base = SDValue(MachineSub, 0);
953 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
954 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
955 return true;
956 }
957 }
958 }
959 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000960 unsigned DWordOffset0 = CAddr->getZExtValue() / 4;
961 unsigned DWordOffset1 = DWordOffset0 + 1;
962 assert(4 * DWordOffset0 == CAddr->getZExtValue());
963
964 if (isUInt<8>(DWordOffset0) && isUInt<8>(DWordOffset1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000965 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000966 MachineSDNode *MovZero
967 = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000968 DL, MVT::i32, Zero);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000969 Base = SDValue(MovZero, 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000970 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
971 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000972 return true;
973 }
974 }
975
Tom Stellardf3fc5552014-08-22 18:49:35 +0000976 // default case
Matt Arsenault0efdd062016-09-09 22:29:28 +0000977
978 // FIXME: This is broken on SI where we still need to check if the base
979 // pointer is positive here.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000980 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000981 Offset0 = CurDAG->getTargetConstant(0, DL, MVT::i8);
982 Offset1 = CurDAG->getTargetConstant(1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000983 return true;
984}
985
Matt Arsenault0774ea22017-04-24 19:40:59 +0000986static bool isLegalMUBUFImmOffset(unsigned Imm) {
987 return isUInt<12>(Imm);
988}
989
Tom Stellardb02094e2014-07-21 15:45:01 +0000990static bool isLegalMUBUFImmOffset(const ConstantSDNode *Imm) {
Matt Arsenault0774ea22017-04-24 19:40:59 +0000991 return isLegalMUBUFImmOffset(Imm->getZExtValue());
Tom Stellardb02094e2014-07-21 15:45:01 +0000992}
993
Changpeng Fangb41574a2015-12-22 20:55:23 +0000994bool AMDGPUDAGToDAGISel::SelectMUBUF(SDValue Addr, SDValue &Ptr,
Tom Stellard155bbb72014-08-11 22:18:17 +0000995 SDValue &VAddr, SDValue &SOffset,
996 SDValue &Offset, SDValue &Offen,
997 SDValue &Idxen, SDValue &Addr64,
998 SDValue &GLC, SDValue &SLC,
999 SDValue &TFE) const {
Changpeng Fangb41574a2015-12-22 20:55:23 +00001000 // Subtarget prefers to use flat instruction
1001 if (Subtarget->useFlatForGlobal())
1002 return false;
1003
Tom Stellardb02c2682014-06-24 23:33:07 +00001004 SDLoc DL(Addr);
1005
Jan Vesely43b7b5b2016-04-07 19:23:11 +00001006 if (!GLC.getNode())
1007 GLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
1008 if (!SLC.getNode())
1009 SLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001010 TFE = CurDAG->getTargetConstant(0, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +00001011
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001012 Idxen = CurDAG->getTargetConstant(0, DL, MVT::i1);
1013 Offen = CurDAG->getTargetConstant(0, DL, MVT::i1);
1014 Addr64 = CurDAG->getTargetConstant(0, DL, MVT::i1);
1015 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +00001016
Tom Stellardb02c2682014-06-24 23:33:07 +00001017 if (CurDAG->isBaseWithConstantOffset(Addr)) {
1018 SDValue N0 = Addr.getOperand(0);
1019 SDValue N1 = Addr.getOperand(1);
1020 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
1021
Tom Stellard94b72312015-02-11 00:34:35 +00001022 if (N0.getOpcode() == ISD::ADD) {
1023 // (add (add N2, N3), C1) -> addr64
1024 SDValue N2 = N0.getOperand(0);
1025 SDValue N3 = N0.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001026 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard94b72312015-02-11 00:34:35 +00001027 Ptr = N2;
1028 VAddr = N3;
1029 } else {
Tom Stellard155bbb72014-08-11 22:18:17 +00001030 // (add N0, C1) -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001031 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +00001032 Ptr = N0;
Tom Stellard94b72312015-02-11 00:34:35 +00001033 }
1034
1035 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenault88701812016-06-09 23:42:48 +00001036 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
1037 return true;
1038 }
1039
1040 if (isUInt<32>(C1->getZExtValue())) {
Tom Stellard94b72312015-02-11 00:34:35 +00001041 // Illegal offset, store it in soffset.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001042 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellard94b72312015-02-11 00:34:35 +00001043 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001044 CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32)),
1045 0);
Changpeng Fangb41574a2015-12-22 20:55:23 +00001046 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +00001047 }
1048 }
Tom Stellard94b72312015-02-11 00:34:35 +00001049
Tom Stellardb02c2682014-06-24 23:33:07 +00001050 if (Addr.getOpcode() == ISD::ADD) {
Tom Stellard155bbb72014-08-11 22:18:17 +00001051 // (add N0, N1) -> addr64
Tom Stellardb02c2682014-06-24 23:33:07 +00001052 SDValue N0 = Addr.getOperand(0);
1053 SDValue N1 = Addr.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001054 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +00001055 Ptr = N0;
1056 VAddr = N1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001057 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +00001058 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +00001059 }
1060
Tom Stellard155bbb72014-08-11 22:18:17 +00001061 // default case -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001062 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +00001063 Ptr = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001064 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +00001065
1066 return true;
Tom Stellard155bbb72014-08-11 22:18:17 +00001067}
1068
1069bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00001070 SDValue &VAddr, SDValue &SOffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00001071 SDValue &Offset, SDValue &GLC,
1072 SDValue &SLC, SDValue &TFE) const {
1073 SDValue Ptr, Offen, Idxen, Addr64;
Tom Stellard155bbb72014-08-11 22:18:17 +00001074
Tom Stellard70580f82015-07-20 14:28:41 +00001075 // addr64 bit was removed for volcanic islands.
1076 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
1077 return false;
1078
Changpeng Fangb41574a2015-12-22 20:55:23 +00001079 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
1080 GLC, SLC, TFE))
1081 return false;
Tom Stellard155bbb72014-08-11 22:18:17 +00001082
1083 ConstantSDNode *C = cast<ConstantSDNode>(Addr64);
1084 if (C->getSExtValue()) {
1085 SDLoc DL(Addr);
Matt Arsenault485defe2014-11-05 19:01:17 +00001086
1087 const SITargetLowering& Lowering =
1088 *static_cast<const SITargetLowering*>(getTargetLowering());
1089
1090 SRsrc = SDValue(Lowering.wrapAddr64Rsrc(*CurDAG, DL, Ptr), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +00001091 return true;
1092 }
Matt Arsenault485defe2014-11-05 19:01:17 +00001093
Tom Stellard155bbb72014-08-11 22:18:17 +00001094 return false;
1095}
1096
Tom Stellard7980fc82014-09-25 18:30:26 +00001097bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00001098 SDValue &VAddr, SDValue &SOffset,
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00001099 SDValue &Offset,
1100 SDValue &SLC) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001101 SLC = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i1);
Tom Stellard1f9939f2015-02-27 14:59:41 +00001102 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +00001103
Tom Stellard1f9939f2015-02-27 14:59:41 +00001104 return SelectMUBUFAddr64(Addr, SRsrc, VAddr, SOffset, Offset, GLC, SLC, TFE);
Tom Stellard7980fc82014-09-25 18:30:26 +00001105}
1106
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001107static bool isStackPtrRelative(const MachinePointerInfo &PtrInfo) {
1108 auto PSV = PtrInfo.V.dyn_cast<const PseudoSourceValue *>();
1109 return PSV && PSV->isStack();
Matt Arsenaultac0fc842016-09-17 16:09:55 +00001110}
1111
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001112std::pair<SDValue, SDValue> AMDGPUDAGToDAGISel::foldFrameIndex(SDValue N) const {
1113 const MachineFunction &MF = CurDAG->getMachineFunction();
1114 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
1115
1116 if (auto FI = dyn_cast<FrameIndexSDNode>(N)) {
1117 SDValue TFI = CurDAG->getTargetFrameIndex(FI->getIndex(),
1118 FI->getValueType(0));
1119
1120 // If we can resolve this to a frame index access, this is relative to the
1121 // frame pointer SGPR.
1122 return std::make_pair(TFI, CurDAG->getRegister(Info->getFrameOffsetReg(),
1123 MVT::i32));
1124 }
1125
1126 // If we don't know this private access is a local stack object, it needs to
1127 // be relative to the entry point's scratch wave offset register.
1128 return std::make_pair(N, CurDAG->getRegister(Info->getScratchWaveOffsetReg(),
1129 MVT::i32));
1130}
1131
1132bool AMDGPUDAGToDAGISel::SelectMUBUFScratchOffen(SDNode *Root,
1133 SDValue Addr, SDValue &Rsrc,
Matt Arsenault0774ea22017-04-24 19:40:59 +00001134 SDValue &VAddr, SDValue &SOffset,
1135 SDValue &ImmOffset) const {
Tom Stellardb02094e2014-07-21 15:45:01 +00001136
1137 SDLoc DL(Addr);
1138 MachineFunction &MF = CurDAG->getMachineFunction();
Matt Arsenault0e3d3892015-11-30 21:15:53 +00001139 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardb02094e2014-07-21 15:45:01 +00001140
Matt Arsenault0e3d3892015-11-30 21:15:53 +00001141 Rsrc = CurDAG->getRegister(Info->getScratchRSrcReg(), MVT::v4i32);
Tom Stellardb02094e2014-07-21 15:45:01 +00001142
Matt Arsenault0774ea22017-04-24 19:40:59 +00001143 if (ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
1144 unsigned Imm = CAddr->getZExtValue();
1145 assert(!isLegalMUBUFImmOffset(Imm) &&
1146 "should have been selected by other pattern");
1147
1148 SDValue HighBits = CurDAG->getTargetConstant(Imm & ~4095, DL, MVT::i32);
1149 MachineSDNode *MovHighBits = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
1150 DL, MVT::i32, HighBits);
1151 VAddr = SDValue(MovHighBits, 0);
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001152
1153 // In a call sequence, stores to the argument stack area are relative to the
1154 // stack pointer.
1155 const MachinePointerInfo &PtrInfo = cast<MemSDNode>(Root)->getPointerInfo();
1156 unsigned SOffsetReg = isStackPtrRelative(PtrInfo) ?
1157 Info->getStackPtrOffsetReg() : Info->getScratchWaveOffsetReg();
1158
1159 SOffset = CurDAG->getRegister(SOffsetReg, MVT::i32);
Matt Arsenault0774ea22017-04-24 19:40:59 +00001160 ImmOffset = CurDAG->getTargetConstant(Imm & 4095, DL, MVT::i16);
1161 return true;
1162 }
1163
Tom Stellardb02094e2014-07-21 15:45:01 +00001164 if (CurDAG->isBaseWithConstantOffset(Addr)) {
Matt Arsenault0774ea22017-04-24 19:40:59 +00001165 // (add n0, c1)
1166
Tom Stellard78655fc2015-07-16 19:40:09 +00001167 SDValue N0 = Addr.getOperand(0);
Tom Stellardb02094e2014-07-21 15:45:01 +00001168 SDValue N1 = Addr.getOperand(1);
Matt Arsenaultcd099612016-02-24 04:55:29 +00001169
Tom Stellard78655fc2015-07-16 19:40:09 +00001170 // Offsets in vaddr must be positive.
Matt Arsenaultcd099612016-02-24 04:55:29 +00001171 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
Matt Arsenaultcb38a6b2016-03-21 18:02:18 +00001172 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001173 std::tie(VAddr, SOffset) = foldFrameIndex(N0);
Matt Arsenaultcd099612016-02-24 04:55:29 +00001174 ImmOffset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
1175 return true;
Tom Stellardb02094e2014-07-21 15:45:01 +00001176 }
1177 }
1178
Tom Stellardb02094e2014-07-21 15:45:01 +00001179 // (node)
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001180 std::tie(VAddr, SOffset) = foldFrameIndex(Addr);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001181 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellardb02094e2014-07-21 15:45:01 +00001182 return true;
1183}
1184
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001185bool AMDGPUDAGToDAGISel::SelectMUBUFScratchOffset(SDNode *Root,
1186 SDValue Addr,
Matt Arsenault0774ea22017-04-24 19:40:59 +00001187 SDValue &SRsrc,
1188 SDValue &SOffset,
1189 SDValue &Offset) const {
1190 ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr);
1191 if (!CAddr || !isLegalMUBUFImmOffset(CAddr))
1192 return false;
1193
1194 SDLoc DL(Addr);
1195 MachineFunction &MF = CurDAG->getMachineFunction();
1196 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
1197
1198 SRsrc = CurDAG->getRegister(Info->getScratchRSrcReg(), MVT::v4i32);
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001199
1200 const MachinePointerInfo &PtrInfo = cast<MemSDNode>(Root)->getPointerInfo();
1201 unsigned SOffsetReg = isStackPtrRelative(PtrInfo) ?
1202 Info->getStackPtrOffsetReg() : Info->getScratchWaveOffsetReg();
1203
1204 // FIXME: Get from MachinePointerInfo? We should only be using the frame
1205 // offset if we know this is in a call sequence.
1206 SOffset = CurDAG->getRegister(SOffsetReg, MVT::i32);
1207
Matt Arsenault0774ea22017-04-24 19:40:59 +00001208 Offset = CurDAG->getTargetConstant(CAddr->getZExtValue(), DL, MVT::i16);
1209 return true;
1210}
1211
Tom Stellard155bbb72014-08-11 22:18:17 +00001212bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
1213 SDValue &SOffset, SDValue &Offset,
1214 SDValue &GLC, SDValue &SLC,
1215 SDValue &TFE) const {
1216 SDValue Ptr, VAddr, Offen, Idxen, Addr64;
Tom Stellard794c8c02014-12-02 17:05:41 +00001217 const SIInstrInfo *TII =
Eric Christopher7792e322015-01-30 23:24:40 +00001218 static_cast<const SIInstrInfo *>(Subtarget->getInstrInfo());
Tom Stellardb02094e2014-07-21 15:45:01 +00001219
Changpeng Fangb41574a2015-12-22 20:55:23 +00001220 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
1221 GLC, SLC, TFE))
1222 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +00001223
Tom Stellard155bbb72014-08-11 22:18:17 +00001224 if (!cast<ConstantSDNode>(Offen)->getSExtValue() &&
1225 !cast<ConstantSDNode>(Idxen)->getSExtValue() &&
1226 !cast<ConstantSDNode>(Addr64)->getSExtValue()) {
Tom Stellard794c8c02014-12-02 17:05:41 +00001227 uint64_t Rsrc = TII->getDefaultRsrcDataFormat() |
Tom Stellard155bbb72014-08-11 22:18:17 +00001228 APInt::getAllOnesValue(32).getZExtValue(); // Size
1229 SDLoc DL(Addr);
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00001230
1231 const SITargetLowering& Lowering =
1232 *static_cast<const SITargetLowering*>(getTargetLowering());
1233
1234 SRsrc = SDValue(Lowering.buildRSRC(*CurDAG, DL, Ptr, 0, Rsrc), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +00001235 return true;
1236 }
1237 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +00001238}
1239
Tom Stellard7980fc82014-09-25 18:30:26 +00001240bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Jan Vesely43b7b5b2016-04-07 19:23:11 +00001241 SDValue &Soffset, SDValue &Offset
1242 ) const {
1243 SDValue GLC, SLC, TFE;
1244
1245 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1246}
1247bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Tom Stellard7980fc82014-09-25 18:30:26 +00001248 SDValue &Soffset, SDValue &Offset,
Matt Arsenault88701812016-06-09 23:42:48 +00001249 SDValue &SLC) const {
1250 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +00001251
1252 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1253}
1254
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001255bool AMDGPUDAGToDAGISel::SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001256 SDValue &SOffset,
1257 SDValue &ImmOffset) const {
1258 SDLoc DL(Constant);
1259 uint32_t Imm = cast<ConstantSDNode>(Constant)->getZExtValue();
1260 uint32_t Overflow = 0;
1261
1262 if (Imm >= 4096) {
1263 if (Imm <= 4095 + 64) {
1264 // Use an SOffset inline constant for 1..64
1265 Overflow = Imm - 4095;
1266 Imm = 4095;
1267 } else {
1268 // Try to keep the same value in SOffset for adjacent loads, so that
1269 // the corresponding register contents can be re-used.
1270 //
1271 // Load values with all low-bits set into SOffset, so that a larger
1272 // range of values can be covered using s_movk_i32
1273 uint32_t High = (Imm + 1) & ~4095;
1274 uint32_t Low = (Imm + 1) & 4095;
1275 Imm = Low;
1276 Overflow = High - 1;
1277 }
1278 }
1279
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001280 // There is a hardware bug in SI and CI which prevents address clamping in
1281 // MUBUF instructions from working correctly with SOffsets. The immediate
1282 // offset is unaffected.
1283 if (Overflow > 0 &&
1284 Subtarget->getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS)
1285 return false;
1286
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001287 ImmOffset = CurDAG->getTargetConstant(Imm, DL, MVT::i16);
1288
1289 if (Overflow <= 64)
1290 SOffset = CurDAG->getTargetConstant(Overflow, DL, MVT::i32);
1291 else
1292 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
1293 CurDAG->getTargetConstant(Overflow, DL, MVT::i32)),
1294 0);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001295
1296 return true;
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001297}
1298
1299bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicOffset(SDValue Offset,
1300 SDValue &SOffset,
1301 SDValue &ImmOffset) const {
1302 SDLoc DL(Offset);
1303
1304 if (!isa<ConstantSDNode>(Offset))
1305 return false;
1306
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001307 return SelectMUBUFConstant(Offset, SOffset, ImmOffset);
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001308}
1309
1310bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicVOffset(SDValue Offset,
1311 SDValue &SOffset,
1312 SDValue &ImmOffset,
1313 SDValue &VOffset) const {
1314 SDLoc DL(Offset);
1315
1316 // Don't generate an unnecessary voffset for constant offsets.
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001317 if (isa<ConstantSDNode>(Offset)) {
1318 SDValue Tmp1, Tmp2;
1319
1320 // When necessary, use a voffset in <= CI anyway to work around a hardware
1321 // bug.
1322 if (Subtarget->getGeneration() > AMDGPUSubtarget::SEA_ISLANDS ||
1323 SelectMUBUFConstant(Offset, Tmp1, Tmp2))
1324 return false;
1325 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001326
1327 if (CurDAG->isBaseWithConstantOffset(Offset)) {
1328 SDValue N0 = Offset.getOperand(0);
1329 SDValue N1 = Offset.getOperand(1);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001330 if (cast<ConstantSDNode>(N1)->getSExtValue() >= 0 &&
1331 SelectMUBUFConstant(N1, SOffset, ImmOffset)) {
1332 VOffset = N0;
1333 return true;
1334 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001335 }
1336
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001337 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1338 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
1339 VOffset = Offset;
1340
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001341 return true;
1342}
1343
Matt Arsenault4e309b02017-07-29 01:03:53 +00001344template <bool IsSigned>
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00001345bool AMDGPUDAGToDAGISel::SelectFlatOffset(SDValue Addr,
1346 SDValue &VAddr,
1347 SDValue &Offset,
1348 SDValue &SLC) const {
1349 int64_t OffsetVal = 0;
1350
1351 if (Subtarget->hasFlatInstOffsets() &&
1352 CurDAG->isBaseWithConstantOffset(Addr)) {
1353 SDValue N0 = Addr.getOperand(0);
1354 SDValue N1 = Addr.getOperand(1);
Matt Arsenault4e309b02017-07-29 01:03:53 +00001355 int64_t COffsetVal = cast<ConstantSDNode>(N1)->getSExtValue();
1356
1357 if ((IsSigned && isInt<13>(COffsetVal)) ||
1358 (!IsSigned && isUInt<12>(COffsetVal))) {
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00001359 Addr = N0;
1360 OffsetVal = COffsetVal;
1361 }
1362 }
1363
Matt Arsenault7757c592016-06-09 23:42:54 +00001364 VAddr = Addr;
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00001365 Offset = CurDAG->getTargetConstant(OffsetVal, SDLoc(), MVT::i16);
Matt Arsenault47ccafe2017-05-11 17:38:33 +00001366 SLC = CurDAG->getTargetConstant(0, SDLoc(), MVT::i1);
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00001367
Matt Arsenault7757c592016-06-09 23:42:54 +00001368 return true;
1369}
1370
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00001371bool AMDGPUDAGToDAGISel::SelectFlatAtomic(SDValue Addr,
1372 SDValue &VAddr,
1373 SDValue &Offset,
1374 SDValue &SLC) const {
Matt Arsenault4e309b02017-07-29 01:03:53 +00001375 return SelectFlatOffset<false>(Addr, VAddr, Offset, SLC);
1376}
1377
1378bool AMDGPUDAGToDAGISel::SelectFlatAtomicSigned(SDValue Addr,
1379 SDValue &VAddr,
1380 SDValue &Offset,
1381 SDValue &SLC) const {
1382 return SelectFlatOffset<true>(Addr, VAddr, Offset, SLC);
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00001383}
1384
Tom Stellarddee26a22015-08-06 19:28:30 +00001385bool AMDGPUDAGToDAGISel::SelectSMRDOffset(SDValue ByteOffsetNode,
1386 SDValue &Offset, bool &Imm) const {
1387
1388 // FIXME: Handle non-constant offsets.
1389 ConstantSDNode *C = dyn_cast<ConstantSDNode>(ByteOffsetNode);
1390 if (!C)
1391 return false;
1392
1393 SDLoc SL(ByteOffsetNode);
Marek Olsak8973a0a2017-05-24 14:53:50 +00001394 AMDGPUSubtarget::Generation Gen = Subtarget->getGeneration();
Tom Stellarddee26a22015-08-06 19:28:30 +00001395 int64_t ByteOffset = C->getSExtValue();
Tom Stellard08efb7e2017-01-27 18:41:14 +00001396 int64_t EncodedOffset = AMDGPU::getSMRDEncodedOffset(*Subtarget, ByteOffset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001397
Tom Stellard08efb7e2017-01-27 18:41:14 +00001398 if (AMDGPU::isLegalSMRDImmOffset(*Subtarget, ByteOffset)) {
Tom Stellarddee26a22015-08-06 19:28:30 +00001399 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1400 Imm = true;
1401 return true;
1402 }
1403
Tom Stellard217361c2015-08-06 19:28:38 +00001404 if (!isUInt<32>(EncodedOffset) || !isUInt<32>(ByteOffset))
1405 return false;
1406
Marek Olsak8973a0a2017-05-24 14:53:50 +00001407 if (Gen == AMDGPUSubtarget::SEA_ISLANDS && isUInt<32>(EncodedOffset)) {
1408 // 32-bit Immediates are supported on Sea Islands.
Tom Stellard217361c2015-08-06 19:28:38 +00001409 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1410 } else {
Tom Stellarddee26a22015-08-06 19:28:30 +00001411 SDValue C32Bit = CurDAG->getTargetConstant(ByteOffset, SL, MVT::i32);
1412 Offset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, SL, MVT::i32,
1413 C32Bit), 0);
Tom Stellarddee26a22015-08-06 19:28:30 +00001414 }
Tom Stellard217361c2015-08-06 19:28:38 +00001415 Imm = false;
1416 return true;
Tom Stellarddee26a22015-08-06 19:28:30 +00001417}
1418
1419bool AMDGPUDAGToDAGISel::SelectSMRD(SDValue Addr, SDValue &SBase,
1420 SDValue &Offset, bool &Imm) const {
Tom Stellarddee26a22015-08-06 19:28:30 +00001421 SDLoc SL(Addr);
1422 if (CurDAG->isBaseWithConstantOffset(Addr)) {
1423 SDValue N0 = Addr.getOperand(0);
1424 SDValue N1 = Addr.getOperand(1);
1425
1426 if (SelectSMRDOffset(N1, Offset, Imm)) {
1427 SBase = N0;
1428 return true;
1429 }
1430 }
1431 SBase = Addr;
1432 Offset = CurDAG->getTargetConstant(0, SL, MVT::i32);
1433 Imm = true;
1434 return true;
1435}
1436
1437bool AMDGPUDAGToDAGISel::SelectSMRDImm(SDValue Addr, SDValue &SBase,
1438 SDValue &Offset) const {
1439 bool Imm;
Marek Olsak8973a0a2017-05-24 14:53:50 +00001440 return SelectSMRD(Addr, SBase, Offset, Imm) && Imm;
1441}
Tom Stellarddee26a22015-08-06 19:28:30 +00001442
Marek Olsak8973a0a2017-05-24 14:53:50 +00001443bool AMDGPUDAGToDAGISel::SelectSMRDImm32(SDValue Addr, SDValue &SBase,
1444 SDValue &Offset) const {
1445
1446 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1447 return false;
1448
1449 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001450 if (!SelectSMRD(Addr, SBase, Offset, Imm))
1451 return false;
1452
Marek Olsak8973a0a2017-05-24 14:53:50 +00001453 return !Imm && isa<ConstantSDNode>(Offset);
Tom Stellard217361c2015-08-06 19:28:38 +00001454}
1455
Tom Stellarddee26a22015-08-06 19:28:30 +00001456bool AMDGPUDAGToDAGISel::SelectSMRDSgpr(SDValue Addr, SDValue &SBase,
1457 SDValue &Offset) const {
1458 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001459 return SelectSMRD(Addr, SBase, Offset, Imm) && !Imm &&
1460 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001461}
1462
1463bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm(SDValue Addr,
1464 SDValue &Offset) const {
1465 bool Imm;
Marek Olsak8973a0a2017-05-24 14:53:50 +00001466 return SelectSMRDOffset(Addr, Offset, Imm) && Imm;
1467}
Tom Stellarddee26a22015-08-06 19:28:30 +00001468
Marek Olsak8973a0a2017-05-24 14:53:50 +00001469bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm32(SDValue Addr,
1470 SDValue &Offset) const {
1471 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1472 return false;
1473
1474 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001475 if (!SelectSMRDOffset(Addr, Offset, Imm))
1476 return false;
1477
Marek Olsak8973a0a2017-05-24 14:53:50 +00001478 return !Imm && isa<ConstantSDNode>(Offset);
Tom Stellard217361c2015-08-06 19:28:38 +00001479}
1480
Tom Stellarddee26a22015-08-06 19:28:30 +00001481bool AMDGPUDAGToDAGISel::SelectSMRDBufferSgpr(SDValue Addr,
1482 SDValue &Offset) const {
1483 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001484 return SelectSMRDOffset(Addr, Offset, Imm) && !Imm &&
1485 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001486}
1487
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001488bool AMDGPUDAGToDAGISel::SelectMOVRELOffset(SDValue Index,
1489 SDValue &Base,
1490 SDValue &Offset) const {
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001491 SDLoc DL(Index);
1492
1493 if (CurDAG->isBaseWithConstantOffset(Index)) {
1494 SDValue N0 = Index.getOperand(0);
1495 SDValue N1 = Index.getOperand(1);
1496 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
1497
1498 // (add n0, c0)
1499 Base = N0;
1500 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32);
1501 return true;
1502 }
1503
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001504 if (isa<ConstantSDNode>(Index))
1505 return false;
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001506
1507 Base = Index;
1508 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1509 return true;
1510}
1511
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001512SDNode *AMDGPUDAGToDAGISel::getS_BFE(unsigned Opcode, const SDLoc &DL,
1513 SDValue Val, uint32_t Offset,
1514 uint32_t Width) {
Marek Olsak9b728682015-03-24 13:40:27 +00001515 // Transformation function, pack the offset and width of a BFE into
1516 // the format expected by the S_BFE_I32 / S_BFE_U32. In the second
1517 // source, bits [5:0] contain the offset and bits [22:16] the width.
1518 uint32_t PackedVal = Offset | (Width << 16);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001519 SDValue PackedConst = CurDAG->getTargetConstant(PackedVal, DL, MVT::i32);
Marek Olsak9b728682015-03-24 13:40:27 +00001520
1521 return CurDAG->getMachineNode(Opcode, DL, MVT::i32, Val, PackedConst);
1522}
1523
Justin Bogner95927c02016-05-12 21:03:32 +00001524void AMDGPUDAGToDAGISel::SelectS_BFEFromShifts(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001525 // "(a << b) srl c)" ---> "BFE_U32 a, (c-b), (32-c)
1526 // "(a << b) sra c)" ---> "BFE_I32 a, (c-b), (32-c)
1527 // Predicate: 0 < b <= c < 32
1528
1529 const SDValue &Shl = N->getOperand(0);
1530 ConstantSDNode *B = dyn_cast<ConstantSDNode>(Shl->getOperand(1));
1531 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
1532
1533 if (B && C) {
1534 uint32_t BVal = B->getZExtValue();
1535 uint32_t CVal = C->getZExtValue();
1536
1537 if (0 < BVal && BVal <= CVal && CVal < 32) {
1538 bool Signed = N->getOpcode() == ISD::SRA;
1539 unsigned Opcode = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
1540
Justin Bogner95927c02016-05-12 21:03:32 +00001541 ReplaceNode(N, getS_BFE(Opcode, SDLoc(N), Shl.getOperand(0), CVal - BVal,
1542 32 - CVal));
1543 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001544 }
1545 }
Justin Bogner95927c02016-05-12 21:03:32 +00001546 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001547}
1548
Justin Bogner95927c02016-05-12 21:03:32 +00001549void AMDGPUDAGToDAGISel::SelectS_BFE(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001550 switch (N->getOpcode()) {
1551 case ISD::AND:
1552 if (N->getOperand(0).getOpcode() == ISD::SRL) {
1553 // "(a srl b) & mask" ---> "BFE_U32 a, b, popcount(mask)"
1554 // Predicate: isMask(mask)
1555 const SDValue &Srl = N->getOperand(0);
1556 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(Srl.getOperand(1));
1557 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(N->getOperand(1));
1558
1559 if (Shift && Mask) {
1560 uint32_t ShiftVal = Shift->getZExtValue();
1561 uint32_t MaskVal = Mask->getZExtValue();
1562
1563 if (isMask_32(MaskVal)) {
1564 uint32_t WidthVal = countPopulation(MaskVal);
1565
Justin Bogner95927c02016-05-12 21:03:32 +00001566 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1567 Srl.getOperand(0), ShiftVal, WidthVal));
1568 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001569 }
1570 }
1571 }
1572 break;
1573 case ISD::SRL:
1574 if (N->getOperand(0).getOpcode() == ISD::AND) {
1575 // "(a & mask) srl b)" ---> "BFE_U32 a, b, popcount(mask >> b)"
1576 // Predicate: isMask(mask >> b)
1577 const SDValue &And = N->getOperand(0);
1578 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(N->getOperand(1));
1579 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(And->getOperand(1));
1580
1581 if (Shift && Mask) {
1582 uint32_t ShiftVal = Shift->getZExtValue();
1583 uint32_t MaskVal = Mask->getZExtValue() >> ShiftVal;
1584
1585 if (isMask_32(MaskVal)) {
1586 uint32_t WidthVal = countPopulation(MaskVal);
1587
Justin Bogner95927c02016-05-12 21:03:32 +00001588 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1589 And.getOperand(0), ShiftVal, WidthVal));
1590 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001591 }
1592 }
Justin Bogner95927c02016-05-12 21:03:32 +00001593 } else if (N->getOperand(0).getOpcode() == ISD::SHL) {
1594 SelectS_BFEFromShifts(N);
1595 return;
1596 }
Marek Olsak9b728682015-03-24 13:40:27 +00001597 break;
1598 case ISD::SRA:
Justin Bogner95927c02016-05-12 21:03:32 +00001599 if (N->getOperand(0).getOpcode() == ISD::SHL) {
1600 SelectS_BFEFromShifts(N);
1601 return;
1602 }
Marek Olsak9b728682015-03-24 13:40:27 +00001603 break;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001604
1605 case ISD::SIGN_EXTEND_INREG: {
1606 // sext_inreg (srl x, 16), i8 -> bfe_i32 x, 16, 8
1607 SDValue Src = N->getOperand(0);
1608 if (Src.getOpcode() != ISD::SRL)
1609 break;
1610
1611 const ConstantSDNode *Amt = dyn_cast<ConstantSDNode>(Src.getOperand(1));
1612 if (!Amt)
1613 break;
1614
1615 unsigned Width = cast<VTSDNode>(N->getOperand(1))->getVT().getSizeInBits();
Justin Bogner95927c02016-05-12 21:03:32 +00001616 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_I32, SDLoc(N), Src.getOperand(0),
1617 Amt->getZExtValue(), Width));
1618 return;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001619 }
Marek Olsak9b728682015-03-24 13:40:27 +00001620 }
1621
Justin Bogner95927c02016-05-12 21:03:32 +00001622 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001623}
1624
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +00001625bool AMDGPUDAGToDAGISel::isCBranchSCC(const SDNode *N) const {
1626 assert(N->getOpcode() == ISD::BRCOND);
1627 if (!N->hasOneUse())
1628 return false;
1629
1630 SDValue Cond = N->getOperand(1);
1631 if (Cond.getOpcode() == ISD::CopyToReg)
1632 Cond = Cond.getOperand(2);
1633
1634 if (Cond.getOpcode() != ISD::SETCC || !Cond.hasOneUse())
1635 return false;
1636
1637 MVT VT = Cond.getOperand(0).getSimpleValueType();
1638 if (VT == MVT::i32)
1639 return true;
1640
1641 if (VT == MVT::i64) {
1642 auto ST = static_cast<const SISubtarget *>(Subtarget);
1643
1644 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
1645 return (CC == ISD::SETEQ || CC == ISD::SETNE) && ST->hasScalarCompareEq64();
1646 }
1647
1648 return false;
1649}
1650
Justin Bogner95927c02016-05-12 21:03:32 +00001651void AMDGPUDAGToDAGISel::SelectBRCOND(SDNode *N) {
Tom Stellardbc4497b2016-02-12 23:45:29 +00001652 SDValue Cond = N->getOperand(1);
1653
Matt Arsenault327188a2016-12-15 21:57:11 +00001654 if (Cond.isUndef()) {
1655 CurDAG->SelectNodeTo(N, AMDGPU::SI_BR_UNDEF, MVT::Other,
1656 N->getOperand(2), N->getOperand(0));
1657 return;
1658 }
1659
Tom Stellardbc4497b2016-02-12 23:45:29 +00001660 if (isCBranchSCC(N)) {
1661 // This brcond will use S_CBRANCH_SCC*, so let tablegen handle it.
Justin Bogner95927c02016-05-12 21:03:32 +00001662 SelectCode(N);
1663 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001664 }
1665
Tom Stellardbc4497b2016-02-12 23:45:29 +00001666 SDLoc SL(N);
1667
Matt Arsenaultf530e8b2016-11-07 19:09:33 +00001668 SDValue VCC = CurDAG->getCopyToReg(N->getOperand(0), SL, AMDGPU::VCC, Cond);
Justin Bogner95927c02016-05-12 21:03:32 +00001669 CurDAG->SelectNodeTo(N, AMDGPU::S_CBRANCH_VCCNZ, MVT::Other,
1670 N->getOperand(2), // Basic Block
Matt Arsenaultf530e8b2016-11-07 19:09:33 +00001671 VCC.getValue(0));
Tom Stellardbc4497b2016-02-12 23:45:29 +00001672}
1673
Matt Arsenault88701812016-06-09 23:42:48 +00001674// This is here because there isn't a way to use the generated sub0_sub1 as the
1675// subreg index to EXTRACT_SUBREG in tablegen.
1676void AMDGPUDAGToDAGISel::SelectATOMIC_CMP_SWAP(SDNode *N) {
1677 MemSDNode *Mem = cast<MemSDNode>(N);
1678 unsigned AS = Mem->getAddressSpace();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00001679 if (AS == AMDGPUASI.FLAT_ADDRESS) {
Matt Arsenault7757c592016-06-09 23:42:54 +00001680 SelectCode(N);
1681 return;
1682 }
Matt Arsenault88701812016-06-09 23:42:48 +00001683
1684 MVT VT = N->getSimpleValueType(0);
1685 bool Is32 = (VT == MVT::i32);
1686 SDLoc SL(N);
1687
1688 MachineSDNode *CmpSwap = nullptr;
1689 if (Subtarget->hasAddr64()) {
1690 SDValue SRsrc, VAddr, SOffset, Offset, GLC, SLC;
1691
1692 if (SelectMUBUFAddr64(Mem->getBasePtr(), SRsrc, VAddr, SOffset, Offset, SLC)) {
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001693 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_ADDR64_RTN :
1694 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_ADDR64_RTN;
Matt Arsenault88701812016-06-09 23:42:48 +00001695 SDValue CmpVal = Mem->getOperand(2);
1696
1697 // XXX - Do we care about glue operands?
1698
1699 SDValue Ops[] = {
1700 CmpVal, VAddr, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1701 };
1702
1703 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1704 }
1705 }
1706
1707 if (!CmpSwap) {
1708 SDValue SRsrc, SOffset, Offset, SLC;
1709 if (SelectMUBUFOffset(Mem->getBasePtr(), SRsrc, SOffset, Offset, SLC)) {
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001710 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_OFFSET_RTN :
1711 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_OFFSET_RTN;
Matt Arsenault88701812016-06-09 23:42:48 +00001712
1713 SDValue CmpVal = Mem->getOperand(2);
1714 SDValue Ops[] = {
1715 CmpVal, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1716 };
1717
1718 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1719 }
1720 }
1721
1722 if (!CmpSwap) {
1723 SelectCode(N);
1724 return;
1725 }
1726
1727 MachineSDNode::mmo_iterator MMOs = MF->allocateMemRefsArray(1);
1728 *MMOs = Mem->getMemOperand();
1729 CmpSwap->setMemRefs(MMOs, MMOs + 1);
1730
1731 unsigned SubReg = Is32 ? AMDGPU::sub0 : AMDGPU::sub0_sub1;
1732 SDValue Extract
1733 = CurDAG->getTargetExtractSubreg(SubReg, SL, VT, SDValue(CmpSwap, 0));
1734
1735 ReplaceUses(SDValue(N, 0), Extract);
1736 ReplaceUses(SDValue(N, 1), SDValue(CmpSwap, 1));
1737 CurDAG->RemoveDeadNode(N);
1738}
1739
Tom Stellardb4a313a2014-08-01 00:32:39 +00001740bool AMDGPUDAGToDAGISel::SelectVOP3Mods(SDValue In, SDValue &Src,
1741 SDValue &SrcMods) const {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001742 unsigned Mods = 0;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001743 Src = In;
1744
1745 if (Src.getOpcode() == ISD::FNEG) {
1746 Mods |= SISrcMods::NEG;
1747 Src = Src.getOperand(0);
1748 }
1749
1750 if (Src.getOpcode() == ISD::FABS) {
1751 Mods |= SISrcMods::ABS;
1752 Src = Src.getOperand(0);
1753 }
1754
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001755 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001756 return true;
1757}
1758
Matt Arsenaultf84e5d92017-01-31 03:07:46 +00001759bool AMDGPUDAGToDAGISel::SelectVOP3Mods_NNaN(SDValue In, SDValue &Src,
1760 SDValue &SrcMods) const {
1761 SelectVOP3Mods(In, Src, SrcMods);
1762 return isNoNanSrc(Src);
1763}
1764
Matt Arsenaultdf58e822017-04-25 21:17:38 +00001765bool AMDGPUDAGToDAGISel::SelectVOP3NoMods(SDValue In, SDValue &Src) const {
1766 if (In.getOpcode() == ISD::FABS || In.getOpcode() == ISD::FNEG)
1767 return false;
1768
1769 Src = In;
1770 return true;
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001771}
1772
Tom Stellardb4a313a2014-08-01 00:32:39 +00001773bool AMDGPUDAGToDAGISel::SelectVOP3Mods0(SDValue In, SDValue &Src,
1774 SDValue &SrcMods, SDValue &Clamp,
1775 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001776 SDLoc DL(In);
Matt Arsenaultdf58e822017-04-25 21:17:38 +00001777 Clamp = CurDAG->getTargetConstant(0, DL, MVT::i1);
1778 Omod = CurDAG->getTargetConstant(0, DL, MVT::i1);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001779
1780 return SelectVOP3Mods(In, Src, SrcMods);
1781}
1782
Matt Arsenault4831ce52015-01-06 23:00:37 +00001783bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src,
1784 SDValue &SrcMods,
1785 SDValue &Clamp,
1786 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001787 Clamp = Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
Matt Arsenault4831ce52015-01-06 23:00:37 +00001788 return SelectVOP3Mods(In, Src, SrcMods);
1789}
1790
Dmitry Preobrazhenskyc512d442017-03-27 15:57:17 +00001791bool AMDGPUDAGToDAGISel::SelectVOP3OMods(SDValue In, SDValue &Src,
1792 SDValue &Clamp, SDValue &Omod) const {
1793 Src = In;
1794
1795 SDLoc DL(In);
Matt Arsenaultdf58e822017-04-25 21:17:38 +00001796 Clamp = CurDAG->getTargetConstant(0, DL, MVT::i1);
1797 Omod = CurDAG->getTargetConstant(0, DL, MVT::i1);
Dmitry Preobrazhenskyc512d442017-03-27 15:57:17 +00001798
1799 return true;
1800}
1801
Matt Arsenault98f29462017-05-17 20:30:58 +00001802static SDValue stripBitcast(SDValue Val) {
1803 return Val.getOpcode() == ISD::BITCAST ? Val.getOperand(0) : Val;
1804}
1805
1806// Figure out if this is really an extract of the high 16-bits of a dword.
1807static bool isExtractHiElt(SDValue In, SDValue &Out) {
1808 In = stripBitcast(In);
1809 if (In.getOpcode() != ISD::TRUNCATE)
1810 return false;
1811
1812 SDValue Srl = In.getOperand(0);
1813 if (Srl.getOpcode() == ISD::SRL) {
1814 if (ConstantSDNode *ShiftAmt = dyn_cast<ConstantSDNode>(Srl.getOperand(1))) {
1815 if (ShiftAmt->getZExtValue() == 16) {
1816 Out = stripBitcast(Srl.getOperand(0));
1817 return true;
1818 }
1819 }
1820 }
1821
1822 return false;
1823}
1824
1825// Look through operations that obscure just looking at the low 16-bits of the
1826// same register.
1827static SDValue stripExtractLoElt(SDValue In) {
1828 if (In.getOpcode() == ISD::TRUNCATE) {
1829 SDValue Src = In.getOperand(0);
1830 if (Src.getValueType().getSizeInBits() == 32)
1831 return stripBitcast(Src);
1832 }
1833
1834 return In;
1835}
1836
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001837bool AMDGPUDAGToDAGISel::SelectVOP3PMods(SDValue In, SDValue &Src,
1838 SDValue &SrcMods) const {
1839 unsigned Mods = 0;
1840 Src = In;
1841
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001842 if (Src.getOpcode() == ISD::FNEG) {
Matt Arsenault786eeea2017-05-17 20:00:00 +00001843 Mods ^= (SISrcMods::NEG | SISrcMods::NEG_HI);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001844 Src = Src.getOperand(0);
1845 }
1846
Matt Arsenault786eeea2017-05-17 20:00:00 +00001847 if (Src.getOpcode() == ISD::BUILD_VECTOR) {
1848 unsigned VecMods = Mods;
1849
Matt Arsenault98f29462017-05-17 20:30:58 +00001850 SDValue Lo = stripBitcast(Src.getOperand(0));
1851 SDValue Hi = stripBitcast(Src.getOperand(1));
Matt Arsenault786eeea2017-05-17 20:00:00 +00001852
1853 if (Lo.getOpcode() == ISD::FNEG) {
Matt Arsenault98f29462017-05-17 20:30:58 +00001854 Lo = stripBitcast(Lo.getOperand(0));
Matt Arsenault786eeea2017-05-17 20:00:00 +00001855 Mods ^= SISrcMods::NEG;
1856 }
1857
1858 if (Hi.getOpcode() == ISD::FNEG) {
Matt Arsenault98f29462017-05-17 20:30:58 +00001859 Hi = stripBitcast(Hi.getOperand(0));
Matt Arsenault786eeea2017-05-17 20:00:00 +00001860 Mods ^= SISrcMods::NEG_HI;
1861 }
1862
Matt Arsenault98f29462017-05-17 20:30:58 +00001863 if (isExtractHiElt(Lo, Lo))
1864 Mods |= SISrcMods::OP_SEL_0;
1865
1866 if (isExtractHiElt(Hi, Hi))
1867 Mods |= SISrcMods::OP_SEL_1;
1868
1869 Lo = stripExtractLoElt(Lo);
1870 Hi = stripExtractLoElt(Hi);
1871
Matt Arsenault786eeea2017-05-17 20:00:00 +00001872 if (Lo == Hi && !isInlineImmediate(Lo.getNode())) {
1873 // Really a scalar input. Just select from the low half of the register to
1874 // avoid packing.
1875
1876 Src = Lo;
1877 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
1878 return true;
1879 }
1880
1881 Mods = VecMods;
1882 }
1883
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001884 // Packed instructions do not have abs modifiers.
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001885 Mods |= SISrcMods::OP_SEL_1;
1886
1887 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
1888 return true;
1889}
1890
1891bool AMDGPUDAGToDAGISel::SelectVOP3PMods0(SDValue In, SDValue &Src,
1892 SDValue &SrcMods,
1893 SDValue &Clamp) const {
1894 SDLoc SL(In);
1895
1896 // FIXME: Handle clamp and op_sel
1897 Clamp = CurDAG->getTargetConstant(0, SL, MVT::i32);
1898
1899 return SelectVOP3PMods(In, Src, SrcMods);
1900}
1901
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +00001902bool AMDGPUDAGToDAGISel::SelectVOP3OpSel(SDValue In, SDValue &Src,
1903 SDValue &SrcMods) const {
1904 Src = In;
1905 // FIXME: Handle op_sel
1906 SrcMods = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
1907 return true;
1908}
1909
1910bool AMDGPUDAGToDAGISel::SelectVOP3OpSel0(SDValue In, SDValue &Src,
1911 SDValue &SrcMods,
1912 SDValue &Clamp) const {
1913 SDLoc SL(In);
1914
1915 // FIXME: Handle clamp
1916 Clamp = CurDAG->getTargetConstant(0, SL, MVT::i32);
1917
1918 return SelectVOP3OpSel(In, Src, SrcMods);
1919}
1920
1921bool AMDGPUDAGToDAGISel::SelectVOP3OpSelMods(SDValue In, SDValue &Src,
1922 SDValue &SrcMods) const {
1923 // FIXME: Handle op_sel
1924 return SelectVOP3Mods(In, Src, SrcMods);
1925}
1926
1927bool AMDGPUDAGToDAGISel::SelectVOP3OpSelMods0(SDValue In, SDValue &Src,
1928 SDValue &SrcMods,
1929 SDValue &Clamp) const {
1930 SDLoc SL(In);
1931
1932 // FIXME: Handle clamp
1933 Clamp = CurDAG->getTargetConstant(0, SL, MVT::i32);
1934
1935 return SelectVOP3OpSelMods(In, Src, SrcMods);
1936}
1937
Christian Konigd910b7d2013-02-26 17:52:16 +00001938void AMDGPUDAGToDAGISel::PostprocessISelDAG() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001939 const AMDGPUTargetLowering& Lowering =
Matt Arsenault209a7b92014-04-18 07:40:20 +00001940 *static_cast<const AMDGPUTargetLowering*>(getTargetLowering());
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001941 bool IsModified = false;
1942 do {
1943 IsModified = false;
1944 // Go over all selected nodes and try to fold them a bit more
Pete Cooper65c69402015-07-14 22:10:54 +00001945 for (SDNode &Node : CurDAG->allnodes()) {
1946 MachineSDNode *MachineNode = dyn_cast<MachineSDNode>(&Node);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001947 if (!MachineNode)
1948 continue;
Christian Konigd910b7d2013-02-26 17:52:16 +00001949
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001950 SDNode *ResNode = Lowering.PostISelFolding(MachineNode, *CurDAG);
Pete Cooper65c69402015-07-14 22:10:54 +00001951 if (ResNode != &Node) {
1952 ReplaceUses(&Node, ResNode);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001953 IsModified = true;
1954 }
Tom Stellard2183b702013-06-03 17:39:46 +00001955 }
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001956 CurDAG->RemoveDeadNodes();
1957 } while (IsModified);
Christian Konigd910b7d2013-02-26 17:52:16 +00001958}