blob: c06e4b5704445ff33edc5e76686f7071564cf7a1 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUAsmPrinter.cpp - AMDGPU Assebly printer --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11///
12/// The AMDGPUAsmPrinter is used to print both assembly string and also binary
13/// code. When passed an MCAsmStreamer it prints assembly and when passed
14/// an MCObjectStreamer it outputs binary code.
15//
16//===----------------------------------------------------------------------===//
17//
18
19#include "AMDGPUAsmPrinter.h"
Tom Stellard347ac792015-06-26 21:15:07 +000020#include "MCTargetDesc/AMDGPUTargetStreamer.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000021#include "InstPrinter/AMDGPUInstPrinter.h"
Tom Stellard347ac792015-06-26 21:15:07 +000022#include "Utils/AMDGPUBaseInfo.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000023#include "AMDGPU.h"
24#include "AMDKernelCodeT.h"
25#include "AMDGPUSubtarget.h"
26#include "R600Defines.h"
27#include "R600MachineFunctionInfo.h"
28#include "R600RegisterInfo.h"
29#include "SIDefines.h"
30#include "SIMachineFunctionInfo.h"
31#include "SIRegisterInfo.h"
32#include "llvm/CodeGen/MachineFrameInfo.h"
33#include "llvm/MC/MCContext.h"
34#include "llvm/MC/MCSectionELF.h"
35#include "llvm/MC/MCStreamer.h"
36#include "llvm/Support/ELF.h"
37#include "llvm/Support/MathExtras.h"
38#include "llvm/Support/TargetRegistry.h"
39#include "llvm/Target/TargetLoweringObjectFile.h"
40
41using namespace llvm;
42
43// TODO: This should get the default rounding mode from the kernel. We just set
44// the default here, but this could change if the OpenCL rounding mode pragmas
45// are used.
46//
47// The denormal mode here should match what is reported by the OpenCL runtime
48// for the CL_FP_DENORM bit from CL_DEVICE_{HALF|SINGLE|DOUBLE}_FP_CONFIG, but
49// can also be override to flush with the -cl-denorms-are-zero compiler flag.
50//
51// AMD OpenCL only sets flush none and reports CL_FP_DENORM for double
52// precision, and leaves single precision to flush all and does not report
53// CL_FP_DENORM for CL_DEVICE_SINGLE_FP_CONFIG. Mesa's OpenCL currently reports
54// CL_FP_DENORM for both.
55//
56// FIXME: It seems some instructions do not support single precision denormals
57// regardless of the mode (exp_*_f32, rcp_*_f32, rsq_*_f32, rsq_*f32, sqrt_f32,
58// and sin_f32, cos_f32 on most parts).
59
60// We want to use these instructions, and using fp32 denormals also causes
61// instructions to run at the double precision rate for the device so it's
62// probably best to just report no single precision denormals.
63static uint32_t getFPMode(const MachineFunction &F) {
64 const AMDGPUSubtarget& ST = F.getSubtarget<AMDGPUSubtarget>();
65 // TODO: Is there any real use for the flush in only / flush out only modes?
66
67 uint32_t FP32Denormals =
68 ST.hasFP32Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
69
70 uint32_t FP64Denormals =
71 ST.hasFP64Denormals() ? FP_DENORM_FLUSH_NONE : FP_DENORM_FLUSH_IN_FLUSH_OUT;
72
73 return FP_ROUND_MODE_SP(FP_ROUND_ROUND_TO_NEAREST) |
74 FP_ROUND_MODE_DP(FP_ROUND_ROUND_TO_NEAREST) |
75 FP_DENORM_MODE_SP(FP32Denormals) |
76 FP_DENORM_MODE_DP(FP64Denormals);
77}
78
79static AsmPrinter *
80createAMDGPUAsmPrinterPass(TargetMachine &tm,
81 std::unique_ptr<MCStreamer> &&Streamer) {
82 return new AMDGPUAsmPrinter(tm, std::move(Streamer));
83}
84
85extern "C" void LLVMInitializeAMDGPUAsmPrinter() {
86 TargetRegistry::RegisterAsmPrinter(TheAMDGPUTarget, createAMDGPUAsmPrinterPass);
87 TargetRegistry::RegisterAsmPrinter(TheGCNTarget, createAMDGPUAsmPrinterPass);
88}
89
90AMDGPUAsmPrinter::AMDGPUAsmPrinter(TargetMachine &TM,
91 std::unique_ptr<MCStreamer> Streamer)
92 : AsmPrinter(TM, std::move(Streamer)) {}
93
Tom Stellardf4218372016-01-12 17:18:17 +000094void AMDGPUAsmPrinter::EmitStartOfAsmFile(Module &M) {
95 if (TM.getTargetTriple().getOS() != Triple::AMDHSA)
96 return;
97
98 // Need to construct an MCSubtargetInfo here in case we have no functions
99 // in the module.
100 std::unique_ptr<MCSubtargetInfo> STI(TM.getTarget().createMCSubtargetInfo(
101 TM.getTargetTriple().str(), TM.getTargetCPU(),
102 TM.getTargetFeatureString()));
103
104 AMDGPUTargetStreamer *TS =
105 static_cast<AMDGPUTargetStreamer *>(OutStreamer->getTargetStreamer());
106
107 TS->EmitDirectiveHSACodeObjectVersion(1, 0);
108 AMDGPU::IsaVersion ISA = AMDGPU::getIsaVersion(STI->getFeatureBits());
109 TS->EmitDirectiveHSACodeObjectISA(ISA.Major, ISA.Minor, ISA.Stepping,
110 "AMD", "AMDGPU");
111}
112
Tom Stellardf151a452015-06-26 21:14:58 +0000113void AMDGPUAsmPrinter::EmitFunctionBodyStart() {
114 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
115 SIProgramInfo KernelInfo;
116 if (STM.isAmdHsaOS()) {
117 getSIProgramInfo(KernelInfo, *MF);
118 EmitAmdKernelCodeT(*MF, KernelInfo);
119 }
120}
121
Tom Stellard1e1b05d2015-11-06 11:45:14 +0000122void AMDGPUAsmPrinter::EmitFunctionEntryLabel() {
123 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
124 const AMDGPUSubtarget &STM = MF->getSubtarget<AMDGPUSubtarget>();
125 if (MFI->isKernel() && STM.isAmdHsaOS()) {
126 AMDGPUTargetStreamer *TS =
127 static_cast<AMDGPUTargetStreamer *>(OutStreamer->getTargetStreamer());
128 TS->EmitAMDGPUSymbolType(CurrentFnSym->getName(),
129 ELF::STT_AMDGPU_HSA_KERNEL);
130 }
131
132 AsmPrinter::EmitFunctionEntryLabel();
133}
134
Tom Stellard00f2f912015-12-02 19:47:57 +0000135static bool isModuleLinkage(const GlobalValue *GV) {
136 switch (GV->getLinkage()) {
Konstantin Zhuravlyove63e02c2016-04-05 16:00:58 +0000137 case GlobalValue::LinkOnceODRLinkage:
138 case GlobalValue::LinkOnceAnyLinkage:
Tom Stellard00f2f912015-12-02 19:47:57 +0000139 case GlobalValue::InternalLinkage:
140 case GlobalValue::CommonLinkage:
141 return true;
142 case GlobalValue::ExternalLinkage:
143 return false;
144 default: llvm_unreachable("unknown linkage type");
145 }
146}
147
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000148void AMDGPUAsmPrinter::EmitGlobalVariable(const GlobalVariable *GV) {
149
Tom Stellard29dd05e2015-12-15 22:39:36 +0000150 if (TM.getTargetTriple().getOS() != Triple::AMDHSA) {
151 AsmPrinter::EmitGlobalVariable(GV);
152 return;
153 }
154
155 if (GV->isDeclaration() || GV->getLinkage() == GlobalValue::PrivateLinkage) {
Tom Stellard00f2f912015-12-02 19:47:57 +0000156 AsmPrinter::EmitGlobalVariable(GV);
157 return;
158 }
159
160 // Group segment variables aren't emitted in HSA.
161 if (AMDGPU::isGroupSegment(GV))
162 return;
163
164 AMDGPUTargetStreamer *TS =
165 static_cast<AMDGPUTargetStreamer *>(OutStreamer->getTargetStreamer());
166 if (isModuleLinkage(GV)) {
167 TS->EmitAMDGPUHsaModuleScopeGlobal(GV->getName());
168 } else {
169 TS->EmitAMDGPUHsaProgramScopeGlobal(GV->getName());
170 }
171
Tom Stellard4c4c72d2016-01-08 14:50:28 +0000172 MCSymbolELF *GVSym = cast<MCSymbolELF>(getSymbol(GV));
Tom Stellard00f2f912015-12-02 19:47:57 +0000173 const DataLayout &DL = getDataLayout();
Tom Stellard4c4c72d2016-01-08 14:50:28 +0000174
175 // Emit the size
176 uint64_t Size = DL.getTypeAllocSize(GV->getType()->getElementType());
177 OutStreamer->emitELFSize(GVSym, MCConstantExpr::create(Size, OutContext));
Tom Stellard00f2f912015-12-02 19:47:57 +0000178 OutStreamer->PushSection();
179 OutStreamer->SwitchSection(
180 getObjFileLowering().SectionForGlobal(GV, *Mang, TM));
Tom Stellard00f2f912015-12-02 19:47:57 +0000181 const Constant *C = GV->getInitializer();
182 OutStreamer->EmitLabel(GVSym);
183 EmitGlobalConstant(DL, C);
184 OutStreamer->PopSection();
Tom Stellarde3b5aea2015-12-02 17:00:42 +0000185}
186
Tom Stellard45bb48e2015-06-13 03:28:10 +0000187bool AMDGPUAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
188
189 // The starting address of all shader programs must be 256 bytes aligned.
190 MF.setAlignment(8);
191
192 SetupMachineFunction(MF);
193
194 MCContext &Context = getObjFileLowering().getContext();
195 MCSectionELF *ConfigSection =
196 Context.getELFSection(".AMDGPU.config", ELF::SHT_PROGBITS, 0);
197 OutStreamer->SwitchSection(ConfigSection);
198
199 const AMDGPUSubtarget &STM = MF.getSubtarget<AMDGPUSubtarget>();
200 SIProgramInfo KernelInfo;
Tom Stellardf151a452015-06-26 21:14:58 +0000201 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault297ae312015-08-15 00:12:39 +0000202 getSIProgramInfo(KernelInfo, MF);
Tom Stellardf151a452015-06-26 21:14:58 +0000203 if (!STM.isAmdHsaOS()) {
Tom Stellardf151a452015-06-26 21:14:58 +0000204 EmitProgramInfoSI(MF, KernelInfo);
205 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000206 } else {
207 EmitProgramInfoR600(MF);
208 }
209
210 DisasmLines.clear();
211 HexLines.clear();
212 DisasmLineMaxLen = 0;
213
214 EmitFunctionBody();
215
216 if (isVerbose()) {
217 MCSectionELF *CommentSection =
218 Context.getELFSection(".AMDGPU.csdata", ELF::SHT_PROGBITS, 0);
219 OutStreamer->SwitchSection(CommentSection);
220
221 if (STM.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
222 OutStreamer->emitRawComment(" Kernel info:", false);
223 OutStreamer->emitRawComment(" codeLenInByte = " + Twine(KernelInfo.CodeLen),
224 false);
225 OutStreamer->emitRawComment(" NumSgprs: " + Twine(KernelInfo.NumSGPR),
226 false);
227 OutStreamer->emitRawComment(" NumVgprs: " + Twine(KernelInfo.NumVGPR),
228 false);
229 OutStreamer->emitRawComment(" FloatMode: " + Twine(KernelInfo.FloatMode),
230 false);
231 OutStreamer->emitRawComment(" IeeeMode: " + Twine(KernelInfo.IEEEMode),
232 false);
233 OutStreamer->emitRawComment(" ScratchSize: " + Twine(KernelInfo.ScratchSize),
234 false);
Matt Arsenaultfd8ab092016-04-14 22:11:51 +0000235 OutStreamer->emitRawComment(" LDSByteSize: " + Twine(KernelInfo.LDSSize) +
236 " bytes/workgroup (compile time only)", false);
Matt Arsenaultd41c0db2015-11-05 05:27:07 +0000237
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000238 OutStreamer->emitRawComment(" ReservedVGPRFirst: " + Twine(KernelInfo.ReservedVGPRFirst),
239 false);
240 OutStreamer->emitRawComment(" ReservedVGPRCount: " + Twine(KernelInfo.ReservedVGPRCount),
241 false);
242
Matt Arsenaultd41c0db2015-11-05 05:27:07 +0000243 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:USER_SGPR: " +
Matt Arsenault8246d4a2015-11-11 00:27:46 +0000244 Twine(G_00B84C_USER_SGPR(KernelInfo.ComputePGMRSrc2)),
Matt Arsenaultd41c0db2015-11-05 05:27:07 +0000245 false);
Matt Arsenault8246d4a2015-11-11 00:27:46 +0000246 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:TGID_X_EN: " +
247 Twine(G_00B84C_TGID_X_EN(KernelInfo.ComputePGMRSrc2)),
248 false);
249 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:TGID_Y_EN: " +
250 Twine(G_00B84C_TGID_Y_EN(KernelInfo.ComputePGMRSrc2)),
251 false);
252 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:TGID_Z_EN: " +
253 Twine(G_00B84C_TGID_Z_EN(KernelInfo.ComputePGMRSrc2)),
254 false);
255 OutStreamer->emitRawComment(" COMPUTE_PGM_RSRC2:TIDIG_COMP_CNT: " +
256 Twine(G_00B84C_TIDIG_COMP_CNT(KernelInfo.ComputePGMRSrc2)),
257 false);
258
Tom Stellard45bb48e2015-06-13 03:28:10 +0000259 } else {
260 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
261 OutStreamer->emitRawComment(
262 Twine("SQ_PGM_RESOURCES:STACK_SIZE = " + Twine(MFI->StackSize)));
263 }
264 }
265
266 if (STM.dumpCode()) {
267
268 OutStreamer->SwitchSection(
269 Context.getELFSection(".AMDGPU.disasm", ELF::SHT_NOTE, 0));
270
271 for (size_t i = 0; i < DisasmLines.size(); ++i) {
272 std::string Comment(DisasmLineMaxLen - DisasmLines[i].size(), ' ');
273 Comment += " ; " + HexLines[i] + "\n";
274
275 OutStreamer->EmitBytes(StringRef(DisasmLines[i]));
276 OutStreamer->EmitBytes(StringRef(Comment));
277 }
278 }
279
280 return false;
281}
282
283void AMDGPUAsmPrinter::EmitProgramInfoR600(const MachineFunction &MF) {
284 unsigned MaxGPR = 0;
285 bool killPixel = false;
286 const AMDGPUSubtarget &STM = MF.getSubtarget<AMDGPUSubtarget>();
287 const R600RegisterInfo *RI =
288 static_cast<const R600RegisterInfo *>(STM.getRegisterInfo());
289 const R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
290
291 for (const MachineBasicBlock &MBB : MF) {
292 for (const MachineInstr &MI : MBB) {
293 if (MI.getOpcode() == AMDGPU::KILLGT)
294 killPixel = true;
295 unsigned numOperands = MI.getNumOperands();
296 for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
297 const MachineOperand &MO = MI.getOperand(op_idx);
298 if (!MO.isReg())
299 continue;
300 unsigned HWReg = RI->getEncodingValue(MO.getReg()) & 0xff;
301
302 // Register with value > 127 aren't GPR
303 if (HWReg > 127)
304 continue;
305 MaxGPR = std::max(MaxGPR, HWReg);
306 }
307 }
308 }
309
310 unsigned RsrcReg;
311 if (STM.getGeneration() >= AMDGPUSubtarget::EVERGREEN) {
312 // Evergreen / Northern Islands
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000313 switch (MF.getFunction()->getCallingConv()) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000314 default: // Fall through
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000315 case CallingConv::AMDGPU_CS: RsrcReg = R_0288D4_SQ_PGM_RESOURCES_LS; break;
316 case CallingConv::AMDGPU_GS: RsrcReg = R_028878_SQ_PGM_RESOURCES_GS; break;
317 case CallingConv::AMDGPU_PS: RsrcReg = R_028844_SQ_PGM_RESOURCES_PS; break;
318 case CallingConv::AMDGPU_VS: RsrcReg = R_028860_SQ_PGM_RESOURCES_VS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000319 }
320 } else {
321 // R600 / R700
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000322 switch (MF.getFunction()->getCallingConv()) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000323 default: // Fall through
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000324 case CallingConv::AMDGPU_GS: // Fall through
325 case CallingConv::AMDGPU_CS: // Fall through
326 case CallingConv::AMDGPU_VS: RsrcReg = R_028868_SQ_PGM_RESOURCES_VS; break;
327 case CallingConv::AMDGPU_PS: RsrcReg = R_028850_SQ_PGM_RESOURCES_PS; break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000328 }
329 }
330
331 OutStreamer->EmitIntValue(RsrcReg, 4);
332 OutStreamer->EmitIntValue(S_NUM_GPRS(MaxGPR + 1) |
333 S_STACK_SIZE(MFI->StackSize), 4);
334 OutStreamer->EmitIntValue(R_02880C_DB_SHADER_CONTROL, 4);
335 OutStreamer->EmitIntValue(S_02880C_KILL_ENABLE(killPixel), 4);
336
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000337 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000338 OutStreamer->EmitIntValue(R_0288E8_SQ_LDS_ALLOC, 4);
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000339 OutStreamer->EmitIntValue(alignTo(MFI->LDSSize, 4) >> 2, 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000340 }
341}
342
343void AMDGPUAsmPrinter::getSIProgramInfo(SIProgramInfo &ProgInfo,
344 const MachineFunction &MF) const {
345 const AMDGPUSubtarget &STM = MF.getSubtarget<AMDGPUSubtarget>();
346 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
347 uint64_t CodeSize = 0;
348 unsigned MaxSGPR = 0;
349 unsigned MaxVGPR = 0;
350 bool VCCUsed = false;
351 bool FlatUsed = false;
352 const SIRegisterInfo *RI =
353 static_cast<const SIRegisterInfo *>(STM.getRegisterInfo());
354
355 for (const MachineBasicBlock &MBB : MF) {
356 for (const MachineInstr &MI : MBB) {
357 // TODO: CodeSize should account for multiple functions.
Matt Arsenaultc5746862015-08-12 09:04:44 +0000358
359 // TODO: Should we count size of debug info?
360 if (MI.isDebugValue())
361 continue;
362
363 // FIXME: This is reporting 0 for many instructions.
Tom Stellard45bb48e2015-06-13 03:28:10 +0000364 CodeSize += MI.getDesc().Size;
365
366 unsigned numOperands = MI.getNumOperands();
367 for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
368 const MachineOperand &MO = MI.getOperand(op_idx);
369 unsigned width = 0;
370 bool isSGPR = false;
371
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000372 if (!MO.isReg())
Tom Stellard45bb48e2015-06-13 03:28:10 +0000373 continue;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000374
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000375 unsigned reg = MO.getReg();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000376 switch (reg) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000377 case AMDGPU::EXEC:
Nicolai Haehnle74839372016-04-19 21:58:17 +0000378 case AMDGPU::EXEC_LO:
379 case AMDGPU::EXEC_HI:
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000380 case AMDGPU::SCC:
Tom Stellard45bb48e2015-06-13 03:28:10 +0000381 case AMDGPU::M0:
382 continue;
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000383
384 case AMDGPU::VCC:
385 case AMDGPU::VCC_LO:
386 case AMDGPU::VCC_HI:
387 VCCUsed = true;
388 continue;
389
390 case AMDGPU::FLAT_SCR:
391 case AMDGPU::FLAT_SCR_LO:
392 case AMDGPU::FLAT_SCR_HI:
393 FlatUsed = true;
394 continue;
395
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000396 case AMDGPU::TBA:
397 case AMDGPU::TBA_LO:
398 case AMDGPU::TBA_HI:
399 case AMDGPU::TMA:
400 case AMDGPU::TMA_LO:
401 case AMDGPU::TMA_HI:
402 llvm_unreachable("Trap Handler registers should not be used");
403 continue;
404
Matt Arsenaultd2c75892015-10-01 21:51:59 +0000405 default:
406 break;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000407 }
408
409 if (AMDGPU::SReg_32RegClass.contains(reg)) {
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000410 if (AMDGPU::TTMP_32RegClass.contains(reg)) {
411 llvm_unreachable("Trap Handler registers should not be used");
412 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000413 isSGPR = true;
414 width = 1;
415 } else if (AMDGPU::VGPR_32RegClass.contains(reg)) {
416 isSGPR = false;
417 width = 1;
418 } else if (AMDGPU::SReg_64RegClass.contains(reg)) {
Artem Tamazoveb4d5a92016-04-13 16:18:41 +0000419 if (AMDGPU::TTMP_64RegClass.contains(reg)) {
420 llvm_unreachable("Trap Handler registers should not be used");
421 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000422 isSGPR = true;
423 width = 2;
424 } else if (AMDGPU::VReg_64RegClass.contains(reg)) {
425 isSGPR = false;
426 width = 2;
427 } else if (AMDGPU::VReg_96RegClass.contains(reg)) {
428 isSGPR = false;
429 width = 3;
430 } else if (AMDGPU::SReg_128RegClass.contains(reg)) {
431 isSGPR = true;
432 width = 4;
433 } else if (AMDGPU::VReg_128RegClass.contains(reg)) {
434 isSGPR = false;
435 width = 4;
436 } else if (AMDGPU::SReg_256RegClass.contains(reg)) {
437 isSGPR = true;
438 width = 8;
439 } else if (AMDGPU::VReg_256RegClass.contains(reg)) {
440 isSGPR = false;
441 width = 8;
442 } else if (AMDGPU::SReg_512RegClass.contains(reg)) {
443 isSGPR = true;
444 width = 16;
445 } else if (AMDGPU::VReg_512RegClass.contains(reg)) {
446 isSGPR = false;
447 width = 16;
448 } else {
449 llvm_unreachable("Unknown register class");
450 }
451 unsigned hwReg = RI->getEncodingValue(reg) & 0xff;
452 unsigned maxUsed = hwReg + width - 1;
453 if (isSGPR) {
454 MaxSGPR = maxUsed > MaxSGPR ? maxUsed : MaxSGPR;
455 } else {
456 MaxVGPR = maxUsed > MaxVGPR ? maxUsed : MaxVGPR;
457 }
458 }
459 }
460 }
461
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000462 unsigned ExtraSGPRs = 0;
463
464 if (VCCUsed)
465 ExtraSGPRs = 2;
466
467 if (STM.getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS) {
468 if (FlatUsed)
469 ExtraSGPRs = 4;
470 } else {
471 if (STM.isXNACKEnabled())
472 ExtraSGPRs = 4;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000473
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000474 if (FlatUsed)
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000475 ExtraSGPRs = 6;
Tom Stellardcaaa3aa2015-12-17 17:05:09 +0000476 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000477
Nicolai Haehnle3c05d6d2016-01-07 17:10:20 +0000478 MaxSGPR += ExtraSGPRs;
479
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000480 // Update necessary Reserved* fields and max VGPRs used if
481 // "amdgpu-debugger-reserved-trap-regs" was specified.
482 if (STM.debuggerReserveTrapVGPRs()) {
483 ProgInfo.ReservedVGPRFirst = MaxVGPR + 1;
484 ProgInfo.ReservedVGPRCount = STM.debuggerReserveTrapVGPRCount();
485 MaxVGPR += STM.debuggerReserveTrapVGPRCount();
486 }
487
Tom Stellard45bb48e2015-06-13 03:28:10 +0000488 // We found the maximum register index. They start at 0, so add one to get the
489 // number of registers.
490 ProgInfo.NumVGPR = MaxVGPR + 1;
491 ProgInfo.NumSGPR = MaxSGPR + 1;
492
493 if (STM.hasSGPRInitBug()) {
Matt Arsenault417c93e2015-06-17 20:55:25 +0000494 if (ProgInfo.NumSGPR > AMDGPUSubtarget::FIXED_SGPR_COUNT_FOR_INIT_BUG) {
495 LLVMContext &Ctx = MF.getFunction()->getContext();
496 Ctx.emitError("too many SGPRs used with the SGPR init bug");
497 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000498
499 ProgInfo.NumSGPR = AMDGPUSubtarget::FIXED_SGPR_COUNT_FOR_INIT_BUG;
500 }
501
Matt Arsenault41003af2015-11-30 21:16:07 +0000502 if (MFI->NumUserSGPRs > STM.getMaxNumUserSGPRs()) {
503 LLVMContext &Ctx = MF.getFunction()->getContext();
504 Ctx.emitError("too many user SGPRs used");
505 }
506
Tom Stellard45bb48e2015-06-13 03:28:10 +0000507 ProgInfo.VGPRBlocks = (ProgInfo.NumVGPR - 1) / 4;
508 ProgInfo.SGPRBlocks = (ProgInfo.NumSGPR - 1) / 8;
509 // Set the value to initialize FP_ROUND and FP_DENORM parts of the mode
510 // register.
511 ProgInfo.FloatMode = getFPMode(MF);
512
Tom Stellard45bb48e2015-06-13 03:28:10 +0000513 ProgInfo.IEEEMode = 0;
514
Matt Arsenault7293f982016-01-28 20:53:35 +0000515 // Make clamp modifier on NaN input returns 0.
516 ProgInfo.DX10Clamp = 1;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000517
518 const MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Matt Arsenaultf4dfc1a2016-03-01 04:58:20 +0000519 ProgInfo.ScratchSize = FrameInfo->getStackSize();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000520
521 ProgInfo.FlatUsed = FlatUsed;
522 ProgInfo.VCCUsed = VCCUsed;
523 ProgInfo.CodeLen = CodeSize;
524
525 unsigned LDSAlignShift;
526 if (STM.getGeneration() < AMDGPUSubtarget::SEA_ISLANDS) {
527 // LDS is allocated in 64 dword blocks.
528 LDSAlignShift = 8;
529 } else {
530 // LDS is allocated in 128 dword blocks.
531 LDSAlignShift = 9;
532 }
533
534 unsigned LDSSpillSize = MFI->LDSWaveSpillSize *
535 MFI->getMaximumWorkGroupSize(MF);
536
537 ProgInfo.LDSSize = MFI->LDSSize + LDSSpillSize;
538 ProgInfo.LDSBlocks =
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000539 alignTo(ProgInfo.LDSSize, 1ULL << LDSAlignShift) >> LDSAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000540
541 // Scratch is allocated in 256 dword blocks.
542 unsigned ScratchAlignShift = 10;
543 // We need to program the hardware with the amount of scratch memory that
544 // is used by the entire wave. ProgInfo.ScratchSize is the amount of
545 // scratch memory used per thread.
546 ProgInfo.ScratchBlocks =
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000547 alignTo(ProgInfo.ScratchSize * STM.getWavefrontSize(),
Aaron Ballmanef0fe1e2016-03-30 21:30:00 +0000548 1ULL << ScratchAlignShift) >>
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000549 ScratchAlignShift;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000550
551 ProgInfo.ComputePGMRSrc1 =
552 S_00B848_VGPRS(ProgInfo.VGPRBlocks) |
553 S_00B848_SGPRS(ProgInfo.SGPRBlocks) |
554 S_00B848_PRIORITY(ProgInfo.Priority) |
555 S_00B848_FLOAT_MODE(ProgInfo.FloatMode) |
556 S_00B848_PRIV(ProgInfo.Priv) |
557 S_00B848_DX10_CLAMP(ProgInfo.DX10Clamp) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000558 S_00B848_DEBUG_MODE(ProgInfo.DebugMode) |
Tom Stellard45bb48e2015-06-13 03:28:10 +0000559 S_00B848_IEEE_MODE(ProgInfo.IEEEMode);
560
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000561 // 0 = X, 1 = XY, 2 = XYZ
562 unsigned TIDIGCompCnt = 0;
563 if (MFI->hasWorkItemIDZ())
564 TIDIGCompCnt = 2;
565 else if (MFI->hasWorkItemIDY())
566 TIDIGCompCnt = 1;
567
Tom Stellard45bb48e2015-06-13 03:28:10 +0000568 ProgInfo.ComputePGMRSrc2 =
569 S_00B84C_SCRATCH_EN(ProgInfo.ScratchBlocks > 0) |
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000570 S_00B84C_USER_SGPR(MFI->getNumUserSGPRs()) |
571 S_00B84C_TGID_X_EN(MFI->hasWorkGroupIDX()) |
572 S_00B84C_TGID_Y_EN(MFI->hasWorkGroupIDY()) |
573 S_00B84C_TGID_Z_EN(MFI->hasWorkGroupIDZ()) |
574 S_00B84C_TG_SIZE_EN(MFI->hasWorkGroupInfo()) |
575 S_00B84C_TIDIG_COMP_CNT(TIDIGCompCnt) |
576 S_00B84C_EXCP_EN_MSB(0) |
577 S_00B84C_LDS_SIZE(ProgInfo.LDSBlocks) |
578 S_00B84C_EXCP_EN(0);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000579}
580
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000581static unsigned getRsrcReg(CallingConv::ID CallConv) {
582 switch (CallConv) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000583 default: // Fall through
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000584 case CallingConv::AMDGPU_CS: return R_00B848_COMPUTE_PGM_RSRC1;
585 case CallingConv::AMDGPU_GS: return R_00B228_SPI_SHADER_PGM_RSRC1_GS;
586 case CallingConv::AMDGPU_PS: return R_00B028_SPI_SHADER_PGM_RSRC1_PS;
587 case CallingConv::AMDGPU_VS: return R_00B128_SPI_SHADER_PGM_RSRC1_VS;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000588 }
589}
590
591void AMDGPUAsmPrinter::EmitProgramInfoSI(const MachineFunction &MF,
592 const SIProgramInfo &KernelInfo) {
593 const AMDGPUSubtarget &STM = MF.getSubtarget<AMDGPUSubtarget>();
594 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000595 unsigned RsrcReg = getRsrcReg(MF.getFunction()->getCallingConv());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000596
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000597 if (AMDGPU::isCompute(MF.getFunction()->getCallingConv())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000598 OutStreamer->EmitIntValue(R_00B848_COMPUTE_PGM_RSRC1, 4);
599
600 OutStreamer->EmitIntValue(KernelInfo.ComputePGMRSrc1, 4);
601
602 OutStreamer->EmitIntValue(R_00B84C_COMPUTE_PGM_RSRC2, 4);
603 OutStreamer->EmitIntValue(KernelInfo.ComputePGMRSrc2, 4);
604
605 OutStreamer->EmitIntValue(R_00B860_COMPUTE_TMPRING_SIZE, 4);
606 OutStreamer->EmitIntValue(S_00B860_WAVESIZE(KernelInfo.ScratchBlocks), 4);
607
608 // TODO: Should probably note flat usage somewhere. SC emits a "FlatPtr32 =
609 // 0" comment but I don't see a corresponding field in the register spec.
610 } else {
611 OutStreamer->EmitIntValue(RsrcReg, 4);
612 OutStreamer->EmitIntValue(S_00B028_VGPRS(KernelInfo.VGPRBlocks) |
613 S_00B028_SGPRS(KernelInfo.SGPRBlocks), 4);
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000614 if (STM.isVGPRSpillingEnabled(*MF.getFunction())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000615 OutStreamer->EmitIntValue(R_0286E8_SPI_TMPRING_SIZE, 4);
616 OutStreamer->EmitIntValue(S_0286E8_WAVESIZE(KernelInfo.ScratchBlocks), 4);
617 }
618 }
619
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000620 if (MF.getFunction()->getCallingConv() == CallingConv::AMDGPU_PS) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000621 OutStreamer->EmitIntValue(R_00B02C_SPI_SHADER_PGM_RSRC2_PS, 4);
622 OutStreamer->EmitIntValue(S_00B02C_EXTRA_LDS_SIZE(KernelInfo.LDSBlocks), 4);
623 OutStreamer->EmitIntValue(R_0286CC_SPI_PS_INPUT_ENA, 4);
Marek Olsakfccabaf2016-01-13 11:45:36 +0000624 OutStreamer->EmitIntValue(MFI->PSInputEna, 4);
625 OutStreamer->EmitIntValue(R_0286D0_SPI_PS_INPUT_ADDR, 4);
626 OutStreamer->EmitIntValue(MFI->getPSInputAddr(), 4);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000627 }
628}
629
Matt Arsenault24ee0782016-02-12 02:40:47 +0000630// This is supposed to be log2(Size)
631static amd_element_byte_size_t getElementByteSizeValue(unsigned Size) {
632 switch (Size) {
633 case 4:
634 return AMD_ELEMENT_4_BYTES;
635 case 8:
636 return AMD_ELEMENT_8_BYTES;
637 case 16:
638 return AMD_ELEMENT_16_BYTES;
639 default:
640 llvm_unreachable("invalid private_element_size");
641 }
642}
643
Tom Stellard45bb48e2015-06-13 03:28:10 +0000644void AMDGPUAsmPrinter::EmitAmdKernelCodeT(const MachineFunction &MF,
Tom Stellardff7416b2015-06-26 21:58:31 +0000645 const SIProgramInfo &KernelInfo) const {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000646 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
647 const AMDGPUSubtarget &STM = MF.getSubtarget<AMDGPUSubtarget>();
648 amd_kernel_code_t header;
649
Tom Stellardff7416b2015-06-26 21:58:31 +0000650 AMDGPU::initDefaultAMDKernelCodeT(header, STM.getFeatureBits());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000651
652 header.compute_pgm_resource_registers =
653 KernelInfo.ComputePGMRSrc1 |
654 (KernelInfo.ComputePGMRSrc2 << 32);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000655 header.code_properties = AMD_CODE_PROPERTY_IS_PTR64;
656
Matt Arsenault24ee0782016-02-12 02:40:47 +0000657
658 AMD_HSA_BITS_SET(header.code_properties,
659 AMD_CODE_PROPERTY_PRIVATE_ELEMENT_SIZE,
660 getElementByteSizeValue(STM.getMaxPrivateElementSize()));
661
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000662 if (MFI->hasPrivateSegmentBuffer()) {
663 header.code_properties |=
664 AMD_CODE_PROPERTY_ENABLE_SGPR_PRIVATE_SEGMENT_BUFFER;
665 }
666
667 if (MFI->hasDispatchPtr())
668 header.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
669
670 if (MFI->hasQueuePtr())
671 header.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_QUEUE_PTR;
672
673 if (MFI->hasKernargSegmentPtr())
674 header.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_KERNARG_SEGMENT_PTR;
675
676 if (MFI->hasDispatchID())
677 header.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_ID;
678
679 if (MFI->hasFlatScratchInit())
680 header.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_FLAT_SCRATCH_INIT;
681
682 // TODO: Private segment size
683
684 if (MFI->hasGridWorkgroupCountX()) {
685 header.code_properties |=
686 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_X;
687 }
688
689 if (MFI->hasGridWorkgroupCountY()) {
690 header.code_properties |=
691 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Y;
692 }
693
694 if (MFI->hasGridWorkgroupCountZ()) {
695 header.code_properties |=
696 AMD_CODE_PROPERTY_ENABLE_SGPR_GRID_WORKGROUP_COUNT_Z;
697 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000698
Tom Stellard48f29f22015-11-26 00:43:29 +0000699 if (MFI->hasDispatchPtr())
700 header.code_properties |= AMD_CODE_PROPERTY_ENABLE_SGPR_DISPATCH_PTR;
701
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000702 if (STM.isXNACKEnabled())
703 header.code_properties |= AMD_CODE_PROPERTY_IS_XNACK_SUPPORTED;
704
Tom Stellard45bb48e2015-06-13 03:28:10 +0000705 header.kernarg_segment_byte_size = MFI->ABIArgOffset;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000706 header.wavefront_sgpr_count = KernelInfo.NumSGPR;
707 header.workitem_vgpr_count = KernelInfo.NumVGPR;
Tom Stellarda4953072015-12-15 22:55:30 +0000708 header.workitem_private_segment_byte_size = KernelInfo.ScratchSize;
Tom Stellard7750f4e2015-12-15 23:15:25 +0000709 header.workgroup_group_segment_byte_size = KernelInfo.LDSSize;
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000710 header.reserved_vgpr_first = KernelInfo.ReservedVGPRFirst;
711 header.reserved_vgpr_count = KernelInfo.ReservedVGPRCount;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000712
Tom Stellardff7416b2015-06-26 21:58:31 +0000713 AMDGPUTargetStreamer *TS =
714 static_cast<AMDGPUTargetStreamer *>(OutStreamer->getTargetStreamer());
715 TS->EmitAMDKernelCodeT(header);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000716}
717
718bool AMDGPUAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
719 unsigned AsmVariant,
720 const char *ExtraCode, raw_ostream &O) {
721 if (ExtraCode && ExtraCode[0]) {
722 if (ExtraCode[1] != 0)
723 return true; // Unknown modifier.
724
725 switch (ExtraCode[0]) {
726 default:
727 // See if this is a generic print operand
728 return AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O);
729 case 'r':
730 break;
731 }
732 }
733
734 AMDGPUInstPrinter::printRegOperand(MI->getOperand(OpNo).getReg(), O,
735 *TM.getSubtargetImpl(*MF->getFunction())->getRegisterInfo());
736 return false;
737}