blob: 0a0faf36c22c4e57a92814ac60355d38c535018b [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Tom Stellardf8794352012-12-19 22:10:31 +000011/// \brief This pass lowers the pseudo control flow instructions to real
12/// machine instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +000013///
Tom Stellardf8794352012-12-19 22:10:31 +000014/// All control flow is handled using predicated instructions and
Tom Stellard75aadc22012-12-11 21:25:42 +000015/// a predicate stack. Each Scalar ALU controls the operations of 64 Vector
16/// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs
17/// by writting to the 64-bit EXEC register (each bit corresponds to a
18/// single vector ALU). Typically, for predicates, a vector ALU will write
19/// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each
20/// Vector ALU) and then the ScalarALU will AND the VCC register with the
21/// EXEC to update the predicates.
22///
23/// For example:
24/// %VCC = V_CMP_GT_F32 %VGPR1, %VGPR2
Tom Stellardf8794352012-12-19 22:10:31 +000025/// %SGPR0 = SI_IF %VCC
Tom Stellard75aadc22012-12-11 21:25:42 +000026/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0
Tom Stellardf8794352012-12-19 22:10:31 +000027/// %SGPR0 = SI_ELSE %SGPR0
Tom Stellard75aadc22012-12-11 21:25:42 +000028/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR0
Tom Stellardf8794352012-12-19 22:10:31 +000029/// SI_END_CF %SGPR0
Tom Stellard75aadc22012-12-11 21:25:42 +000030///
31/// becomes:
32///
33/// %SGPR0 = S_AND_SAVEEXEC_B64 %VCC // Save and update the exec mask
34/// %SGPR0 = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
Tom Stellardf8794352012-12-19 22:10:31 +000035/// S_CBRANCH_EXECZ label0 // This instruction is an optional
Tom Stellard75aadc22012-12-11 21:25:42 +000036/// // optimization which allows us to
37/// // branch if all the bits of
38/// // EXEC are zero.
39/// %VGPR0 = V_ADD_F32 %VGPR0, %VGPR0 // Do the IF block of the branch
40///
41/// label0:
42/// %SGPR0 = S_OR_SAVEEXEC_B64 %EXEC // Restore the exec mask for the Then block
43/// %EXEC = S_XOR_B64 %SGPR0, %EXEC // Clear live bits from saved exec mask
44/// S_BRANCH_EXECZ label1 // Use our branch optimization
45/// // instruction again.
46/// %VGPR0 = V_SUB_F32 %VGPR0, %VGPR // Do the THEN block
47/// label1:
Tom Stellardf8794352012-12-19 22:10:31 +000048/// %EXEC = S_OR_B64 %EXEC, %SGPR0 // Re-enable saved exec mask bits
Tom Stellard75aadc22012-12-11 21:25:42 +000049//===----------------------------------------------------------------------===//
50
51#include "AMDGPU.h"
Eric Christopherd9134482014-08-04 21:25:23 +000052#include "AMDGPUSubtarget.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000053#include "SIInstrInfo.h"
54#include "SIMachineFunctionInfo.h"
Matt Arsenault3cb4dde2016-06-22 23:40:57 +000055#include "llvm/CodeGen/LivePhysRegs.h"
Matt Arsenault3f981402014-09-15 15:41:53 +000056#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000057#include "llvm/CodeGen/MachineFunction.h"
58#include "llvm/CodeGen/MachineFunctionPass.h"
59#include "llvm/CodeGen/MachineInstrBuilder.h"
60#include "llvm/CodeGen/MachineRegisterInfo.h"
61
62using namespace llvm;
63
Matt Arsenault55d49cf2016-02-12 02:16:10 +000064#define DEBUG_TYPE "si-lower-control-flow"
65
Tom Stellard75aadc22012-12-11 21:25:42 +000066namespace {
67
Matt Arsenault55d49cf2016-02-12 02:16:10 +000068class SILowerControlFlow : public MachineFunctionPass {
Tom Stellard75aadc22012-12-11 21:25:42 +000069private:
Tom Stellard1bd80722014-04-30 15:31:33 +000070 const SIRegisterInfo *TRI;
Tom Stellard5d7aaae2014-02-10 16:58:30 +000071 const SIInstrInfo *TII;
Matt Arsenault78fc9da2016-08-22 19:33:16 +000072 LiveIntervals *LIS;
Matt Arsenaulte6740752016-09-29 01:44:16 +000073 MachineRegisterInfo *MRI;
Tom Stellard75aadc22012-12-11 21:25:42 +000074
Matt Arsenault78fc9da2016-08-22 19:33:16 +000075 void emitIf(MachineInstr &MI);
76 void emitElse(MachineInstr &MI);
77 void emitBreak(MachineInstr &MI);
78 void emitIfBreak(MachineInstr &MI);
79 void emitElseBreak(MachineInstr &MI);
80 void emitLoop(MachineInstr &MI);
81 void emitEndCf(MachineInstr &MI);
Tom Stellardbe8ebee2013-01-18 21:15:50 +000082
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +000083 void findMaskOperands(MachineInstr &MI, unsigned OpNo,
84 SmallVectorImpl<MachineOperand> &Src) const;
85
86 void combineMasks(MachineInstr &MI);
87
Tom Stellard75aadc22012-12-11 21:25:42 +000088public:
Matt Arsenault55d49cf2016-02-12 02:16:10 +000089 static char ID;
90
91 SILowerControlFlow() :
Matt Arsenault78fc9da2016-08-22 19:33:16 +000092 MachineFunctionPass(ID),
93 TRI(nullptr),
94 TII(nullptr),
Matt Arsenaulte6740752016-09-29 01:44:16 +000095 LIS(nullptr),
96 MRI(nullptr) {}
Tom Stellard75aadc22012-12-11 21:25:42 +000097
Craig Topper5656db42014-04-29 07:57:24 +000098 bool runOnMachineFunction(MachineFunction &MF) override;
Tom Stellard75aadc22012-12-11 21:25:42 +000099
Mehdi Amini117296c2016-10-01 02:56:57 +0000100 StringRef getPassName() const override {
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000101 return "SI Lower control flow pseudo instructions";
Tom Stellard75aadc22012-12-11 21:25:42 +0000102 }
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000103
104 void getAnalysisUsage(AnalysisUsage &AU) const override {
Matt Arsenaulte6740752016-09-29 01:44:16 +0000105 // Should preserve the same set that TwoAddressInstructions does.
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000106 AU.addPreserved<SlotIndexes>();
Matt Arsenaulte6740752016-09-29 01:44:16 +0000107 AU.addPreserved<LiveIntervals>();
108 AU.addPreservedID(LiveVariablesID);
109 AU.addPreservedID(MachineLoopInfoID);
110 AU.addPreservedID(MachineDominatorsID);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000111 AU.setPreservesCFG();
112 MachineFunctionPass::getAnalysisUsage(AU);
113 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000114};
115
116} // End anonymous namespace
117
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000118char SILowerControlFlow::ID = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000119
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000120INITIALIZE_PASS(SILowerControlFlow, DEBUG_TYPE,
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000121 "SI lower control flow", false, false)
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000122
Matt Arsenaulte6740752016-09-29 01:44:16 +0000123static void setImpSCCDefDead(MachineInstr &MI, bool IsDead) {
124 MachineOperand &ImpDefSCC = MI.getOperand(3);
125 assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef());
126
127 ImpDefSCC.setIsDead(IsDead);
128}
129
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000130char &llvm::SILowerControlFlowID = SILowerControlFlow::ID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000131
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000132void SILowerControlFlow::emitIf(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000133 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000134 const DebugLoc &DL = MI.getDebugLoc();
135 MachineBasicBlock::iterator I(&MI);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000136
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000137 MachineOperand &SaveExec = MI.getOperand(0);
138 MachineOperand &Cond = MI.getOperand(1);
139 assert(SaveExec.getSubReg() == AMDGPU::NoSubRegister &&
140 Cond.getSubReg() == AMDGPU::NoSubRegister);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000141
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000142 unsigned SaveExecReg = SaveExec.getReg();
Matt Arsenault657f8712016-07-12 19:01:23 +0000143
Matt Arsenaulte6740752016-09-29 01:44:16 +0000144 MachineOperand &ImpDefSCC = MI.getOperand(4);
145 assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef());
146
147 // Add an implicit def of exec to discourage scheduling VALU after this which
148 // will interfere with trying to form s_and_saveexec_b64 later.
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000149 unsigned CopyReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000150 MachineInstr *CopyExec =
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000151 BuildMI(MBB, I, DL, TII->get(AMDGPU::COPY), CopyReg)
Matt Arsenaulte6740752016-09-29 01:44:16 +0000152 .addReg(AMDGPU::EXEC)
153 .addReg(AMDGPU::EXEC, RegState::ImplicitDefine);
154
155 unsigned Tmp = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
156
157 MachineInstr *And =
158 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_AND_B64), Tmp)
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000159 .addReg(CopyReg)
Matt Arsenaulte6740752016-09-29 01:44:16 +0000160 //.addReg(AMDGPU::EXEC)
161 .addReg(Cond.getReg());
162 setImpSCCDefDead(*And, true);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000163
164 MachineInstr *Xor =
165 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_XOR_B64), SaveExecReg)
Matt Arsenaulte6740752016-09-29 01:44:16 +0000166 .addReg(Tmp)
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000167 .addReg(CopyReg);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000168 setImpSCCDefDead(*Xor, ImpDefSCC.isDead());
169
170 // Use a copy that is a terminator to get correct spill code placement it with
171 // fast regalloc.
172 MachineInstr *SetExec =
173 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_MOV_B64_term), AMDGPU::EXEC)
174 .addReg(Tmp, RegState::Kill);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000175
176 // Insert a pseudo terminator to help keep the verifier happy. This will also
177 // be used later when inserting skips.
Diana Picus116bbab2017-01-13 09:58:52 +0000178 MachineInstr *NewBr = BuildMI(MBB, I, DL, TII->get(AMDGPU::SI_MASK_BRANCH))
179 .add(MI.getOperand(2));
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000180
181 if (!LIS) {
182 MI.eraseFromParent();
183 return;
184 }
185
Matt Arsenaulte6740752016-09-29 01:44:16 +0000186 LIS->InsertMachineInstrInMaps(*CopyExec);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000187
Matt Arsenaulte6740752016-09-29 01:44:16 +0000188 // Replace with and so we don't need to fix the live interval for condition
189 // register.
190 LIS->ReplaceMachineInstrInMaps(MI, *And);
191
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000192 LIS->InsertMachineInstrInMaps(*Xor);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000193 LIS->InsertMachineInstrInMaps(*SetExec);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000194 LIS->InsertMachineInstrInMaps(*NewBr);
195
Matt Arsenaulte6740752016-09-29 01:44:16 +0000196 LIS->removeRegUnit(*MCRegUnitIterator(AMDGPU::EXEC, TRI));
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000197 MI.eraseFromParent();
198
199 // FIXME: Is there a better way of adjusting the liveness? It shouldn't be
200 // hard to add another def here but I'm not sure how to correctly update the
201 // valno.
202 LIS->removeInterval(SaveExecReg);
203 LIS->createAndComputeVirtRegInterval(SaveExecReg);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000204 LIS->createAndComputeVirtRegInterval(Tmp);
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000205 LIS->createAndComputeVirtRegInterval(CopyReg);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000206}
207
208void SILowerControlFlow::emitElse(MachineInstr &MI) {
209 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault657f8712016-07-12 19:01:23 +0000210 const DebugLoc &DL = MI.getDebugLoc();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000211
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000212 unsigned DstReg = MI.getOperand(0).getReg();
213 assert(MI.getOperand(0).getSubReg() == AMDGPU::NoSubRegister);
Matt Arsenault657f8712016-07-12 19:01:23 +0000214
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000215 bool ExecModified = MI.getOperand(3).getImm() != 0;
216 MachineBasicBlock::iterator Start = MBB.begin();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000217
Matt Arsenaulte6740752016-09-29 01:44:16 +0000218 // We are running before TwoAddressInstructions, and si_else's operands are
219 // tied. In order to correctly tie the registers, split this into a copy of
220 // the src like it does.
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000221 unsigned CopyReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
Stanislav Mekhanoshin68257702017-01-19 21:26:22 +0000222 MachineInstr *CopyExec =
223 BuildMI(MBB, Start, DL, TII->get(AMDGPU::COPY), CopyReg)
Diana Picus116bbab2017-01-13 09:58:52 +0000224 .add(MI.getOperand(1)); // Saved EXEC
Matt Arsenaulte6740752016-09-29 01:44:16 +0000225
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000226 // This must be inserted before phis and any spill code inserted before the
227 // else.
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000228 unsigned SaveReg = ExecModified ?
229 MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass) : DstReg;
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000230 MachineInstr *OrSaveExec =
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000231 BuildMI(MBB, Start, DL, TII->get(AMDGPU::S_OR_SAVEEXEC_B64), SaveReg)
232 .addReg(CopyReg);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000233
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000234 MachineBasicBlock *DestBB = MI.getOperand(2).getMBB();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000235
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000236 MachineBasicBlock::iterator ElsePt(MI);
Matt Arsenault657f8712016-07-12 19:01:23 +0000237
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000238 if (ExecModified) {
239 MachineInstr *And =
240 BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::S_AND_B64), DstReg)
241 .addReg(AMDGPU::EXEC)
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000242 .addReg(SaveReg);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000243
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000244 if (LIS)
245 LIS->InsertMachineInstrInMaps(*And);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000246 }
247
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000248 MachineInstr *Xor =
Matt Arsenaulte6740752016-09-29 01:44:16 +0000249 BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::S_XOR_B64_term), AMDGPU::EXEC)
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000250 .addReg(AMDGPU::EXEC)
251 .addReg(DstReg);
Tom Stellardf8794352012-12-19 22:10:31 +0000252
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000253 MachineInstr *Branch =
Matt Arsenaulte6740752016-09-29 01:44:16 +0000254 BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::SI_MASK_BRANCH))
Matt Arsenaultf98a5962016-08-27 00:42:21 +0000255 .addMBB(DestBB);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000256
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000257 if (!LIS) {
258 MI.eraseFromParent();
259 return;
260 }
261
262 LIS->RemoveMachineInstrFromMaps(MI);
Tom Stellardf8794352012-12-19 22:10:31 +0000263 MI.eraseFromParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000264
Stanislav Mekhanoshin68257702017-01-19 21:26:22 +0000265 LIS->InsertMachineInstrInMaps(*CopyExec);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000266 LIS->InsertMachineInstrInMaps(*OrSaveExec);
267
268 LIS->InsertMachineInstrInMaps(*Xor);
269 LIS->InsertMachineInstrInMaps(*Branch);
270
271 // src reg is tied to dst reg.
272 LIS->removeInterval(DstReg);
273 LIS->createAndComputeVirtRegInterval(DstReg);
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000274 LIS->createAndComputeVirtRegInterval(CopyReg);
275 if (ExecModified)
276 LIS->createAndComputeVirtRegInterval(SaveReg);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000277
278 // Let this be recomputed.
279 LIS->removeRegUnit(*MCRegUnitIterator(AMDGPU::EXEC, TRI));
Tom Stellardf8794352012-12-19 22:10:31 +0000280}
281
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000282void SILowerControlFlow::emitBreak(MachineInstr &MI) {
Matt Arsenault48d70cb2016-07-09 17:18:39 +0000283 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000284 const DebugLoc &DL = MI.getDebugLoc();
Matt Arsenault48d70cb2016-07-09 17:18:39 +0000285 unsigned Dst = MI.getOperand(0).getReg();
Matt Arsenault48d70cb2016-07-09 17:18:39 +0000286
Diana Picus116bbab2017-01-13 09:58:52 +0000287 MachineInstr *Or = BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
288 .addReg(AMDGPU::EXEC)
289 .add(MI.getOperand(1));
Tom Stellardf8794352012-12-19 22:10:31 +0000290
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000291 if (LIS)
292 LIS->ReplaceMachineInstrInMaps(MI, *Or);
Tom Stellardf8794352012-12-19 22:10:31 +0000293 MI.eraseFromParent();
294}
295
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000296void SILowerControlFlow::emitIfBreak(MachineInstr &MI) {
297 MI.setDesc(TII->get(AMDGPU::S_OR_B64));
Tom Stellardf8794352012-12-19 22:10:31 +0000298}
299
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000300void SILowerControlFlow::emitElseBreak(MachineInstr &MI) {
301 MI.setDesc(TII->get(AMDGPU::S_OR_B64));
Tom Stellarde7b907d2012-12-19 22:10:33 +0000302}
303
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000304void SILowerControlFlow::emitLoop(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000305 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000306 const DebugLoc &DL = MI.getDebugLoc();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000307
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000308 MachineInstr *AndN2 =
Diana Picus116bbab2017-01-13 09:58:52 +0000309 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ANDN2_B64_term), AMDGPU::EXEC)
310 .addReg(AMDGPU::EXEC)
311 .add(MI.getOperand(0));
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000312
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000313 MachineInstr *Branch =
Diana Picus116bbab2017-01-13 09:58:52 +0000314 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
315 .add(MI.getOperand(1));
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000316
317 if (LIS) {
318 LIS->ReplaceMachineInstrInMaps(MI, *AndN2);
319 LIS->InsertMachineInstrInMaps(*Branch);
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000320 }
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000321
322 MI.eraseFromParent();
323}
324
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000325void SILowerControlFlow::emitEndCf(MachineInstr &MI) {
326 MachineBasicBlock &MBB = *MI.getParent();
327 const DebugLoc &DL = MI.getDebugLoc();
Matt Arsenault786724a2016-07-12 21:41:32 +0000328
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000329 MachineBasicBlock::iterator InsPt = MBB.begin();
330 MachineInstr *NewMI =
Diana Picus116bbab2017-01-13 09:58:52 +0000331 BuildMI(MBB, InsPt, DL, TII->get(AMDGPU::S_OR_B64), AMDGPU::EXEC)
332 .addReg(AMDGPU::EXEC)
333 .add(MI.getOperand(0));
Matt Arsenault786724a2016-07-12 21:41:32 +0000334
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000335 if (LIS)
336 LIS->ReplaceMachineInstrInMaps(MI, *NewMI);
Matt Arsenault786724a2016-07-12 21:41:32 +0000337
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000338 MI.eraseFromParent();
339
340 if (LIS)
341 LIS->handleMove(*NewMI);
Matt Arsenault786724a2016-07-12 21:41:32 +0000342}
343
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000344// Returns replace operands for a logical operation, either single result
345// for exec or two operands if source was another equivalent operation.
346void SILowerControlFlow::findMaskOperands(MachineInstr &MI, unsigned OpNo,
347 SmallVectorImpl<MachineOperand> &Src) const {
348 MachineOperand &Op = MI.getOperand(OpNo);
349 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg())) {
350 Src.push_back(Op);
351 return;
352 }
353
354 MachineInstr *Def = MRI->getUniqueVRegDef(Op.getReg());
355 if (!Def || Def->getParent() != MI.getParent() ||
356 !(Def->isFullCopy() || (Def->getOpcode() == MI.getOpcode())))
357 return;
358
359 // Make sure we do not modify exec between def and use.
360 // A copy with implcitly defined exec inserted earlier is an exclusion, it
361 // does not really modify exec.
362 for (auto I = Def->getIterator(); I != MI.getIterator(); ++I)
363 if (I->modifiesRegister(AMDGPU::EXEC, TRI) &&
364 !(I->isCopy() && I->getOperand(0).getReg() != AMDGPU::EXEC))
365 return;
366
367 for (const auto &SrcOp : Def->explicit_operands())
368 if (SrcOp.isUse() && (!SrcOp.isReg() ||
369 TargetRegisterInfo::isVirtualRegister(SrcOp.getReg()) ||
370 SrcOp.getReg() == AMDGPU::EXEC))
371 Src.push_back(SrcOp);
372}
373
374// Search and combine pairs of equivalent instructions, like
375// S_AND_B64 x, (S_AND_B64 x, y) => S_AND_B64 x, y
376// S_OR_B64 x, (S_OR_B64 x, y) => S_OR_B64 x, y
377// One of the operands is exec mask.
378void SILowerControlFlow::combineMasks(MachineInstr &MI) {
379 assert(MI.getNumExplicitOperands() == 3);
380 SmallVector<MachineOperand, 4> Ops;
381 unsigned OpToReplace = 1;
382 findMaskOperands(MI, 1, Ops);
383 if (Ops.size() == 1) OpToReplace = 2; // First operand can be exec or its copy
384 findMaskOperands(MI, 2, Ops);
385 if (Ops.size() != 3) return;
386
387 unsigned UniqueOpndIdx;
388 if (Ops[0].isIdenticalTo(Ops[1])) UniqueOpndIdx = 2;
389 else if (Ops[0].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1;
390 else if (Ops[1].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1;
391 else return;
392
393 unsigned Reg = MI.getOperand(OpToReplace).getReg();
394 MI.RemoveOperand(OpToReplace);
395 MI.addOperand(Ops[UniqueOpndIdx]);
396 if (MRI->use_empty(Reg))
397 MRI->getUniqueVRegDef(Reg)->eraseFromParent();
398}
399
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000400bool SILowerControlFlow::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000401 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
402 TII = ST.getInstrInfo();
403 TRI = &TII->getRegisterInfo();
404
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000405 // This doesn't actually need LiveIntervals, but we can preserve them.
406 LIS = getAnalysisIfAvailable<LiveIntervals>();
Matt Arsenaulte6740752016-09-29 01:44:16 +0000407 MRI = &MF.getRegInfo();
Tom Stellard75aadc22012-12-11 21:25:42 +0000408
Matt Arsenault9babdf42016-06-22 20:15:28 +0000409 MachineFunction::iterator NextBB;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000410 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
411 BI != BE; BI = NextBB) {
412 NextBB = std::next(BI);
Tom Stellardf8794352012-12-19 22:10:31 +0000413 MachineBasicBlock &MBB = *BI;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000414
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000415 MachineBasicBlock::iterator I, Next, Last;
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000416
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000417 for (I = MBB.begin(), Last = MBB.end(); I != MBB.end(); I = Next) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000418 Next = std::next(I);
Tom Stellard75aadc22012-12-11 21:25:42 +0000419 MachineInstr &MI = *I;
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000420
Tom Stellard75aadc22012-12-11 21:25:42 +0000421 switch (MI.getOpcode()) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000422 case AMDGPU::SI_IF:
423 emitIf(MI);
424 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000425
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000426 case AMDGPU::SI_ELSE:
427 emitElse(MI);
428 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000429
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000430 case AMDGPU::SI_BREAK:
431 emitBreak(MI);
432 break;
Matt Arsenault48d70cb2016-07-09 17:18:39 +0000433
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000434 case AMDGPU::SI_IF_BREAK:
435 emitIfBreak(MI);
436 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000437
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000438 case AMDGPU::SI_ELSE_BREAK:
439 emitElseBreak(MI);
440 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000441
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000442 case AMDGPU::SI_LOOP:
443 emitLoop(MI);
444 break;
Tom Stellardf8794352012-12-19 22:10:31 +0000445
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000446 case AMDGPU::SI_END_CF:
447 emitEndCf(MI);
448 break;
Matt Arsenaultb91805e2016-07-15 00:58:15 +0000449
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000450 case AMDGPU::S_AND_B64:
451 case AMDGPU::S_OR_B64:
452 // Cleanup bit manipulations on exec mask
453 combineMasks(MI);
454 Last = I;
455 continue;
456
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000457 default:
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000458 Last = I;
459 continue;
Tom Stellard75aadc22012-12-11 21:25:42 +0000460 }
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000461
462 // Replay newly inserted code to combine masks
463 Next = (Last == MBB.end()) ? MBB.begin() : Last;
Tom Stellard75aadc22012-12-11 21:25:42 +0000464 }
465 }
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000466
Tom Stellard75aadc22012-12-11 21:25:42 +0000467 return true;
468}