blob: 348ed3a0f9329d4fe5641eadcff8db2eb9766862 [file] [log] [blame]
Chris Lattnercab0b442003-01-13 20:01:16 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00009//
Chris Lattner5ab42e52003-05-07 20:08:36 +000010// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
Lang Hames652f2122012-04-01 19:27:25 +000017// This class computes live variables using a sparse implementation based on
Chris Lattner5ab42e52003-05-07 20:08:36 +000018// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
Chris Lattnercab0b442003-01-13 20:01:16 +000027//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Andersona1022902008-08-04 23:54:43 +000032#include "llvm/CodeGen/Passes.h"
David Greened599dcd2010-01-04 23:02:10 +000033#include "llvm/Support/Debug.h"
Chris Lattnerb4d58d72003-01-14 22:00:31 +000034#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnercab0b442003-01-13 20:01:16 +000035#include "llvm/Target/TargetMachine.h"
Andrew Trickd3f8fe82012-02-10 04:10:36 +000036#include "llvm/Support/ErrorHandling.h"
Reid Spencer7c16caa2004-09-01 22:55:40 +000037#include "llvm/ADT/DepthFirstIterator.h"
Evan Chenge66f8222007-06-27 05:23:00 +000038#include "llvm/ADT/SmallPtrSet.h"
Owen Anderson413f7d92008-06-27 07:05:59 +000039#include "llvm/ADT/SmallSet.h"
Reid Spencer7c16caa2004-09-01 22:55:40 +000040#include "llvm/ADT/STLExtras.h"
Chris Lattnereeacce52005-08-24 00:09:33 +000041#include <algorithm>
Chris Lattner07708622004-01-30 22:08:53 +000042using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000043
Devang Patel8c78a0b2007-05-03 01:11:54 +000044char LiveVariables::ID = 0;
Andrew Trickd3f8fe82012-02-10 04:10:36 +000045char &llvm::LiveVariablesID = LiveVariables::ID;
Owen Anderson8ac477f2010-10-12 19:48:12 +000046INITIALIZE_PASS_BEGIN(LiveVariables, "livevars",
47 "Live Variable Analysis", false, false)
48INITIALIZE_PASS_DEPENDENCY(UnreachableMachineBlockElim)
49INITIALIZE_PASS_END(LiveVariables, "livevars",
Owen Andersondf7a4f22010-10-07 22:25:06 +000050 "Live Variable Analysis", false, false)
Chris Lattnercab0b442003-01-13 20:01:16 +000051
Owen Andersona1022902008-08-04 23:54:43 +000052
53void LiveVariables::getAnalysisUsage(AnalysisUsage &AU) const {
54 AU.addRequiredID(UnreachableMachineBlockElimID);
55 AU.setPreservesAll();
Dan Gohman5ea74d52009-07-31 18:16:33 +000056 MachineFunctionPass::getAnalysisUsage(AU);
Owen Andersona1022902008-08-04 23:54:43 +000057}
58
Jakob Stoklund Olesen4453dc92009-11-10 22:01:05 +000059MachineInstr *
60LiveVariables::VarInfo::findKill(const MachineBasicBlock *MBB) const {
61 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
62 if (Kills[i]->getParent() == MBB)
63 return Kills[i];
64 return NULL;
65}
66
Chris Lattnerbe45b5e2006-01-04 05:40:30 +000067void LiveVariables::VarInfo::dump() const {
David Greened599dcd2010-01-04 23:02:10 +000068 dbgs() << " Alive in blocks: ";
Jeffrey Yasskin7d287cb2009-05-26 18:27:15 +000069 for (SparseBitVector<>::iterator I = AliveBlocks.begin(),
70 E = AliveBlocks.end(); I != E; ++I)
David Greened599dcd2010-01-04 23:02:10 +000071 dbgs() << *I << ", ";
72 dbgs() << "\n Killed by:";
Chris Lattnerbe45b5e2006-01-04 05:40:30 +000073 if (Kills.empty())
David Greened599dcd2010-01-04 23:02:10 +000074 dbgs() << " No instructions.\n";
Chris Lattnerbe45b5e2006-01-04 05:40:30 +000075 else {
76 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
David Greened599dcd2010-01-04 23:02:10 +000077 dbgs() << "\n #" << i << ": " << *Kills[i];
78 dbgs() << "\n";
Chris Lattnerbe45b5e2006-01-04 05:40:30 +000079 }
80}
81
Bill Wendling59cc1592008-02-20 06:10:21 +000082/// getVarInfo - Get (possibly creating) a VarInfo object for the given vreg.
Chris Lattner584bae42003-05-12 14:24:00 +000083LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Dan Gohman3a4be0f2008-02-10 18:45:23 +000084 assert(TargetRegisterInfo::isVirtualRegister(RegIdx) &&
Chris Lattner584bae42003-05-12 14:24:00 +000085 "getVarInfo: not a virtual register!");
Jakob Stoklund Olesen28d76692011-01-08 23:10:57 +000086 VirtRegInfo.grow(RegIdx);
Jeffrey Yasskin7d287cb2009-05-26 18:27:15 +000087 return VirtRegInfo[RegIdx];
Chris Lattner584bae42003-05-12 14:24:00 +000088}
89
Owen Anderson897aed92008-01-15 22:58:11 +000090void LiveVariables::MarkVirtRegAliveInBlock(VarInfo& VRInfo,
91 MachineBasicBlock *DefBlock,
Evan Cheng9e178722007-05-08 19:00:00 +000092 MachineBasicBlock *MBB,
93 std::vector<MachineBasicBlock*> &WorkList) {
Chris Lattner6c375e42004-07-01 04:29:47 +000094 unsigned BBNum = MBB->getNumber();
Andrew Trick808a7a62012-02-03 05:12:30 +000095
Chris Lattnercab0b442003-01-13 20:01:16 +000096 // Check to see if this basic block is one of the killing blocks. If so,
Bill Wendling59cc1592008-02-20 06:10:21 +000097 // remove it.
Chris Lattnercab0b442003-01-13 20:01:16 +000098 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattneraef6c2a2004-07-19 07:04:55 +000099 if (VRInfo.Kills[i]->getParent() == MBB) {
Chris Lattnercab0b442003-01-13 20:01:16 +0000100 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
101 break;
102 }
Andrew Trick808a7a62012-02-03 05:12:30 +0000103
Owen Anderson897aed92008-01-15 22:58:11 +0000104 if (MBB == DefBlock) return; // Terminate recursion
Chris Lattnercab0b442003-01-13 20:01:16 +0000105
Jeffrey Yasskin7d287cb2009-05-26 18:27:15 +0000106 if (VRInfo.AliveBlocks.test(BBNum))
Chris Lattnercab0b442003-01-13 20:01:16 +0000107 return; // We already know the block is live
108
109 // Mark the variable known alive in this bb
Jeffrey Yasskin7d287cb2009-05-26 18:27:15 +0000110 VRInfo.AliveBlocks.set(BBNum);
Chris Lattnercab0b442003-01-13 20:01:16 +0000111
Jakob Stoklund Olesen7d544f92012-03-09 23:41:44 +0000112 assert(MBB != &MF->front() && "Can't find reaching def for virtreg");
Benjamin Kramerb8ca01f2011-03-08 17:28:36 +0000113 WorkList.insert(WorkList.end(), MBB->pred_rbegin(), MBB->pred_rend());
Chris Lattnercab0b442003-01-13 20:01:16 +0000114}
115
Bill Wendling406fdbd2008-02-20 07:36:31 +0000116void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Owen Anderson897aed92008-01-15 22:58:11 +0000117 MachineBasicBlock *DefBlock,
Evan Cheng9e178722007-05-08 19:00:00 +0000118 MachineBasicBlock *MBB) {
119 std::vector<MachineBasicBlock*> WorkList;
Owen Anderson897aed92008-01-15 22:58:11 +0000120 MarkVirtRegAliveInBlock(VRInfo, DefBlock, MBB, WorkList);
Bill Wendling406fdbd2008-02-20 07:36:31 +0000121
Evan Cheng9e178722007-05-08 19:00:00 +0000122 while (!WorkList.empty()) {
123 MachineBasicBlock *Pred = WorkList.back();
124 WorkList.pop_back();
Owen Anderson897aed92008-01-15 22:58:11 +0000125 MarkVirtRegAliveInBlock(VRInfo, DefBlock, Pred, WorkList);
Evan Cheng9e178722007-05-08 19:00:00 +0000126 }
127}
128
Owen Anderson1ba66e02008-01-15 22:02:46 +0000129void LiveVariables::HandleVirtRegUse(unsigned reg, MachineBasicBlock *MBB,
Misha Brukman7d11fbf2004-06-24 21:31:16 +0000130 MachineInstr *MI) {
Evan Chengd8616062008-04-02 18:04:08 +0000131 assert(MRI->getVRegDef(reg) && "Register use before def!");
Alkis Evlogimenos6a099d42004-09-01 22:34:52 +0000132
Owen Anderson9d86ef12007-11-08 01:20:48 +0000133 unsigned BBNum = MBB->getNumber();
134
Owen Anderson1ba66e02008-01-15 22:02:46 +0000135 VarInfo& VRInfo = getVarInfo(reg);
Evan Chengf6f04332007-03-17 09:29:54 +0000136
Bill Wendling59cc1592008-02-20 06:10:21 +0000137 // Check to see if this basic block is already a kill block.
Chris Lattneraef6c2a2004-07-19 07:04:55 +0000138 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Bill Wendling59cc1592008-02-20 06:10:21 +0000139 // Yes, this register is killed in this basic block already. Increase the
Chris Lattnercab0b442003-01-13 20:01:16 +0000140 // live range by updating the kill instruction.
Chris Lattneraef6c2a2004-07-19 07:04:55 +0000141 VRInfo.Kills.back() = MI;
Chris Lattnercab0b442003-01-13 20:01:16 +0000142 return;
143 }
144
145#ifndef NDEBUG
146 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattneraef6c2a2004-07-19 07:04:55 +0000147 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
Chris Lattnercab0b442003-01-13 20:01:16 +0000148#endif
149
Bill Wendlingc44659b2008-06-23 23:41:14 +0000150 // This situation can occur:
151 //
152 // ,------.
153 // | |
154 // | v
155 // | t2 = phi ... t1 ...
156 // | |
157 // | v
158 // | t1 = ...
159 // | ... = ... t1 ...
160 // | |
161 // `------'
162 //
163 // where there is a use in a PHI node that's a predecessor to the defining
164 // block. We don't want to mark all predecessors as having the value "alive"
165 // in this case.
166 if (MBB == MRI->getVRegDef(reg)->getParent()) return;
Chris Lattnercab0b442003-01-13 20:01:16 +0000167
Bill Wendling59cc1592008-02-20 06:10:21 +0000168 // Add a new kill entry for this basic block. If this virtual register is
169 // already marked as alive in this basic block, that means it is alive in at
170 // least one of the successor blocks, it's not a kill.
Jeffrey Yasskin7d287cb2009-05-26 18:27:15 +0000171 if (!VRInfo.AliveBlocks.test(BBNum))
Evan Chengdf7949a2007-03-09 09:48:56 +0000172 VRInfo.Kills.push_back(MI);
Chris Lattnercab0b442003-01-13 20:01:16 +0000173
Bill Wendling406fdbd2008-02-20 07:36:31 +0000174 // Update all dominating blocks to mark them as "known live".
Chris Lattnerc49a9a52004-05-01 21:24:24 +0000175 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
176 E = MBB->pred_end(); PI != E; ++PI)
Evan Chengd8616062008-04-02 18:04:08 +0000177 MarkVirtRegAliveInBlock(VRInfo, MRI->getVRegDef(reg)->getParent(), *PI);
Chris Lattnercab0b442003-01-13 20:01:16 +0000178}
179
Dan Gohmanae9d9f42008-09-21 21:11:41 +0000180void LiveVariables::HandleVirtRegDef(unsigned Reg, MachineInstr *MI) {
181 VarInfo &VRInfo = getVarInfo(Reg);
182
Jeffrey Yasskin7d287cb2009-05-26 18:27:15 +0000183 if (VRInfo.AliveBlocks.empty())
Dan Gohmanae9d9f42008-09-21 21:11:41 +0000184 // If vr is not alive in any block, then defaults to dead.
185 VRInfo.Kills.push_back(MI);
186}
187
Evan Chenge45b8f82008-04-16 09:46:40 +0000188/// FindLastPartialDef - Return the last partial def of the specified register.
Evan Cheng08d1e412009-09-22 08:34:46 +0000189/// Also returns the sub-registers that're defined by the instruction.
Evan Chenge45b8f82008-04-16 09:46:40 +0000190MachineInstr *LiveVariables::FindLastPartialDef(unsigned Reg,
Evan Cheng08d1e412009-09-22 08:34:46 +0000191 SmallSet<unsigned,4> &PartDefRegs) {
Evan Chenge45b8f82008-04-16 09:46:40 +0000192 unsigned LastDefReg = 0;
193 unsigned LastDefDist = 0;
194 MachineInstr *LastDef = NULL;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000195 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
196 unsigned SubReg = *SubRegs;
Evan Chenge45b8f82008-04-16 09:46:40 +0000197 MachineInstr *Def = PhysRegDef[SubReg];
198 if (!Def)
199 continue;
200 unsigned Dist = DistanceMap[Def];
201 if (Dist > LastDefDist) {
202 LastDefReg = SubReg;
203 LastDef = Def;
204 LastDefDist = Dist;
205 }
206 }
Evan Cheng08d1e412009-09-22 08:34:46 +0000207
208 if (!LastDef)
209 return 0;
210
211 PartDefRegs.insert(LastDefReg);
212 for (unsigned i = 0, e = LastDef->getNumOperands(); i != e; ++i) {
213 MachineOperand &MO = LastDef->getOperand(i);
214 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
215 continue;
216 unsigned DefReg = MO.getReg();
217 if (TRI->isSubRegister(Reg, DefReg)) {
218 PartDefRegs.insert(DefReg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000219 for (MCSubRegIterator SubRegs(DefReg, TRI); SubRegs.isValid(); ++SubRegs)
220 PartDefRegs.insert(*SubRegs);
Evan Cheng08d1e412009-09-22 08:34:46 +0000221 }
222 }
Evan Chenge45b8f82008-04-16 09:46:40 +0000223 return LastDef;
224}
225
Bill Wendlingb9123512008-02-20 09:15:16 +0000226/// HandlePhysRegUse - Turn previous partial def's into read/mod/writes. Add
227/// implicit defs to a machine instruction if there was an earlier def of its
228/// super-register.
Chris Lattnercab0b442003-01-13 20:01:16 +0000229void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Evan Chengd190b822009-11-13 20:36:40 +0000230 MachineInstr *LastDef = PhysRegDef[Reg];
Evan Chenge45b8f82008-04-16 09:46:40 +0000231 // If there was a previous use or a "full" def all is well.
Evan Chengd190b822009-11-13 20:36:40 +0000232 if (!LastDef && !PhysRegUse[Reg]) {
Evan Chenge45b8f82008-04-16 09:46:40 +0000233 // Otherwise, the last sub-register def implicitly defines this register.
234 // e.g.
235 // AH =
236 // AL = ... <imp-def EAX>, <imp-kill AH>
237 // = AH
238 // ...
239 // = EAX
240 // All of the sub-registers must have been defined before the use of Reg!
Evan Cheng08d1e412009-09-22 08:34:46 +0000241 SmallSet<unsigned, 4> PartDefRegs;
242 MachineInstr *LastPartialDef = FindLastPartialDef(Reg, PartDefRegs);
Evan Chenge45b8f82008-04-16 09:46:40 +0000243 // If LastPartialDef is NULL, it must be using a livein register.
244 if (LastPartialDef) {
245 LastPartialDef->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/,
246 true/*IsImp*/));
247 PhysRegDef[Reg] = LastPartialDef;
Owen Anderson14738122008-08-14 23:41:38 +0000248 SmallSet<unsigned, 8> Processed;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000249 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
250 unsigned SubReg = *SubRegs;
Evan Chenge45b8f82008-04-16 09:46:40 +0000251 if (Processed.count(SubReg))
252 continue;
Evan Cheng08d1e412009-09-22 08:34:46 +0000253 if (PartDefRegs.count(SubReg))
Evan Chenge45b8f82008-04-16 09:46:40 +0000254 continue;
255 // This part of Reg was defined before the last partial def. It's killed
256 // here.
257 LastPartialDef->addOperand(MachineOperand::CreateReg(SubReg,
258 false/*IsDef*/,
259 true/*IsImp*/));
260 PhysRegDef[SubReg] = LastPartialDef;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000261 for (MCSubRegIterator SS(SubReg, TRI); SS.isValid(); ++SS)
Evan Chenge45b8f82008-04-16 09:46:40 +0000262 Processed.insert(*SS);
263 }
264 }
Evan Cheng6bb95252012-01-14 01:53:46 +0000265 } else if (LastDef && !PhysRegUse[Reg] &&
266 !LastDef->findRegisterDefOperand(Reg))
Evan Chengd190b822009-11-13 20:36:40 +0000267 // Last def defines the super register, add an implicit def of reg.
Evan Cheng6bb95252012-01-14 01:53:46 +0000268 LastDef->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/,
269 true/*IsImp*/));
Bill Wendling59cc1592008-02-20 06:10:21 +0000270
Evan Chenge45b8f82008-04-16 09:46:40 +0000271 // Remember this use.
272 PhysRegUse[Reg] = MI;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000273 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs)
274 PhysRegUse[*SubRegs] = MI;
Evan Chengd8417d92007-06-26 21:03:35 +0000275}
276
Evan Cheng1d31fc92009-12-01 00:44:45 +0000277/// FindLastRefOrPartRef - Return the last reference or partial reference of
278/// the specified register.
279MachineInstr *LiveVariables::FindLastRefOrPartRef(unsigned Reg) {
280 MachineInstr *LastDef = PhysRegDef[Reg];
281 MachineInstr *LastUse = PhysRegUse[Reg];
282 if (!LastDef && !LastUse)
Chris Lattner0fc88ef2010-06-14 18:28:34 +0000283 return 0;
Evan Cheng1d31fc92009-12-01 00:44:45 +0000284
285 MachineInstr *LastRefOrPartRef = LastUse ? LastUse : LastDef;
286 unsigned LastRefOrPartRefDist = DistanceMap[LastRefOrPartRef];
Evan Cheng1d31fc92009-12-01 00:44:45 +0000287 unsigned LastPartDefDist = 0;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000288 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
289 unsigned SubReg = *SubRegs;
Evan Cheng1d31fc92009-12-01 00:44:45 +0000290 MachineInstr *Def = PhysRegDef[SubReg];
291 if (Def && Def != LastDef) {
292 // There was a def of this sub-register in between. This is a partial
293 // def, keep track of the last one.
294 unsigned Dist = DistanceMap[Def];
Benjamin Kramerd64b9522010-01-07 17:29:08 +0000295 if (Dist > LastPartDefDist)
Evan Cheng1d31fc92009-12-01 00:44:45 +0000296 LastPartDefDist = Dist;
Benjamin Kramerd64b9522010-01-07 17:29:08 +0000297 } else if (MachineInstr *Use = PhysRegUse[SubReg]) {
Evan Cheng1d31fc92009-12-01 00:44:45 +0000298 unsigned Dist = DistanceMap[Use];
299 if (Dist > LastRefOrPartRefDist) {
300 LastRefOrPartRefDist = Dist;
301 LastRefOrPartRef = Use;
302 }
303 }
304 }
305
306 return LastRefOrPartRef;
307}
308
Evan Chengf1e873a2009-01-20 21:25:12 +0000309bool LiveVariables::HandlePhysRegKill(unsigned Reg, MachineInstr *MI) {
Evan Chenga21aac32009-09-24 02:15:22 +0000310 MachineInstr *LastDef = PhysRegDef[Reg];
311 MachineInstr *LastUse = PhysRegUse[Reg];
312 if (!LastDef && !LastUse)
Evan Chenge45b8f82008-04-16 09:46:40 +0000313 return false;
314
Evan Chenga21aac32009-09-24 02:15:22 +0000315 MachineInstr *LastRefOrPartRef = LastUse ? LastUse : LastDef;
Evan Chenge45b8f82008-04-16 09:46:40 +0000316 unsigned LastRefOrPartRefDist = DistanceMap[LastRefOrPartRef];
317 // The whole register is used.
318 // AL =
319 // AH =
320 //
321 // = AX
322 // = AL, AX<imp-use, kill>
323 // AX =
324 //
325 // Or whole register is defined, but not used at all.
326 // AX<dead> =
327 // ...
328 // AX =
329 //
330 // Or whole register is defined, but only partly used.
331 // AX<dead> = AL<imp-def>
332 // = AL<kill>
Andrew Trick808a7a62012-02-03 05:12:30 +0000333 // AX =
Evan Chenga21aac32009-09-24 02:15:22 +0000334 MachineInstr *LastPartDef = 0;
335 unsigned LastPartDefDist = 0;
Owen Anderson14738122008-08-14 23:41:38 +0000336 SmallSet<unsigned, 8> PartUses;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000337 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
338 unsigned SubReg = *SubRegs;
Evan Chenga21aac32009-09-24 02:15:22 +0000339 MachineInstr *Def = PhysRegDef[SubReg];
340 if (Def && Def != LastDef) {
341 // There was a def of this sub-register in between. This is a partial
342 // def, keep track of the last one.
343 unsigned Dist = DistanceMap[Def];
344 if (Dist > LastPartDefDist) {
345 LastPartDefDist = Dist;
346 LastPartDef = Def;
347 }
348 continue;
349 }
Evan Chenge45b8f82008-04-16 09:46:40 +0000350 if (MachineInstr *Use = PhysRegUse[SubReg]) {
351 PartUses.insert(SubReg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000352 for (MCSubRegIterator SS(SubReg, TRI); SS.isValid(); ++SS)
Evan Chenge45b8f82008-04-16 09:46:40 +0000353 PartUses.insert(*SS);
354 unsigned Dist = DistanceMap[Use];
355 if (Dist > LastRefOrPartRefDist) {
356 LastRefOrPartRefDist = Dist;
357 LastRefOrPartRef = Use;
Evan Chengd8417d92007-06-26 21:03:35 +0000358 }
Evan Chenge45b8f82008-04-16 09:46:40 +0000359 }
360 }
Evan Chengf1e873a2009-01-20 21:25:12 +0000361
Jakob Stoklund Olesen2664d292010-03-05 21:49:17 +0000362 if (!PhysRegUse[Reg]) {
Evan Chenga21aac32009-09-24 02:15:22 +0000363 // Partial uses. Mark register def dead and add implicit def of
364 // sub-registers which are used.
365 // EAX<dead> = op AL<imp-def>
366 // That is, EAX def is dead but AL def extends pass it.
Evan Chenge45b8f82008-04-16 09:46:40 +0000367 PhysRegDef[Reg]->addRegisterDead(Reg, TRI, true);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000368 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
369 unsigned SubReg = *SubRegs;
Evan Chenga21aac32009-09-24 02:15:22 +0000370 if (!PartUses.count(SubReg))
371 continue;
372 bool NeedDef = true;
373 if (PhysRegDef[Reg] == PhysRegDef[SubReg]) {
374 MachineOperand *MO = PhysRegDef[Reg]->findRegisterDefOperand(SubReg);
375 if (MO) {
376 NeedDef = false;
377 assert(!MO->isDead());
Evan Chengba2410b2009-07-06 21:34:05 +0000378 }
Evan Chenge45b8f82008-04-16 09:46:40 +0000379 }
Evan Chenga21aac32009-09-24 02:15:22 +0000380 if (NeedDef)
381 PhysRegDef[Reg]->addOperand(MachineOperand::CreateReg(SubReg,
382 true/*IsDef*/, true/*IsImp*/));
Evan Cheng1d31fc92009-12-01 00:44:45 +0000383 MachineInstr *LastSubRef = FindLastRefOrPartRef(SubReg);
384 if (LastSubRef)
385 LastSubRef->addRegisterKilled(SubReg, TRI, true);
386 else {
387 LastRefOrPartRef->addRegisterKilled(SubReg, TRI, true);
388 PhysRegUse[SubReg] = LastRefOrPartRef;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000389 for (MCSubRegIterator SS(SubReg, TRI); SS.isValid(); ++SS)
390 PhysRegUse[*SS] = LastRefOrPartRef;
Evan Cheng1d31fc92009-12-01 00:44:45 +0000391 }
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000392 for (MCSubRegIterator SS(SubReg, TRI); SS.isValid(); ++SS)
Evan Chenga21aac32009-09-24 02:15:22 +0000393 PartUses.erase(*SS);
Evan Chenge45b8f82008-04-16 09:46:40 +0000394 }
Jakob Stoklund Olesen2664d292010-03-05 21:49:17 +0000395 } else if (LastRefOrPartRef == PhysRegDef[Reg] && LastRefOrPartRef != MI) {
396 if (LastPartDef)
397 // The last partial def kills the register.
398 LastPartDef->addOperand(MachineOperand::CreateReg(Reg, false/*IsDef*/,
399 true/*IsImp*/, true/*IsKill*/));
400 else {
401 MachineOperand *MO =
402 LastRefOrPartRef->findRegisterDefOperand(Reg, false, TRI);
403 bool NeedEC = MO->isEarlyClobber() && MO->getReg() != Reg;
404 // If the last reference is the last def, then it's not used at all.
405 // That is, unless we are currently processing the last reference itself.
406 LastRefOrPartRef->addRegisterDead(Reg, TRI, true);
407 if (NeedEC) {
408 // If we are adding a subreg def and the superreg def is marked early
409 // clobber, add an early clobber marker to the subreg def.
410 MO = LastRefOrPartRef->findRegisterDefOperand(Reg);
411 if (MO)
412 MO->setIsEarlyClobber();
413 }
414 }
Evan Chenga21aac32009-09-24 02:15:22 +0000415 } else
Evan Chenge45b8f82008-04-16 09:46:40 +0000416 LastRefOrPartRef->addRegisterKilled(Reg, TRI, true);
417 return true;
418}
419
Jakob Stoklund Olesen8e3bb312012-01-21 00:58:53 +0000420void LiveVariables::HandleRegMask(const MachineOperand &MO) {
421 // Call HandlePhysRegKill() for all live registers clobbered by Mask.
422 // Clobbered registers are always dead, sp there is no need to use
423 // HandlePhysRegDef().
424 for (unsigned Reg = 1, NumRegs = TRI->getNumRegs(); Reg != NumRegs; ++Reg) {
425 // Skip dead regs.
426 if (!PhysRegDef[Reg] && !PhysRegUse[Reg])
427 continue;
428 // Skip mask-preserved regs.
Evan Cheng64a2bec2012-01-21 03:31:03 +0000429 if (!MO.clobbersPhysReg(Reg))
Jakob Stoklund Olesen8e3bb312012-01-21 00:58:53 +0000430 continue;
431 // Kill the largest clobbered super-register.
432 // This avoids needless implicit operands.
433 unsigned Super = Reg;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000434 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR)
Jakob Stoklund Olesen8e3bb312012-01-21 00:58:53 +0000435 if ((PhysRegDef[*SR] || PhysRegUse[*SR]) && MO.clobbersPhysReg(*SR))
436 Super = *SR;
437 HandlePhysRegKill(Super, 0);
438 }
439}
440
Evan Cheng262f86e2009-09-23 06:28:31 +0000441void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI,
Evan Chenga21aac32009-09-24 02:15:22 +0000442 SmallVector<unsigned, 4> &Defs) {
Evan Chenge45b8f82008-04-16 09:46:40 +0000443 // What parts of the register are previously defined?
Owen Anderson413f7d92008-06-27 07:05:59 +0000444 SmallSet<unsigned, 32> Live;
Evan Chenge45b8f82008-04-16 09:46:40 +0000445 if (PhysRegDef[Reg] || PhysRegUse[Reg]) {
446 Live.insert(Reg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000447 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs)
448 Live.insert(*SubRegs);
Evan Chenge45b8f82008-04-16 09:46:40 +0000449 } else {
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000450 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
451 unsigned SubReg = *SubRegs;
Evan Chenge45b8f82008-04-16 09:46:40 +0000452 // If a register isn't itself defined, but all parts that make up of it
453 // are defined, then consider it also defined.
454 // e.g.
455 // AL =
456 // AH =
457 // = AX
Evan Chenga21aac32009-09-24 02:15:22 +0000458 if (Live.count(SubReg))
459 continue;
Evan Chenge45b8f82008-04-16 09:46:40 +0000460 if (PhysRegDef[SubReg] || PhysRegUse[SubReg]) {
461 Live.insert(SubReg);
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000462 for (MCSubRegIterator SS(SubReg, TRI); SS.isValid(); ++SS)
Evan Chenge45b8f82008-04-16 09:46:40 +0000463 Live.insert(*SS);
464 }
Bill Wendling406fdbd2008-02-20 07:36:31 +0000465 }
Chris Lattnercab0b442003-01-13 20:01:16 +0000466 }
Alkis Evlogimenosebbd66c2004-01-13 06:24:30 +0000467
Evan Chenge45b8f82008-04-16 09:46:40 +0000468 // Start from the largest piece, find the last time any part of the register
469 // is referenced.
Evan Chenga21aac32009-09-24 02:15:22 +0000470 HandlePhysRegKill(Reg, MI);
471 // Only some of the sub-registers are used.
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000472 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
473 unsigned SubReg = *SubRegs;
Evan Chenga21aac32009-09-24 02:15:22 +0000474 if (!Live.count(SubReg))
475 // Skip if this sub-register isn't defined.
476 continue;
477 HandlePhysRegKill(SubReg, MI);
Evan Cheng7818c032007-04-25 07:30:23 +0000478 }
479
Evan Chenga21aac32009-09-24 02:15:22 +0000480 if (MI)
481 Defs.push_back(Reg); // Remember this def.
Evan Cheng262f86e2009-09-23 06:28:31 +0000482}
483
484void LiveVariables::UpdatePhysRegDefs(MachineInstr *MI,
485 SmallVector<unsigned, 4> &Defs) {
486 while (!Defs.empty()) {
487 unsigned Reg = Defs.back();
488 Defs.pop_back();
Evan Chenge45b8f82008-04-16 09:46:40 +0000489 PhysRegDef[Reg] = MI;
490 PhysRegUse[Reg] = NULL;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000491 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
492 unsigned SubReg = *SubRegs;
Evan Chenge45b8f82008-04-16 09:46:40 +0000493 PhysRegDef[SubReg] = MI;
494 PhysRegUse[SubReg] = NULL;
Evan Chengd8417d92007-06-26 21:03:35 +0000495 }
Alkis Evlogimenosebbd66c2004-01-13 06:24:30 +0000496 }
Chris Lattnercab0b442003-01-13 20:01:16 +0000497}
498
Evan Chengf6f04332007-03-17 09:29:54 +0000499bool LiveVariables::runOnMachineFunction(MachineFunction &mf) {
500 MF = &mf;
Evan Chengd8616062008-04-02 18:04:08 +0000501 MRI = &mf.getRegInfo();
Evan Cheng63254462008-03-05 00:59:57 +0000502 TRI = MF->getTarget().getRegisterInfo();
Chris Lattner26407382004-02-09 01:35:21 +0000503
Evan Cheng63254462008-03-05 00:59:57 +0000504 ReservedRegisters = TRI->getReservedRegs(mf);
Chris Lattner5ab42e52003-05-07 20:08:36 +0000505
Evan Cheng63254462008-03-05 00:59:57 +0000506 unsigned NumRegs = TRI->getNumRegs();
Evan Chenge45b8f82008-04-16 09:46:40 +0000507 PhysRegDef = new MachineInstr*[NumRegs];
508 PhysRegUse = new MachineInstr*[NumRegs];
Evan Cheng0fbe14a2007-04-25 19:34:00 +0000509 PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()];
Evan Chenge45b8f82008-04-16 09:46:40 +0000510 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
511 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Jakob Stoklund Olesen38b76e22010-02-23 22:43:58 +0000512 PHIJoins.clear();
Chris Lattnercab0b442003-01-13 20:01:16 +0000513
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000514 // FIXME: LiveIntervals will be updated to remove its dependence on
515 // LiveVariables to improve compilation time and eliminate bizarre pass
516 // dependencies. Until then, we can't change much in -O0.
517 if (!MRI->isSSA())
518 report_fatal_error("regalloc=... not currently supported with -O0");
519
Evan Chengf6f04332007-03-17 09:29:54 +0000520 analyzePHINodes(mf);
Bill Wendling984f0ce2006-10-03 07:20:20 +0000521
Chris Lattnercab0b442003-01-13 20:01:16 +0000522 // Calculate live variable information in depth first order on the CFG of the
523 // function. This guarantees that we will see the definition of a virtual
524 // register before its uses due to dominance properties of SSA (except for PHI
525 // nodes, which are treated as a special case).
Evan Chengf6f04332007-03-17 09:29:54 +0000526 MachineBasicBlock *Entry = MF->begin();
Evan Chenge66f8222007-06-27 05:23:00 +0000527 SmallPtrSet<MachineBasicBlock*,16> Visited;
Bill Wendlingb9123512008-02-20 09:15:16 +0000528
Evan Chenge66f8222007-06-27 05:23:00 +0000529 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
530 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
531 DFI != E; ++DFI) {
Chris Lattnerc49a9a52004-05-01 21:24:24 +0000532 MachineBasicBlock *MBB = *DFI;
Chris Lattnercab0b442003-01-13 20:01:16 +0000533
Evan Chengf7ed82d2007-02-19 21:49:54 +0000534 // Mark live-in registers as live-in.
Evan Cheng262f86e2009-09-23 06:28:31 +0000535 SmallVector<unsigned, 4> Defs;
Dan Gohman9d2d0532010-04-13 16:57:55 +0000536 for (MachineBasicBlock::livein_iterator II = MBB->livein_begin(),
Evan Chengb612316f2007-02-13 01:30:55 +0000537 EE = MBB->livein_end(); II != EE; ++II) {
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000538 assert(TargetRegisterInfo::isPhysicalRegister(*II) &&
Evan Chengb612316f2007-02-13 01:30:55 +0000539 "Cannot have a live-in virtual register!");
Evan Chenga21aac32009-09-24 02:15:22 +0000540 HandlePhysRegDef(*II, 0, Defs);
Evan Chengb612316f2007-02-13 01:30:55 +0000541 }
542
Chris Lattnercab0b442003-01-13 20:01:16 +0000543 // Loop over all of the instructions, processing them.
Evan Chengd8616062008-04-02 18:04:08 +0000544 DistanceMap.clear();
545 unsigned Dist = 0;
Chris Lattnercab0b442003-01-13 20:01:16 +0000546 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Misha Brukman7d11fbf2004-06-24 21:31:16 +0000547 I != E; ++I) {
Alkis Evlogimenos80da8652004-02-12 02:27:10 +0000548 MachineInstr *MI = I;
Chris Lattnerb06015a2010-02-09 19:54:29 +0000549 if (MI->isDebugValue())
Dale Johannesenc3adf442010-02-09 02:01:46 +0000550 continue;
Evan Chengd8616062008-04-02 18:04:08 +0000551 DistanceMap.insert(std::make_pair(MI, Dist++));
Chris Lattnercab0b442003-01-13 20:01:16 +0000552
553 // Process all of the operands of the instruction...
554 unsigned NumOperandsToProcess = MI->getNumOperands();
555
556 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
557 // of the uses. They will be handled in other basic blocks.
Chris Lattnerb06015a2010-02-09 19:54:29 +0000558 if (MI->isPHI())
Misha Brukman7d11fbf2004-06-24 21:31:16 +0000559 NumOperandsToProcess = 1;
Chris Lattnercab0b442003-01-13 20:01:16 +0000560
Evan Chengeb50ac52010-03-26 02:12:24 +0000561 // Clear kill and dead markers. LV will recompute them.
Evan Chenge45b8f82008-04-16 09:46:40 +0000562 SmallVector<unsigned, 4> UseRegs;
563 SmallVector<unsigned, 4> DefRegs;
Jakob Stoklund Olesen8e3bb312012-01-21 00:58:53 +0000564 SmallVector<unsigned, 1> RegMasks;
Chris Lattnercab0b442003-01-13 20:01:16 +0000565 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Evan Chengeb50ac52010-03-26 02:12:24 +0000566 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen8e3bb312012-01-21 00:58:53 +0000567 if (MO.isRegMask()) {
568 RegMasks.push_back(i);
569 continue;
570 }
Evan Chengf1e873a2009-01-20 21:25:12 +0000571 if (!MO.isReg() || MO.getReg() == 0)
572 continue;
573 unsigned MOReg = MO.getReg();
Evan Chengeb50ac52010-03-26 02:12:24 +0000574 if (MO.isUse()) {
575 MO.setIsKill(false);
Jakob Stoklund Olesen502e4c62012-06-23 02:23:00 +0000576 if (MO.readsReg())
577 UseRegs.push_back(MOReg);
Evan Chengeb50ac52010-03-26 02:12:24 +0000578 } else /*MO.isDef()*/ {
579 MO.setIsDead(false);
Evan Chengf1e873a2009-01-20 21:25:12 +0000580 DefRegs.push_back(MOReg);
Evan Chengeb50ac52010-03-26 02:12:24 +0000581 }
Chris Lattnercab0b442003-01-13 20:01:16 +0000582 }
583
Evan Chenge45b8f82008-04-16 09:46:40 +0000584 // Process all uses.
585 for (unsigned i = 0, e = UseRegs.size(); i != e; ++i) {
586 unsigned MOReg = UseRegs[i];
587 if (TargetRegisterInfo::isVirtualRegister(MOReg))
588 HandleVirtRegUse(MOReg, MBB, MI);
Dan Gohmanae9d9f42008-09-21 21:11:41 +0000589 else if (!ReservedRegisters[MOReg])
Evan Chenge45b8f82008-04-16 09:46:40 +0000590 HandlePhysRegUse(MOReg, MI);
591 }
592
Jakob Stoklund Olesen8e3bb312012-01-21 00:58:53 +0000593 // Process all masked registers. (Call clobbers).
594 for (unsigned i = 0, e = RegMasks.size(); i != e; ++i)
595 HandleRegMask(MI->getOperand(RegMasks[i]));
596
Bill Wendlingb9123512008-02-20 09:15:16 +0000597 // Process all defs.
Evan Chenge45b8f82008-04-16 09:46:40 +0000598 for (unsigned i = 0, e = DefRegs.size(); i != e; ++i) {
599 unsigned MOReg = DefRegs[i];
Dan Gohmanae9d9f42008-09-21 21:11:41 +0000600 if (TargetRegisterInfo::isVirtualRegister(MOReg))
601 HandleVirtRegDef(MOReg, MI);
Evan Chenga21aac32009-09-24 02:15:22 +0000602 else if (!ReservedRegisters[MOReg])
603 HandlePhysRegDef(MOReg, MI, Defs);
Chris Lattnercab0b442003-01-13 20:01:16 +0000604 }
Evan Cheng262f86e2009-09-23 06:28:31 +0000605 UpdatePhysRegDefs(MI, Defs);
Chris Lattnercab0b442003-01-13 20:01:16 +0000606 }
607
608 // Handle any virtual assignments from PHI nodes which might be at the
609 // bottom of this basic block. We check all of our successor blocks to see
610 // if they have PHI nodes, and if so, we simulate an assignment at the end
611 // of the current block.
Evan Cheng0fbe14a2007-04-25 19:34:00 +0000612 if (!PHIVarInfo[MBB->getNumber()].empty()) {
613 SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()];
Misha Brukman835702a2005-04-21 22:36:52 +0000614
Evan Cheng0fbe14a2007-04-25 19:34:00 +0000615 for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(),
Bill Wendling406fdbd2008-02-20 07:36:31 +0000616 E = VarInfoVec.end(); I != E; ++I)
617 // Mark it alive only in the block we are representing.
Evan Chengd8616062008-04-02 18:04:08 +0000618 MarkVirtRegAliveInBlock(getVarInfo(*I),MRI->getVRegDef(*I)->getParent(),
Owen Anderson897aed92008-01-15 22:58:11 +0000619 MBB);
Chris Lattnercab0b442003-01-13 20:01:16 +0000620 }
Misha Brukman835702a2005-04-21 22:36:52 +0000621
Bill Wendlingb9123512008-02-20 09:15:16 +0000622 // Finally, if the last instruction in the block is a return, make sure to
623 // mark it as using all of the live-out values in the function.
Dale Johannesendf1a7f82010-06-05 00:30:45 +0000624 // Things marked both call and return are tail calls; do not do this for
625 // them. The tail callee need not take the same registers as input
626 // that it produces as output, and there are dependencies for its input
627 // registers elsewhere.
Evan Cheng7f8e5632011-12-07 07:15:52 +0000628 if (!MBB->empty() && MBB->back().isReturn()
629 && !MBB->back().isCall()) {
Chris Lattner4c6ab012005-04-09 15:23:25 +0000630 MachineInstr *Ret = &MBB->back();
Bill Wendling406fdbd2008-02-20 07:36:31 +0000631
Chris Lattnera10fff52007-12-31 04:13:23 +0000632 for (MachineRegisterInfo::liveout_iterator
633 I = MF->getRegInfo().liveout_begin(),
634 E = MF->getRegInfo().liveout_end(); I != E; ++I) {
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000635 assert(TargetRegisterInfo::isPhysicalRegister(*I) &&
Dan Gohman39b07db2008-06-25 22:14:43 +0000636 "Cannot have a live-out virtual register!");
Chris Lattner4c6ab012005-04-09 15:23:25 +0000637 HandlePhysRegUse(*I, Ret);
Bill Wendling406fdbd2008-02-20 07:36:31 +0000638
Evan Cheng70ec5282006-11-15 20:51:59 +0000639 // Add live-out registers as implicit uses.
Evan Cheng63254462008-03-05 00:59:57 +0000640 if (!Ret->readsRegister(*I))
Chris Lattnere35dfb82007-12-30 00:41:17 +0000641 Ret->addOperand(MachineOperand::CreateReg(*I, false, true));
Chris Lattner4c6ab012005-04-09 15:23:25 +0000642 }
643 }
644
Evan Cheng6bb95252012-01-14 01:53:46 +0000645 // MachineCSE may CSE instructions which write to non-allocatable physical
646 // registers across MBBs. Remember if any reserved register is liveout.
647 SmallSet<unsigned, 4> LiveOuts;
648 for (MachineBasicBlock::const_succ_iterator SI = MBB->succ_begin(),
649 SE = MBB->succ_end(); SI != SE; ++SI) {
650 MachineBasicBlock *SuccMBB = *SI;
651 if (SuccMBB->isLandingPad())
652 continue;
653 for (MachineBasicBlock::livein_iterator LI = SuccMBB->livein_begin(),
654 LE = SuccMBB->livein_end(); LI != LE; ++LI) {
655 unsigned LReg = *LI;
656 if (!TRI->isInAllocatableClass(LReg))
657 // Ignore other live-ins, e.g. those that are live into landing pads.
658 LiveOuts.insert(LReg);
659 }
660 }
661
Evan Chenge45b8f82008-04-16 09:46:40 +0000662 // Loop over PhysRegDef / PhysRegUse, killing any registers that are
663 // available at the end of the basic block.
Evan Cheng0fbe14a2007-04-25 19:34:00 +0000664 for (unsigned i = 0; i != NumRegs; ++i)
Evan Cheng6bb95252012-01-14 01:53:46 +0000665 if ((PhysRegDef[i] || PhysRegUse[i]) && !LiveOuts.count(i))
Evan Chenga21aac32009-09-24 02:15:22 +0000666 HandlePhysRegDef(i, 0, Defs);
Evan Cheng7818c032007-04-25 07:30:23 +0000667
Evan Chenge45b8f82008-04-16 09:46:40 +0000668 std::fill(PhysRegDef, PhysRegDef + NumRegs, (MachineInstr*)0);
669 std::fill(PhysRegUse, PhysRegUse + NumRegs, (MachineInstr*)0);
Chris Lattnercab0b442003-01-13 20:01:16 +0000670 }
671
Evan Cheng70ec5282006-11-15 20:51:59 +0000672 // Convert and transfer the dead / killed information we have gathered into
673 // VirtRegInfo onto MI's.
Jakob Stoklund Olesen28d76692011-01-08 23:10:57 +0000674 for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i) {
675 const unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
676 for (unsigned j = 0, e2 = VirtRegInfo[Reg].Kills.size(); j != e2; ++j)
677 if (VirtRegInfo[Reg].Kills[j] == MRI->getVRegDef(Reg))
678 VirtRegInfo[Reg].Kills[j]->addRegisterDead(Reg, TRI);
Chris Lattnercab0b442003-01-13 20:01:16 +0000679 else
Jakob Stoklund Olesen28d76692011-01-08 23:10:57 +0000680 VirtRegInfo[Reg].Kills[j]->addRegisterKilled(Reg, TRI);
681 }
Chris Lattner7c77fd52004-07-01 04:24:29 +0000682
Chris Lattnerd47909e2004-07-09 16:44:37 +0000683 // Check to make sure there are no unreachable blocks in the MC CFG for the
684 // function. If so, it is due to a bug in the instruction selector or some
685 // other part of the code generator if this happens.
686#ifndef NDEBUG
Evan Chengf6f04332007-03-17 09:29:54 +0000687 for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i)
Chris Lattnerd47909e2004-07-09 16:44:37 +0000688 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
689#endif
690
Evan Chenge45b8f82008-04-16 09:46:40 +0000691 delete[] PhysRegDef;
692 delete[] PhysRegUse;
Evan Cheng0fbe14a2007-04-25 19:34:00 +0000693 delete[] PHIVarInfo;
694
Chris Lattnercab0b442003-01-13 20:01:16 +0000695 return false;
696}
Chris Lattnerafa9d7e2004-02-19 18:28:02 +0000697
Evan Cheng7a265d82008-07-03 00:07:19 +0000698/// replaceKillInstruction - Update register kill info by replacing a kill
699/// instruction with a new one.
700void LiveVariables::replaceKillInstruction(unsigned Reg, MachineInstr *OldMI,
701 MachineInstr *NewMI) {
702 VarInfo &VI = getVarInfo(Reg);
Evan Cheng9f8b66f2008-07-03 00:28:27 +0000703 std::replace(VI.Kills.begin(), VI.Kills.end(), OldMI, NewMI);
Evan Cheng7a265d82008-07-03 00:07:19 +0000704}
705
Chris Lattnerf8f724a2006-09-03 00:05:09 +0000706/// removeVirtualRegistersKilled - Remove all killed info for the specified
707/// instruction.
708void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
Evan Cheng70ec5282006-11-15 20:51:59 +0000709 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
710 MachineOperand &MO = MI->getOperand(i);
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000711 if (MO.isReg() && MO.isKill()) {
Chris Lattner60055892007-12-30 21:56:09 +0000712 MO.setIsKill(false);
Evan Cheng70ec5282006-11-15 20:51:59 +0000713 unsigned Reg = MO.getReg();
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000714 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng70ec5282006-11-15 20:51:59 +0000715 bool removed = getVarInfo(Reg).removeKill(MI);
716 assert(removed && "kill not in register's VarInfo?");
Duncan Sandsa41634e2011-08-12 14:54:45 +0000717 (void)removed;
Evan Cheng70ec5282006-11-15 20:51:59 +0000718 }
Chris Lattnerf8f724a2006-09-03 00:05:09 +0000719 }
720 }
Chris Lattnerf8f724a2006-09-03 00:05:09 +0000721}
722
Bill Wendling984f0ce2006-10-03 07:20:20 +0000723/// analyzePHINodes - Gather information about the PHI nodes in here. In
Bill Wendlingb9123512008-02-20 09:15:16 +0000724/// particular, we want to map the variable information of a virtual register
725/// which is used in a PHI node. We map that to the BB the vreg is coming from.
Bill Wendling984f0ce2006-10-03 07:20:20 +0000726///
727void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
728 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
729 I != E; ++I)
730 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
Chris Lattnerb06015a2010-02-09 19:54:29 +0000731 BBI != BBE && BBI->isPHI(); ++BBI)
Bill Wendling984f0ce2006-10-03 07:20:20 +0000732 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Jakob Stoklund Olesen502e4c62012-06-23 02:23:00 +0000733 if (BBI->getOperand(i).readsReg())
734 PHIVarInfo[BBI->getOperand(i + 1).getMBB()->getNumber()]
735 .push_back(BBI->getOperand(i).getReg());
Bill Wendling984f0ce2006-10-03 07:20:20 +0000736}
Jakob Stoklund Olesen4453dc92009-11-10 22:01:05 +0000737
Jakob Stoklund Olesenbc630ac2009-11-21 02:05:21 +0000738bool LiveVariables::VarInfo::isLiveIn(const MachineBasicBlock &MBB,
739 unsigned Reg,
740 MachineRegisterInfo &MRI) {
741 unsigned Num = MBB.getNumber();
742
743 // Reg is live-through.
744 if (AliveBlocks.test(Num))
745 return true;
746
747 // Registers defined in MBB cannot be live in.
748 const MachineInstr *Def = MRI.getVRegDef(Reg);
749 if (Def && Def->getParent() == &MBB)
750 return false;
751
752 // Reg was not defined in MBB, was it killed here?
753 return findKill(&MBB);
754}
755
Jakob Stoklund Olesendefc4702009-12-01 17:13:31 +0000756bool LiveVariables::isLiveOut(unsigned Reg, const MachineBasicBlock &MBB) {
757 LiveVariables::VarInfo &VI = getVarInfo(Reg);
758
759 // Loop over all of the successors of the basic block, checking to see if
760 // the value is either live in the block, or if it is killed in the block.
Benjamin Kramerb8ca01f2011-03-08 17:28:36 +0000761 SmallVector<MachineBasicBlock*, 8> OpSuccBlocks;
Jakob Stoklund Olesendefc4702009-12-01 17:13:31 +0000762 for (MachineBasicBlock::const_succ_iterator SI = MBB.succ_begin(),
763 E = MBB.succ_end(); SI != E; ++SI) {
764 MachineBasicBlock *SuccMBB = *SI;
765
766 // Is it alive in this successor?
767 unsigned SuccIdx = SuccMBB->getNumber();
768 if (VI.AliveBlocks.test(SuccIdx))
769 return true;
770 OpSuccBlocks.push_back(SuccMBB);
771 }
772
773 // Check to see if this value is live because there is a use in a successor
774 // that kills it.
775 switch (OpSuccBlocks.size()) {
776 case 1: {
777 MachineBasicBlock *SuccMBB = OpSuccBlocks[0];
778 for (unsigned i = 0, e = VI.Kills.size(); i != e; ++i)
779 if (VI.Kills[i]->getParent() == SuccMBB)
780 return true;
781 break;
782 }
783 case 2: {
784 MachineBasicBlock *SuccMBB1 = OpSuccBlocks[0], *SuccMBB2 = OpSuccBlocks[1];
785 for (unsigned i = 0, e = VI.Kills.size(); i != e; ++i)
786 if (VI.Kills[i]->getParent() == SuccMBB1 ||
787 VI.Kills[i]->getParent() == SuccMBB2)
788 return true;
789 break;
790 }
791 default:
792 std::sort(OpSuccBlocks.begin(), OpSuccBlocks.end());
793 for (unsigned i = 0, e = VI.Kills.size(); i != e; ++i)
794 if (std::binary_search(OpSuccBlocks.begin(), OpSuccBlocks.end(),
795 VI.Kills[i]->getParent()))
796 return true;
797 }
798 return false;
799}
800
Jakob Stoklund Olesen4f7fd3b2009-11-11 19:31:31 +0000801/// addNewBlock - Add a new basic block BB as an empty succcessor to DomBB. All
802/// variables that are live out of DomBB will be marked as passing live through
803/// BB.
804void LiveVariables::addNewBlock(MachineBasicBlock *BB,
Jakob Stoklund Olesenbc630ac2009-11-21 02:05:21 +0000805 MachineBasicBlock *DomBB,
806 MachineBasicBlock *SuccBB) {
Jakob Stoklund Olesen4f7fd3b2009-11-11 19:31:31 +0000807 const unsigned NumNew = BB->getNumber();
Jakob Stoklund Olesenbc630ac2009-11-21 02:05:21 +0000808
809 // All registers used by PHI nodes in SuccBB must be live through BB.
Evan Cheng2a81dd42011-12-06 22:12:01 +0000810 for (MachineBasicBlock::iterator BBI = SuccBB->begin(),
Chris Lattnerb06015a2010-02-09 19:54:29 +0000811 BBE = SuccBB->end(); BBI != BBE && BBI->isPHI(); ++BBI)
Jakob Stoklund Olesenbc630ac2009-11-21 02:05:21 +0000812 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
813 if (BBI->getOperand(i+1).getMBB() == BB)
814 getVarInfo(BBI->getOperand(i).getReg()).AliveBlocks.set(NumNew);
Jakob Stoklund Olesen4453dc92009-11-10 22:01:05 +0000815
816 // Update info for all live variables
Jakob Stoklund Olesen28d76692011-01-08 23:10:57 +0000817 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
818 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen4f7fd3b2009-11-11 19:31:31 +0000819 VarInfo &VI = getVarInfo(Reg);
Jakob Stoklund Olesenbc630ac2009-11-21 02:05:21 +0000820 if (!VI.AliveBlocks.test(NumNew) && VI.isLiveIn(*SuccBB, Reg, *MRI))
Jakob Stoklund Olesen4f7fd3b2009-11-11 19:31:31 +0000821 VI.AliveBlocks.set(NumNew);
Jakob Stoklund Olesen4453dc92009-11-10 22:01:05 +0000822 }
823}