| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
| Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // This file describes the Thumb instruction set. | 
|  | 11 | // | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
|  | 14 | //===----------------------------------------------------------------------===// | 
|  | 15 | // Thumb specific DAG Nodes. | 
|  | 16 | // | 
|  | 17 |  | 
|  | 18 | def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall, | 
|  | 19 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; | 
|  | 20 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 | def imm_neg_XFORM : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 22 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 23 | }]>; | 
|  | 24 | def imm_comp_XFORM : SDNodeXForm<imm, [{ | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 25 | return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | }]>; | 
|  | 27 |  | 
|  | 28 |  | 
|  | 29 | /// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7]. | 
|  | 30 | def imm0_7 : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 31 | return (uint32_t)N->getZExtValue() < 8; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 32 | }]>; | 
|  | 33 | def imm0_7_neg : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 34 | return (uint32_t)-N->getZExtValue() < 8; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 35 | }], imm_neg_XFORM>; | 
|  | 36 |  | 
|  | 37 | def imm0_255 : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 38 | return (uint32_t)N->getZExtValue() < 256; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 39 | }]>; | 
|  | 40 | def imm0_255_comp : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 41 | return ~((uint32_t)N->getZExtValue()) < 256; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 42 | }]>; | 
|  | 43 |  | 
|  | 44 | def imm8_255 : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 45 | return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 46 | }]>; | 
|  | 47 | def imm8_255_neg : PatLeaf<(i32 imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 48 | unsigned Val = -N->getZExtValue(); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 49 | return Val >= 8 && Val < 256; | 
|  | 50 | }], imm_neg_XFORM>; | 
|  | 51 |  | 
|  | 52 | // Break imm's up into two pieces: an immediate + a left shift. | 
|  | 53 | // This uses thumb_immshifted to match and thumb_immshifted_val and | 
|  | 54 | // thumb_immshifted_shamt to get the val/shift pieces. | 
|  | 55 | def thumb_immshifted : PatLeaf<(imm), [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 56 | return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue()); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 57 | }]>; | 
|  | 58 |  | 
|  | 59 | def thumb_immshifted_val : SDNodeXForm<imm, [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 60 | unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue()); | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 61 | return CurDAG->getTargetConstant(V, MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 62 | }]>; | 
|  | 63 |  | 
|  | 64 | def thumb_immshifted_shamt : SDNodeXForm<imm, [{ | 
| Dan Gohman | effb894 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 65 | unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue()); | 
| Owen Anderson | 9f94459 | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 66 | return CurDAG->getTargetConstant(V, MVT::i32); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 67 | }]>; | 
|  | 68 |  | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 69 | // Scaled 4 immediate. | 
|  | 70 | def t_imm_s4 : Operand<i32> { | 
|  | 71 | let PrintMethod = "printThumbS4ImmOperand"; | 
|  | 72 | } | 
|  | 73 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 74 | // Define Thumb specific addressing modes. | 
|  | 75 |  | 
|  | 76 | // t_addrmode_rr := reg + reg | 
|  | 77 | // | 
|  | 78 | def t_addrmode_rr : Operand<i32>, | 
|  | 79 | ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> { | 
|  | 80 | let PrintMethod = "printThumbAddrModeRROperand"; | 
| Jim Grosbach | fde2110 | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 81 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 82 | } | 
|  | 83 |  | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 84 | // t_addrmode_s4 := reg + reg | 
|  | 85 | //                  reg + imm5 * 4 | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 86 | // | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 87 | def t_addrmode_s4 : Operand<i32>, | 
|  | 88 | ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> { | 
|  | 89 | let PrintMethod = "printThumbAddrModeS4Operand"; | 
| Jim Grosbach | fde2110 | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 90 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 91 | } | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 92 |  | 
|  | 93 | // t_addrmode_s2 := reg + reg | 
|  | 94 | //                  reg + imm5 * 2 | 
|  | 95 | // | 
|  | 96 | def t_addrmode_s2 : Operand<i32>, | 
|  | 97 | ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> { | 
|  | 98 | let PrintMethod = "printThumbAddrModeS2Operand"; | 
| Jim Grosbach | fde2110 | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 99 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 100 | } | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 101 |  | 
|  | 102 | // t_addrmode_s1 := reg + reg | 
|  | 103 | //                  reg + imm5 | 
|  | 104 | // | 
|  | 105 | def t_addrmode_s1 : Operand<i32>, | 
|  | 106 | ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> { | 
|  | 107 | let PrintMethod = "printThumbAddrModeS1Operand"; | 
| Jim Grosbach | fde2110 | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 108 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 109 | } | 
|  | 110 |  | 
|  | 111 | // t_addrmode_sp := sp + imm8 * 4 | 
|  | 112 | // | 
|  | 113 | def t_addrmode_sp : Operand<i32>, | 
|  | 114 | ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> { | 
|  | 115 | let PrintMethod = "printThumbAddrModeSPOperand"; | 
| Jakob Stoklund Olesen | a94837d | 2010-01-13 00:43:06 +0000 | [diff] [blame] | 116 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 117 | } | 
|  | 118 |  | 
|  | 119 | //===----------------------------------------------------------------------===// | 
|  | 120 | //  Miscellaneous Instructions. | 
|  | 121 | // | 
|  | 122 |  | 
| Jim Grosbach | 45fceea | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 123 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE | 
|  | 124 | // from removing one half of the matched pairs. That breaks PEI, which assumes | 
|  | 125 | // these will always be in pairs, and asserts if it finds otherwise. Better way? | 
|  | 126 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 127 | def tADJCALLSTACKUP : | 
| David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 128 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary, | 
| Bill Wendling | f359fed | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 129 | "@ tADJCALLSTACKUP $amt1", | 
| David Goodwin | 22c2fba | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 130 | [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>; | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 131 |  | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 132 | def tADJCALLSTACKDOWN : | 
| David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 133 | PseudoInst<(outs), (ins i32imm:$amt), NoItinerary, | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 134 | "@ tADJCALLSTACKDOWN $amt", | 
| David Goodwin | 22c2fba | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 135 | [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>; | 
| Evan Cheng | 3e18e50 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 136 | } | 
| Evan Cheng | 0f7cbe8 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 137 |  | 
| Johnny Chen | 90adefc | 2010-02-25 03:28:51 +0000 | [diff] [blame] | 138 | def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", | 
|  | 139 | [/* For disassembly only; pattern left blank */]>, | 
|  | 140 | T1Encoding<0b101111> { | 
|  | 141 | let Inst{9-8} = 0b11; | 
|  | 142 | let Inst{7-0} = 0b00000000; | 
|  | 143 | } | 
|  | 144 |  | 
| Johnny Chen | f40b8e0 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 145 | // The i32imm operand $val can be used by a debugger to store more information | 
|  | 146 | // about the breakpoint. | 
|  | 147 | def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val", | 
|  | 148 | [/* For disassembly only; pattern left blank */]>, | 
|  | 149 | T1Encoding<0b101111> { | 
|  | 150 | let Inst{9-8} = 0b10; | 
|  | 151 | } | 
|  | 152 |  | 
| Evan Cheng | 7cc6aca | 2009-08-04 23:47:55 +0000 | [diff] [blame] | 153 | // For both thumb1 and thumb2. | 
| Evan Cheng | a7ca624 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 154 | let isNotDuplicable = 1 in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 155 | def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 156 | "\n$cp:\n\tadd\t$dst, pc", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 157 | [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>, | 
|  | 158 | T1Special<{0,0,?,?}> { | 
|  | 159 | let Inst{6-3} = 0b1111; // A8.6.6 Rm = pc | 
|  | 160 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 161 |  | 
| Evan Cheng | b566ab7 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 162 | // PC relative add. | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 163 | def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 164 | "add\t$dst, pc, $rhs", []>, | 
|  | 165 | T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10 | 
| Evan Cheng | b566ab7 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 166 |  | 
|  | 167 | // ADD rd, sp, #imm8 | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 168 | def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 169 | "add\t$dst, $sp, $rhs", []>, | 
|  | 170 | T1Encoding<{1,0,1,0,1,?}>; // A6.2 & A8.6.8 | 
| Evan Cheng | b566ab7 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 171 |  | 
|  | 172 | // ADD sp, sp, #imm7 | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 173 | def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 174 | "add\t$dst, $rhs", []>, | 
|  | 175 | T1Misc<{0,0,0,0,0,?,?}>; // A6.2.5 & A8.6.8 | 
| Evan Cheng | b566ab7 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 176 |  | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 177 | // SUB sp, sp, #imm7 | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 178 | def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 179 | "sub\t$dst, $rhs", []>, | 
|  | 180 | T1Misc<{0,0,0,0,1,?,?}>; // A6.2.5 & A8.6.215 | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 181 |  | 
| Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 182 | // ADD rm, sp | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 183 | def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 184 | "add\t$dst, $rhs", []>, | 
|  | 185 | T1Special<{0,0,?,?}> { | 
|  | 186 | let Inst{6-3} = 0b1101; // A8.6.9 Encoding T1 | 
|  | 187 | } | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 188 |  | 
| Evan Cheng | b566ab7 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 189 | // ADD sp, rm | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 190 | def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 191 | "add\t$dst, $rhs", []>, | 
|  | 192 | T1Special<{0,0,?,?}> { | 
|  | 193 | // A8.6.9 Encoding T2 | 
|  | 194 | let Inst{7} = 1; | 
|  | 195 | let Inst{2-0} = 0b101; | 
|  | 196 | } | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 197 |  | 
|  | 198 | // Pseudo instruction that will expand into a tSUBspi + a copy. | 
| Dan Gohman | 453d64c | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 199 | let usesCustomInserter = 1 in { // Expanded after instruction selection. | 
| Evan Cheng | b185259 | 2009-11-19 06:57:41 +0000 | [diff] [blame] | 200 | def tSUBspi_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), | 
|  | 201 | NoItinerary, "@ sub\t$dst, $rhs", []>; | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 202 |  | 
|  | 203 | def tADDspr_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 204 | NoItinerary, "@ add\t$dst, $rhs", []>; | 
| Evan Cheng | b972e56 | 2009-08-07 00:34:42 +0000 | [diff] [blame] | 205 |  | 
|  | 206 | let Defs = [CPSR] in | 
|  | 207 | def tANDsp : PseudoInst<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 208 | NoItinerary, "@ and\t$dst, $rhs", []>; | 
| Dan Gohman | 453d64c | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 209 | } // usesCustomInserter | 
| Evan Cheng | b566ab7 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 210 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 211 | //===----------------------------------------------------------------------===// | 
|  | 212 | //  Control Flow Instructions. | 
|  | 213 | // | 
|  | 214 |  | 
| Jim Grosbach | bcad0c8 | 2009-09-30 01:35:11 +0000 | [diff] [blame] | 215 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 216 | def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", [(ARMretflag)]>, | 
|  | 217 | T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25 | 
|  | 218 | let Inst{6-3} = 0b1110; // Rm = lr | 
|  | 219 | } | 
| Evan Cheng | e7e966d | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 220 | // Alternative return instruction used by vararg functions. | 
| Jim Grosbach | 3e2cad3 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 221 | def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), IIC_Br, "bx\t$target",[]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 222 | T1Special<{1,1,0,?}>; // A6.2.3 & A8.6.25 | 
| Evan Cheng | e7e966d | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 223 | } | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 224 |  | 
| Bob Wilson | 73789b8 | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 225 | // Indirect branches | 
|  | 226 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { | 
| Bob Wilson | 064c5fe | 2009-11-03 06:29:56 +0000 | [diff] [blame] | 227 | def tBRIND : TI<(outs), (ins GPR:$dst), IIC_Br, "mov\tpc, $dst", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 228 | [(brind GPR:$dst)]>, | 
| Johnny Chen | 27f000a | 2010-01-18 20:15:56 +0000 | [diff] [blame] | 229 | T1Special<{1,0,1,?}> { | 
| Johnny Chen | b34888b | 2010-01-13 21:00:26 +0000 | [diff] [blame] | 230 | // <Rd> = Inst{7:2-0} = pc | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 231 | let Inst{2-0} = 0b111; | 
|  | 232 | } | 
| Bob Wilson | 73789b8 | 2009-10-28 18:26:41 +0000 | [diff] [blame] | 233 | } | 
|  | 234 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 235 | // FIXME: remove when we have a way to marking a MI with these properties. | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 236 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, | 
|  | 237 | hasExtraDefRegAllocReq = 1 in | 
| Evan Cheng | 3bbc6c3 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 238 | def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 239 | "pop${p}\t$wb", []>, | 
|  | 240 | T1Misc<{1,1,0,?,?,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 241 |  | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 242 | let isCall = 1, | 
| Evan Cheng | 4b02b2f | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 243 | Defs = [R0,  R1,  R2,  R3,  R12, LR, | 
|  | 244 | D0,  D1,  D2,  D3,  D4,  D5,  D6,  D7, | 
|  | 245 | D16, D17, D18, D19, D20, D21, D22, D23, | 
| David Goodwin | d93c668 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 246 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 247 | // Also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 248 | def tBL  : TIx2<0b11110, 0b11, 1, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 249 | (outs), (ins i32imm:$func, variable_ops), IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 250 | "bl\t${func:call}", | 
|  | 251 | [(ARMtcall tglobaladdr:$func)]>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 252 | Requires<[IsThumb, IsNotDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 253 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 254 | // ARMv5T and above, also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 255 | def tBLXi : TIx2<0b11110, 0b11, 0, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 256 | (outs), (ins i32imm:$func, variable_ops), IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 257 | "blx\t${func:call}", | 
|  | 258 | [(ARMcall tglobaladdr:$func)]>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 259 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 260 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 261 | // Also used for Thumb2 | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 262 | def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 263 | "blx\t$func", | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 264 | [(ARMtcall GPR:$func)]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 265 | Requires<[IsThumb, HasV5T, IsNotDarwin]>, | 
|  | 266 | T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 267 |  | 
| Lauro Ramos Venancio | 143b0df | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 268 | // ARMv4T | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 269 | def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 270 | (outs), (ins tGPR:$func, variable_ops), IIC_Br, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 271 | "mov\tlr, pc\n\tbx\t$func", | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 272 | [(ARMcall_nolink tGPR:$func)]>, | 
|  | 273 | Requires<[IsThumb1Only, IsNotDarwin]>; | 
|  | 274 | } | 
|  | 275 |  | 
|  | 276 | // On Darwin R9 is call-clobbered. | 
|  | 277 | let isCall = 1, | 
|  | 278 | Defs = [R0,  R1,  R2,  R3,  R9,  R12, LR, | 
|  | 279 | D0,  D1,  D2,  D3,  D4,  D5,  D6,  D7, | 
|  | 280 | D16, D17, D18, D19, D20, D21, D22, D23, | 
| David Goodwin | d93c668 | 2009-09-03 22:12:28 +0000 | [diff] [blame] | 281 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in { | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 282 | // Also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 283 | def tBLr9 : TIx2<0b11110, 0b11, 1, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 284 | (outs), (ins i32imm:$func, variable_ops), IIC_Br, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 285 | "bl\t${func:call}", | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 286 | [(ARMtcall tglobaladdr:$func)]>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 287 | Requires<[IsThumb, IsDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 288 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 289 | // ARMv5T and above, also used for Thumb2 | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 290 | def tBLXi_r9 : TIx2<0b11110, 0b11, 0, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 291 | (outs), (ins i32imm:$func, variable_ops), IIC_Br, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 292 | "blx\t${func:call}", | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 293 | [(ARMcall tglobaladdr:$func)]>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 294 | Requires<[IsThumb, HasV5T, IsDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 295 |  | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 296 | // Also used for Thumb2 | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 297 | def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 298 | "blx\t$func", | 
|  | 299 | [(ARMtcall GPR:$func)]>, | 
|  | 300 | Requires<[IsThumb, HasV5T, IsDarwin]>, | 
|  | 301 | T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24 | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 302 |  | 
|  | 303 | // ARMv4T | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 304 | def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?, | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 305 | (outs), (ins tGPR:$func, variable_ops), IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 306 | "mov\tlr, pc\n\tbx\t$func", | 
|  | 307 | [(ARMcall_nolink tGPR:$func)]>, | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 308 | Requires<[IsThumb1Only, IsDarwin]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 309 | } | 
|  | 310 |  | 
| Evan Cheng | ac1591b | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 311 | let isBranch = 1, isTerminator = 1 in { | 
| Evan Cheng | 1634e71 | 2007-05-16 21:53:43 +0000 | [diff] [blame] | 312 | let isBarrier = 1 in { | 
|  | 313 | let isPredicable = 1 in | 
| David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 314 | def tB   : T1I<(outs), (ins brtarget:$target), IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 315 | "b\t$target", [(br bb:$target)]>, | 
|  | 316 | T1Encoding<{1,1,1,0,0,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 317 |  | 
| Evan Cheng | 863736b | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 318 | // Far jump | 
| Evan Cheng | 317bd7a | 2009-08-07 05:45:07 +0000 | [diff] [blame] | 319 | let Defs = [LR] in | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 320 | def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 321 | "bl\t$target\t@ far jump",[]>; | 
| Evan Cheng | 863736b | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 322 |  | 
| David Goodwin | 27303cd | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 323 | def tBR_JTr : T1JTI<(outs), | 
|  | 324 | (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id), | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 325 | IIC_Br, "mov\tpc, $target\n\t.align\t2\n$jt", | 
| Johnny Chen | 466231a | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 326 | [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>, | 
|  | 327 | Encoding16 { | 
|  | 328 | let Inst{15-7} = 0b010001101; | 
|  | 329 | let Inst{2-0} = 0b111; | 
|  | 330 | } | 
| Evan Cheng | 1634e71 | 2007-05-16 21:53:43 +0000 | [diff] [blame] | 331 | } | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 332 | } | 
|  | 333 |  | 
| Evan Cheng | aa3b801 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 334 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 335 | // a two-value operand where a dag node expects two operands. :( | 
| Evan Cheng | ac1591b | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 336 | let isBranch = 1, isTerminator = 1 in | 
| David Goodwin | b062c23 | 2009-08-06 16:52:47 +0000 | [diff] [blame] | 337 | def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 338 | "b$cc\t$target", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 339 | [/*(ARMbrcond bb:$target, imm:$cc)*/]>, | 
|  | 340 | T1Encoding<{1,1,0,1,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 341 |  | 
| Evan Cheng | 6f29ad9 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 342 | // Compare and branch on zero / non-zero | 
|  | 343 | let isBranch = 1, isTerminator = 1 in { | 
|  | 344 | def tCBZ  : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 345 | "cbz\t$cmp, $target", []>, | 
|  | 346 | T1Misc<{0,0,?,1,?,?,?}>; | 
| Evan Cheng | 6f29ad9 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 347 |  | 
|  | 348 | def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 349 | "cbnz\t$cmp, $target", []>, | 
|  | 350 | T1Misc<{1,0,?,1,?,?,?}>; | 
| Evan Cheng | 6f29ad9 | 2009-10-31 23:46:45 +0000 | [diff] [blame] | 351 | } | 
|  | 352 |  | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 353 | // A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only | 
|  | 354 | // A8.6.16 B: Encoding T1 | 
|  | 355 | // If Inst{11-8} == 0b1111 then SEE SVC | 
|  | 356 | let isCall = 1 in { | 
| Johnny Chen | 90adefc | 2010-02-25 03:28:51 +0000 | [diff] [blame] | 357 | def tSVC : T1pI<(outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", []>, | 
| Johnny Chen | 57656da | 2010-02-25 02:21:11 +0000 | [diff] [blame] | 358 | Encoding16 { | 
|  | 359 | let Inst{15-12} = 0b1101; | 
|  | 360 | let Inst{11-8} = 0b1111; | 
|  | 361 | } | 
|  | 362 | } | 
|  | 363 |  | 
|  | 364 | // A8.6.16 B: Encoding T1 -- for disassembly only | 
|  | 365 | // If Inst{11-8} == 0b1110 then UNDEFINED | 
|  | 366 | def tTRAP : T1I<(outs), (ins), IIC_Br, "trap", []>, Encoding16 { | 
|  | 367 | let Inst{15-12} = 0b1101; | 
|  | 368 | let Inst{11-8} = 0b1110; | 
|  | 369 | } | 
|  | 370 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 371 | //===----------------------------------------------------------------------===// | 
|  | 372 | //  Load Store Instructions. | 
|  | 373 | // | 
|  | 374 |  | 
| Evan Cheng | bdb43a9 | 2009-11-20 19:57:15 +0000 | [diff] [blame] | 375 | let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 376 | def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 377 | "ldr", "\t$dst, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 378 | [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>, | 
|  | 379 | T1LdSt<0b100>; | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 380 | def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr, | 
| Johnny Chen | 0f45f4f | 2010-01-14 22:42:17 +0000 | [diff] [blame] | 381 | "ldr", "\t$dst, $addr", | 
|  | 382 | []>, | 
|  | 383 | T1LdSt4Imm<{1,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 384 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 385 | def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 386 | "ldrb", "\t$dst, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 387 | [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>, | 
|  | 388 | T1LdSt<0b110>; | 
| Johnny Chen | 0f45f4f | 2010-01-14 22:42:17 +0000 | [diff] [blame] | 389 | def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr, | 
|  | 390 | "ldrb", "\t$dst, $addr", | 
|  | 391 | []>, | 
|  | 392 | T1LdSt1Imm<{1,?,?}>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 393 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 394 | def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 395 | "ldrh", "\t$dst, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 396 | [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>, | 
|  | 397 | T1LdSt<0b101>; | 
| Johnny Chen | 0f45f4f | 2010-01-14 22:42:17 +0000 | [diff] [blame] | 398 | def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr, | 
|  | 399 | "ldrh", "\t$dst, $addr", | 
|  | 400 | []>, | 
|  | 401 | T1LdSt2Imm<{1,?,?}>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 402 |  | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 403 | let AddedComplexity = 10 in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 404 | def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 405 | "ldrsb", "\t$dst, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 406 | [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>, | 
|  | 407 | T1LdSt<0b011>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 408 |  | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 409 | let AddedComplexity = 10 in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 410 | def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 411 | "ldrsh", "\t$dst, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 412 | [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>, | 
|  | 413 | T1LdSt<0b111>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 414 |  | 
| Dan Gohman | 69cc2cb | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 415 | let canFoldAsLoad = 1 in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 416 | def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 417 | "ldr", "\t$dst, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 418 | [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>, | 
|  | 419 | T1LdStSP<{1,?,?}>; | 
| Evan Cheng | 1526ba5 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 420 |  | 
| Evan Cheng | ec13f826 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 421 | // Special instruction for restore. It cannot clobber condition register | 
|  | 422 | // when it's expanded by eliminateCallFramePseudoInstr(). | 
| Dan Gohman | 69cc2cb | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 423 | let canFoldAsLoad = 1, mayLoad = 1 in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 424 | def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 425 | "ldr", "\t$dst, $addr", []>, | 
|  | 426 | T1LdStSP<{1,?,?}>; | 
| Evan Cheng | ec13f826 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 427 |  | 
| Evan Cheng | 1526ba5 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 428 | // Load tconstpool | 
| Evan Cheng | 3f1a924 | 2009-11-04 00:00:39 +0000 | [diff] [blame] | 429 | // FIXME: Use ldr.n to work around a Darwin assembler bug. | 
| Jim Grosbach | fba7fce | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 430 | let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1  in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 431 | def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi, | 
| Evan Cheng | c639430 | 2009-11-04 07:38:48 +0000 | [diff] [blame] | 432 | "ldr", ".n\t$dst, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 433 | [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>, | 
|  | 434 | T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59 | 
| Evan Cheng | ee2763f | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 435 |  | 
|  | 436 | // Special LDR for loads from non-pc-relative constpools. | 
| Evan Cheng | bdb43a9 | 2009-11-20 19:57:15 +0000 | [diff] [blame] | 437 | let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1, | 
|  | 438 | mayHaveSideEffects = 1  in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 439 | def tLDRcp  : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 440 | "ldr", "\t$dst, $addr", []>, | 
|  | 441 | T1LdStSP<{1,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 442 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 443 | def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 444 | "str", "\t$src, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 445 | [(store tGPR:$src, t_addrmode_s4:$addr)]>, | 
|  | 446 | T1LdSt<0b000>; | 
| Johnny Chen | 0f45f4f | 2010-01-14 22:42:17 +0000 | [diff] [blame] | 447 | def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer, | 
|  | 448 | "str", "\t$src, $addr", | 
|  | 449 | []>, | 
|  | 450 | T1LdSt4Imm<{0,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 451 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 452 | def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 453 | "strb", "\t$src, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 454 | [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>, | 
|  | 455 | T1LdSt<0b010>; | 
| Johnny Chen | 0f45f4f | 2010-01-14 22:42:17 +0000 | [diff] [blame] | 456 | def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer, | 
|  | 457 | "strb", "\t$src, $addr", | 
|  | 458 | []>, | 
|  | 459 | T1LdSt1Imm<{0,?,?}>; | 
| Evan Cheng | c0b7366 | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 460 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 461 | def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 462 | "strh", "\t$src, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 463 | [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>, | 
|  | 464 | T1LdSt<0b001>; | 
| Johnny Chen | 0f45f4f | 2010-01-14 22:42:17 +0000 | [diff] [blame] | 465 | def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer, | 
|  | 466 | "strh", "\t$src, $addr", | 
|  | 467 | []>, | 
|  | 468 | T1LdSt2Imm<{0,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 469 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 470 | def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 471 | "str", "\t$src, $addr", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 472 | [(store tGPR:$src, t_addrmode_sp:$addr)]>, | 
|  | 473 | T1LdStSP<{0,?,?}>; | 
| Evan Cheng | ec13f826 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 474 |  | 
| Chris Lattner | 10324d0 | 2008-01-06 08:36:04 +0000 | [diff] [blame] | 475 | let mayStore = 1 in { | 
| Evan Cheng | ec13f826 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 476 | // Special instruction for spill. It cannot clobber condition register | 
|  | 477 | // when it's expanded by eliminateCallFramePseudoInstr(). | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 478 | def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 479 | "str", "\t$src, $addr", []>, | 
|  | 480 | T1LdStSP<{0,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 481 | } | 
|  | 482 |  | 
|  | 483 | //===----------------------------------------------------------------------===// | 
|  | 484 | //  Load / store multiple Instructions. | 
|  | 485 | // | 
|  | 486 |  | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 487 | // These requires base address to be written back or one of the loaded regs. | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 488 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 489 | def tLDM : T1I<(outs), | 
| Evan Cheng | 3bbc6c3 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 490 | (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 491 | IIC_iLoadm, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 492 | "ldm${addr:submode}${p}\t$addr, $wb", []>, | 
|  | 493 | T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53 | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 494 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 495 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 496 | def tSTM : T1I<(outs), | 
| Evan Cheng | 3bbc6c3 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 497 | (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops), | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 498 | IIC_iStorem, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 499 | "stm${addr:submode}${p}\t$addr, $wb", []>, | 
|  | 500 | T1Encoding<{1,1,0,0,0,?}>; // A6.2 & A8.6.189 | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 501 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 502 | let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in | 
| Evan Cheng | 3bbc6c3 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 503 | def tPOP : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 504 | "pop${p}\t$wb", []>, | 
|  | 505 | T1Misc<{1,1,0,?,?,?,?}>; | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 506 |  | 
| Evan Cheng | 1b2b64f | 2009-10-01 08:22:27 +0000 | [diff] [blame] | 507 | let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in | 
| Evan Cheng | 3bbc6c3 | 2009-10-01 01:33:39 +0000 | [diff] [blame] | 508 | def tPUSH : T1I<(outs), (ins pred:$p, reglist:$wb, variable_ops), IIC_Br, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 509 | "push${p}\t$wb", []>, | 
|  | 510 | T1Misc<{0,1,0,?,?,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 511 |  | 
|  | 512 | //===----------------------------------------------------------------------===// | 
|  | 513 | //  Arithmetic Instructions. | 
|  | 514 | // | 
|  | 515 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 516 | // Add with carry register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 517 | let isCommutable = 1, Uses = [CPSR] in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 518 | def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 519 | "adc", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 520 | [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 521 | T1DataProcessing<0b0101>; | 
| Evan Cheng | f40b900 | 2007-01-27 00:07:15 +0000 | [diff] [blame] | 522 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 523 | // Add immediate | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 524 | def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 525 | "add", "\t$dst, $lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 526 | [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>, | 
|  | 527 | T1General<0b01110>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 528 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 529 | def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 530 | "add", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 531 | [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>, | 
|  | 532 | T1General<{1,1,0,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 533 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 534 | // Add register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 535 | let isCommutable = 1 in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 536 | def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 537 | "add", "\t$dst, $lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 538 | [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 539 | T1General<0b01100>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 540 |  | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 541 | let neverHasSideEffects = 1 in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 542 | def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 543 | "add", "\t$dst, $rhs", []>, | 
|  | 544 | T1Special<{0,0,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 545 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 546 | // And register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 547 | let isCommutable = 1 in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 548 | def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 549 | "and", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 550 | [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 551 | T1DataProcessing<0b0000>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 552 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 553 | // ASR immediate | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 554 | def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 555 | "asr", "\t$dst, $lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 556 | [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>, | 
|  | 557 | T1General<{0,1,0,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 558 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 559 | // ASR register | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 560 | def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 561 | "asr", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 562 | [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 563 | T1DataProcessing<0b0100>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 564 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 565 | // BIC register | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 566 | def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 567 | "bic", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 568 | [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>, | 
|  | 569 | T1DataProcessing<0b1110>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 570 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 571 | // CMN register | 
|  | 572 | let Defs = [CPSR] in { | 
| Jim Grosbach | 267430f | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 573 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations | 
|  | 574 | //       Compare-to-zero still works out, just not the relationals | 
|  | 575 | //def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, | 
|  | 576 | //                "cmn", "\t$lhs, $rhs", | 
|  | 577 | //                [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>, | 
|  | 578 | //           T1DataProcessing<0b1011>; | 
| Johnny Chen | 7f30b64 | 2009-12-16 23:36:52 +0000 | [diff] [blame] | 579 | def tCMNz : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 580 | "cmn", "\t$lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 581 | [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>, | 
|  | 582 | T1DataProcessing<0b1011>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 583 | } | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 584 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 585 | // CMP immediate | 
|  | 586 | let Defs = [CPSR] in { | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 587 | def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 588 | "cmp", "\t$lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 589 | [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>, | 
|  | 590 | T1General<{1,0,1,?,?}>; | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 591 | def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 592 | "cmp", "\t$lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 593 | [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>, | 
|  | 594 | T1General<{1,0,1,?,?}>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 595 | } | 
|  | 596 |  | 
|  | 597 | // CMP register | 
|  | 598 | let Defs = [CPSR] in { | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 599 | def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 600 | "cmp", "\t$lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 601 | [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>, | 
|  | 602 | T1DataProcessing<0b1010>; | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 603 | def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 604 | "cmp", "\t$lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 605 | [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>, | 
|  | 606 | T1DataProcessing<0b1010>; | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 607 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 608 | def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 609 | "cmp", "\t$lhs, $rhs", []>, | 
|  | 610 | T1Special<{0,1,?,?}>; | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 611 | def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 612 | "cmp", "\t$lhs, $rhs", []>, | 
|  | 613 | T1Special<{0,1,?,?}>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 614 | } | 
| Lauro Ramos Venancio | 6be8533 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 615 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 616 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 617 | // XOR register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 618 | let isCommutable = 1 in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 619 | def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 620 | "eor", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 621 | [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 622 | T1DataProcessing<0b0001>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 623 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 624 | // LSL immediate | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 625 | def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 626 | "lsl", "\t$dst, $lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 627 | [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>, | 
|  | 628 | T1General<{0,0,0,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 629 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 630 | // LSL register | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 631 | def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 632 | "lsl", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 633 | [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 634 | T1DataProcessing<0b0010>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 635 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 636 | // LSR immediate | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 637 | def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 638 | "lsr", "\t$dst, $lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 639 | [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>, | 
|  | 640 | T1General<{0,0,1,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 641 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 642 | // LSR register | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 643 | def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 644 | "lsr", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 645 | [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 646 | T1DataProcessing<0b0011>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 647 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 648 | // move register | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 649 | def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 650 | "mov", "\t$dst, $src", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 651 | [(set tGPR:$dst, imm0_255:$src)]>, | 
|  | 652 | T1General<{1,0,0,?,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 653 |  | 
|  | 654 | // TODO: A7-73: MOV(2) - mov setting flag. | 
|  | 655 |  | 
|  | 656 |  | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 657 | let neverHasSideEffects = 1 in { | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 658 | // FIXME: Make this predicable. | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 659 | def tMOVr       : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 660 | "mov\t$dst, $src", []>, | 
|  | 661 | T1Special<0b1000>; | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 662 | let Defs = [CPSR] in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 663 | def tMOVSr      : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr, | 
| Johnny Chen | 466231a | 2009-12-16 02:32:54 +0000 | [diff] [blame] | 664 | "movs\t$dst, $src", []>, Encoding16 { | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 665 | let Inst{15-6} = 0b0000000000; | 
|  | 666 | } | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 667 |  | 
|  | 668 | // FIXME: Make these predicable. | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 669 | def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 670 | "mov\t$dst, $src", []>, | 
| Johnny Chen | 27f000a | 2010-01-18 20:15:56 +0000 | [diff] [blame] | 671 | T1Special<{1,0,0,?}>; | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 672 | def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 673 | "mov\t$dst, $src", []>, | 
| Johnny Chen | 27f000a | 2010-01-18 20:15:56 +0000 | [diff] [blame] | 674 | T1Special<{1,0,?,0}>; | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 675 | def tMOVgpr2gpr  : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 676 | "mov\t$dst, $src", []>, | 
| Johnny Chen | 27f000a | 2010-01-18 20:15:56 +0000 | [diff] [blame] | 677 | T1Special<{1,0,?,?}>; | 
| Evan Cheng | d93b5b6 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 678 | } // neverHasSideEffects | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 679 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 680 | // multiply register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 681 | let isCommutable = 1 in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 682 | def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 683 | "mul", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 684 | [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 685 | T1DataProcessing<0b1101>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 686 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 687 | // move inverse register | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 688 | def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 689 | "mvn", "\t$dst, $src", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 690 | [(set tGPR:$dst, (not tGPR:$src))]>, | 
|  | 691 | T1DataProcessing<0b1111>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 692 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 693 | // bitwise or register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 694 | let isCommutable = 1 in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 695 | def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),  IIC_iALUr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 696 | "orr", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 697 | [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 698 | T1DataProcessing<0b1100>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 699 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 700 | // swaps | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 701 | def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 702 | "rev", "\t$dst, $src", | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 703 | [(set tGPR:$dst, (bswap tGPR:$src))]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 704 | Requires<[IsThumb1Only, HasV6]>, | 
|  | 705 | T1Misc<{1,0,1,0,0,0,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 706 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 707 | def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 708 | "rev16", "\t$dst, $src", | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 709 | [(set tGPR:$dst, | 
|  | 710 | (or (and (srl tGPR:$src, (i32 8)), 0xFF), | 
|  | 711 | (or (and (shl tGPR:$src, (i32 8)), 0xFF00), | 
|  | 712 | (or (and (srl tGPR:$src, (i32 8)), 0xFF0000), | 
|  | 713 | (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 714 | Requires<[IsThumb1Only, HasV6]>, | 
|  | 715 | T1Misc<{1,0,1,0,0,1,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 716 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 717 | def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 718 | "revsh", "\t$dst, $src", | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 719 | [(set tGPR:$dst, | 
|  | 720 | (sext_inreg | 
| Evan Cheng | dd40617 | 2009-08-18 05:43:23 +0000 | [diff] [blame] | 721 | (or (srl (and tGPR:$src, 0xFF00), (i32 8)), | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 722 | (shl tGPR:$src, (i32 8))), i16))]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 723 | Requires<[IsThumb1Only, HasV6]>, | 
|  | 724 | T1Misc<{1,0,1,0,1,1,?}>; | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 725 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 726 | // rotate right register | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 727 | def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 728 | "ror", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 729 | [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 730 | T1DataProcessing<0b0111>; | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 731 |  | 
|  | 732 | // negate register | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 733 | def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 734 | "rsb", "\t$dst, $src, #0", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 735 | [(set tGPR:$dst, (ineg tGPR:$src))]>, | 
|  | 736 | T1DataProcessing<0b1001>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 737 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 738 | // Subtract with carry register | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 739 | let Uses = [CPSR] in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 740 | def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 741 | "sbc", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 742 | [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 743 | T1DataProcessing<0b0110>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 744 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 745 | // Subtract immediate | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 746 | def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 747 | "sub", "\t$dst, $lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 748 | [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>, | 
|  | 749 | T1General<0b01111>; | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 750 |  | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 751 | def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 752 | "sub", "\t$dst, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 753 | [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>, | 
|  | 754 | T1General<{1,1,1,?,?}>; | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 755 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 756 | // subtract register | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 757 | def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 758 | "sub", "\t$dst, $lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 759 | [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>, | 
|  | 760 | T1General<0b01101>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 761 |  | 
|  | 762 | // TODO: A7-96: STMIA - store multiple. | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 763 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 764 | // sign-extend byte | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 765 | def tSXTB  : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 766 | "sxtb", "\t$dst, $src", | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 767 | [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 768 | Requires<[IsThumb1Only, HasV6]>, | 
|  | 769 | T1Misc<{0,0,1,0,0,1,?}>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 770 |  | 
|  | 771 | // sign-extend short | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 772 | def tSXTH  : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 773 | "sxth", "\t$dst, $src", | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 774 | [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 775 | Requires<[IsThumb1Only, HasV6]>, | 
|  | 776 | T1Misc<{0,0,1,0,0,0,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 777 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 778 | // test | 
| Evan Cheng | 9643ba8 | 2009-06-26 00:19:07 +0000 | [diff] [blame] | 779 | let isCommutable = 1, Defs = [CPSR] in | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 780 | def tTST  : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 781 | "tst", "\t$lhs, $rhs", | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 782 | [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>, | 
|  | 783 | T1DataProcessing<0b1000>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 784 |  | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 785 | // zero-extend byte | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 786 | def tUXTB  : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 787 | "uxtb", "\t$dst, $src", | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 788 | [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 789 | Requires<[IsThumb1Only, HasV6]>, | 
|  | 790 | T1Misc<{0,0,1,0,1,1,?}>; | 
| David Goodwin | e85169c | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 791 |  | 
|  | 792 | // zero-extend short | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 793 | def tUXTH  : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr, | 
| Evan Cheng | b02bdb4 | 2009-10-27 00:08:59 +0000 | [diff] [blame] | 794 | "uxth", "\t$dst, $src", | 
| Evan Cheng | cd4cdd1 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 795 | [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 796 | Requires<[IsThumb1Only, HasV6]>, | 
|  | 797 | T1Misc<{0,0,1,0,1,0,?}>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 798 |  | 
|  | 799 |  | 
| Jim Grosbach | 3e2cad3 | 2010-02-16 21:23:02 +0000 | [diff] [blame] | 800 | // Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation. | 
| Dan Gohman | 453d64c | 2009-10-29 18:10:34 +0000 | [diff] [blame] | 801 | // Expanded after instruction selection into a branch sequence. | 
|  | 802 | let usesCustomInserter = 1 in  // Expanded after instruction selection. | 
| Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 803 | def tMOVCCr_pseudo : | 
| Evan Cheng | fd10869 | 2009-08-12 02:03:03 +0000 | [diff] [blame] | 804 | PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc), | 
|  | 805 | NoItinerary, "@ tMOVCCr $cc", | 
|  | 806 | [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 807 |  | 
| Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 808 |  | 
|  | 809 | // 16-bit movcc in IT blocks for Thumb2. | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 810 | def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 811 | "mov", "\t$dst, $rhs", []>, | 
| Johnny Chen | 27f000a | 2010-01-18 20:15:56 +0000 | [diff] [blame] | 812 | T1Special<{1,0,?,?}>; | 
| Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 813 |  | 
| Jim Grosbach | f7279bd | 2010-02-09 19:51:37 +0000 | [diff] [blame] | 814 | def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 815 | "mov", "\t$dst, $rhs", []>, | 
|  | 816 | T1General<{1,0,0,?,?}>; | 
| Evan Cheng | bb2af35 | 2009-08-12 05:17:19 +0000 | [diff] [blame] | 817 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 818 | // tLEApcrel - Load a pc-relative address into a register without offending the | 
|  | 819 | // assembler. | 
| David Goodwin | a7c2dfb | 2009-08-19 18:00:44 +0000 | [diff] [blame] | 820 | def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi, | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 821 | "adr$p\t$dst, #$label", []>, | 
|  | 822 | T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10 | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 823 |  | 
| Evan Cheng | db73d68 | 2009-08-14 00:32:16 +0000 | [diff] [blame] | 824 | def tLEApcrelJT : T1I<(outs tGPR:$dst), | 
| Bob Wilson | ceffeb6 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 825 | (ins i32imm:$label, nohash_imm:$id, pred:$p), | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 826 | IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>, | 
|  | 827 | T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10 | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 828 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 829 | //===----------------------------------------------------------------------===// | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 830 | // TLS Instructions | 
|  | 831 | // | 
|  | 832 |  | 
|  | 833 | // __aeabi_read_tp preserves the registers r1-r3. | 
|  | 834 | let isCall = 1, | 
|  | 835 | Defs = [R0, LR] in { | 
| Johnny Chen | c28e629 | 2009-12-15 17:24:14 +0000 | [diff] [blame] | 836 | def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br, | 
|  | 837 | "bl\t__aeabi_read_tp", | 
|  | 838 | [(set R0, ARMthread_pointer)]>; | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 839 | } | 
|  | 840 |  | 
| Jim Grosbach | 36d4dec | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 841 | // SJLJ Exception handling intrinsics | 
|  | 842 | //   eh_sjlj_setjmp() is an instruction sequence to store the return | 
|  | 843 | //   address and save #0 in R0 for the non-longjmp case. | 
|  | 844 | //   Since by its nature we may be coming from some other function to get | 
|  | 845 | //   here, and we're using the stack frame for the containing function to | 
|  | 846 | //   save/restore registers, we can't keep anything live in regs across | 
|  | 847 | //   the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon | 
|  | 848 | //   when we get here from a longjmp(). We force everthing out of registers | 
|  | 849 | //   except for our own input by listing the relevant registers in Defs. By | 
|  | 850 | //   doing so, we also cause the prologue/epilogue code to actively preserve | 
|  | 851 | //   all of the callee-saved resgisters, which is exactly what we want. | 
| Jim Grosbach | a570d05 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 852 | //   The current SP is passed in $val, and we reuse the reg as a scratch. | 
| Jim Grosbach | 36d4dec | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 853 | let Defs = | 
|  | 854 | [ R0,  R1,  R2,  R3,  R4,  R5,  R6,  R7, R12 ] in { | 
| Jim Grosbach | a570d05 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 855 | def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val), | 
| Jim Grosbach | 36d4dec | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 856 | AddrModeNone, SizeSpecial, NoItinerary, | 
| Jim Grosbach | a570d05 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 857 | "str\t$val, [$src, #8]\t@ begin eh.setjmp\n" | 
|  | 858 | "\tmov\t$val, pc\n" | 
|  | 859 | "\tadds\t$val, #9\n" | 
|  | 860 | "\tstr\t$val, [$src, #4]\n" | 
| Jim Grosbach | 36d4dec | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 861 | "\tmovs\tr0, #0\n" | 
|  | 862 | "\tb\t1f\n" | 
| Jim Grosbach | a3575ca | 2010-01-27 00:07:20 +0000 | [diff] [blame] | 863 | "\tmovs\tr0, #1\t@ end eh.setjmp\n" | 
| Jim Grosbach | 36d4dec | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 864 | "1:", "", | 
| Jim Grosbach | a570d05 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 865 | [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>; | 
| Jim Grosbach | 36d4dec | 2009-12-01 18:10:36 +0000 | [diff] [blame] | 866 | } | 
| Lauro Ramos Venancio | c39c12a | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 867 | //===----------------------------------------------------------------------===// | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 868 | // Non-Instruction Patterns | 
|  | 869 | // | 
|  | 870 |  | 
| Evan Cheng | 61671c8 | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 871 | // Add with carry | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 872 | def : T1Pat<(addc   tGPR:$lhs, imm0_7:$rhs), | 
|  | 873 | (tADDi3 tGPR:$lhs, imm0_7:$rhs)>; | 
|  | 874 | def : T1Pat<(addc   tGPR:$lhs, imm8_255:$rhs), | 
| Evan Cheng | 01de985 | 2009-08-20 17:01:04 +0000 | [diff] [blame] | 875 | (tADDi8 tGPR:$lhs, imm8_255:$rhs)>; | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 876 | def : T1Pat<(addc   tGPR:$lhs, tGPR:$rhs), | 
|  | 877 | (tADDrr tGPR:$lhs, tGPR:$rhs)>; | 
| Evan Cheng | 61671c8 | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 878 |  | 
|  | 879 | // Subtract with carry | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 880 | def : T1Pat<(addc   tGPR:$lhs, imm0_7_neg:$rhs), | 
|  | 881 | (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>; | 
|  | 882 | def : T1Pat<(addc   tGPR:$lhs, imm8_255_neg:$rhs), | 
|  | 883 | (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>; | 
|  | 884 | def : T1Pat<(subc   tGPR:$lhs, tGPR:$rhs), | 
|  | 885 | (tSUBrr tGPR:$lhs, tGPR:$rhs)>; | 
| Evan Cheng | 61671c8 | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 886 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 887 | // ConstantPool, GlobalAddress | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 888 | def : T1Pat<(ARMWrapper  tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>; | 
|  | 889 | def : T1Pat<(ARMWrapper  tconstpool  :$dst), (tLEApcrel tconstpool  :$dst)>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 890 |  | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 891 | // JumpTable | 
| David Goodwin | e5b969f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 892 | def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id), | 
|  | 893 | (tLEApcrelJT tjumptable:$dst, imm:$id)>; | 
| Evan Cheng | 0701c5a | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 894 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 895 | // Direct calls | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 896 | def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 897 | Requires<[IsThumb, IsNotDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 898 | def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 899 | Requires<[IsThumb, IsDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 900 |  | 
|  | 901 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 902 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; | 
| Evan Cheng | 175bd14 | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 903 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>, | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 904 | Requires<[IsThumb, HasV5T, IsDarwin]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 905 |  | 
|  | 906 | // Indirect calls to ARM routines | 
| Evan Cheng | 6ab54fd | 2009-08-01 00:16:10 +0000 | [diff] [blame] | 907 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>, | 
|  | 908 | Requires<[IsThumb, HasV5T, IsNotDarwin]>; | 
|  | 909 | def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>, | 
|  | 910 | Requires<[IsThumb, HasV5T, IsDarwin]>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 911 |  | 
|  | 912 | // zextload i1 -> zextload i8 | 
| Evan Cheng | 5772681 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 913 | def : T1Pat<(zextloadi1 t_addrmode_s1:$addr), | 
|  | 914 | (tLDRB t_addrmode_s1:$addr)>; | 
| Jim Grosbach | 669f1d0 | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 915 |  | 
| Evan Cheng | d02d75c | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 916 | // extload -> zextload | 
| Evan Cheng | 5772681 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 917 | def : T1Pat<(extloadi1  t_addrmode_s1:$addr),  (tLDRB t_addrmode_s1:$addr)>; | 
|  | 918 | def : T1Pat<(extloadi8  t_addrmode_s1:$addr),  (tLDRB t_addrmode_s1:$addr)>; | 
|  | 919 | def : T1Pat<(extloadi16 t_addrmode_s2:$addr),  (tLDRH t_addrmode_s2:$addr)>; | 
| Evan Cheng | d02d75c | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 920 |  | 
| Evan Cheng | 6da267d | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 921 | // If it's impossible to use [r,r] address mode for sextload, select to | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 922 | // ldr{b|h} + sxt{b|h} instead. | 
| Evan Cheng | 38e88cb | 2009-07-21 18:15:26 +0000 | [diff] [blame] | 923 | def : T1Pat<(sextloadi8 t_addrmode_s1:$addr), | 
| Evan Cheng | 6da267d | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 924 | (tSXTB (tLDRB t_addrmode_s1:$addr))>, | 
|  | 925 | Requires<[IsThumb1Only, HasV6]>; | 
| Evan Cheng | 38e88cb | 2009-07-21 18:15:26 +0000 | [diff] [blame] | 926 | def : T1Pat<(sextloadi16 t_addrmode_s2:$addr), | 
| Evan Cheng | 6da267d | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 927 | (tSXTH (tLDRH t_addrmode_s2:$addr))>, | 
|  | 928 | Requires<[IsThumb1Only, HasV6]>; | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 929 |  | 
| Evan Cheng | 6da267d | 2009-08-28 00:31:43 +0000 | [diff] [blame] | 930 | def : T1Pat<(sextloadi8 t_addrmode_s1:$addr), | 
|  | 931 | (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>; | 
|  | 932 | def : T1Pat<(sextloadi16 t_addrmode_s1:$addr), | 
|  | 933 | (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>; | 
| Evan Cheng | 0794c6a | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 934 |  | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 935 | // Large immediate handling. | 
|  | 936 |  | 
|  | 937 | // Two piece imms. | 
| Evan Cheng | eab9ca7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 938 | def : T1Pat<(i32 thumb_immshifted:$src), | 
|  | 939 | (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)), | 
|  | 940 | (thumb_immshifted_shamt imm:$src))>; | 
| Evan Cheng | 10043e2 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 941 |  | 
| Evan Cheng | eab9ca7 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 942 | def : T1Pat<(i32 imm0_255_comp:$src), | 
|  | 943 | (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>; | 
| Evan Cheng | 207b246 | 2009-11-06 23:52:48 +0000 | [diff] [blame] | 944 |  | 
|  | 945 | // Pseudo instruction that combines ldr from constpool and add pc. This should | 
|  | 946 | // be expanded into two instructions late to allow if-conversion and | 
|  | 947 | // scheduling. | 
|  | 948 | let isReMaterializable = 1 in | 
|  | 949 | def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp), | 
|  | 950 | NoItinerary, "@ ldr.n\t$dst, $addr\n$cp:\n\tadd\t$dst, pc", | 
|  | 951 | [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)), | 
|  | 952 | imm:$cp))]>, | 
|  | 953 | Requires<[IsThumb1Only]>; |