blob: cb2eeeaaf7de52425c7bfcaf8507575891a1673b [file] [log] [blame]
Vincent Lejeune147700b2013-04-30 00:14:27 +00001//===----- R600Packetizer.cpp - VLIW packetizer ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// This pass implements instructions packetization for R600. It unsets isLast
12/// bit of instructions inside a bundle and substitutes src register with
13/// PreviousVector when applicable.
14//
15//===----------------------------------------------------------------------===//
16
Vincent Lejeune147700b2013-04-30 00:14:27 +000017#include "llvm/Support/Debug.h"
Vincent Lejeune147700b2013-04-30 00:14:27 +000018#include "AMDGPU.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000019#include "AMDGPUSubtarget.h"
Vincent Lejeune147700b2013-04-30 00:14:27 +000020#include "R600InstrInfo.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000021#include "llvm/CodeGen/DFAPacketizer.h"
22#include "llvm/CodeGen/MachineDominators.h"
23#include "llvm/CodeGen/MachineFunctionPass.h"
24#include "llvm/CodeGen/MachineLoopInfo.h"
25#include "llvm/CodeGen/Passes.h"
26#include "llvm/CodeGen/ScheduleDAG.h"
27#include "llvm/Support/raw_ostream.h"
Vincent Lejeune147700b2013-04-30 00:14:27 +000028
Benjamin Kramerd78bb462013-05-23 17:10:37 +000029using namespace llvm;
30
Chandler Carruth84e68b22014-04-22 02:41:26 +000031#define DEBUG_TYPE "packets"
32
Benjamin Kramerd78bb462013-05-23 17:10:37 +000033namespace {
Vincent Lejeune147700b2013-04-30 00:14:27 +000034
35class R600Packetizer : public MachineFunctionPass {
36
37public:
38 static char ID;
39 R600Packetizer(const TargetMachine &TM) : MachineFunctionPass(ID) {}
40
Craig Topper5656db42014-04-29 07:57:24 +000041 void getAnalysisUsage(AnalysisUsage &AU) const override {
Vincent Lejeune147700b2013-04-30 00:14:27 +000042 AU.setPreservesCFG();
43 AU.addRequired<MachineDominatorTree>();
44 AU.addPreserved<MachineDominatorTree>();
45 AU.addRequired<MachineLoopInfo>();
46 AU.addPreserved<MachineLoopInfo>();
47 MachineFunctionPass::getAnalysisUsage(AU);
48 }
49
Craig Topper5656db42014-04-29 07:57:24 +000050 const char *getPassName() const override {
Vincent Lejeune147700b2013-04-30 00:14:27 +000051 return "R600 Packetizer";
52 }
53
Craig Topper5656db42014-04-29 07:57:24 +000054 bool runOnMachineFunction(MachineFunction &Fn) override;
Vincent Lejeune147700b2013-04-30 00:14:27 +000055};
56char R600Packetizer::ID = 0;
57
58class R600PacketizerList : public VLIWPacketizerList {
59
60private:
61 const R600InstrInfo *TII;
62 const R600RegisterInfo &TRI;
Vincent Lejeune7e2c8322013-09-04 19:53:46 +000063 bool VLIW5;
64 bool ConsideredInstUsesAlreadyWrittenVectorElement;
Vincent Lejeune147700b2013-04-30 00:14:27 +000065
Vincent Lejeune147700b2013-04-30 00:14:27 +000066 unsigned getSlot(const MachineInstr *MI) const {
67 return TRI.getHWRegChan(MI->getOperand(0).getReg());
68 }
69
Vincent Lejeune2a44ae02013-05-02 21:52:55 +000070 /// \returns register to PV chan mapping for bundle/single instructions that
Alp Tokercb402912014-01-24 17:20:08 +000071 /// immediately precedes I.
Vincent Lejeune2a44ae02013-05-02 21:52:55 +000072 DenseMap<unsigned, unsigned> getPreviousVector(MachineBasicBlock::iterator I)
73 const {
74 DenseMap<unsigned, unsigned> Result;
Vincent Lejeune147700b2013-04-30 00:14:27 +000075 I--;
76 if (!TII->isALUInstr(I->getOpcode()) && !I->isBundle())
77 return Result;
78 MachineBasicBlock::instr_iterator BI = I.getInstrIterator();
79 if (I->isBundle())
80 BI++;
Vincent Lejeune7e2c8322013-09-04 19:53:46 +000081 int LastDstChan = -1;
Vincent Lejeune2a44ae02013-05-02 21:52:55 +000082 do {
Vincent Lejeune7e2c8322013-09-04 19:53:46 +000083 bool isTrans = false;
84 int BISlot = getSlot(BI);
85 if (LastDstChan >= BISlot)
86 isTrans = true;
87 LastDstChan = BISlot;
Vincent Lejeune2a44ae02013-05-02 21:52:55 +000088 if (TII->isPredicated(BI))
89 continue;
Tom Stellard02661d92013-06-25 21:22:18 +000090 int OperandIdx = TII->getOperandIdx(BI->getOpcode(), AMDGPU::OpName::write);
Vincent Lejeune91a942b2013-06-03 15:56:12 +000091 if (OperandIdx > -1 && BI->getOperand(OperandIdx).getImm() == 0)
Vincent Lejeune2a44ae02013-05-02 21:52:55 +000092 continue;
Tom Stellardce540332013-06-28 15:46:59 +000093 int DstIdx = TII->getOperandIdx(BI->getOpcode(), AMDGPU::OpName::dst);
94 if (DstIdx == -1) {
95 continue;
96 }
97 unsigned Dst = BI->getOperand(DstIdx).getReg();
Vincent Lejeune7e2c8322013-09-04 19:53:46 +000098 if (isTrans || TII->isTransOnly(BI)) {
Vincent Lejeune77a83522013-06-29 19:32:43 +000099 Result[Dst] = AMDGPU::PS;
100 continue;
101 }
Vincent Lejeune519f21e2013-05-17 16:50:32 +0000102 if (BI->getOpcode() == AMDGPU::DOT4_r600 ||
103 BI->getOpcode() == AMDGPU::DOT4_eg) {
Vincent Lejeune2a44ae02013-05-02 21:52:55 +0000104 Result[Dst] = AMDGPU::PV_X;
105 continue;
106 }
Tom Stellardc026e8b2013-06-28 15:47:08 +0000107 if (Dst == AMDGPU::OQAP) {
108 continue;
109 }
Vincent Lejeune2a44ae02013-05-02 21:52:55 +0000110 unsigned PVReg = 0;
111 switch (TRI.getHWRegChan(Dst)) {
112 case 0:
113 PVReg = AMDGPU::PV_X;
114 break;
115 case 1:
116 PVReg = AMDGPU::PV_Y;
117 break;
118 case 2:
119 PVReg = AMDGPU::PV_Z;
120 break;
121 case 3:
122 PVReg = AMDGPU::PV_W;
123 break;
124 default:
125 llvm_unreachable("Invalid Chan");
126 }
127 Result[Dst] = PVReg;
128 } while ((++BI)->isBundledWithPred());
Vincent Lejeune147700b2013-04-30 00:14:27 +0000129 return Result;
130 }
131
Vincent Lejeune2a44ae02013-05-02 21:52:55 +0000132 void substitutePV(MachineInstr *MI, const DenseMap<unsigned, unsigned> &PVs)
133 const {
Tom Stellard02661d92013-06-25 21:22:18 +0000134 unsigned Ops[] = {
135 AMDGPU::OpName::src0,
136 AMDGPU::OpName::src1,
137 AMDGPU::OpName::src2
Vincent Lejeune147700b2013-04-30 00:14:27 +0000138 };
139 for (unsigned i = 0; i < 3; i++) {
140 int OperandIdx = TII->getOperandIdx(MI->getOpcode(), Ops[i]);
141 if (OperandIdx < 0)
142 continue;
143 unsigned Src = MI->getOperand(OperandIdx).getReg();
Vincent Lejeune2a44ae02013-05-02 21:52:55 +0000144 const DenseMap<unsigned, unsigned>::const_iterator It = PVs.find(Src);
145 if (It != PVs.end())
146 MI->getOperand(OperandIdx).setReg(It->second);
Vincent Lejeune147700b2013-04-30 00:14:27 +0000147 }
148 }
149public:
150 // Ctor.
151 R600PacketizerList(MachineFunction &MF, MachineLoopInfo &MLI,
Eric Christopherd9134482014-08-04 21:25:23 +0000152 MachineDominatorTree &MDT)
153 : VLIWPacketizerList(MF, MLI, MDT, true),
154 TII(static_cast<const R600InstrInfo *>(
Eric Christopherfc6de422014-08-05 02:39:49 +0000155 MF.getSubtarget().getInstrInfo())),
Eric Christopherd9134482014-08-04 21:25:23 +0000156 TRI(TII->getRegisterInfo()) {
Vincent Lejeune7e2c8322013-09-04 19:53:46 +0000157 VLIW5 = !MF.getTarget().getSubtarget<AMDGPUSubtarget>().hasCaymanISA();
158 }
Vincent Lejeune147700b2013-04-30 00:14:27 +0000159
160 // initPacketizerState - initialize some internal flags.
Craig Topper5656db42014-04-29 07:57:24 +0000161 void initPacketizerState() override {
Vincent Lejeune7e2c8322013-09-04 19:53:46 +0000162 ConsideredInstUsesAlreadyWrittenVectorElement = false;
163 }
Vincent Lejeune147700b2013-04-30 00:14:27 +0000164
165 // ignorePseudoInstruction - Ignore bundling of pseudo instructions.
Craig Topper5656db42014-04-29 07:57:24 +0000166 bool ignorePseudoInstruction(MachineInstr *MI,
167 MachineBasicBlock *MBB) override {
Vincent Lejeune147700b2013-04-30 00:14:27 +0000168 return false;
169 }
170
171 // isSoloInstruction - return true if instruction MI can not be packetized
172 // with any other instruction, which means that MI itself is a packet.
Craig Topper5656db42014-04-29 07:57:24 +0000173 bool isSoloInstruction(MachineInstr *MI) override {
Vincent Lejeune147700b2013-04-30 00:14:27 +0000174 if (TII->isVector(*MI))
175 return true;
176 if (!TII->isALUInstr(MI->getOpcode()))
177 return true;
Tom Stellardce540332013-06-28 15:46:59 +0000178 if (MI->getOpcode() == AMDGPU::GROUP_BARRIER)
179 return true;
Vincent Lejeune21de8ba2013-07-31 19:31:41 +0000180 // XXX: This can be removed once the packetizer properly handles all the
181 // LDS instruction group restrictions.
182 if (TII->isLDSInstr(MI->getOpcode()))
183 return true;
Vincent Lejeune147700b2013-04-30 00:14:27 +0000184 return false;
185 }
186
187 // isLegalToPacketizeTogether - Is it legal to packetize SUI and SUJ
188 // together.
Craig Topper5656db42014-04-29 07:57:24 +0000189 bool isLegalToPacketizeTogether(SUnit *SUI, SUnit *SUJ) override {
Vincent Lejeune147700b2013-04-30 00:14:27 +0000190 MachineInstr *MII = SUI->getInstr(), *MIJ = SUJ->getInstr();
Vincent Lejeune7e2c8322013-09-04 19:53:46 +0000191 if (getSlot(MII) == getSlot(MIJ))
192 ConsideredInstUsesAlreadyWrittenVectorElement = true;
Vincent Lejeune147700b2013-04-30 00:14:27 +0000193 // Does MII and MIJ share the same pred_sel ?
Tom Stellard02661d92013-06-25 21:22:18 +0000194 int OpI = TII->getOperandIdx(MII->getOpcode(), AMDGPU::OpName::pred_sel),
195 OpJ = TII->getOperandIdx(MIJ->getOpcode(), AMDGPU::OpName::pred_sel);
Vincent Lejeune147700b2013-04-30 00:14:27 +0000196 unsigned PredI = (OpI > -1)?MII->getOperand(OpI).getReg():0,
197 PredJ = (OpJ > -1)?MIJ->getOperand(OpJ).getReg():0;
198 if (PredI != PredJ)
199 return false;
200 if (SUJ->isSucc(SUI)) {
201 for (unsigned i = 0, e = SUJ->Succs.size(); i < e; ++i) {
202 const SDep &Dep = SUJ->Succs[i];
203 if (Dep.getSUnit() != SUI)
204 continue;
205 if (Dep.getKind() == SDep::Anti)
206 continue;
207 if (Dep.getKind() == SDep::Output)
208 if (MII->getOperand(0).getReg() != MIJ->getOperand(0).getReg())
209 continue;
210 return false;
211 }
212 }
Tom Stellard26a3b672013-10-22 18:19:10 +0000213
214 bool ARDef = TII->definesAddressRegister(MII) ||
215 TII->definesAddressRegister(MIJ);
216 bool ARUse = TII->usesAddressRegister(MII) ||
217 TII->usesAddressRegister(MIJ);
218 if (ARDef && ARUse)
219 return false;
220
Vincent Lejeune147700b2013-04-30 00:14:27 +0000221 return true;
222 }
223
224 // isLegalToPruneDependencies - Is it legal to prune dependece between SUI
225 // and SUJ.
Craig Topper5656db42014-04-29 07:57:24 +0000226 bool isLegalToPruneDependencies(SUnit *SUI, SUnit *SUJ) override {
227 return false;
228 }
Vincent Lejeune147700b2013-04-30 00:14:27 +0000229
230 void setIsLastBit(MachineInstr *MI, unsigned Bit) const {
Tom Stellard02661d92013-06-25 21:22:18 +0000231 unsigned LastOp = TII->getOperandIdx(MI->getOpcode(), AMDGPU::OpName::last);
Vincent Lejeune147700b2013-04-30 00:14:27 +0000232 MI->getOperand(LastOp).setImm(Bit);
233 }
234
Vincent Lejeune77a83522013-06-29 19:32:43 +0000235 bool isBundlableWithCurrentPMI(MachineInstr *MI,
236 const DenseMap<unsigned, unsigned> &PV,
237 std::vector<R600InstrInfo::BankSwizzle> &BS,
238 bool &isTransSlot) {
239 isTransSlot = TII->isTransOnly(MI);
Vincent Lejeune7e2c8322013-09-04 19:53:46 +0000240 assert (!isTransSlot || VLIW5);
241
242 // Is the dst reg sequence legal ?
243 if (!isTransSlot && !CurrentPacketMIs.empty()) {
244 if (getSlot(MI) <= getSlot(CurrentPacketMIs.back())) {
245 if (ConsideredInstUsesAlreadyWrittenVectorElement &&
246 !TII->isVectorOnly(MI) && VLIW5) {
247 isTransSlot = true;
248 DEBUG(dbgs() << "Considering as Trans Inst :"; MI->dump(););
249 }
250 else
251 return false;
252 }
253 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000254
255 // Are the Constants limitations met ?
Vincent Lejeune147700b2013-04-30 00:14:27 +0000256 CurrentPacketMIs.push_back(MI);
Vincent Lejeune77a83522013-06-29 19:32:43 +0000257 if (!TII->fitsConstReadLimitations(CurrentPacketMIs)) {
258 DEBUG(
Vincent Lejeune147700b2013-04-30 00:14:27 +0000259 dbgs() << "Couldn't pack :\n";
260 MI->dump();
261 dbgs() << "with the following packets :\n";
262 for (unsigned i = 0, e = CurrentPacketMIs.size() - 1; i < e; i++) {
263 CurrentPacketMIs[i]->dump();
264 dbgs() << "\n";
265 }
266 dbgs() << "because of Consts read limitations\n";
Vincent Lejeune77a83522013-06-29 19:32:43 +0000267 );
268 CurrentPacketMIs.pop_back();
269 return false;
270 }
271
272 // Is there a BankSwizzle set that meet Read Port limitations ?
273 if (!TII->fitsReadPortLimitations(CurrentPacketMIs,
274 PV, BS, isTransSlot)) {
275 DEBUG(
Vincent Lejeune147700b2013-04-30 00:14:27 +0000276 dbgs() << "Couldn't pack :\n";
277 MI->dump();
278 dbgs() << "with the following packets :\n";
279 for (unsigned i = 0, e = CurrentPacketMIs.size() - 1; i < e; i++) {
280 CurrentPacketMIs[i]->dump();
281 dbgs() << "\n";
282 }
283 dbgs() << "because of Read port limitations\n";
Vincent Lejeune77a83522013-06-29 19:32:43 +0000284 );
285 CurrentPacketMIs.pop_back();
286 return false;
287 }
288
Tom Stellard7f6fa4c2013-09-12 02:55:06 +0000289 // We cannot read LDS source registrs from the Trans slot.
290 if (isTransSlot && TII->readsLDSSrcReg(MI))
291 return false;
292
Vincent Lejeune77a83522013-06-29 19:32:43 +0000293 CurrentPacketMIs.pop_back();
294 return true;
295 }
296
Craig Topper5656db42014-04-29 07:57:24 +0000297 MachineBasicBlock::iterator addToPacket(MachineInstr *MI) override {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000298 MachineBasicBlock::iterator FirstInBundle =
299 CurrentPacketMIs.empty() ? MI : CurrentPacketMIs.front();
300 const DenseMap<unsigned, unsigned> &PV =
301 getPreviousVector(FirstInBundle);
302 std::vector<R600InstrInfo::BankSwizzle> BS;
303 bool isTransSlot;
304
305 if (isBundlableWithCurrentPMI(MI, PV, BS, isTransSlot)) {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000306 for (unsigned i = 0, e = CurrentPacketMIs.size(); i < e; i++) {
307 MachineInstr *MI = CurrentPacketMIs[i];
Vincent Lejeune77a83522013-06-29 19:32:43 +0000308 unsigned Op = TII->getOperandIdx(MI->getOpcode(),
309 AMDGPU::OpName::bank_swizzle);
310 MI->getOperand(Op).setImm(BS[i]);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000311 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000312 unsigned Op = TII->getOperandIdx(MI->getOpcode(),
313 AMDGPU::OpName::bank_swizzle);
314 MI->getOperand(Op).setImm(BS.back());
315 if (!CurrentPacketMIs.empty())
316 setIsLastBit(CurrentPacketMIs.back(), 0);
317 substitutePV(MI, PV);
318 MachineBasicBlock::iterator It = VLIWPacketizerList::addToPacket(MI);
319 if (isTransSlot) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000320 endPacket(std::next(It)->getParent(), std::next(It));
Vincent Lejeune77a83522013-06-29 19:32:43 +0000321 }
322 return It;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000323 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000324 endPacket(MI->getParent(), MI);
Vincent Lejeune7e2c8322013-09-04 19:53:46 +0000325 if (TII->isTransOnly(MI))
326 return MI;
Vincent Lejeune147700b2013-04-30 00:14:27 +0000327 return VLIWPacketizerList::addToPacket(MI);
328 }
Vincent Lejeune147700b2013-04-30 00:14:27 +0000329};
330
331bool R600Packetizer::runOnMachineFunction(MachineFunction &Fn) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000332 const TargetInstrInfo *TII = Fn.getSubtarget().getInstrInfo();
Vincent Lejeune147700b2013-04-30 00:14:27 +0000333 MachineLoopInfo &MLI = getAnalysis<MachineLoopInfo>();
334 MachineDominatorTree &MDT = getAnalysis<MachineDominatorTree>();
335
336 // Instantiate the packetizer.
337 R600PacketizerList Packetizer(Fn, MLI, MDT);
338
339 // DFA state table should not be empty.
340 assert(Packetizer.getResourceTracker() && "Empty DFA table!");
341
342 //
343 // Loop over all basic blocks and remove KILL pseudo-instructions
344 // These instructions confuse the dependence analysis. Consider:
345 // D0 = ... (Insn 0)
346 // R0 = KILL R0, D0 (Insn 1)
347 // R0 = ... (Insn 2)
348 // Here, Insn 1 will result in the dependence graph not emitting an output
349 // dependence between Insn 0 and Insn 2. This can lead to incorrect
350 // packetization
351 //
352 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
353 MBB != MBBe; ++MBB) {
354 MachineBasicBlock::iterator End = MBB->end();
355 MachineBasicBlock::iterator MI = MBB->begin();
356 while (MI != End) {
Tom Stellarded0ceec2013-10-10 17:11:12 +0000357 if (MI->isKill() || MI->getOpcode() == AMDGPU::IMPLICIT_DEF ||
Vincent Lejeunece499742013-07-09 15:03:33 +0000358 (MI->getOpcode() == AMDGPU::CF_ALU && !MI->getOperand(8).getImm())) {
Vincent Lejeune147700b2013-04-30 00:14:27 +0000359 MachineBasicBlock::iterator DeleteMI = MI;
360 ++MI;
361 MBB->erase(DeleteMI);
362 End = MBB->end();
363 continue;
364 }
365 ++MI;
366 }
367 }
368
369 // Loop over all of the basic blocks.
370 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
371 MBB != MBBe; ++MBB) {
372 // Find scheduling regions and schedule / packetize each region.
373 unsigned RemainingCount = MBB->size();
374 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
375 RegionEnd != MBB->begin();) {
376 // The next region starts above the previous region. Look backward in the
377 // instruction stream until we find the nearest boundary.
378 MachineBasicBlock::iterator I = RegionEnd;
379 for(;I != MBB->begin(); --I, --RemainingCount) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000380 if (TII->isSchedulingBoundary(std::prev(I), MBB, Fn))
Vincent Lejeune147700b2013-04-30 00:14:27 +0000381 break;
382 }
383 I = MBB->begin();
384
385 // Skip empty scheduling regions.
386 if (I == RegionEnd) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000387 RegionEnd = std::prev(RegionEnd);
Vincent Lejeune147700b2013-04-30 00:14:27 +0000388 --RemainingCount;
389 continue;
390 }
391 // Skip regions with one instruction.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000392 if (I == std::prev(RegionEnd)) {
393 RegionEnd = std::prev(RegionEnd);
Vincent Lejeune147700b2013-04-30 00:14:27 +0000394 continue;
395 }
396
397 Packetizer.PacketizeMIs(MBB, I, RegionEnd);
398 RegionEnd = I;
399 }
400 }
401
402 return true;
403
404}
405
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000406} // end anonymous namespace
Vincent Lejeune147700b2013-04-30 00:14:27 +0000407
408llvm::FunctionPass *llvm::createR600Packetizer(TargetMachine &tm) {
409 return new R600Packetizer(tm);
410}