blob: 4897082f89aaf578d5bd00deba0132dbabcf09ff [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000019#include "llvm/ADT/Statistic.h"
Dan Gohman575fad32008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000022#include "llvm/Analysis/ConstantFolding.h"
Chandler Carruth62d42152015-01-15 02:16:27 +000023#include "llvm/Analysis/TargetLibraryInfo.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000024#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/GCMetadata.h"
Philip Reames56a03932015-01-26 18:26:35 +000028#include "llvm/CodeGen/GCStrategy.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineJumpTableInfo.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
34#include "llvm/CodeGen/MachineRegisterInfo.h"
35#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000036#include "llvm/CodeGen/StackMaps.h"
David Majnemercde33032015-03-30 22:58:10 +000037#include "llvm/CodeGen/WinEHFuncInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000038#include "llvm/IR/CallingConv.h"
39#include "llvm/IR/Constants.h"
40#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000041#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000042#include "llvm/IR/DerivedTypes.h"
43#include "llvm/IR/Function.h"
44#include "llvm/IR/GlobalVariable.h"
45#include "llvm/IR/InlineAsm.h"
46#include "llvm/IR/Instructions.h"
47#include "llvm/IR/IntrinsicInst.h"
48#include "llvm/IR/Intrinsics.h"
49#include "llvm/IR/LLVMContext.h"
50#include "llvm/IR/Module.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000051#include "llvm/IR/Statepoint.h"
Reid Klecknere9b89312015-01-13 00:48:10 +000052#include "llvm/MC/MCSymbol.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Support/CommandLine.h"
54#include "llvm/Support/Debug.h"
55#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000056#include "llvm/Support/MathExtras.h"
57#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000058#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000060#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000061#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000063#include "llvm/Target/TargetSelectionDAGInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000064#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000065#include <algorithm>
66using namespace llvm;
67
Chandler Carruth1b9dde02014-04-22 02:02:50 +000068#define DEBUG_TYPE "isel"
69
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000070/// LimitFloatPrecision - Generate low-precision inline sequences for
71/// some float libcalls (6, 8 or 12 bits).
72static unsigned LimitFloatPrecision;
73
74static cl::opt<unsigned, true>
75LimitFPPrecision("limit-float-precision",
76 cl::desc("Generate low-precision inline sequences "
77 "for some float libcalls"),
78 cl::location(LimitFloatPrecision),
79 cl::init(0));
80
Sanjay Patelf1340482015-06-16 16:25:43 +000081static cl::opt<bool>
82EnableFMFInDAG("enable-fmf-dag", cl::init(false), cl::Hidden,
83 cl::desc("Enable fast-math-flags for DAG nodes"));
84
Andrew Trick116efac2010-11-12 17:50:46 +000085// Limit the width of DAG chains. This is important in general to prevent
Sanjay Pateldcaa5372015-06-17 16:34:48 +000086// DAG-based analysis from blowing up. For example, alias analysis and
Andrew Trick116efac2010-11-12 17:50:46 +000087// load clustering may not complete in reasonable time. It is difficult to
88// recognize and avoid this situation within each individual analysis, and
89// future analyses are likely to have the same behavior. Limiting DAG width is
Sanjay Pateldcaa5372015-06-17 16:34:48 +000090// the safe approach and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000091//
92// MaxParallelChains default is arbitrarily high to avoid affecting
93// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000094// sequence over this should have been converted to llvm.memcpy by the
95// frontend. It easy to induce this behavior with .ll code such as:
96// %buffer = alloca [4096 x i8]
97// %data = load [4096 x i8]* %argPtr
98// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000099static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +0000100
Andrew Trickef9de2a2013-05-25 02:42:55 +0000101static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000102 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000103 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000104
Dan Gohman575fad32008-09-03 16:12:24 +0000105/// getCopyFromParts - Create a value that contains the specified legal parts
106/// combined into the value they represent. If the parts combine to a type
107/// larger then ValueVT then AssertOp can be used to specify whether the extra
108/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
109/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000110static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000111 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000112 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000113 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000114 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000115 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000116 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
117 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000118
Dan Gohman575fad32008-09-03 16:12:24 +0000119 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000120 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000121 SDValue Val = Parts[0];
122
123 if (NumParts > 1) {
124 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000125 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000126 unsigned PartBits = PartVT.getSizeInBits();
127 unsigned ValueBits = ValueVT.getSizeInBits();
128
129 // Assemble the power of 2 part.
130 unsigned RoundParts = NumParts & (NumParts - 1) ?
131 1 << Log2_32(NumParts) : NumParts;
132 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000133 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000134 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000135 SDValue Lo, Hi;
136
Owen Anderson117c9e82009-08-12 00:36:31 +0000137 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000138
Dan Gohman575fad32008-09-03 16:12:24 +0000139 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000140 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000141 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000142 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000143 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000144 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000145 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
146 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000147 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000148
Dan Gohman575fad32008-09-03 16:12:24 +0000149 if (TLI.isBigEndian())
150 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000151
Chris Lattner05bcb482010-08-24 23:20:40 +0000152 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000153
154 if (RoundParts < NumParts) {
155 // Assemble the trailing non-power-of-2 part.
156 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000157 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000158 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000159 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000160
161 // Combine the round and odd parts.
162 Lo = Val;
163 if (TLI.isBigEndian())
164 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000165 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000166 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
167 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000168 DAG.getConstant(Lo.getValueType().getSizeInBits(), DL,
Duncan Sands41826032009-01-31 15:50:11 +0000169 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000170 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
171 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000172 }
Eli Friedman9030c352009-05-20 06:02:09 +0000173 } else if (PartVT.isFloatingPoint()) {
174 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000175 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000176 "Unexpected split");
177 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000178 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
179 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Ulrich Weigandf236bb12014-07-03 15:06:47 +0000180 if (TLI.hasBigEndianPartOrdering(ValueVT))
Eli Friedman9030c352009-05-20 06:02:09 +0000181 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000182 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000183 } else {
184 // FP split into integer parts (soft fp)
185 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
186 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000187 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000188 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000189 }
190 }
191
192 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000193 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000194
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000195 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000196 return Val;
197
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000198 if (PartEVT.isInteger() && ValueVT.isInteger()) {
199 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000200 // For a truncate, see if we have any information to
201 // indicate whether the truncated bits will always be
202 // zero or sign-extension.
203 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000204 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000205 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000206 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000207 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000208 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000209 }
210
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000211 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000212 // FP_ROUND's are always exact here.
213 if (ValueVT.bitsLT(Val.getValueType()))
214 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000215 DAG.getTargetConstant(1, DL, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000216
Chris Lattner05bcb482010-08-24 23:20:40 +0000217 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000218 }
219
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000220 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000221 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000222
Torok Edwinfbcc6632009-07-14 16:55:14 +0000223 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000224}
225
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000226static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
227 const Twine &ErrMsg) {
228 const Instruction *I = dyn_cast_or_null<Instruction>(V);
229 if (!V)
230 return Ctx.emitError(ErrMsg);
231
232 const char *AsmError = ", possible invalid constraint for vector type";
233 if (const CallInst *CI = dyn_cast<CallInst>(I))
234 if (isa<InlineAsm>(CI->getCalledValue()))
235 return Ctx.emitError(I, ErrMsg + AsmError);
236
237 return Ctx.emitError(I, ErrMsg);
238}
239
Bill Wendling81406f62012-09-26 04:04:19 +0000240/// getCopyFromPartsVector - Create a value that contains the specified legal
241/// parts combined into the value they represent. If the parts combine to a
242/// type larger then ValueVT then AssertOp can be used to specify whether the
243/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
244/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000245static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000246 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000247 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000248 assert(ValueVT.isVector() && "Not a vector value");
249 assert(NumParts > 0 && "No parts to assemble!");
250 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
251 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000252
Chris Lattner05bcb482010-08-24 23:20:40 +0000253 // Handle a multi-element vector.
254 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000255 EVT IntermediateVT;
256 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000257 unsigned NumIntermediates;
258 unsigned NumRegs =
259 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
260 NumIntermediates, RegisterVT);
261 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
262 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000263 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Nadav Rotem754eb7c2015-07-02 23:23:52 +0000264 assert(RegisterVT.getSizeInBits() ==
265 Parts[0].getSimpleValueType().getSizeInBits() &&
266 "Part type sizes don't match!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000267
Chris Lattner05bcb482010-08-24 23:20:40 +0000268 // Assemble the parts into intermediate operands.
269 SmallVector<SDValue, 8> Ops(NumIntermediates);
270 if (NumIntermediates == NumParts) {
271 // If the register was not expanded, truncate or copy the value,
272 // as appropriate.
273 for (unsigned i = 0; i != NumParts; ++i)
274 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000275 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000276 } else if (NumParts > 0) {
277 // If the intermediate type was expanded, build the intermediate
278 // operands from the parts.
279 assert(NumParts % NumIntermediates == 0 &&
280 "Must expand into a divisible number of parts!");
281 unsigned Factor = NumParts / NumIntermediates;
282 for (unsigned i = 0; i != NumIntermediates; ++i)
283 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000284 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000285 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000286
Chris Lattner05bcb482010-08-24 23:20:40 +0000287 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
288 // intermediate operands.
Craig Topper48d114b2014-04-26 18:35:24 +0000289 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
290 : ISD::BUILD_VECTOR,
291 DL, ValueVT, Ops);
Chris Lattner05bcb482010-08-24 23:20:40 +0000292 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000293
Chris Lattner05bcb482010-08-24 23:20:40 +0000294 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000295 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000296
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000297 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000298 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000299
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000300 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000301 // If the element type of the source/dest vectors are the same, but the
302 // parts vector has more elements than the value vector, then we have a
303 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
304 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000305 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
306 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000307 "Cannot narrow, it would be a lossy transformation");
308 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000309 DAG.getConstant(0, DL, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000310 }
311
Chris Lattner75ff0532010-08-25 22:49:25 +0000312 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000313 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000314 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
315
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000316 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000317 "Cannot handle this kind of promotion");
318 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000319 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000320 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
321 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000322
Chris Lattner75ff0532010-08-25 22:49:25 +0000323 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000324
Eric Christopher690030c2011-06-01 19:55:10 +0000325 // Trivial bitcast if the types are the same size and the destination
326 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000327 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000328 TLI.isTypeLegal(ValueVT))
329 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000330
Nadav Rotem083837e2011-06-12 14:49:38 +0000331 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000332 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000333 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
334 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000335 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000336 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000337
338 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000339 ValueVT.getVectorElementType() != PartEVT) {
340 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000341 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
342 DL, ValueVT.getScalarType(), Val);
343 }
344
Chris Lattner05bcb482010-08-24 23:20:40 +0000345 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
346}
347
Andrew Trickef9de2a2013-05-25 02:42:55 +0000348static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000349 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000350 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000351
Dan Gohman575fad32008-09-03 16:12:24 +0000352/// getCopyToParts - Create a series of nodes that contain the specified value
353/// split into legal parts. If the parts contain more bits than Val, then, for
354/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000355static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000356 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000357 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000358 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000359 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000360
Chris Lattner96a77eb2010-08-24 23:10:06 +0000361 // Handle the vector case separately.
362 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000363 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000364
Chris Lattner96a77eb2010-08-24 23:10:06 +0000365 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000366 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000367 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000368 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
369
Chris Lattner96a77eb2010-08-24 23:10:06 +0000370 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000371 return;
372
Chris Lattner96a77eb2010-08-24 23:10:06 +0000373 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000374 EVT PartEVT = PartVT;
375 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000376 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000377 Parts[0] = Val;
378 return;
379 }
380
Chris Lattner96a77eb2010-08-24 23:10:06 +0000381 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
382 // If the parts cover more bits than the value has, promote the value.
383 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
384 assert(NumParts == 1 && "Do not know what to promote to!");
385 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
386 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000387 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
388 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000389 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000390 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
391 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000392 if (PartVT == MVT::x86mmx)
393 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000394 }
395 } else if (PartBits == ValueVT.getSizeInBits()) {
396 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000397 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000398 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000399 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
400 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000401 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
402 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000403 "Unknown mismatch!");
404 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
405 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000406 if (PartVT == MVT::x86mmx)
407 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000408 }
409
410 // The value may have changed - recompute ValueVT.
411 ValueVT = Val.getValueType();
412 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
413 "Failed to tile the value with PartVT!");
414
415 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000416 if (PartEVT != ValueVT)
417 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
418 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000419
Chris Lattner96a77eb2010-08-24 23:10:06 +0000420 Parts[0] = Val;
421 return;
422 }
423
424 // Expand the value into multiple parts.
425 if (NumParts & (NumParts - 1)) {
426 // The number of parts is not a power of 2. Split off and copy the tail.
427 assert(PartVT.isInteger() && ValueVT.isInteger() &&
428 "Do not know what to expand to!");
429 unsigned RoundParts = 1 << Log2_32(NumParts);
430 unsigned RoundBits = RoundParts * PartBits;
431 unsigned OddParts = NumParts - RoundParts;
432 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000433 DAG.getIntPtrConstant(RoundBits, DL));
Bill Wendling5def8912012-09-26 06:16:18 +0000434 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000435
436 if (TLI.isBigEndian())
437 // The odd parts were reversed by getCopyToParts - unreverse them.
438 std::reverse(Parts + RoundParts, Parts + NumParts);
439
440 NumParts = RoundParts;
441 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
442 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
443 }
444
445 // The number of parts is a power of 2. Repeatedly bisect the value using
446 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000447 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000448 EVT::getIntegerVT(*DAG.getContext(),
449 ValueVT.getSizeInBits()),
450 Val);
451
452 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
453 for (unsigned i = 0; i < NumParts; i += StepSize) {
454 unsigned ThisBits = StepSize * PartBits / 2;
455 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
456 SDValue &Part0 = Parts[i];
457 SDValue &Part1 = Parts[i+StepSize/2];
458
459 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000460 ThisVT, Part0, DAG.getIntPtrConstant(1, DL));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000461 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000462 ThisVT, Part0, DAG.getIntPtrConstant(0, DL));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000463
464 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000465 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
466 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000467 }
468 }
469 }
470
471 if (TLI.isBigEndian())
472 std::reverse(Parts, Parts + OrigNumParts);
473}
474
475
476/// getCopyToPartsVector - Create a series of nodes that contain the specified
477/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000478static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000479 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000480 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000481 EVT ValueVT = Val.getValueType();
482 assert(ValueVT.isVector() && "Not a vector");
483 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000484
Chris Lattner96a77eb2010-08-24 23:10:06 +0000485 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000486 EVT PartEVT = PartVT;
487 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000488 // Nothing to do.
489 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
490 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000491 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000492 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000493 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
494 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000495 EVT ElementVT = PartVT.getVectorElementType();
496 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
497 // undef elements.
498 SmallVector<SDValue, 16> Ops;
499 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
500 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000501 ElementVT, Val, DAG.getConstant(i, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000502 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000503
Chris Lattner75ff0532010-08-25 22:49:25 +0000504 for (unsigned i = ValueVT.getVectorNumElements(),
505 e = PartVT.getVectorNumElements(); i != e; ++i)
506 Ops.push_back(DAG.getUNDEF(ElementVT));
507
Craig Topper48d114b2014-04-26 18:35:24 +0000508 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattner75ff0532010-08-25 22:49:25 +0000509
510 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000511
Chris Lattner75ff0532010-08-25 22:49:25 +0000512 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
513 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000514 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000515 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000516 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000517 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000518
519 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000520 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000521 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
522 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000523 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000524 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000525 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000526 "Only trivial vector-to-scalar conversions should get here!");
527 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000528 PartVT, Val,
529 DAG.getConstant(0, DL, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000530
531 bool Smaller = ValueVT.bitsLE(PartVT);
532 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
533 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000534 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000535
Chris Lattner96a77eb2010-08-24 23:10:06 +0000536 Parts[0] = Val;
537 return;
538 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000539
Dan Gohman575fad32008-09-03 16:12:24 +0000540 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000541 EVT IntermediateVT;
542 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000543 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000544 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000545 IntermediateVT,
546 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000547 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000548
Dan Gohman575fad32008-09-03 16:12:24 +0000549 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
550 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000551 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000552
Dan Gohman575fad32008-09-03 16:12:24 +0000553 // Split the vector into intermediate operands.
554 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000555 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000556 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000557 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000558 IntermediateVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000559 DAG.getConstant(i * (NumElements / NumIntermediates), DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000560 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000561 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000562 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000563 IntermediateVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000564 DAG.getConstant(i, DL, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000565 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000566
Dan Gohman575fad32008-09-03 16:12:24 +0000567 // Split the intermediate operands into legal parts.
568 if (NumParts == NumIntermediates) {
569 // If the register was not expanded, promote or copy the value,
570 // as appropriate.
571 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000572 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000573 } else if (NumParts > 0) {
574 // If the intermediate type was expanded, split each the value into
575 // legal parts.
Michael Ilsemanaddddc42014-12-15 18:48:43 +0000576 assert(NumIntermediates != 0 && "division by zero");
Dan Gohman575fad32008-09-03 16:12:24 +0000577 assert(NumParts % NumIntermediates == 0 &&
578 "Must expand into a divisible number of parts!");
579 unsigned Factor = NumParts / NumIntermediates;
580 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000581 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000582 }
583}
584
Sanjoy Das3936a972015-05-05 23:06:54 +0000585RegsForValue::RegsForValue() {}
Dan Gohman4db93c92010-05-29 17:53:24 +0000586
Sanjoy Das3936a972015-05-05 23:06:54 +0000587RegsForValue::RegsForValue(const SmallVector<unsigned, 4> &regs, MVT regvt,
588 EVT valuevt)
589 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
Dan Gohman4db93c92010-05-29 17:53:24 +0000590
Sanjoy Das3936a972015-05-05 23:06:54 +0000591RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &tli,
592 unsigned Reg, Type *Ty) {
593 ComputeValueVTs(tli, Ty, ValueVTs);
Dan Gohman4db93c92010-05-29 17:53:24 +0000594
Sanjoy Das3936a972015-05-05 23:06:54 +0000595 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
596 EVT ValueVT = ValueVTs[Value];
597 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
598 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
599 for (unsigned i = 0; i != NumRegs; ++i)
600 Regs.push_back(Reg + i);
601 RegVTs.push_back(RegisterVT);
602 Reg += NumRegs;
603 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000604}
605
606/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
607/// this value and returns the result as a ValueVT value. This uses
608/// Chain/Flag as the input and updates them for the output Chain/Flag.
609/// If the Flag pointer is NULL, no flag is used.
610SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
611 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000612 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000613 SDValue &Chain, SDValue *Flag,
614 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000615 // A Value with type {} or [0 x %t] needs no registers.
616 if (ValueVTs.empty())
617 return SDValue();
618
Dan Gohman4db93c92010-05-29 17:53:24 +0000619 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
620
621 // Assemble the legal parts into the final values.
622 SmallVector<SDValue, 4> Values(ValueVTs.size());
623 SmallVector<SDValue, 8> Parts;
624 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
625 // Copy the legal parts from the registers.
626 EVT ValueVT = ValueVTs[Value];
627 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000628 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000629
630 Parts.resize(NumRegs);
631 for (unsigned i = 0; i != NumRegs; ++i) {
632 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000633 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000634 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
635 } else {
636 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
637 *Flag = P.getValue(2);
638 }
639
640 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000641 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000642
643 // If the source register was virtual and if we know something about it,
644 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000645 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000646 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000647 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000648
649 const FunctionLoweringInfo::LiveOutInfo *LOI =
650 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
651 if (!LOI)
652 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000653
Chris Lattnercb404362010-12-13 01:11:17 +0000654 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000655 unsigned NumSignBits = LOI->NumSignBits;
656 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000657
Quentin Colombetb51a6862013-06-18 20:14:39 +0000658 if (NumZeroBits == RegSize) {
659 // The current value is a zero.
660 // Explicitly express that as it would be easier for
661 // optimizations to kick in.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000662 Parts[i] = DAG.getConstant(0, dl, RegisterVT);
Quentin Colombetb51a6862013-06-18 20:14:39 +0000663 continue;
664 }
665
Chris Lattnercb404362010-12-13 01:11:17 +0000666 // FIXME: We capture more information than the dag can represent. For
667 // now, just use the tightest assertzext/assertsext possible.
668 bool isSExt = true;
669 EVT FromVT(MVT::Other);
670 if (NumSignBits == RegSize)
671 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
672 else if (NumZeroBits >= RegSize-1)
673 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
674 else if (NumSignBits > RegSize-8)
675 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
676 else if (NumZeroBits >= RegSize-8)
677 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
678 else if (NumSignBits > RegSize-16)
679 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
680 else if (NumZeroBits >= RegSize-16)
681 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
682 else if (NumSignBits > RegSize-32)
683 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
684 else if (NumZeroBits >= RegSize-32)
685 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
686 else
687 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000688
Chris Lattnercb404362010-12-13 01:11:17 +0000689 // Add an assertion node.
690 assert(FromVT != MVT::Other);
691 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
692 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000693 }
694
695 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000696 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000697 Part += NumRegs;
698 Parts.clear();
699 }
700
Craig Topper48d114b2014-04-26 18:35:24 +0000701 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman4db93c92010-05-29 17:53:24 +0000702}
703
704/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
705/// specified value into the registers specified by this object. This uses
706/// Chain/Flag as the input and updates them for the output Chain/Flag.
707/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000708void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Jiangning Liuffbc6902014-09-19 05:30:35 +0000709 SDValue &Chain, SDValue *Flag, const Value *V,
710 ISD::NodeType PreferredExtendType) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000711 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Jiangning Liuffbc6902014-09-19 05:30:35 +0000712 ISD::NodeType ExtendKind = PreferredExtendType;
Dan Gohman4db93c92010-05-29 17:53:24 +0000713
714 // Get the list of the values's legal parts.
715 unsigned NumRegs = Regs.size();
716 SmallVector<SDValue, 8> Parts(NumRegs);
717 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
718 EVT ValueVT = ValueVTs[Value];
719 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000720 MVT RegisterVT = RegVTs[Value];
Jiangning Liuffbc6902014-09-19 05:30:35 +0000721
722 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
723 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000724
Chris Lattner05bcb482010-08-24 23:20:40 +0000725 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000726 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000727 Part += NumParts;
728 }
729
730 // Copy the parts into the registers.
731 SmallVector<SDValue, 8> Chains(NumRegs);
732 for (unsigned i = 0; i != NumRegs; ++i) {
733 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000734 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000735 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
736 } else {
737 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
738 *Flag = Part.getValue(1);
739 }
740
741 Chains[i] = Part.getValue(0);
742 }
743
744 if (NumRegs == 1 || Flag)
745 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
746 // flagged to it. That is the CopyToReg nodes and the user are considered
747 // a single scheduling unit. If we create a TokenFactor and return it as
748 // chain, then the TokenFactor is both a predecessor (operand) of the
749 // user as well as a successor (the TF operands are flagged to the user).
750 // c1, f1 = CopyToReg
751 // c2, f2 = CopyToReg
752 // c3 = TokenFactor c1, c2
753 // ...
754 // = op c3, ..., f2
755 Chain = Chains[NumRegs-1];
756 else
Craig Topper48d114b2014-04-26 18:35:24 +0000757 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman4db93c92010-05-29 17:53:24 +0000758}
759
760/// AddInlineAsmOperands - Add this value to the specified inlineasm node
761/// operand list. This adds the code marker and includes the number of
762/// values added into it.
763void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000764 unsigned MatchingIdx, SDLoc dl,
Dan Gohman4db93c92010-05-29 17:53:24 +0000765 SelectionDAG &DAG,
766 std::vector<SDValue> &Ops) const {
767 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
768
769 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
770 if (HasMatching)
771 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000772 else if (!Regs.empty() &&
773 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
774 // Put the register class of the virtual registers in the flag word. That
775 // way, later passes can recompute register class constraints for inline
776 // assembly as well as normal instructions.
777 // Don't do this for tied operands that can use the regclass information
778 // from the def.
779 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
780 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
781 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
782 }
783
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000784 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32);
Dan Gohman4db93c92010-05-29 17:53:24 +0000785 Ops.push_back(Res);
786
Reid Kleckneree088972013-12-10 18:27:32 +0000787 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000788 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
789 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000790 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000791 for (unsigned i = 0; i != NumRegs; ++i) {
792 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000793 unsigned TheReg = Regs[Reg++];
794 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
795
Reid Kleckneree088972013-12-10 18:27:32 +0000796 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000797 // If we clobbered the stack pointer, MFI should know about it.
798 assert(DAG.getMachineFunction().getFrameInfo()->
799 hasInlineAsmWithSPAdjust());
Reid Kleckneree088972013-12-10 18:27:32 +0000800 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000801 }
802 }
803}
Dan Gohman575fad32008-09-03 16:12:24 +0000804
Owen Andersonbb15fec2011-12-08 22:15:21 +0000805void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
806 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000807 AA = &aa;
808 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000809 LibInfo = li;
Eric Christopher8b770652015-01-26 19:03:15 +0000810 DL = DAG.getTarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000811 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000812 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000813}
814
Dan Gohmanf5cca352010-04-14 18:24:06 +0000815/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000816/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000817/// for a new block. This doesn't clear out information about
818/// additional blocks that are needed to complete switch lowering
819/// or PHI node updating; that information is cleared out as it is
820/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000821void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000822 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000823 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000824 PendingLoads.clear();
825 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000826 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000827 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000828 SDNodeOrder = LowestSDNodeOrder;
Philip Reames1a1bdb22014-12-02 18:50:36 +0000829 StatepointLowering.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000830}
831
Devang Patel799288382011-05-23 17:44:13 +0000832/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000833/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000834/// information that is dangling in a basic block can be properly
835/// resolved in a different basic block. This allows the
836/// SelectionDAG to resolve dangling debug information attached
837/// to PHI nodes.
838void SelectionDAGBuilder::clearDanglingDebugInfo() {
839 DanglingDebugInfoMap.clear();
840}
841
Dan Gohman575fad32008-09-03 16:12:24 +0000842/// getRoot - Return the current virtual root of the Selection DAG,
843/// flushing any PendingLoad items. This must be done before emitting
844/// a store or any other node that may need to be ordered after any
845/// prior load instructions.
846///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000847SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000848 if (PendingLoads.empty())
849 return DAG.getRoot();
850
851 if (PendingLoads.size() == 1) {
852 SDValue Root = PendingLoads[0];
853 DAG.setRoot(Root);
854 PendingLoads.clear();
855 return Root;
856 }
857
858 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000859 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000860 PendingLoads);
Dan Gohman575fad32008-09-03 16:12:24 +0000861 PendingLoads.clear();
862 DAG.setRoot(Root);
863 return Root;
864}
865
866/// getControlRoot - Similar to getRoot, but instead of flushing all the
867/// PendingLoad items, flush all the PendingExports items. It is necessary
868/// to do this before emitting a terminator instruction.
869///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000870SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000871 SDValue Root = DAG.getRoot();
872
873 if (PendingExports.empty())
874 return Root;
875
876 // Turn all of the CopyToReg chains into one factored node.
877 if (Root.getOpcode() != ISD::EntryToken) {
878 unsigned i = 0, e = PendingExports.size();
879 for (; i != e; ++i) {
880 assert(PendingExports[i].getNode()->getNumOperands() > 1);
881 if (PendingExports[i].getNode()->getOperand(0) == Root)
882 break; // Don't add the root if we already indirectly depend on it.
883 }
884
885 if (i == e)
886 PendingExports.push_back(Root);
887 }
888
Andrew Trickef9de2a2013-05-25 02:42:55 +0000889 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000890 PendingExports);
Dan Gohman575fad32008-09-03 16:12:24 +0000891 PendingExports.clear();
892 DAG.setRoot(Root);
893 return Root;
894}
895
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000896void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000897 // Set up outgoing PHI node register values before emitting the terminator.
898 if (isa<TerminatorInst>(&I))
899 HandlePHINodesInSuccessorBlocks(I.getParent());
900
Andrew Tricke2431c62013-05-25 03:08:10 +0000901 ++SDNodeOrder;
902
Andrew Trick175143b2013-05-25 02:20:36 +0000903 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000904
Dan Gohman575fad32008-09-03 16:12:24 +0000905 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000906
Dan Gohman950fe782010-04-20 15:03:56 +0000907 if (!isa<TerminatorInst>(&I) && !HasTailCall)
908 CopyToExportRegsIfNeeded(&I);
909
Craig Topperc0196b12014-04-14 00:51:57 +0000910 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000911}
912
Dan Gohmanf41ad472010-04-20 15:00:41 +0000913void SelectionDAGBuilder::visitPHI(const PHINode &) {
914 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
915}
916
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000917void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000918 // Note: this doesn't use InstVisitor, because it has to work with
919 // ConstantExpr's in addition to instructions.
920 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000921 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000922 // Build the switch statement using the Instruction.def file.
923#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000924 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000925#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000926 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000927}
Dan Gohman575fad32008-09-03 16:12:24 +0000928
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000929// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
930// generate the debug data structures now that we've seen its definition.
931void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
932 SDValue Val) {
933 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000934 if (DDI.getDI()) {
935 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000936 DebugLoc dl = DDI.getdl();
937 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +0000938 DILocalVariable *Variable = DI->getVariable();
939 DIExpression *Expr = DI->getExpression();
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000940 assert(Variable->isValidLocationForIntrinsic(dl) &&
941 "Expected inlined-at fields to agree");
Devang Patelb12ff592010-08-26 23:35:15 +0000942 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +0000943 // A dbg.value for an alloca is always indirect.
944 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000945 SDDbgValue *SDV;
946 if (Val.getNode()) {
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000947 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, Offset, IsIndirect,
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000948 Val)) {
949 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(),
950 IsIndirect, Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000951 DAG.AddDbgValue(SDV, Val.getNode(), false);
952 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000953 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +0000954 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000955 DanglingDebugInfoMap[V] = DanglingDebugInfo();
956 }
957}
958
Igor Laevsky85f7f722015-03-10 16:26:48 +0000959/// getCopyFromRegs - If there was virtual register allocated for the value V
960/// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
961SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
962 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000963 SDValue Result;
Igor Laevsky85f7f722015-03-10 16:26:48 +0000964
965 if (It != FuncInfo.ValueMap.end()) {
966 unsigned InReg = It->second;
967 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), InReg,
968 Ty);
969 SDValue Chain = DAG.getEntryNode();
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000970 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
971 resolveDanglingDebugInfo(V, Result);
Igor Laevsky85f7f722015-03-10 16:26:48 +0000972 }
973
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000974 return Result;
Igor Laevsky85f7f722015-03-10 16:26:48 +0000975}
976
Nick Lewyckyf40df1d2011-09-30 22:19:53 +0000977/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000978SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +0000979 // If we already have an SDValue for this value, use it. It's important
980 // to do this first, so that we don't create a CopyFromReg if we already
981 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +0000982 SDValue &N = NodeMap[V];
983 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000984
Dan Gohmand4322232010-07-01 01:59:43 +0000985 // If there's a virtual register allocated and initialized for this
986 // value, use it.
Igor Laevsky85f7f722015-03-10 16:26:48 +0000987 SDValue copyFromReg = getCopyFromRegs(V, V->getType());
988 if (copyFromReg.getNode()) {
989 return copyFromReg;
Dan Gohmand4322232010-07-01 01:59:43 +0000990 }
991
992 // Otherwise create a new SDValue and remember it.
993 SDValue Val = getValueImpl(V);
994 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000995 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +0000996 return Val;
997}
998
Elena Demikhovsky584ce372015-04-28 07:57:37 +0000999// Return true if SDValue exists for the given Value
1000bool SelectionDAGBuilder::findValue(const Value *V) const {
1001 return (NodeMap.find(V) != NodeMap.end()) ||
1002 (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end());
1003}
1004
Dan Gohmand4322232010-07-01 01:59:43 +00001005/// getNonRegisterValue - Return an SDValue for the given Value, but
1006/// don't look in FuncInfo.ValueMap for a virtual register.
1007SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1008 // If we already have an SDValue for this value, use it.
1009 SDValue &N = NodeMap[V];
Sergey Dmitrouk3160d022015-06-04 20:48:40 +00001010 if (N.getNode()) {
1011 if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) {
1012 // Remove the debug location from the node as the node is about to be used
1013 // in a location which may differ from the original debug location. This
1014 // is relevant to Constant and ConstantFP nodes because they can appear
1015 // as constant expressions inside PHI nodes.
1016 N->setDebugLoc(DebugLoc());
1017 }
1018 return N;
1019 }
Dan Gohmand4322232010-07-01 01:59:43 +00001020
1021 // Otherwise create a new SDValue and remember it.
1022 SDValue Val = getValueImpl(V);
1023 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001024 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001025 return Val;
1026}
1027
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001028/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001029/// Create an SDValue for the given value.
1030SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Eric Christopher58a24612014-10-08 09:50:54 +00001031 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001032
Dan Gohman8422e572010-04-17 15:32:28 +00001033 if (const Constant *C = dyn_cast<Constant>(V)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001034 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001035
Dan Gohman8422e572010-04-17 15:32:28 +00001036 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001037 return DAG.getConstant(*CI, getCurSDLoc(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001038
Dan Gohman8422e572010-04-17 15:32:28 +00001039 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001040 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001041
Matt Arsenault19231e62013-11-16 20:24:41 +00001042 if (isa<ConstantPointerNull>(C)) {
1043 unsigned AS = V->getType()->getPointerAddressSpace();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001044 return DAG.getConstant(0, getCurSDLoc(), TLI.getPointerTy(AS));
Matt Arsenault19231e62013-11-16 20:24:41 +00001045 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001046
Dan Gohman8422e572010-04-17 15:32:28 +00001047 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001048 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001049
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001050 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001051 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001052
Dan Gohman8422e572010-04-17 15:32:28 +00001053 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001054 visit(CE->getOpcode(), *CE);
1055 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001056 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001057 return N1;
1058 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001059
Dan Gohman575fad32008-09-03 16:12:24 +00001060 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1061 SmallVector<SDValue, 4> Constants;
1062 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1063 OI != OE; ++OI) {
1064 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001065 // If the operand is an empty aggregate, there are no values.
1066 if (!Val) continue;
1067 // Add each leaf value from the operand to the Constants list
1068 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001069 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1070 Constants.push_back(SDValue(Val, i));
1071 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001072
Craig Topper64941d92014-04-27 19:20:57 +00001073 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001074 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001075
Chris Lattner00245f42012-01-24 13:41:11 +00001076 if (const ConstantDataSequential *CDS =
1077 dyn_cast<ConstantDataSequential>(C)) {
1078 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001079 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001080 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1081 // Add each leaf value from the operand to the Constants list
1082 // to form a flattened list of all the values.
1083 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1084 Ops.push_back(SDValue(Val, i));
1085 }
1086
1087 if (isa<ArrayType>(CDS->getType()))
Craig Topper64941d92014-04-27 19:20:57 +00001088 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001089 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001090 VT, Ops);
Chris Lattner00245f42012-01-24 13:41:11 +00001091 }
Dan Gohman575fad32008-09-03 16:12:24 +00001092
Duncan Sands19d0b472010-02-16 11:11:14 +00001093 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001094 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1095 "Unknown struct or array constant!");
1096
Owen Anderson53aa7a92009-08-10 22:56:29 +00001097 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001098 ComputeValueVTs(TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001099 unsigned NumElts = ValueVTs.size();
1100 if (NumElts == 0)
1101 return SDValue(); // empty struct
1102 SmallVector<SDValue, 4> Constants(NumElts);
1103 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001104 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001105 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001106 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001107 else if (EltVT.isFloatingPoint())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001108 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001109 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001110 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001111 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001112
Craig Topper64941d92014-04-27 19:20:57 +00001113 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001114 }
1115
Dan Gohman8422e572010-04-17 15:32:28 +00001116 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001117 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001118
Chris Lattner229907c2011-07-18 04:54:35 +00001119 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001120 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001121
Dan Gohman575fad32008-09-03 16:12:24 +00001122 // Now that we know the number and type of the elements, get that number of
1123 // elements into the Ops array based on what kind of constant it is.
1124 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001125 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001126 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001127 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001128 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001129 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Eric Christopher58a24612014-10-08 09:50:54 +00001130 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001131
1132 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001133 if (EltVT.isFloatingPoint())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001134 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001135 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001136 Op = DAG.getConstant(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001137 Ops.assign(NumElements, Op);
1138 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001139
Dan Gohman575fad32008-09-03 16:12:24 +00001140 // Create a BUILD_VECTOR node.
Craig Topper48d114b2014-04-26 18:35:24 +00001141 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00001142 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001143
Dan Gohman575fad32008-09-03 16:12:24 +00001144 // If this is a static alloca, generate it as the frameindex instead of
1145 // computation.
1146 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1147 DenseMap<const AllocaInst*, int>::iterator SI =
1148 FuncInfo.StaticAllocaMap.find(AI);
1149 if (SI != FuncInfo.StaticAllocaMap.end())
Eric Christopher58a24612014-10-08 09:50:54 +00001150 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001151 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001152
Dan Gohmand4322232010-07-01 01:59:43 +00001153 // If this is an instruction which fast-isel has deferred, select it now.
1154 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001155 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Eric Christopher58a24612014-10-08 09:50:54 +00001156 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001157 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001158 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001159 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001160
Dan Gohmand4322232010-07-01 01:59:43 +00001161 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001162}
1163
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001164void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00001165 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001166 SDValue Chain = getControlRoot();
1167 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001168 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001169
Dan Gohmand16aa542010-05-29 17:03:36 +00001170 if (!FuncInfo.CanLowerReturn) {
1171 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001172 const Function *F = I.getParent()->getParent();
1173
1174 // Emit a store of the return value through the virtual register.
1175 // Leave Outs empty so that LowerReturn won't try to load return
1176 // registers the usual way.
1177 SmallVector<EVT, 1> PtrValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001178 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001179 PtrValueVTs);
1180
1181 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1182 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001183
Owen Anderson53aa7a92009-08-10 22:56:29 +00001184 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001185 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00001186 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001187 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001188
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001189 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001190 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001191 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001192 RetPtr.getValueType(), RetPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001193 DAG.getIntPtrConstant(Offsets[i],
1194 getCurSDLoc()));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001195 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001196 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001197 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001198 // FIXME: better loc info would be nice.
1199 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001200 }
1201
Andrew Trickef9de2a2013-05-25 02:42:55 +00001202 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001203 MVT::Other, Chains);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001204 } else if (I.getNumOperands() != 0) {
1205 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001206 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001207 unsigned NumValues = ValueVTs.size();
1208 if (NumValues) {
1209 SDValue RetOp = getValue(I.getOperand(0));
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001210
1211 const Function *F = I.getParent()->getParent();
1212
1213 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1214 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1215 Attribute::SExt))
1216 ExtendKind = ISD::SIGN_EXTEND;
1217 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1218 Attribute::ZExt))
1219 ExtendKind = ISD::ZERO_EXTEND;
1220
1221 LLVMContext &Context = F->getContext();
1222 bool RetInReg = F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1223 Attribute::InReg);
1224
1225 for (unsigned j = 0; j != NumValues; ++j) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001226 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001227
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001228 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001229 VT = TLI.getTypeForExtArgOrReturn(Context, VT, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001230
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001231 unsigned NumParts = TLI.getNumRegisters(Context, VT);
1232 MVT PartVT = TLI.getRegisterType(Context, VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001233 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001234 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001235 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001236 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001237
1238 // 'inreg' on function refers to return value
1239 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001240 if (RetInReg)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001241 Flags.setInReg();
1242
1243 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001244 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001245 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001246 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001247 Flags.setZExt();
1248
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001249 for (unsigned i = 0; i < NumParts; ++i) {
1250 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001251 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001252 OutVals.push_back(Parts[i]);
1253 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001254 }
Dan Gohman575fad32008-09-03 16:12:24 +00001255 }
1256 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001257
1258 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001259 CallingConv::ID CallConv =
1260 DAG.getMachineFunction().getFunction()->getCallingConv();
Eric Christopher58a24612014-10-08 09:50:54 +00001261 Chain = DAG.getTargetLoweringInfo().LowerReturn(
Eric Christopherd9134482014-08-04 21:25:23 +00001262 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001263
1264 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001265 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001266 "LowerReturn didn't return a valid chain!");
1267
1268 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001269 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001270}
1271
Dan Gohman9478c3f2009-04-23 23:13:24 +00001272/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1273/// created for it, emit nodes to copy the value into the virtual
1274/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001275void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001276 // Skip empty types
1277 if (V->getType()->isEmptyTy())
1278 return;
1279
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001280 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1281 if (VMI != FuncInfo.ValueMap.end()) {
1282 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1283 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001284 }
1285}
1286
Dan Gohman575fad32008-09-03 16:12:24 +00001287/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1288/// the current basic block, add it to ValueMap now so that we'll get a
1289/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001290void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001291 // No need to export constants.
1292 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001293
Dan Gohman575fad32008-09-03 16:12:24 +00001294 // Already exported?
1295 if (FuncInfo.isExportedInst(V)) return;
1296
1297 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1298 CopyValueToVirtualRegister(V, Reg);
1299}
1300
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001301bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001302 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001303 // The operands of the setcc have to be in this block. We don't know
1304 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001305 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001306 // Can export from current BB.
1307 if (VI->getParent() == FromBB)
1308 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001309
Dan Gohman575fad32008-09-03 16:12:24 +00001310 // Is already exported, noop.
1311 return FuncInfo.isExportedInst(V);
1312 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001313
Dan Gohman575fad32008-09-03 16:12:24 +00001314 // If this is an argument, we can export it if the BB is the entry block or
1315 // if it is already exported.
1316 if (isa<Argument>(V)) {
1317 if (FromBB == &FromBB->getParent()->getEntryBlock())
1318 return true;
1319
1320 // Otherwise, can only export this if it is already exported.
1321 return FuncInfo.isExportedInst(V);
1322 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001323
Dan Gohman575fad32008-09-03 16:12:24 +00001324 // Otherwise, constants can always be exported.
1325 return true;
1326}
1327
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001328/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001329uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1330 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001331 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1332 if (!BPI)
1333 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001334 const BasicBlock *SrcBB = Src->getBasicBlock();
1335 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001336 return BPI->getEdgeWeight(SrcBB, DstBB);
1337}
1338
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001339void SelectionDAGBuilder::
1340addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1341 uint32_t Weight /* = 0 */) {
1342 if (!Weight)
1343 Weight = getEdgeWeight(Src, Dst);
1344 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001345}
1346
1347
Dan Gohman575fad32008-09-03 16:12:24 +00001348static bool InBlock(const Value *V, const BasicBlock *BB) {
1349 if (const Instruction *I = dyn_cast<Instruction>(V))
1350 return I->getParent() == BB;
1351 return true;
1352}
1353
Dan Gohmand01ddb52008-10-17 21:16:08 +00001354/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1355/// This function emits a branch and is used at the leaves of an OR or an
1356/// AND operator tree.
1357///
1358void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001359SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001360 MachineBasicBlock *TBB,
1361 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001362 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001363 MachineBasicBlock *SwitchBB,
1364 uint32_t TWeight,
1365 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001366 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001367
Dan Gohmand01ddb52008-10-17 21:16:08 +00001368 // If the leaf of the tree is a comparison, merge the condition into
1369 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001370 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001371 // The operands of the cmp have to be in this block. We don't know
1372 // how to export them from some other block. If this is the first block
1373 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001374 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001375 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1376 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001377 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001378 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001379 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001380 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001381 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001382 if (TM.Options.NoNaNsFPMath)
1383 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001384 } else {
Michael Ilsemanaddddc42014-12-15 18:48:43 +00001385 (void)Condition; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001386 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001387 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001388
Craig Topperc0196b12014-04-14 00:51:57 +00001389 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1390 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001391 SwitchCases.push_back(CB);
1392 return;
1393 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001394 }
1395
1396 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001397 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001398 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001399 SwitchCases.push_back(CB);
1400}
1401
Manman Ren4ece7452014-01-31 00:42:44 +00001402/// Scale down both weights to fit into uint32_t.
1403static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1404 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1405 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1406 NewTrue = NewTrue / Scale;
1407 NewFalse = NewFalse / Scale;
1408}
1409
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001410/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001411void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001412 MachineBasicBlock *TBB,
1413 MachineBasicBlock *FBB,
1414 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001415 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001416 unsigned Opc, uint32_t TWeight,
1417 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001418 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001419 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001420 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001421 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1422 BOp->getParent() != CurBB->getBasicBlock() ||
1423 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1424 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001425 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1426 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001427 return;
1428 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001429
Dan Gohman575fad32008-09-03 16:12:24 +00001430 // Create TmpBB after CurBB.
1431 MachineFunction::iterator BBI = CurBB;
1432 MachineFunction &MF = DAG.getMachineFunction();
1433 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1434 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001435
Dan Gohman575fad32008-09-03 16:12:24 +00001436 if (Opc == Instruction::Or) {
1437 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001438 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001439 // jmp_if_X TBB
1440 // jmp TmpBB
1441 // TmpBB:
1442 // jmp_if_Y TBB
1443 // jmp FBB
1444 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001445
Manman Ren4ece7452014-01-31 00:42:44 +00001446 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1447 // The requirement is that
1448 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
Sanjay Patele4aedb52015-06-25 21:11:08 +00001449 // = TrueProb for original BB.
1450 // Assuming the original weights are A and B, one choice is to set BB1's
Manman Ren4ece7452014-01-31 00:42:44 +00001451 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1452 // assumes that
1453 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1454 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1455 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001456
Manman Ren4ece7452014-01-31 00:42:44 +00001457 uint64_t NewTrueWeight = TWeight;
1458 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1459 ScaleWeights(NewTrueWeight, NewFalseWeight);
1460 // Emit the LHS condition.
1461 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1462 NewTrueWeight, NewFalseWeight);
1463
1464 NewTrueWeight = TWeight;
1465 NewFalseWeight = 2 * (uint64_t)FWeight;
1466 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001467 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001468 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1469 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001470 } else {
1471 assert(Opc == Instruction::And && "Unknown merge op!");
1472 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001473 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001474 // jmp_if_X TmpBB
1475 // jmp FBB
1476 // TmpBB:
1477 // jmp_if_Y TBB
1478 // jmp FBB
1479 //
1480 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001481
Manman Ren4ece7452014-01-31 00:42:44 +00001482 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1483 // The requirement is that
1484 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
Sanjay Patele4aedb52015-06-25 21:11:08 +00001485 // = FalseProb for original BB.
1486 // Assuming the original weights are A and B, one choice is to set BB1's
Manman Ren4ece7452014-01-31 00:42:44 +00001487 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1488 // assumes that
1489 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001490
Manman Ren4ece7452014-01-31 00:42:44 +00001491 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1492 uint64_t NewFalseWeight = FWeight;
1493 ScaleWeights(NewTrueWeight, NewFalseWeight);
1494 // Emit the LHS condition.
1495 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1496 NewTrueWeight, NewFalseWeight);
1497
1498 NewTrueWeight = 2 * (uint64_t)TWeight;
1499 NewFalseWeight = FWeight;
1500 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001501 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001502 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1503 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001504 }
1505}
1506
1507/// If the set of cases should be emitted as a series of branches, return true.
1508/// If we should emit this as a bunch of and/or'd together conditions, return
1509/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001510bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001511SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001512 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001513
Dan Gohman575fad32008-09-03 16:12:24 +00001514 // If this is two comparisons of the same values or'd or and'd together, they
1515 // will get folded into a single comparison, so don't emit two blocks.
1516 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1517 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1518 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1519 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1520 return false;
1521 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001522
Chris Lattner1eea3b02010-01-02 00:00:03 +00001523 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1524 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1525 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1526 Cases[0].CC == Cases[1].CC &&
1527 isa<Constant>(Cases[0].CmpRHS) &&
1528 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1529 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1530 return false;
1531 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1532 return false;
1533 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001534
Dan Gohman575fad32008-09-03 16:12:24 +00001535 return true;
1536}
1537
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001538void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001539 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001540
Dan Gohman575fad32008-09-03 16:12:24 +00001541 // Update machine-CFG edges.
1542 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1543
Dan Gohman575fad32008-09-03 16:12:24 +00001544 if (I.isUnconditional()) {
1545 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001546 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001547
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001548 // If this is not a fall-through branch or optimizations are switched off,
1549 // emit the branch.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001550 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001551 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001552 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001553 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001554
Dan Gohman575fad32008-09-03 16:12:24 +00001555 return;
1556 }
1557
1558 // If this condition is one of the special cases we handle, do special stuff
1559 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001560 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001561 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1562
1563 // If this is a series of conditions that are or'd or and'd together, emit
1564 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001565 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001566 // For example, instead of something like:
1567 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001568 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001569 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001570 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001571 // or C, F
1572 // jnz foo
1573 // Emit:
1574 // cmp A, B
1575 // je foo
1576 // cmp D, E
1577 // jle foo
1578 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001579 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001580 if (!DAG.getTargetLoweringInfo().isJumpExpensive() &&
Eric Christopherd9134482014-08-04 21:25:23 +00001581 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And ||
1582 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001583 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001584 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1585 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001586 // If the compares in later blocks need to use values not currently
1587 // exported from this block, export them now. This block should always
1588 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001589 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001590
Dan Gohman575fad32008-09-03 16:12:24 +00001591 // Allow some cases to be rejected.
1592 if (ShouldEmitAsBranches(SwitchCases)) {
1593 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1594 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1595 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1596 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001597
Dan Gohman575fad32008-09-03 16:12:24 +00001598 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001599 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001600 SwitchCases.erase(SwitchCases.begin());
1601 return;
1602 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001603
Dan Gohman575fad32008-09-03 16:12:24 +00001604 // Okay, we decided not to do this, remove any inserted MBB's and clear
1605 // SwitchCases.
1606 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001607 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001608
Dan Gohman575fad32008-09-03 16:12:24 +00001609 SwitchCases.clear();
1610 }
1611 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001612
Dan Gohman575fad32008-09-03 16:12:24 +00001613 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001614 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001615 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001616
Dan Gohman575fad32008-09-03 16:12:24 +00001617 // Use visitSwitchCase to actually insert the fast branch sequence for this
1618 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001619 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001620}
1621
1622/// visitSwitchCase - Emits the necessary code to represent a single node in
1623/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001624void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1625 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001626 SDValue Cond;
1627 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001628 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001629
1630 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001631 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001632 // Fold "(X == true)" to X and "(X == false)" to !X to
1633 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001634 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001635 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001636 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001637 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001638 CB.CC == ISD::SETEQ) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001639 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001640 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001641 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001642 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001643 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001644 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001645
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001646 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
Hans Wennborg78325432015-03-19 16:42:21 +00001647 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001648
1649 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001650 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001651
Bob Wilsone4077362013-09-09 19:14:35 +00001652 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001653 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001654 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001655 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001656 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001657 VT, CmpOp, DAG.getConstant(Low, dl, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001658 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001659 DAG.getConstant(High-Low, dl, VT), ISD::SETULE);
Dan Gohman575fad32008-09-03 16:12:24 +00001660 }
1661 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001662
Dan Gohman575fad32008-09-03 16:12:24 +00001663 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001664 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001665 // TrueBB and FalseBB are always different unless the incoming IR is
1666 // degenerate. This only happens when running llc on weird IR.
1667 if (CB.TrueBB != CB.FalseBB)
1668 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001669
Dan Gohman575fad32008-09-03 16:12:24 +00001670 // If the lhs block is the next block, invert the condition so that we can
1671 // fall through to the lhs instead of the rhs block.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001672 if (CB.TrueBB == NextBlock(SwitchBB)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001673 std::swap(CB.TrueBB, CB.FalseBB);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001674 SDValue True = DAG.getConstant(1, dl, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001675 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001676 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001677
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001678 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001679 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001680 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001681
Evan Cheng79687dd2010-09-23 06:51:55 +00001682 // Insert the false branch. Do this even if it's a fall through branch,
1683 // this makes it easier to do DAG optimizations which require inverting
1684 // the branch condition.
1685 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1686 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001687
1688 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001689}
1690
1691/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001692void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001693 // Emit the code for the jump table
1694 assert(JT.Reg != -1U && "Should lower JT Header first!");
Eric Christopher58a24612014-10-08 09:50:54 +00001695 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001696 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001697 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001698 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001699 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001700 MVT::Other, Index.getValue(1),
1701 Table, Index);
1702 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001703}
1704
1705/// visitJumpTableHeader - This function emits necessary code to produce index
1706/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001707void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001708 JumpTableHeader &JTH,
1709 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001710 SDLoc dl = getCurSDLoc();
1711
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001712 // Subtract the lowest switch case value from the value being switched on and
1713 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001714 // difference between smallest and largest cases.
1715 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001716 EVT VT = SwitchOp.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001717 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
1718 DAG.getConstant(JTH.First, dl, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001719
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001720 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001721 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001722 // can be used as an index into the jump table in a subsequent basic block.
1723 // This value may be smaller or larger than the target's pointer type, and
1724 // therefore require extension or truncating.
Eric Christopher58a24612014-10-08 09:50:54 +00001725 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001726 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001727
Eric Christopher58a24612014-10-08 09:50:54 +00001728 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001729 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl,
Dale Johannesen3a09f552009-02-03 23:04:43 +00001730 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001731 JT.Reg = JumpTableReg;
1732
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001733 // Emit the range check for the jump table, and branch to the default block
1734 // for the switch statement if the value being switched on exceeds the largest
1735 // case in the switch.
Eric Christopher58a24612014-10-08 09:50:54 +00001736 SDValue CMP =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001737 DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(),
1738 Sub.getValueType()),
1739 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT),
1740 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001741
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001742 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001743 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001744 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001745
Hans Wennborgb4db1422015-03-19 20:41:48 +00001746 // Avoid emitting unnecessary branches to the next block.
1747 if (JT.MBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001748 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001749 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001750
Bill Wendlingc6b47342009-12-21 23:47:40 +00001751 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001752}
1753
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001754/// Codegen a new tail for a stack protector check ParentMBB which has had its
1755/// tail spliced into a stack protector check success bb.
1756///
1757/// For a high level explanation of how this fits into the stack protector
1758/// generation see the comment on the declaration of class
1759/// StackProtectorDescriptor.
1760void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1761 MachineBasicBlock *ParentBB) {
1762
1763 // First create the loads to the guard/stack slot for the comparison.
Eric Christopher58a24612014-10-08 09:50:54 +00001764 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1765 EVT PtrTy = TLI.getPointerTy();
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001766
1767 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1768 int FI = MFI->getStackProtectorIndex();
1769
1770 const Value *IRGuard = SPD.getGuard();
1771 SDValue GuardPtr = getValue(IRGuard);
1772 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1773
1774 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00001775 TLI.getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001776
1777 SDValue Guard;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001778 SDLoc dl = getCurSDLoc();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001779
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001780 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the
1781 // guard value from the virtual register holding the value. Otherwise, emit a
1782 // volatile load to retrieve the stack guard value.
1783 unsigned GuardReg = SPD.getGuardReg();
1784
Eric Christopher58a24612014-10-08 09:50:54 +00001785 if (GuardReg && TLI.useLoadStackGuardNode())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001786 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), dl, GuardReg,
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001787 PtrTy);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001788 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001789 Guard = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(),
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001790 GuardPtr, MachinePointerInfo(IRGuard, 0),
1791 true, false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001792
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001793 SDValue StackSlot = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(),
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001794 StackSlotPtr,
1795 MachinePointerInfo::getFixedStack(FI),
1796 true, false, false, Align);
1797
1798 // Perform the comparison via a subtract/getsetcc.
1799 EVT VT = Guard.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001800 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, Guard, StackSlot);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001801
Eric Christopher58a24612014-10-08 09:50:54 +00001802 SDValue Cmp =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001803 DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(),
Eric Christopher58a24612014-10-08 09:50:54 +00001804 Sub.getValueType()),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001805 Sub, DAG.getConstant(0, dl, VT), ISD::SETNE);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001806
1807 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1808 // branch to failure MBB.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001809 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001810 MVT::Other, StackSlot.getOperand(0),
1811 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1812 // Otherwise branch to success MBB.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001813 SDValue Br = DAG.getNode(ISD::BR, dl,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001814 MVT::Other, BrCond,
1815 DAG.getBasicBlock(SPD.getSuccessMBB()));
1816
1817 DAG.setRoot(Br);
1818}
1819
1820/// Codegen the failure basic block for a stack protector check.
1821///
1822/// A failure stack protector machine basic block consists simply of a call to
1823/// __stack_chk_fail().
1824///
1825/// For a high level explanation of how this fits into the stack protector
1826/// generation see the comment on the declaration of class
1827/// StackProtectorDescriptor.
1828void
1829SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
Eric Christopher58a24612014-10-08 09:50:54 +00001830 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1831 SDValue Chain =
1832 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
1833 nullptr, 0, false, getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001834 DAG.setRoot(Chain);
1835}
1836
Dan Gohman575fad32008-09-03 16:12:24 +00001837/// visitBitTestHeader - This function emits necessary code to produce value
1838/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001839void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1840 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001841 SDLoc dl = getCurSDLoc();
1842
Dan Gohman575fad32008-09-03 16:12:24 +00001843 // Subtract the minimum value
1844 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001845 EVT VT = SwitchOp.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001846 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
1847 DAG.getConstant(B.First, dl, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001848
1849 // Check range
Eric Christopher58a24612014-10-08 09:50:54 +00001850 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1851 SDValue RangeCmp =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001852 DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(),
1853 Sub.getValueType()),
1854 Sub, DAG.getConstant(B.Range, dl, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001855
Evan Chengac730dd2011-01-06 01:02:44 +00001856 // Determine the type of the test operands.
1857 bool UsePtrType = false;
Eric Christopher58a24612014-10-08 09:50:54 +00001858 if (!TLI.isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001859 UsePtrType = true;
1860 else {
1861 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001862 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001863 // Switch table case range are encoded into series of masks.
1864 // Just use pointer type, it's guaranteed to fit.
1865 UsePtrType = true;
1866 break;
1867 }
1868 }
1869 if (UsePtrType) {
Eric Christopher58a24612014-10-08 09:50:54 +00001870 VT = TLI.getPointerTy();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001871 Sub = DAG.getZExtOrTrunc(Sub, dl, VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001872 }
Dan Gohman575fad32008-09-03 16:12:24 +00001873
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001874 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001875 B.Reg = FuncInfo.CreateReg(B.RegVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001876 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001877
Dan Gohman575fad32008-09-03 16:12:24 +00001878 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1879
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001880 addSuccessorWithWeight(SwitchBB, B.Default);
1881 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001882
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001883 SDValue BrRange = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001884 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001885 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001886
Hans Wennborgb4db1422015-03-19 20:41:48 +00001887 // Avoid emitting unnecessary branches to the next block.
1888 if (MBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001889 BrRange = DAG.getNode(ISD::BR, dl, MVT::Other, BrRange,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001890 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001891
Bill Wendlingc6b47342009-12-21 23:47:40 +00001892 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001893}
1894
1895/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001896void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1897 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001898 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001899 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001900 BitTestCase &B,
1901 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001902 SDLoc dl = getCurSDLoc();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001903 MVT VT = BB.RegVT;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001904 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001905 SDValue Cmp;
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001906 unsigned PopCount = countPopulation(B.Mask);
Eric Christopher58a24612014-10-08 09:50:54 +00001907 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001908 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001909 // Testing for a single bit; just compare the shift count with what it
1910 // would need to be to shift a 1 bit in that position.
Eric Christopher58a24612014-10-08 09:50:54 +00001911 Cmp = DAG.getSetCC(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001912 dl, TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1913 DAG.getConstant(countTrailingZeros(B.Mask), dl, VT), ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001914 } else if (PopCount == BB.Range) {
1915 // There is only one zero bit in the range, test for it directly.
Eric Christopher58a24612014-10-08 09:50:54 +00001916 Cmp = DAG.getSetCC(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001917 dl, TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1918 DAG.getConstant(countTrailingOnes(B.Mask), dl, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001919 } else {
1920 // Make desired shift
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001921 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT,
1922 DAG.getConstant(1, dl, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001923
Dan Gohman0695e092010-06-24 02:06:24 +00001924 // Emit bit tests and jumps
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001925 SDValue AndOp = DAG.getNode(ISD::AND, dl,
1926 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT));
1927 Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(), VT), AndOp,
1928 DAG.getConstant(0, dl, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001929 }
Dan Gohman575fad32008-09-03 16:12:24 +00001930
Manman Rencf104462012-08-24 18:14:27 +00001931 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1932 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1933 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1934 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001935
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001936 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001937 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001938 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001939
Hans Wennborgb4db1422015-03-19 20:41:48 +00001940 // Avoid emitting unnecessary branches to the next block.
1941 if (NextMBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001942 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001943 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00001944
Bill Wendlingc6b47342009-12-21 23:47:40 +00001945 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00001946}
1947
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001948void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001949 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001950
Dan Gohman575fad32008-09-03 16:12:24 +00001951 // Retrieve successors.
1952 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1953 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1954
Gabor Greif08a4c282009-01-15 11:10:44 +00001955 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00001956 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00001957 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00001958 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00001959 else if (Fn && Fn->isIntrinsic()) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00001960 switch (Fn->getIntrinsicID()) {
1961 default:
1962 llvm_unreachable("Cannot invoke this intrinsic");
1963 case Intrinsic::donothing:
1964 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
1965 break;
1966 case Intrinsic::experimental_patchpoint_void:
1967 case Intrinsic::experimental_patchpoint_i64:
1968 visitPatchpoint(&I, LandingPad);
1969 break;
Igor Laevsky85f7f722015-03-10 16:26:48 +00001970 case Intrinsic::experimental_gc_statepoint:
1971 LowerStatepoint(ImmutableStatepoint(&I), LandingPad);
1972 break;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00001973 }
Nuno Lopesec9653b2012-06-28 22:30:12 +00001974 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00001975 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00001976
1977 // If the value of the invoke is used outside of its defining block, make it
1978 // available as a virtual register.
Igor Laevsky85f7f722015-03-10 16:26:48 +00001979 // We already took care of the exported value for the statepoint instruction
1980 // during call to the LowerStatepoint.
1981 if (!isStatepoint(I)) {
1982 CopyToExportRegsIfNeeded(&I);
1983 }
Dan Gohman575fad32008-09-03 16:12:24 +00001984
1985 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00001986 addSuccessorWithWeight(InvokeMBB, Return);
1987 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00001988
1989 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001990 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00001991 MVT::Other, getControlRoot(),
1992 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00001993}
1994
Bill Wendlingf891bf82011-07-31 06:30:59 +00001995void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1996 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1997}
1998
Bill Wendling247fd3b2011-08-17 21:56:44 +00001999void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2000 assert(FuncInfo.MBB->isLandingPad() &&
2001 "Call to landingpad not in landing pad!");
2002
2003 MachineBasicBlock *MBB = FuncInfo.MBB;
2004 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2005 AddLandingPadInfo(LP, MMI, MBB);
2006
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002007 // If there aren't registers to copy the values into (e.g., during SjLj
2008 // exceptions), then don't bother to create these DAG nodes.
Eric Christopher58a24612014-10-08 09:50:54 +00002009 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2010 if (TLI.getExceptionPointerRegister() == 0 &&
2011 TLI.getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002012 return;
2013
Bill Wendling247fd3b2011-08-17 21:56:44 +00002014 SmallVector<EVT, 2> ValueVTs;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002015 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002016 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002017 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002018
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002019 // Get the two live-in registers as SDValues. The physregs have already been
2020 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002021 SDValue Ops[2];
Reid Kleckner0a57f652015-01-14 01:05:27 +00002022 if (FuncInfo.ExceptionPointerVirtReg) {
2023 Ops[0] = DAG.getZExtOrTrunc(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002024 DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Reid Kleckner0a57f652015-01-14 01:05:27 +00002025 FuncInfo.ExceptionPointerVirtReg, TLI.getPointerTy()),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002026 dl, ValueVTs[0]);
Reid Kleckner0a57f652015-01-14 01:05:27 +00002027 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002028 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy());
Reid Kleckner0a57f652015-01-14 01:05:27 +00002029 }
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002030 Ops[1] = DAG.getZExtOrTrunc(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002031 DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Eric Christopher58a24612014-10-08 09:50:54 +00002032 FuncInfo.ExceptionSelectorVirtReg, TLI.getPointerTy()),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002033 dl, ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002034
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002035 // Merge into one.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002036 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002037 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002038 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002039}
2040
Reid Kleckner0a57f652015-01-14 01:05:27 +00002041unsigned
2042SelectionDAGBuilder::visitLandingPadClauseBB(GlobalValue *ClauseGV,
2043 MachineBasicBlock *LPadBB) {
2044 SDValue Chain = getControlRoot();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002045 SDLoc dl = getCurSDLoc();
Reid Kleckner0a57f652015-01-14 01:05:27 +00002046
2047 // Get the typeid that we will dispatch on later.
2048 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2049 const TargetRegisterClass *RC = TLI.getRegClassFor(TLI.getPointerTy());
2050 unsigned VReg = FuncInfo.MF->getRegInfo().createVirtualRegister(RC);
2051 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(ClauseGV);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002052 SDValue Sel = DAG.getConstant(TypeID, dl, TLI.getPointerTy());
2053 Chain = DAG.getCopyToReg(Chain, dl, VReg, Sel);
Reid Kleckner0a57f652015-01-14 01:05:27 +00002054
2055 // Branch to the main landing pad block.
2056 MachineBasicBlock *ClauseMBB = FuncInfo.MBB;
2057 ClauseMBB->addSuccessor(LPadBB);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002058 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, Chain,
Reid Kleckner0a57f652015-01-14 01:05:27 +00002059 DAG.getBasicBlock(LPadBB)));
2060 return VReg;
2061}
2062
Hans Wennborg0867b152015-04-23 16:45:24 +00002063void SelectionDAGBuilder::sortAndRangeify(CaseClusterVector &Clusters) {
2064#ifndef NDEBUG
2065 for (const CaseCluster &CC : Clusters)
2066 assert(CC.Low == CC.High && "Input clusters must be single-case");
2067#endif
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002068
Hans Wennborg0867b152015-04-23 16:45:24 +00002069 std::sort(Clusters.begin(), Clusters.end(),
2070 [](const CaseCluster &a, const CaseCluster &b) {
2071 return a.Low->getValue().slt(b.Low->getValue());
Aaron Ballman0be238c2015-04-23 13:41:59 +00002072 });
2073
Hans Wennborg0867b152015-04-23 16:45:24 +00002074 // Merge adjacent clusters with the same destination.
2075 const unsigned N = Clusters.size();
2076 unsigned DstIndex = 0;
2077 for (unsigned SrcIndex = 0; SrcIndex < N; ++SrcIndex) {
2078 CaseCluster &CC = Clusters[SrcIndex];
2079 const ConstantInt *CaseVal = CC.Low;
2080 MachineBasicBlock *Succ = CC.MBB;
Aaron Ballman0be238c2015-04-23 13:41:59 +00002081
Hans Wennborg0867b152015-04-23 16:45:24 +00002082 if (DstIndex != 0 && Clusters[DstIndex - 1].MBB == Succ &&
2083 (CaseVal->getValue() - Clusters[DstIndex - 1].High->getValue()) == 1) {
Aaron Ballman0be238c2015-04-23 13:41:59 +00002084 // If this case has the same successor and is a neighbour, merge it into
2085 // the previous cluster.
Hans Wennborg0867b152015-04-23 16:45:24 +00002086 Clusters[DstIndex - 1].High = CaseVal;
2087 Clusters[DstIndex - 1].Weight += CC.Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00002088 assert(Clusters[DstIndex - 1].Weight >= CC.Weight && "Weight overflow!");
Aaron Ballman0be238c2015-04-23 13:41:59 +00002089 } else {
Hans Wennborg0867b152015-04-23 16:45:24 +00002090 std::memmove(&Clusters[DstIndex++], &Clusters[SrcIndex],
2091 sizeof(Clusters[SrcIndex]));
Aaron Ballman0be238c2015-04-23 13:41:59 +00002092 }
Aaron Ballman0be238c2015-04-23 13:41:59 +00002093 }
Hans Wennborg0867b152015-04-23 16:45:24 +00002094 Clusters.resize(DstIndex);
Dan Gohman575fad32008-09-03 16:12:24 +00002095}
2096
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002097void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2098 MachineBasicBlock *Last) {
2099 // Update JTCases.
2100 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2101 if (JTCases[i].first.HeaderBB == First)
2102 JTCases[i].first.HeaderBB = Last;
2103
2104 // Update BitTestCases.
2105 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2106 if (BitTestCases[i].Parent == First)
2107 BitTestCases[i].Parent = Last;
2108}
2109
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002110void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002111 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002112
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002113 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002114 SmallSet<BasicBlock*, 32> Done;
2115 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2116 BasicBlock *BB = I.getSuccessor(i);
David Blaikie70573dc2014-11-19 07:49:26 +00002117 bool Inserted = Done.insert(BB).second;
Nadav Rotem33e034a2012-10-23 21:05:33 +00002118 if (!Inserted)
2119 continue;
2120
2121 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002122 addSuccessorWithWeight(IndirectBrMBB, Succ);
2123 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002124
Andrew Trickef9de2a2013-05-25 02:42:55 +00002125 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002126 MVT::Other, getControlRoot(),
2127 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002128}
Dan Gohman575fad32008-09-03 16:12:24 +00002129
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002130void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2131 if (DAG.getTarget().Options.TrapUnreachable)
2132 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2133}
2134
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002135void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002136 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002137 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002138 if (isa<Constant>(I.getOperand(0)) &&
2139 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2140 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002141 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002142 Op2.getValueType(), Op2));
2143 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002144 }
Bill Wendling443d0722009-12-21 22:30:11 +00002145
Dan Gohmana5b96452009-06-04 22:49:04 +00002146 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002147}
2148
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002149void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002150 SDValue Op1 = getValue(I.getOperand(0));
2151 SDValue Op2 = getValue(I.getOperand(1));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002152
2153 bool nuw = false;
2154 bool nsw = false;
2155 bool exact = false;
Sanjay Patelf1340482015-06-16 16:25:43 +00002156 FastMathFlags FMF;
2157
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002158 if (const OverflowingBinaryOperator *OFBinOp =
2159 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2160 nuw = OFBinOp->hasNoUnsignedWrap();
2161 nsw = OFBinOp->hasNoSignedWrap();
2162 }
2163 if (const PossiblyExactOperator *ExactOp =
2164 dyn_cast<const PossiblyExactOperator>(&I))
2165 exact = ExactOp->isExact();
Sanjay Patelf1340482015-06-16 16:25:43 +00002166 if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(&I))
2167 FMF = FPOp->getFastMathFlags();
Nick Lewycky37a17502015-05-13 23:41:47 +00002168
Sanjay Patelf1340482015-06-16 16:25:43 +00002169 SDNodeFlags Flags;
2170 Flags.setExact(exact);
2171 Flags.setNoSignedWrap(nsw);
2172 Flags.setNoUnsignedWrap(nuw);
2173 if (EnableFMFInDAG) {
2174 Flags.setAllowReciprocal(FMF.allowReciprocal());
2175 Flags.setNoInfs(FMF.noInfs());
2176 Flags.setNoNaNs(FMF.noNaNs());
2177 Flags.setNoSignedZeros(FMF.noSignedZeros());
2178 Flags.setUnsafeAlgebra(FMF.unsafeAlgebra());
2179 }
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002180 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
Sanjay Patelf1340482015-06-16 16:25:43 +00002181 Op1, Op2, &Flags);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002182 setValue(&I, BinNodeValue);
Dan Gohman575fad32008-09-03 16:12:24 +00002183}
2184
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002185void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002186 SDValue Op1 = getValue(I.getOperand(0));
2187 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002188
Eric Christopher58a24612014-10-08 09:50:54 +00002189 EVT ShiftTy =
2190 DAG.getTargetLoweringInfo().getShiftAmountTy(Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002191
Chris Lattner2a720d92011-02-13 09:02:52 +00002192 // Coerce the shift amount to the right type if we can.
2193 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002194 unsigned ShiftSize = ShiftTy.getSizeInBits();
2195 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002196 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002197
Dan Gohman0e8d1992009-04-09 03:51:29 +00002198 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002199 if (ShiftSize > Op2Size)
2200 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002201
Dan Gohman0e8d1992009-04-09 03:51:29 +00002202 // If the operand is larger than the shift count type but the shift
2203 // count type has enough bits to represent any shift value, truncate
2204 // it now. This is a common case and it exposes the truncate to
2205 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002206 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2207 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2208 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002209 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002210 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002211 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002212 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002213
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002214 bool nuw = false;
2215 bool nsw = false;
2216 bool exact = false;
2217
2218 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2219
2220 if (const OverflowingBinaryOperator *OFBinOp =
2221 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2222 nuw = OFBinOp->hasNoUnsignedWrap();
2223 nsw = OFBinOp->hasNoSignedWrap();
2224 }
2225 if (const PossiblyExactOperator *ExactOp =
2226 dyn_cast<const PossiblyExactOperator>(&I))
2227 exact = ExactOp->isExact();
2228 }
Sanjay Patelf1340482015-06-16 16:25:43 +00002229 SDNodeFlags Flags;
2230 Flags.setExact(exact);
2231 Flags.setNoSignedWrap(nsw);
2232 Flags.setNoUnsignedWrap(nuw);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002233 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
Sanjay Patelf1340482015-06-16 16:25:43 +00002234 &Flags);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002235 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00002236}
2237
Benjamin Kramer9960a252011-07-08 10:31:30 +00002238void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002239 SDValue Op1 = getValue(I.getOperand(0));
2240 SDValue Op2 = getValue(I.getOperand(1));
2241
Benjamin Kramer5b455f02015-06-27 20:33:26 +00002242 SDNodeFlags Flags;
2243 Flags.setExact(isa<PossiblyExactOperator>(&I) &&
2244 cast<PossiblyExactOperator>(&I)->isExact());
2245 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(), Op1,
2246 Op2, &Flags));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002247}
2248
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002249void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002250 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002251 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002252 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002253 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002254 predicate = ICmpInst::Predicate(IC->getPredicate());
2255 SDValue Op1 = getValue(I.getOperand(0));
2256 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002257 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002258
Eric Christopher58a24612014-10-08 09:50:54 +00002259 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002260 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002261}
2262
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002263void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002264 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002265 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002266 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002267 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002268 predicate = FCmpInst::Predicate(FC->getPredicate());
2269 SDValue Op1 = getValue(I.getOperand(0));
2270 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002271 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002272 if (TM.Options.NoNaNsFPMath)
2273 Condition = getFCmpCodeWithoutNaN(Condition);
Eric Christopher58a24612014-10-08 09:50:54 +00002274 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002275 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002276}
2277
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002278void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002279 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002280 ComputeValueVTs(DAG.getTargetLoweringInfo(), I.getType(), ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002281 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002282 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002283
Bill Wendling443d0722009-12-21 22:30:11 +00002284 SmallVector<SDValue, 4> Values(NumValues);
2285 SDValue Cond = getValue(I.getOperand(0));
James Molloy7e9776b2015-05-15 09:03:15 +00002286 SDValue LHSVal = getValue(I.getOperand(1));
2287 SDValue RHSVal = getValue(I.getOperand(2));
2288 auto BaseOps = {Cond};
Duncan Sandsf2641e12011-09-06 19:07:46 +00002289 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2290 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002291
James Molloy7e9776b2015-05-15 09:03:15 +00002292 // Min/max matching is only viable if all output VTs are the same.
2293 if (std::equal(ValueVTs.begin(), ValueVTs.end(), ValueVTs.begin())) {
2294 Value *LHS, *RHS;
2295 SelectPatternFlavor SPF = matchSelectPattern(const_cast<User*>(&I), LHS, RHS);
2296 ISD::NodeType Opc = ISD::DELETED_NODE;
2297 switch (SPF) {
2298 case SPF_UMAX: Opc = ISD::UMAX; break;
2299 case SPF_UMIN: Opc = ISD::UMIN; break;
2300 case SPF_SMAX: Opc = ISD::SMAX; break;
2301 case SPF_SMIN: Opc = ISD::SMIN; break;
2302 default: break;
2303 }
2304
2305 EVT VT = ValueVTs[0];
2306 LLVMContext &Ctx = *DAG.getContext();
James Molloy7307cd52015-05-15 17:41:29 +00002307 auto &TLI = DAG.getTargetLoweringInfo();
2308 while (TLI.getTypeAction(Ctx, VT) == TargetLoweringBase::TypeSplitVector)
2309 VT = TLI.getTypeToTransformTo(Ctx, VT);
James Molloy7e9776b2015-05-15 09:03:15 +00002310
James Molloy37593732015-06-04 13:48:23 +00002311 if (Opc != ISD::DELETED_NODE && TLI.isOperationLegalOrCustom(Opc, VT) &&
2312 // If the underlying comparison instruction is used by any other instruction,
2313 // the consumed instructions won't be destroyed, so it is not profitable
2314 // to convert to a min/max.
2315 cast<SelectInst>(&I)->getCondition()->hasOneUse()) {
James Molloy7e9776b2015-05-15 09:03:15 +00002316 OpCode = Opc;
2317 LHSVal = getValue(LHS);
2318 RHSVal = getValue(RHS);
2319 BaseOps = {};
2320 }
2321 }
2322
2323 for (unsigned i = 0; i != NumValues; ++i) {
2324 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end());
2325 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i));
2326 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002327 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
James Molloy7e9776b2015-05-15 09:03:15 +00002328 LHSVal.getNode()->getValueType(LHSVal.getResNo()+i),
2329 Ops);
2330 }
Bill Wendling443d0722009-12-21 22:30:11 +00002331
Andrew Trickef9de2a2013-05-25 02:42:55 +00002332 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002333 DAG.getVTList(ValueVTs), Values));
Bill Wendling443d0722009-12-21 22:30:11 +00002334}
Dan Gohman575fad32008-09-03 16:12:24 +00002335
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002336void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002337 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2338 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002339 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002340 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002341}
2342
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002343void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002344 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2345 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2346 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002347 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002348 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002349}
2350
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002351void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002352 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2353 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2354 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002355 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002356 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002357}
2358
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002359void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002360 // FPTrunc is never a no-op cast, no need to check
2361 SDValue N = getValue(I.getOperand(0));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002362 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002363 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2364 EVT DestVT = TLI.getValueType(I.getType());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002365 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N,
2366 DAG.getTargetConstant(0, dl, TLI.getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00002367}
2368
Stephen Lin6d715e82013-07-06 21:44:25 +00002369void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002370 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002371 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002372 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002373 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002374}
2375
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002376void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002377 // FPToUI is never a no-op cast, no need to check
2378 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002379 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002380 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002381}
2382
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002383void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002384 // FPToSI is never a no-op cast, no need to check
2385 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002386 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002387 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002388}
2389
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002390void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002391 // UIToFP is never a no-op cast, no need to check
2392 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002393 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002394 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002395}
2396
Stephen Lin6d715e82013-07-06 21:44:25 +00002397void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00002398 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002399 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002400 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002401 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002402}
2403
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002404void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002405 // What to do depends on the size of the integer and the size of the pointer.
2406 // We can either truncate, zero extend, or no-op, accordingly.
2407 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002408 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002409 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002410}
2411
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002412void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002413 // What to do depends on the size of the integer and the size of the pointer.
2414 // We can either truncate, zero extend, or no-op, accordingly.
2415 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002416 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002417 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002418}
2419
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002420void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002421 SDValue N = getValue(I.getOperand(0));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002422 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002423 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00002424
Bill Wendling443d0722009-12-21 22:30:11 +00002425 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00002426 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00002427 if (DestVT != N.getValueType())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002428 setValue(&I, DAG.getNode(ISD::BITCAST, dl,
Bill Wendling954cb182010-01-28 21:51:40 +00002429 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002430 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
2431 // might fold any kind of constant expression to an integer constant and that
2432 // is not what we are looking for. Only regcognize a bitcast of a genuine
2433 // constant integer as an opaque constant.
2434 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002435 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false,
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002436 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00002437 else
Bill Wendling443d0722009-12-21 22:30:11 +00002438 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00002439}
2440
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002441void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
2442 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2443 const Value *SV = I.getOperand(0);
2444 SDValue N = getValue(SV);
Eric Christopher58a24612014-10-08 09:50:54 +00002445 EVT DestVT = TLI.getValueType(I.getType());
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002446
2447 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
2448 unsigned DestAS = I.getType()->getPointerAddressSpace();
2449
2450 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
2451 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
2452
2453 setValue(&I, N);
2454}
2455
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002456void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002457 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002458 SDValue InVec = getValue(I.getOperand(0));
2459 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00002460 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
2461 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00002462 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
2463 TLI.getValueType(I.getType()), InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002464}
2465
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002466void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002467 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002468 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00002469 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
2470 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00002471 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
2472 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002473}
2474
Craig Topperf726e152012-01-04 09:23:09 +00002475// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00002476// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00002477// specified sequential range [L, L+Pos). or is undef.
2478static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00002479 unsigned Pos, unsigned Size, int Low) {
2480 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00002481 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002482 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00002483 return true;
2484}
2485
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002486void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00002487 SDValue Src1 = getValue(I.getOperand(0));
2488 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00002489
Chris Lattnercf129702012-01-26 02:51:13 +00002490 SmallVector<int, 8> Mask;
2491 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2492 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002493
Eric Christopher58a24612014-10-08 09:50:54 +00002494 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2495 EVT VT = TLI.getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00002496 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00002497 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00002498
Mon P Wang7a824742008-11-16 05:06:27 +00002499 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002500 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002501 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002502 return;
2503 }
2504
2505 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00002506 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2507 // Mask is longer than the source vectors and is a multiple of the source
2508 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00002509 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00002510 if (SrcNumElts*2 == MaskNumElts) {
2511 // First check for Src1 in low and Src2 in high
2512 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2513 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2514 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002515 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002516 VT, Src1, Src2));
2517 return;
2518 }
2519 // Then check for Src2 in low and Src1 in high
2520 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2521 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2522 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002523 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002524 VT, Src2, Src1));
2525 return;
2526 }
Mon P Wang25f01062008-11-10 04:46:22 +00002527 }
2528
Mon P Wang7a824742008-11-16 05:06:27 +00002529 // Pad both vectors with undefs to make them the same length as the mask.
2530 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002531 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2532 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00002533 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002534
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002535 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2536 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00002537 MOps1[0] = Src1;
2538 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002539
2540 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002541 getCurSDLoc(), VT, MOps1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002542 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002543 getCurSDLoc(), VT, MOps2);
Mon P Wangc3113602008-11-21 04:25:21 +00002544
Mon P Wang25f01062008-11-10 04:46:22 +00002545 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002546 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002547 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002548 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002549 if (Idx >= (int)SrcNumElts)
2550 Idx -= SrcNumElts - MaskNumElts;
2551 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00002552 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002553
Andrew Trickef9de2a2013-05-25 02:42:55 +00002554 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002555 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002556 return;
2557 }
2558
Mon P Wang7a824742008-11-16 05:06:27 +00002559 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00002560 // Analyze the access pattern of the vector to see if we can extract
2561 // two subvectors and do the shuffle. The analysis is done by calculating
2562 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00002563 int MinRange[2] = { static_cast<int>(SrcNumElts),
2564 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00002565 int MaxRange[2] = {-1, -1};
2566
Nate Begeman5f829d82009-04-29 05:20:52 +00002567 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002568 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00002569 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002570 if (Idx < 0)
2571 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002572
Nate Begeman5f829d82009-04-29 05:20:52 +00002573 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002574 Input = 1;
2575 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00002576 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002577 if (Idx > MaxRange[Input])
2578 MaxRange[Input] = Idx;
2579 if (Idx < MinRange[Input])
2580 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00002581 }
Mon P Wang25f01062008-11-10 04:46:22 +00002582
Mon P Wang7a824742008-11-16 05:06:27 +00002583 // Check if the access is smaller than the vector size and can we find
2584 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00002585 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2586 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00002587 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00002588 for (unsigned Input = 0; Input < 2; ++Input) {
2589 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002590 RangeUse[Input] = 0; // Unused
2591 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00002592 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00002593 }
Craig Topperc8e2d912012-04-08 17:53:33 +00002594
2595 // Find a good start index that is a multiple of the mask length. Then
2596 // see if the rest of the elements are in range.
2597 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2598 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2599 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2600 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00002601 }
2602
Bill Wendlingdff54ef2009-08-21 18:16:06 +00002603 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00002604 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00002605 return;
2606 }
Craig Topper6148fe62012-04-08 23:15:04 +00002607 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002608 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00002609 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00002610 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002611 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00002612 Src = DAG.getUNDEF(VT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002613 else {
2614 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002615 Src = DAG.getNode(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002616 ISD::EXTRACT_SUBVECTOR, dl, VT, Src,
2617 DAG.getConstant(StartIdx[Input], dl, TLI.getVectorIdxTy()));
2618 }
Mon P Wang25f01062008-11-10 04:46:22 +00002619 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002620
Mon P Wang7a824742008-11-16 05:06:27 +00002621 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002622 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002623 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002624 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002625 if (Idx >= 0) {
2626 if (Idx < (int)SrcNumElts)
2627 Idx -= StartIdx[0];
2628 else
2629 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
2630 }
2631 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00002632 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002633
Andrew Trickef9de2a2013-05-25 02:42:55 +00002634 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002635 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00002636 return;
Mon P Wang25f01062008-11-10 04:46:22 +00002637 }
2638 }
2639
Mon P Wang7a824742008-11-16 05:06:27 +00002640 // We can't use either concat vectors or extract subvectors so fall back to
2641 // replacing the shuffle with extract and build vector.
2642 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002643 EVT EltVT = VT.getVectorElementType();
Eric Christopher58a24612014-10-08 09:50:54 +00002644 EVT IdxVT = TLI.getVectorIdxTy();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002645 SDLoc dl = getCurSDLoc();
Mon P Wang25f01062008-11-10 04:46:22 +00002646 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00002647 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002648 int Idx = Mask[i];
2649 SDValue Res;
2650
2651 if (Idx < 0) {
2652 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002653 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002654 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
2655 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002656
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002657 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
2658 EltVT, Src, DAG.getConstant(Idx, dl, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00002659 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00002660
2661 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00002662 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002663
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002664 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops));
Dan Gohman575fad32008-09-03 16:12:24 +00002665}
2666
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002667void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002668 const Value *Op0 = I.getOperand(0);
2669 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00002670 Type *AggTy = I.getType();
2671 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002672 bool IntoUndef = isa<UndefValue>(Op0);
2673 bool FromUndef = isa<UndefValue>(Op1);
2674
Jay Foad57aa6362011-07-13 10:26:04 +00002675 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002676
Eric Christopher58a24612014-10-08 09:50:54 +00002677 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002678 SmallVector<EVT, 4> AggValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002679 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002680 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002681 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002682
2683 unsigned NumAggValues = AggValueVTs.size();
2684 unsigned NumValValues = ValValueVTs.size();
2685 SmallVector<SDValue, 4> Values(NumAggValues);
2686
Peter Collingbourne97572632014-09-20 00:10:47 +00002687 // Ignore an insertvalue that produces an empty object
2688 if (!NumAggValues) {
2689 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2690 return;
2691 }
2692
Dan Gohman575fad32008-09-03 16:12:24 +00002693 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00002694 unsigned i = 0;
2695 // Copy the beginning value(s) from the original aggregate.
2696 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002697 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002698 SDValue(Agg.getNode(), Agg.getResNo() + i);
2699 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002700 if (NumValValues) {
2701 SDValue Val = getValue(Op1);
2702 for (; i != LinearIndex + NumValValues; ++i)
2703 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2704 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2705 }
Dan Gohman575fad32008-09-03 16:12:24 +00002706 // Copy remaining value(s) from the original aggregate.
2707 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002708 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002709 SDValue(Agg.getNode(), Agg.getResNo() + i);
2710
Andrew Trickef9de2a2013-05-25 02:42:55 +00002711 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002712 DAG.getVTList(AggValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002713}
2714
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002715void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002716 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00002717 Type *AggTy = Op0->getType();
2718 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002719 bool OutOfUndef = isa<UndefValue>(Op0);
2720
Jay Foad57aa6362011-07-13 10:26:04 +00002721 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002722
Eric Christopher58a24612014-10-08 09:50:54 +00002723 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002724 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002725 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002726
2727 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002728
2729 // Ignore a extractvalue that produces an empty object
2730 if (!NumValValues) {
2731 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2732 return;
2733 }
2734
Dan Gohman575fad32008-09-03 16:12:24 +00002735 SmallVector<SDValue, 4> Values(NumValValues);
2736
2737 SDValue Agg = getValue(Op0);
2738 // Copy out the selected value(s).
2739 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2740 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00002741 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00002742 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00002743 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00002744
Andrew Trickef9de2a2013-05-25 02:42:55 +00002745 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002746 DAG.getVTList(ValValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002747}
2748
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002749void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00002750 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00002751 // Note that the pointer operand may be a vector of pointers. Take the scalar
2752 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00002753 Type *Ty = Op0->getType()->getScalarType();
2754 unsigned AS = Ty->getPointerAddressSpace();
2755 SDValue N = getValue(Op0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002756 SDLoc dl = getCurSDLoc();
Dan Gohman575fad32008-09-03 16:12:24 +00002757
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002758 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00002759 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002760 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00002761 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00002762 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002763 if (Field) {
2764 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00002765 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002766 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N,
2767 DAG.getConstant(Offset, dl, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002768 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002769
Dan Gohman575fad32008-09-03 16:12:24 +00002770 Ty = StTy->getElementType(Field);
2771 } else {
2772 Ty = cast<SequentialType>(Ty)->getElementType();
Reid Kleckner016c6b22015-03-11 23:36:10 +00002773 MVT PtrTy = DAG.getTargetLoweringInfo().getPointerTy(AS);
2774 unsigned PtrSize = PtrTy.getSizeInBits();
2775 APInt ElementSize(PtrSize, DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00002776
2777 // If this is a constant subscript, handle it quickly.
Reid Kleckner016c6b22015-03-11 23:36:10 +00002778 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
2779 if (CI->isZero())
2780 continue;
2781 APInt Offs = ElementSize * CI->getValue().sextOrTrunc(PtrSize);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002782 SDValue OffsVal = DAG.getConstant(Offs, dl, PtrTy);
2783 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00002784 continue;
2785 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002786
Dan Gohman575fad32008-09-03 16:12:24 +00002787 // N = N + Idx * ElementSize;
Dan Gohman575fad32008-09-03 16:12:24 +00002788 SDValue IdxN = getValue(Idx);
2789
2790 // If the index is smaller or larger than intptr_t, truncate or extend
2791 // it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002792 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00002793
2794 // If this is a multiply by a power of two, turn it into a shl
2795 // immediately. This is a very common case.
2796 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00002797 if (ElementSize.isPowerOf2()) {
2798 unsigned Amt = ElementSize.logBase2();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002799 IdxN = DAG.getNode(ISD::SHL, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002800 N.getValueType(), IdxN,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002801 DAG.getConstant(Amt, dl, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002802 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002803 SDValue Scale = DAG.getConstant(ElementSize, dl, IdxN.getValueType());
2804 IdxN = DAG.getNode(ISD::MUL, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002805 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00002806 }
2807 }
2808
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002809 N = DAG.getNode(ISD::ADD, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002810 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00002811 }
2812 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002813
Dan Gohman575fad32008-09-03 16:12:24 +00002814 setValue(&I, N);
2815}
2816
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002817void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002818 // If this is a fixed sized alloca in the entry block of the function,
2819 // allocate it statically on the stack.
2820 if (FuncInfo.StaticAllocaMap.count(&I))
2821 return; // getValue will auto-populate this.
2822
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002823 SDLoc dl = getCurSDLoc();
Chris Lattner229907c2011-07-18 04:54:35 +00002824 Type *Ty = I.getAllocatedType();
Eric Christopher58a24612014-10-08 09:50:54 +00002825 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2826 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00002827 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00002828 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty),
2829 I.getAlignment());
Dan Gohman575fad32008-09-03 16:12:24 +00002830
2831 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002832
Eric Christopher58a24612014-10-08 09:50:54 +00002833 EVT IntPtr = TLI.getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00002834 if (AllocSize.getValueType() != IntPtr)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002835 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00002836
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002837 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00002838 AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002839 DAG.getConstant(TySize, dl, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002840
Dan Gohman575fad32008-09-03 16:12:24 +00002841 // Handle alignment. If the requested alignment is less than or equal to
2842 // the stack alignment, ignore it. If the size is greater than or equal to
2843 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Eric Christopherd9134482014-08-04 21:25:23 +00002844 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00002845 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00002846 if (Align <= StackAlign)
2847 Align = 0;
2848
2849 // Round the size of the allocation up to the stack alignment size
2850 // by add SA-1 to the size.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002851 AllocSize = DAG.getNode(ISD::ADD, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002852 AllocSize.getValueType(), AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002853 DAG.getIntPtrConstant(StackAlign - 1, dl));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002854
Dan Gohman575fad32008-09-03 16:12:24 +00002855 // Mask out the low bits for alignment purposes.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002856 AllocSize = DAG.getNode(ISD::AND, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002857 AllocSize.getValueType(), AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002858 DAG.getIntPtrConstant(~(uint64_t)(StackAlign - 1),
2859 dl));
Dan Gohman575fad32008-09-03 16:12:24 +00002860
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002861 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align, dl) };
Owen Anderson9f944592009-08-11 20:47:22 +00002862 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002863 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00002864 setValue(&I, DSA);
2865 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002866
Hans Wennborgacb842d2014-03-05 02:43:26 +00002867 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00002868}
2869
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002870void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00002871 if (I.isAtomic())
2872 return visitAtomicLoad(I);
2873
Dan Gohman575fad32008-09-03 16:12:24 +00002874 const Value *SV = I.getOperand(0);
2875 SDValue Ptr = getValue(SV);
2876
Chris Lattner229907c2011-07-18 04:54:35 +00002877 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00002878
Dan Gohman575fad32008-09-03 16:12:24 +00002879 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002880 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Sanjoy Das513aade2015-06-02 22:33:30 +00002881
2882 // The IR notion of invariant_load only guarantees that all *non-faulting*
2883 // invariant loads result in the same value. The MI notion of invariant load
2884 // guarantees that the load can be legally moved to any location within its
2885 // containing function. The MI notion of invariant_load is stronger than the
2886 // IR notion of invariant_load -- an MI invariant_load is an IR invariant_load
2887 // with a guarantee that the location being loaded from is dereferenceable
2888 // throughout the function's lifetime.
2889
2890 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr &&
2891 isDereferenceablePointer(SV, *DAG.getTarget().getDataLayout());
Dan Gohman575fad32008-09-03 16:12:24 +00002892 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00002893
2894 AAMDNodes AAInfo;
2895 I.getAAMetadata(AAInfo);
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002896 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00002897
Eric Christopher58a24612014-10-08 09:50:54 +00002898 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002899 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00002900 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00002901 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00002902 unsigned NumValues = ValueVTs.size();
2903 if (NumValues == 0)
2904 return;
2905
2906 SDValue Root;
2907 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00002908 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00002909 // Serialize volatile loads with other side effects.
2910 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00002911 else if (AA->pointsToConstantMemory(
Chandler Carruthac80dc72015-06-17 07:18:54 +00002912 MemoryLocation(SV, AA->getTypeStoreSize(Ty), AAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00002913 // Do not serialize (non-volatile) loads of constant memory with anything.
2914 Root = DAG.getEntryNode();
2915 ConstantMemory = true;
2916 } else {
2917 // Do not serialize non-volatile loads against each other.
2918 Root = DAG.getRoot();
2919 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002920
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002921 SDLoc dl = getCurSDLoc();
2922
Richard Sandiford9afe6132013-12-10 10:36:34 +00002923 if (isVolatile)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002924 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG);
Richard Sandiford9afe6132013-12-10 10:36:34 +00002925
Dan Gohman575fad32008-09-03 16:12:24 +00002926 SmallVector<SDValue, 4> Values(NumValues);
Sanjay Patela3f423b2015-06-17 20:54:46 +00002927 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00002928 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00002929 unsigned ChainI = 0;
2930 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
2931 // Serializing loads here may result in excessive register pressure, and
2932 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
2933 // could recover a bit by hoisting nodes upward in the chain by recognizing
2934 // they are side-effect free or do not alias. The optimizer should really
2935 // avoid this case by converting large object/array copies to llvm.memcpy
2936 // (MaxParallelChains should always remain as failsafe).
2937 if (ChainI == MaxParallelChains) {
2938 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002939 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002940 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00002941 Root = Chain;
2942 ChainI = 0;
2943 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002944 SDValue A = DAG.getNode(ISD::ADD, dl,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002945 PtrVT, Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002946 DAG.getConstant(Offsets[i], dl, PtrVT));
2947 SDValue L = DAG.getLoad(ValueVTs[i], dl, Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00002948 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +00002949 isNonTemporal, isInvariant, Alignment, AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +00002950 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002951
Dan Gohman575fad32008-09-03 16:12:24 +00002952 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00002953 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00002954 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002955
Dan Gohman575fad32008-09-03 16:12:24 +00002956 if (!ConstantMemory) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002957 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002958 makeArrayRef(Chains.data(), ChainI));
Dan Gohman575fad32008-09-03 16:12:24 +00002959 if (isVolatile)
2960 DAG.setRoot(Chain);
2961 else
2962 PendingLoads.push_back(Chain);
2963 }
2964
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002965 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002966 DAG.getVTList(ValueVTs), Values));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002967}
Dan Gohman575fad32008-09-03 16:12:24 +00002968
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002969void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00002970 if (I.isAtomic())
2971 return visitAtomicStore(I);
2972
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002973 const Value *SrcV = I.getOperand(0);
2974 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00002975
Owen Anderson53aa7a92009-08-10 22:56:29 +00002976 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00002977 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00002978 ComputeValueVTs(DAG.getTargetLoweringInfo(), SrcV->getType(),
Eric Christopherd9134482014-08-04 21:25:23 +00002979 ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00002980 unsigned NumValues = ValueVTs.size();
2981 if (NumValues == 0)
2982 return;
2983
2984 // Get the lowered operands. Note that we do this after
2985 // checking if NumResults is zero, because with zero results
2986 // the operands won't have values in the map.
2987 SDValue Src = getValue(SrcV);
2988 SDValue Ptr = getValue(PtrV);
2989
2990 SDValue Root = getRoot();
Sanjay Patela3f423b2015-06-17 20:54:46 +00002991 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00002992 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00002993 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002994 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002995 unsigned Alignment = I.getAlignment();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002996 SDLoc dl = getCurSDLoc();
Hal Finkelcc39b672014-07-24 12:16:19 +00002997
2998 AAMDNodes AAInfo;
2999 I.getAAMetadata(AAInfo);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003000
Andrew Trick116efac2010-11-12 17:50:46 +00003001 unsigned ChainI = 0;
3002 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3003 // See visitLoad comments.
3004 if (ChainI == MaxParallelChains) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003005 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003006 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003007 Root = Chain;
3008 ChainI = 0;
3009 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003010 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Ptr,
3011 DAG.getConstant(Offsets[i], dl, PtrVT));
3012 SDValue St = DAG.getStore(Root, dl,
Andrew Trick116efac2010-11-12 17:50:46 +00003013 SDValue(Src.getNode(), Src.getResNo() + i),
3014 Add, MachinePointerInfo(PtrV, Offsets[i]),
Hal Finkelcc39b672014-07-24 12:16:19 +00003015 isVolatile, isNonTemporal, Alignment, AAInfo);
Andrew Trick116efac2010-11-12 17:50:46 +00003016 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003017 }
3018
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003019 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003020 makeArrayRef(Chains.data(), ChainI));
Devang Patel05561e82010-10-26 22:14:52 +00003021 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003022}
3023
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003024void SelectionDAGBuilder::visitMaskedStore(const CallInst &I) {
3025 SDLoc sdl = getCurSDLoc();
3026
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003027 // llvm.masked.store.*(Src0, Ptr, alignemt, Mask)
3028 Value *PtrOperand = I.getArgOperand(1);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003029 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003030 SDValue Src0 = getValue(I.getArgOperand(0));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003031 SDValue Mask = getValue(I.getArgOperand(3));
3032 EVT VT = Src0.getValueType();
3033 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3034 if (!Alignment)
3035 Alignment = DAG.getEVTAlignment(VT);
3036
3037 AAMDNodes AAInfo;
3038 I.getAAMetadata(AAInfo);
3039
3040 MachineMemOperand *MMO =
3041 DAG.getMachineFunction().
3042 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3043 MachineMemOperand::MOStore, VT.getStoreSize(),
3044 Alignment, AAInfo);
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003045 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT,
3046 MMO, false);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003047 DAG.setRoot(StoreNode);
3048 setValue(&I, StoreNode);
3049}
3050
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003051// Gather/scatter receive a vector of pointers.
3052// This vector of pointers may be represented as a base pointer + vector of
3053// indices, it depends on GEP and instruction preceeding GEP
3054// that calculates indices
3055static bool getUniformBase(Value *& Ptr, SDValue& Base, SDValue& Index,
3056 SelectionDAGBuilder* SDB) {
3057
3058 assert (Ptr->getType()->isVectorTy() && "Uexpected pointer type");
3059 GetElementPtrInst *Gep = dyn_cast<GetElementPtrInst>(Ptr);
3060 if (!Gep || Gep->getNumOperands() > 2)
3061 return false;
3062 ShuffleVectorInst *ShuffleInst =
3063 dyn_cast<ShuffleVectorInst>(Gep->getPointerOperand());
3064 if (!ShuffleInst || !ShuffleInst->getMask()->isNullValue() ||
3065 cast<Instruction>(ShuffleInst->getOperand(0))->getOpcode() !=
3066 Instruction::InsertElement)
3067 return false;
3068
3069 Ptr = cast<InsertElementInst>(ShuffleInst->getOperand(0))->getOperand(1);
3070
3071 SelectionDAG& DAG = SDB->DAG;
3072 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3073 // Check is the Ptr is inside current basic block
3074 // If not, look for the shuffle instruction
3075 if (SDB->findValue(Ptr))
3076 Base = SDB->getValue(Ptr);
3077 else if (SDB->findValue(ShuffleInst)) {
3078 SDValue ShuffleNode = SDB->getValue(ShuffleInst);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003079 SDLoc sdl = ShuffleNode;
3080 Base = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, sdl,
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003081 ShuffleNode.getValueType().getScalarType(), ShuffleNode,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003082 DAG.getConstant(0, sdl, TLI.getVectorIdxTy()));
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003083 SDB->setValue(Ptr, Base);
3084 }
3085 else
3086 return false;
3087
3088 Value *IndexVal = Gep->getOperand(1);
3089 if (SDB->findValue(IndexVal)) {
3090 Index = SDB->getValue(IndexVal);
3091
3092 if (SExtInst* Sext = dyn_cast<SExtInst>(IndexVal)) {
3093 IndexVal = Sext->getOperand(0);
3094 if (SDB->findValue(IndexVal))
3095 Index = SDB->getValue(IndexVal);
3096 }
3097 return true;
3098 }
3099 return false;
3100}
3101
3102void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) {
3103 SDLoc sdl = getCurSDLoc();
3104
3105 // llvm.masked.scatter.*(Src0, Ptrs, alignemt, Mask)
3106 Value *Ptr = I.getArgOperand(1);
3107 SDValue Src0 = getValue(I.getArgOperand(0));
3108 SDValue Mask = getValue(I.getArgOperand(3));
3109 EVT VT = Src0.getValueType();
3110 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3111 if (!Alignment)
3112 Alignment = DAG.getEVTAlignment(VT);
3113 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3114
3115 AAMDNodes AAInfo;
3116 I.getAAMetadata(AAInfo);
3117
3118 SDValue Base;
3119 SDValue Index;
3120 Value *BasePtr = Ptr;
3121 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3122
Elena Demikhovsky744fe0d2015-04-29 06:49:50 +00003123 Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003124 MachineMemOperand *MMO = DAG.getMachineFunction().
3125 getMachineMemOperand(MachinePointerInfo(MemOpBasePtr),
3126 MachineMemOperand::MOStore, VT.getStoreSize(),
3127 Alignment, AAInfo);
3128 if (!UniformBase) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003129 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy());
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003130 Index = getValue(Ptr);
3131 }
3132 SDValue Ops[] = { getRoot(), Src0, Mask, Base, Index };
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003133 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl,
3134 Ops, MMO);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003135 DAG.setRoot(Scatter);
3136 setValue(&I, Scatter);
3137}
3138
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003139void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I) {
3140 SDLoc sdl = getCurSDLoc();
3141
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003142 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003143 Value *PtrOperand = I.getArgOperand(0);
3144 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003145 SDValue Src0 = getValue(I.getArgOperand(3));
3146 SDValue Mask = getValue(I.getArgOperand(2));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003147
3148 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3149 EVT VT = TLI.getValueType(I.getType());
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003150 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003151 if (!Alignment)
3152 Alignment = DAG.getEVTAlignment(VT);
3153
3154 AAMDNodes AAInfo;
3155 I.getAAMetadata(AAInfo);
3156 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3157
3158 SDValue InChain = DAG.getRoot();
Chandler Carruthac80dc72015-06-17 07:18:54 +00003159 if (AA->pointsToConstantMemory(MemoryLocation(
3160 PtrOperand, AA->getTypeStoreSize(I.getType()), AAInfo))) {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003161 // Do not serialize (non-volatile) loads of constant memory with anything.
3162 InChain = DAG.getEntryNode();
3163 }
3164
3165 MachineMemOperand *MMO =
3166 DAG.getMachineFunction().
3167 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3168 MachineMemOperand::MOLoad, VT.getStoreSize(),
3169 Alignment, AAInfo, Ranges);
3170
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003171 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO,
3172 ISD::NON_EXTLOAD);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003173 SDValue OutChain = Load.getValue(1);
3174 DAG.setRoot(OutChain);
3175 setValue(&I, Load);
3176}
3177
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003178void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) {
3179 SDLoc sdl = getCurSDLoc();
3180
3181 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0)
3182 Value *Ptr = I.getArgOperand(0);
3183 SDValue Src0 = getValue(I.getArgOperand(3));
3184 SDValue Mask = getValue(I.getArgOperand(2));
3185
3186 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3187 EVT VT = TLI.getValueType(I.getType());
3188 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
3189 if (!Alignment)
3190 Alignment = DAG.getEVTAlignment(VT);
3191
3192 AAMDNodes AAInfo;
3193 I.getAAMetadata(AAInfo);
3194 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3195
3196 SDValue Root = DAG.getRoot();
3197 SDValue Base;
3198 SDValue Index;
3199 Value *BasePtr = Ptr;
3200 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3201 bool ConstantMemory = false;
Chandler Carruthac80dc72015-06-17 07:18:54 +00003202 if (UniformBase &&
3203 AA->pointsToConstantMemory(
3204 MemoryLocation(BasePtr, AA->getTypeStoreSize(I.getType()), AAInfo))) {
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003205 // Do not serialize (non-volatile) loads of constant memory with anything.
3206 Root = DAG.getEntryNode();
3207 ConstantMemory = true;
3208 }
3209
3210 MachineMemOperand *MMO =
3211 DAG.getMachineFunction().
Elena Demikhovsky744fe0d2015-04-29 06:49:50 +00003212 getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr),
3213 MachineMemOperand::MOLoad, VT.getStoreSize(),
3214 Alignment, AAInfo, Ranges);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003215
3216 if (!UniformBase) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003217 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy());
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003218 Index = getValue(Ptr);
3219 }
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003220 SDValue Ops[] = { Root, Src0, Mask, Base, Index };
3221 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl,
3222 Ops, MMO);
3223
3224 SDValue OutChain = Gather.getValue(1);
3225 if (!ConstantMemory)
3226 PendingLoads.push_back(OutChain);
3227 setValue(&I, Gather);
3228}
3229
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003230void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003231 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003232 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3233 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003234 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003235
3236 SDValue InChain = getRoot();
3237
Tim Northover420a2162014-06-13 14:24:07 +00003238 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
3239 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
3240 SDValue L = DAG.getAtomicCmpSwap(
3241 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
3242 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
3243 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
Robin Morissete2de06b2014-10-16 20:34:57 +00003244 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003245
Tim Northover420a2162014-06-13 14:24:07 +00003246 SDValue OutChain = L.getValue(2);
Eli Friedman30a49e92011-08-03 21:06:02 +00003247
Eli Friedmanadec5872011-07-29 03:05:32 +00003248 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003249 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003250}
3251
3252void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003253 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003254 ISD::NodeType NT;
3255 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003256 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003257 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3258 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3259 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3260 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3261 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3262 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3263 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3264 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3265 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3266 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3267 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3268 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003269 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003270 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003271
3272 SDValue InChain = getRoot();
3273
Robin Morissete2de06b2014-10-16 20:34:57 +00003274 SDValue L =
3275 DAG.getAtomic(NT, dl,
3276 getValue(I.getValOperand()).getSimpleValueType(),
3277 InChain,
3278 getValue(I.getPointerOperand()),
3279 getValue(I.getValOperand()),
3280 I.getPointerOperand(),
3281 /* Alignment=*/ 0, Order, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003282
3283 SDValue OutChain = L.getValue(1);
3284
Eli Friedmanadec5872011-07-29 03:05:32 +00003285 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003286 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003287}
3288
Eli Friedmanfee02c62011-07-25 23:16:38 +00003289void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003290 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00003291 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eli Friedman26a48482011-07-27 22:21:52 +00003292 SDValue Ops[3];
3293 Ops[0] = getRoot();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003294 Ops[1] = DAG.getConstant(I.getOrdering(), dl, TLI.getPointerTy());
3295 Ops[2] = DAG.getConstant(I.getSynchScope(), dl, TLI.getPointerTy());
Craig Topper48d114b2014-04-26 18:35:24 +00003296 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003297}
3298
Eli Friedman342e8df2011-08-24 20:50:09 +00003299void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003300 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003301 AtomicOrdering Order = I.getOrdering();
3302 SynchronizationScope Scope = I.getSynchScope();
3303
3304 SDValue InChain = getRoot();
3305
Eric Christopher58a24612014-10-08 09:50:54 +00003306 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3307 EVT VT = TLI.getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003308
Evan Chenga72b9702013-02-06 02:06:33 +00003309 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003310 report_fatal_error("Cannot generate unaligned atomic load");
3311
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003312 MachineMemOperand *MMO =
3313 DAG.getMachineFunction().
3314 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3315 MachineMemOperand::MOVolatile |
3316 MachineMemOperand::MOLoad,
3317 VT.getStoreSize(),
3318 I.getAlignment() ? I.getAlignment() :
3319 DAG.getEVTAlignment(VT));
3320
Eric Christopher58a24612014-10-08 09:50:54 +00003321 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Robin Morissete2de06b2014-10-16 20:34:57 +00003322 SDValue L =
3323 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3324 getValue(I.getPointerOperand()), MMO,
3325 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003326
3327 SDValue OutChain = L.getValue(1);
3328
Eli Friedman342e8df2011-08-24 20:50:09 +00003329 setValue(&I, L);
3330 DAG.setRoot(OutChain);
3331}
3332
3333void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003334 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003335
3336 AtomicOrdering Order = I.getOrdering();
3337 SynchronizationScope Scope = I.getSynchScope();
3338
3339 SDValue InChain = getRoot();
3340
Eric Christopher58a24612014-10-08 09:50:54 +00003341 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3342 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003343
Evan Chenga72b9702013-02-06 02:06:33 +00003344 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003345 report_fatal_error("Cannot generate unaligned atomic store");
3346
Robin Morissete2de06b2014-10-16 20:34:57 +00003347 SDValue OutChain =
3348 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
3349 InChain,
3350 getValue(I.getPointerOperand()),
3351 getValue(I.getValueOperand()),
3352 I.getPointerOperand(), I.getAlignment(),
3353 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003354
3355 DAG.setRoot(OutChain);
3356}
3357
Dan Gohman575fad32008-09-03 16:12:24 +00003358/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3359/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003360void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003361 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003362 bool HasChain = !I.doesNotAccessMemory();
3363 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3364
3365 // Build the operand list.
3366 SmallVector<SDValue, 8> Ops;
3367 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3368 if (OnlyLoad) {
3369 // We don't need to serialize loads against other loads.
3370 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003371 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003372 Ops.push_back(getRoot());
3373 }
3374 }
Mon P Wang769134b2008-11-01 20:24:53 +00003375
3376 // Info is set by getTgtMemInstrinsic
3377 TargetLowering::IntrinsicInfo Info;
Eric Christopher58a24612014-10-08 09:50:54 +00003378 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3379 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003380
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003381 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003382 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3383 Info.opc == ISD::INTRINSIC_W_CHAIN)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003384 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(),
3385 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003386
3387 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003388 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3389 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003390 Ops.push_back(Op);
3391 }
3392
Owen Anderson53aa7a92009-08-10 22:56:29 +00003393 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003394 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003395
Dan Gohman575fad32008-09-03 16:12:24 +00003396 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003397 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003398
Craig Topperabb4ac72014-04-16 06:10:51 +00003399 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003400
3401 // Create the node.
3402 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003403 if (IsTgtIntrinsic) {
3404 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003405 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Craig Topper206fcd42014-04-26 19:29:41 +00003406 VTs, Ops, Info.memVT,
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003407 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003408 Info.align, Info.vol,
Hal Finkel46ef7ce2014-08-13 01:15:40 +00003409 Info.readMem, Info.writeMem, Info.size);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003410 } else if (!HasChain) {
Craig Topper48d114b2014-04-26 18:35:24 +00003411 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003412 } else if (!I.getType()->isVoidTy()) {
Craig Topper48d114b2014-04-26 18:35:24 +00003413 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003414 } else {
Craig Topper48d114b2014-04-26 18:35:24 +00003415 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003416 }
3417
Dan Gohman575fad32008-09-03 16:12:24 +00003418 if (HasChain) {
3419 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3420 if (OnlyLoad)
3421 PendingLoads.push_back(Chain);
3422 else
3423 DAG.setRoot(Chain);
3424 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003425
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003426 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003427 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00003428 EVT VT = TLI.getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003429 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003430 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003431
Dan Gohman575fad32008-09-03 16:12:24 +00003432 setValue(&I, Result);
3433 }
3434}
3435
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003436/// GetSignificand - Get the significand and build it into a floating-point
3437/// number with exponent of 1:
3438///
3439/// Op = (Op & 0x007fffff) | 0x3f800000;
3440///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003441/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003442static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003443GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003444 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003445 DAG.getConstant(0x007fffff, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00003446 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003447 DAG.getConstant(0x3f800000, dl, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003448 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003449}
3450
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003451/// GetExponent - Get the exponent:
3452///
Bill Wendling23959162009-01-20 21:17:57 +00003453/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003454///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003455/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003456static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003457GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003458 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003459 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003460 DAG.getConstant(0x7f800000, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00003461 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003462 DAG.getConstant(23, dl, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003463 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003464 DAG.getConstant(127, dl, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003465 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003466}
3467
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003468/// getF32Constant - Get 32-bit floating point constant.
3469static SDValue
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003470getF32Constant(SelectionDAG &DAG, unsigned Flt, SDLoc dl) {
3471 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)), dl,
Tim Northover29178a32013-01-22 09:46:31 +00003472 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003473}
3474
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003475static SDValue getLimitedPrecisionExp2(SDValue t0, SDLoc dl,
3476 SelectionDAG &DAG) {
3477 // IntegerPartOfX = ((int32_t)(t0);
3478 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
3479
3480 // FractionalPartOfX = t0 - (float)IntegerPartOfX;
3481 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3482 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
3483
3484 // IntegerPartOfX <<= 23;
3485 IntegerPartOfX = DAG.getNode(
3486 ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003487 DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy()));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003488
3489 SDValue TwoToFractionalPartOfX;
3490 if (LimitFloatPrecision <= 6) {
3491 // For floating-point precision of 6:
3492 //
3493 // TwoToFractionalPartOfX =
3494 // 0.997535578f +
3495 // (0.735607626f + 0.252464424f * x) * x;
3496 //
3497 // error 0.0144103317, which is 6 bits
3498 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003499 getF32Constant(DAG, 0x3e814304, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003500 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003501 getF32Constant(DAG, 0x3f3c50c8, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003502 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3503 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003504 getF32Constant(DAG, 0x3f7f5e7e, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003505 } else if (LimitFloatPrecision <= 12) {
3506 // For floating-point precision of 12:
3507 //
3508 // TwoToFractionalPartOfX =
3509 // 0.999892986f +
3510 // (0.696457318f +
3511 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3512 //
3513 // error 0.000107046256, which is 13 to 14 bits
3514 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003515 getF32Constant(DAG, 0x3da235e3, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003516 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003517 getF32Constant(DAG, 0x3e65b8f3, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003518 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3519 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003520 getF32Constant(DAG, 0x3f324b07, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003521 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3522 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003523 getF32Constant(DAG, 0x3f7ff8fd, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003524 } else { // LimitFloatPrecision <= 18
3525 // For floating-point precision of 18:
3526 //
3527 // TwoToFractionalPartOfX =
3528 // 0.999999982f +
3529 // (0.693148872f +
3530 // (0.240227044f +
3531 // (0.554906021e-1f +
3532 // (0.961591928e-2f +
3533 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3534 // error 2.47208000*10^(-7), which is better than 18 bits
3535 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003536 getF32Constant(DAG, 0x3924b03e, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003537 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003538 getF32Constant(DAG, 0x3ab24b87, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003539 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3540 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003541 getF32Constant(DAG, 0x3c1d8c17, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003542 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3543 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003544 getF32Constant(DAG, 0x3d634a1d, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003545 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3546 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003547 getF32Constant(DAG, 0x3e75fe14, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003548 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3549 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003550 getF32Constant(DAG, 0x3f317234, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003551 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3552 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003553 getF32Constant(DAG, 0x3f800000, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003554 }
3555
3556 // Add the exponent into the result in integer domain.
3557 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
3558 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3559 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
3560}
3561
Craig Topperd2638c12012-11-24 18:52:06 +00003562/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003563/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003564static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003565 const TargetLowering &TLI) {
3566 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003567 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003568
3569 // Put the exponent in the right bit position for later addition to the
3570 // final result:
3571 //
3572 // #define LOG2OFe 1.4426950f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003573 // t0 = Op * LOG2OFe
Owen Anderson9f944592009-08-11 20:47:22 +00003574 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003575 getF32Constant(DAG, 0x3fb8aa3b, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003576 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling48217d82008-09-09 22:13:54 +00003577 }
3578
Craig Topperd2638c12012-11-24 18:52:06 +00003579 // No special expansion.
3580 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003581}
3582
Craig Topperbef254a2012-11-23 18:38:31 +00003583/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00003584/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003585static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003586 const TargetLowering &TLI) {
3587 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00003588 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003589 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003590
3591 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003592 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003593 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003594 getF32Constant(DAG, 0x3f317218, dl));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003595
3596 // Get the significand and build it into a floating-point number with
3597 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003598 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003599
Craig Topper3669de42012-11-16 19:08:44 +00003600 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00003601 if (LimitFloatPrecision <= 6) {
3602 // For floating-point precision of 6:
3603 //
3604 // LogofMantissa =
3605 // -1.1609546f +
3606 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003607 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00003608 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003609 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003610 getF32Constant(DAG, 0xbe74c456, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003611 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003612 getF32Constant(DAG, 0x3fb3a2b1, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003613 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003614 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003615 getF32Constant(DAG, 0x3f949a29, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003616 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00003617 // For floating-point precision of 12:
3618 //
3619 // LogOfMantissa =
3620 // -1.7417939f +
3621 // (2.8212026f +
3622 // (-1.4699568f +
3623 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3624 //
3625 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003626 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003627 getF32Constant(DAG, 0xbd67b6d6, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003628 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003629 getF32Constant(DAG, 0x3ee4f4b8, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003630 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3631 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003632 getF32Constant(DAG, 0x3fbc278b, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003633 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3634 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003635 getF32Constant(DAG, 0x40348e95, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003636 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003637 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003638 getF32Constant(DAG, 0x3fdef31a, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003639 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00003640 // For floating-point precision of 18:
3641 //
3642 // LogOfMantissa =
3643 // -2.1072184f +
3644 // (4.2372794f +
3645 // (-3.7029485f +
3646 // (2.2781945f +
3647 // (-0.87823314f +
3648 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3649 //
3650 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003651 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003652 getF32Constant(DAG, 0xbc91e5ac, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003653 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003654 getF32Constant(DAG, 0x3e4350aa, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003655 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3656 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003657 getF32Constant(DAG, 0x3f60d3e3, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003658 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3659 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003660 getF32Constant(DAG, 0x4011cdf0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003661 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3662 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003663 getF32Constant(DAG, 0x406cfd1c, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003664 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3665 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003666 getF32Constant(DAG, 0x408797cb, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003667 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003668 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003669 getF32Constant(DAG, 0x4006dcab, dl));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003670 }
Craig Topper3669de42012-11-16 19:08:44 +00003671
Craig Topperbef254a2012-11-23 18:38:31 +00003672 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003673 }
3674
Craig Topperbef254a2012-11-23 18:38:31 +00003675 // No special expansion.
3676 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003677}
3678
Craig Topperbef254a2012-11-23 18:38:31 +00003679/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003680/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003681static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003682 const TargetLowering &TLI) {
3683 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003684 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003685 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003686
Bill Wendlinged3bb782008-09-09 20:39:27 +00003687 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003688 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003689
Bill Wendling48416782008-09-09 00:28:24 +00003690 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003691 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003692 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003693
Bill Wendling48416782008-09-09 00:28:24 +00003694 // Different possible minimax approximations of significand in
3695 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00003696 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003697 if (LimitFloatPrecision <= 6) {
3698 // For floating-point precision of 6:
3699 //
3700 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3701 //
3702 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003703 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003704 getF32Constant(DAG, 0xbeb08fe0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003705 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003706 getF32Constant(DAG, 0x40019463, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003707 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003708 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003709 getF32Constant(DAG, 0x3fd6633d, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003710 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003711 // For floating-point precision of 12:
3712 //
3713 // Log2ofMantissa =
3714 // -2.51285454f +
3715 // (4.07009056f +
3716 // (-2.12067489f +
3717 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003718 //
Bill Wendling48416782008-09-09 00:28:24 +00003719 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003720 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003721 getF32Constant(DAG, 0xbda7262e, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003722 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003723 getF32Constant(DAG, 0x3f25280b, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003724 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3725 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003726 getF32Constant(DAG, 0x4007b923, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003727 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3728 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003729 getF32Constant(DAG, 0x40823e2f, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003730 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003731 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003732 getF32Constant(DAG, 0x4020d29c, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003733 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00003734 // For floating-point precision of 18:
3735 //
3736 // Log2ofMantissa =
3737 // -3.0400495f +
3738 // (6.1129976f +
3739 // (-5.3420409f +
3740 // (3.2865683f +
3741 // (-1.2669343f +
3742 // (0.27515199f -
3743 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3744 //
3745 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003746 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003747 getF32Constant(DAG, 0xbcd2769e, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003748 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003749 getF32Constant(DAG, 0x3e8ce0b9, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003750 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3751 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003752 getF32Constant(DAG, 0x3fa22ae7, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003753 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3754 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003755 getF32Constant(DAG, 0x40525723, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003756 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3757 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003758 getF32Constant(DAG, 0x40aaf200, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003759 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3760 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003761 getF32Constant(DAG, 0x40c39dad, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003762 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003763 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003764 getF32Constant(DAG, 0x4042902c, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003765 }
Craig Topper3669de42012-11-16 19:08:44 +00003766
Craig Topperbef254a2012-11-23 18:38:31 +00003767 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00003768 }
Bill Wendling48416782008-09-09 00:28:24 +00003769
Craig Topperbef254a2012-11-23 18:38:31 +00003770 // No special expansion.
3771 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003772}
3773
Craig Topperbef254a2012-11-23 18:38:31 +00003774/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003775/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003776static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003777 const TargetLowering &TLI) {
3778 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003779 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003780 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003781
Bill Wendlinged3bb782008-09-09 20:39:27 +00003782 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003783 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003784 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003785 getF32Constant(DAG, 0x3e9a209a, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003786
3787 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003788 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003789 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00003790
Craig Topper3669de42012-11-16 19:08:44 +00003791 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003792 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003793 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003794 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003795 // Log10ofMantissa =
3796 // -0.50419619f +
3797 // (0.60948995f - 0.10380950f * x) * x;
3798 //
3799 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003800 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003801 getF32Constant(DAG, 0xbdd49a13, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003802 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003803 getF32Constant(DAG, 0x3f1c0789, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003804 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003805 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003806 getF32Constant(DAG, 0x3f011300, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003807 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003808 // For floating-point precision of 12:
3809 //
3810 // Log10ofMantissa =
3811 // -0.64831180f +
3812 // (0.91751397f +
3813 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3814 //
3815 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003816 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003817 getF32Constant(DAG, 0x3d431f31, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003818 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003819 getF32Constant(DAG, 0x3ea21fb2, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003820 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3821 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003822 getF32Constant(DAG, 0x3f6ae232, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003823 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00003824 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003825 getF32Constant(DAG, 0x3f25f7c3, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003826 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003827 // For floating-point precision of 18:
3828 //
3829 // Log10ofMantissa =
3830 // -0.84299375f +
3831 // (1.5327582f +
3832 // (-1.0688956f +
3833 // (0.49102474f +
3834 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3835 //
3836 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003837 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003838 getF32Constant(DAG, 0x3c5d51ce, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003839 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003840 getF32Constant(DAG, 0x3e00685a, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003841 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3842 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003843 getF32Constant(DAG, 0x3efb6798, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003844 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3845 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003846 getF32Constant(DAG, 0x3f88d192, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003847 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3848 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003849 getF32Constant(DAG, 0x3fc4316c, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003850 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00003851 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003852 getF32Constant(DAG, 0x3f57ce70, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003853 }
Craig Topper3669de42012-11-16 19:08:44 +00003854
Craig Topperbef254a2012-11-23 18:38:31 +00003855 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00003856 }
Bill Wendling48416782008-09-09 00:28:24 +00003857
Craig Topperbef254a2012-11-23 18:38:31 +00003858 // No special expansion.
3859 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003860}
3861
Craig Topperd2638c12012-11-24 18:52:06 +00003862/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00003863/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003864static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003865 const TargetLowering &TLI) {
3866 if (Op.getValueType() == MVT::f32 &&
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003867 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
3868 return getLimitedPrecisionExp2(Op, dl, DAG);
Bill Wendlingab6676a2008-09-09 22:39:21 +00003869
Craig Topperd2638c12012-11-24 18:52:06 +00003870 // No special expansion.
3871 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00003872}
3873
Bill Wendling648930b2008-09-10 00:20:20 +00003874/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3875/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003876static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00003877 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00003878 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00003879 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00003880 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00003881 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
3882 APFloat Ten(10.0f);
3883 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00003884 }
3885 }
3886
Craig Topper268b6222012-11-25 00:48:58 +00003887 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00003888 // Put the exponent in the right bit position for later addition to the
3889 // final result:
3890 //
3891 // #define LOG2OF10 3.3219281f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003892 // t0 = Op * LOG2OF10;
Craig Topper79bd2052012-11-25 08:08:58 +00003893 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003894 getF32Constant(DAG, 0x40549a78, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003895 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling648930b2008-09-10 00:20:20 +00003896 }
3897
Craig Topper79bd2052012-11-25 08:08:58 +00003898 // No special expansion.
3899 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00003900}
3901
Chris Lattner39f18e52010-01-01 03:32:16 +00003902
3903/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003904static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00003905 SelectionDAG &DAG) {
3906 // If RHS is a constant, we can expand this out to a multiplication tree,
3907 // otherwise we end up lowering to a call to __powidf2 (for example). When
3908 // optimizing for size, we only want to do this if the expansion would produce
3909 // a small number of multiplies, otherwise we do the full expansion.
3910 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3911 // Get the exponent as a positive value.
3912 unsigned Val = RHSC->getSExtValue();
3913 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003914
Chris Lattner39f18e52010-01-01 03:32:16 +00003915 // powi(x, 0) -> 1.0
3916 if (Val == 0)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003917 return DAG.getConstantFP(1.0, DL, LHS.getValueType());
Chris Lattner39f18e52010-01-01 03:32:16 +00003918
Dan Gohman913c9982010-04-15 04:33:49 +00003919 const Function *F = DAG.getMachineFunction().getFunction();
Duncan P. N. Exon Smith70eb9c52015-02-14 01:44:41 +00003920 if (!F->hasFnAttribute(Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00003921 // If optimizing for size, don't insert too many multiplies. This
3922 // inserts up to 5 multiplies.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00003923 countPopulation(Val) + Log2_32(Val) < 7) {
Chris Lattner39f18e52010-01-01 03:32:16 +00003924 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003925 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00003926 // powi(x,15) generates one more multiply than it should), but this has
3927 // the benefit of being both really simple and much better than a libcall.
3928 SDValue Res; // Logically starts equal to 1.0
3929 SDValue CurSquare = LHS;
3930 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00003931 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00003932 if (Res.getNode())
3933 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3934 else
3935 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00003936 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003937
Chris Lattner39f18e52010-01-01 03:32:16 +00003938 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3939 CurSquare, CurSquare);
3940 Val >>= 1;
3941 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003942
Chris Lattner39f18e52010-01-01 03:32:16 +00003943 // If the original was negative, invert the result, producing 1/(x*x*x).
3944 if (RHSC->getSExtValue() < 0)
3945 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003946 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res);
Chris Lattner39f18e52010-01-01 03:32:16 +00003947 return Res;
3948 }
3949 }
3950
3951 // Otherwise, expand to a libcall.
3952 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3953}
3954
Devang Patel8e60ff12011-05-16 21:24:05 +00003955// getTruncatedArgReg - Find underlying register used for an truncated
3956// argument.
3957static unsigned getTruncatedArgReg(const SDValue &N) {
3958 if (N.getOpcode() != ISD::TRUNCATE)
3959 return 0;
3960
3961 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00003962 if (Ext.getOpcode() == ISD::AssertZext ||
3963 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00003964 const SDValue &CFR = Ext.getOperand(0);
3965 if (CFR.getOpcode() == ISD::CopyFromReg)
3966 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00003967 if (CFR.getOpcode() == ISD::TRUNCATE)
3968 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00003969 }
3970 return 0;
3971}
3972
Evan Cheng6e822452010-04-28 23:08:54 +00003973/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3974/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3975/// At the end of instruction selection, they will be inserted to the entry BB.
Duncan P. N. Exon Smith66463cc2015-04-03 17:11:42 +00003976bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00003977 const Value *V, DILocalVariable *Variable, DIExpression *Expr,
3978 DILocation *DL, int64_t Offset, bool IsIndirect, const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00003979 const Argument *Arg = dyn_cast<Argument>(V);
3980 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00003981 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00003982
Devang Patel03955532010-04-29 20:40:36 +00003983 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +00003984 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00003985
Devang Patela46953d2010-04-29 18:50:36 +00003986 // Ignore inlined function arguments here.
Duncan P. N. Exon Smith745a5db2015-04-13 21:38:48 +00003987 //
3988 // FIXME: Should we be checking DL->inlinedAt() to determine this?
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +00003989 if (!Variable->getScope()->getSubprogram()->describes(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00003990 return false;
3991
David Blaikie0252265b2013-06-16 20:34:15 +00003992 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00003993 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00003994 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
3995 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00003996
David Blaikie0252265b2013-06-16 20:34:15 +00003997 if (!Op && N.getNode()) {
3998 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00003999 if (N.getOpcode() == ISD::CopyFromReg)
4000 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4001 else
4002 Reg = getTruncatedArgReg(N);
4003 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004004 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4005 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4006 if (PR)
4007 Reg = PR;
4008 }
David Blaikie0252265b2013-06-16 20:34:15 +00004009 if (Reg)
4010 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004011 }
4012
David Blaikie0252265b2013-06-16 20:34:15 +00004013 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004014 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004015 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004016 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004017 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004018 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004019
David Blaikie0252265b2013-06-16 20:34:15 +00004020 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004021 // Check if frame index is available.
4022 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004023 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004024 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4025 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004026
David Blaikie0252265b2013-06-16 20:34:15 +00004027 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004028 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004029
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004030 assert(Variable->isValidLocationForIntrinsic(DL) &&
4031 "Expected inlined-at fields to agree");
David Blaikie0252265b2013-06-16 20:34:15 +00004032 if (Op->isReg())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004033 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004034 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect,
4035 Op->getReg(), Offset, Variable, Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004036 else
4037 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004038 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE))
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004039 .addOperand(*Op)
4040 .addImm(Offset)
4041 .addMetadata(Variable)
4042 .addMetadata(Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004043
Evan Cheng5fb45a22010-04-29 01:40:30 +00004044 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004045}
Chris Lattner39f18e52010-01-01 03:32:16 +00004046
Douglas Gregor6739a892010-05-11 06:17:44 +00004047// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004048#if defined(_MSC_VER) && defined(setjmp) && \
4049 !defined(setjmp_undefined_for_msvc)
4050# pragma push_macro("setjmp")
4051# undef setjmp
4052# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004053#endif
4054
Dan Gohman575fad32008-09-03 16:12:24 +00004055/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4056/// we want to emit this as a call to a named external function, return the name
4057/// otherwise lower it and return null.
4058const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004059SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Eric Christopher58a24612014-10-08 09:50:54 +00004060 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004061 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004062 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004063 SDValue Res;
4064
Dan Gohman575fad32008-09-03 16:12:24 +00004065 switch (Intrinsic) {
4066 default:
4067 // By default, turn this into a target intrinsic node.
4068 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004069 return nullptr;
4070 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4071 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4072 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004073 case Intrinsic::returnaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004074 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004075 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004076 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004077 case Intrinsic::frameaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004078 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004079 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004080 return nullptr;
Renato Golinc7aea402014-05-06 16:51:25 +00004081 case Intrinsic::read_register: {
4082 Value *Reg = I.getArgOperand(0);
Hal Finkel44b81ee2015-05-18 16:42:10 +00004083 SDValue Chain = getRoot();
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004084 SDValue RegName =
4085 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Eric Christopher58a24612014-10-08 09:50:54 +00004086 EVT VT = TLI.getValueType(I.getType());
Hal Finkel44b81ee2015-05-18 16:42:10 +00004087 Res = DAG.getNode(ISD::READ_REGISTER, sdl,
4088 DAG.getVTList(VT, MVT::Other), Chain, RegName);
4089 setValue(&I, Res);
4090 DAG.setRoot(Res.getValue(1));
Renato Golinc7aea402014-05-06 16:51:25 +00004091 return nullptr;
4092 }
4093 case Intrinsic::write_register: {
4094 Value *Reg = I.getArgOperand(0);
4095 Value *RegValue = I.getArgOperand(1);
Hal Finkel44b81ee2015-05-18 16:42:10 +00004096 SDValue Chain = getRoot();
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004097 SDValue RegName =
4098 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Oliver Stannard6cb23462015-05-18 16:39:16 +00004099 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
Renato Golinc7aea402014-05-06 16:51:25 +00004100 RegName, getValue(RegValue)));
4101 return nullptr;
4102 }
Dan Gohman575fad32008-09-03 16:12:24 +00004103 case Intrinsic::setjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004104 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004105 case Intrinsic::longjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004106 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004107 case Intrinsic::memcpy: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004108 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004109 // Assert for address < 256 since we support only user defined address
4110 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004111 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004112 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004113 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004114 < 256 &&
4115 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004116 SDValue Op1 = getValue(I.getArgOperand(0));
4117 SDValue Op2 = getValue(I.getArgOperand(1));
4118 SDValue Op3 = getValue(I.getArgOperand(2));
4119 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004120 if (!Align)
4121 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004122 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004123 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4124 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4125 false, isTC,
4126 MachinePointerInfo(I.getArgOperand(0)),
4127 MachinePointerInfo(I.getArgOperand(1)));
4128 updateDAGForMaybeTailCall(MC);
Craig Topperc0196b12014-04-14 00:51:57 +00004129 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004130 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004131 case Intrinsic::memset: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004132 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004133 // Assert for address < 256 since we support only user defined address
4134 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004135 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004136 < 256 &&
4137 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004138 SDValue Op1 = getValue(I.getArgOperand(0));
4139 SDValue Op2 = getValue(I.getArgOperand(1));
4140 SDValue Op3 = getValue(I.getArgOperand(2));
4141 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004142 if (!Align)
4143 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004144 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004145 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4146 SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4147 isTC, MachinePointerInfo(I.getArgOperand(0)));
4148 updateDAGForMaybeTailCall(MS);
Craig Topperc0196b12014-04-14 00:51:57 +00004149 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004150 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004151 case Intrinsic::memmove: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004152 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004153 // Assert for address < 256 since we support only user defined address
4154 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004155 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004156 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004157 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004158 < 256 &&
4159 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004160 SDValue Op1 = getValue(I.getArgOperand(0));
4161 SDValue Op2 = getValue(I.getArgOperand(1));
4162 SDValue Op3 = getValue(I.getArgOperand(2));
4163 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004164 if (!Align)
4165 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004166 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004167 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4168 SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4169 isTC, MachinePointerInfo(I.getArgOperand(0)),
4170 MachinePointerInfo(I.getArgOperand(1)));
4171 updateDAGForMaybeTailCall(MM);
Craig Topperc0196b12014-04-14 00:51:57 +00004172 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004173 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004174 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004175 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004176 DILocalVariable *Variable = DI.getVariable();
4177 DIExpression *Expression = DI.getExpression();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004178 const Value *Address = DI.getAddress();
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004179 assert(Variable && "Missing variable");
4180 if (!Address) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004181 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004182 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004183 }
Dale Johannesene0983522010-04-26 20:06:49 +00004184
Devang Patel3bffd522010-09-02 21:29:42 +00004185 // Check if address has undef value.
4186 if (isa<UndefValue>(Address) ||
4187 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004188 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004189 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004190 }
4191
Dale Johannesene0983522010-04-26 20:06:49 +00004192 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004193 if (!N.getNode() && isa<Argument>(Address))
4194 // Check unused arguments map.
4195 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004196 SDDbgValue *SDV;
4197 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004198 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4199 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004200 // Parameters are handled specially.
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +00004201 bool isParameter = Variable->getTag() == dwarf::DW_TAG_arg_variable ||
4202 isa<Argument>(Address);
Eric Christopherda970542012-02-24 01:59:08 +00004203
Devang Patel98d3edf2010-09-02 21:02:27 +00004204 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4205
Dale Johannesene0983522010-04-26 20:06:49 +00004206 if (isParameter && !AI) {
4207 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4208 if (FINode)
4209 // Byval parameter. We have a frame index at this point.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004210 SDV = DAG.getFrameIndexDbgValue(
4211 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004212 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004213 // Address is an argument, so try to emit its dbg value using
4214 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004215 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
4216 N);
Craig Topperc0196b12014-04-14 00:51:57 +00004217 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004218 }
Dale Johannesene0983522010-04-26 20:06:49 +00004219 } else if (AI)
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004220 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004221 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004222 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004223 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004224 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004225 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4226 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004227 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004228 }
Dale Johannesene0983522010-04-26 20:06:49 +00004229 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4230 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004231 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004232 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004233 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004234 N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004235 // If variable is pinned by a alloca in dominating bb then
4236 // use StaticAllocaMap.
4237 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004238 if (AI->getParent() != DI.getParent()) {
4239 DenseMap<const AllocaInst*, int>::iterator SI =
4240 FuncInfo.StaticAllocaMap.find(AI);
4241 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004242 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second,
Adrian Prantl32da8892014-04-25 20:49:25 +00004243 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004244 DAG.AddDbgValue(SDV, nullptr, false);
4245 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004246 }
Devang Patelda25de82010-09-15 14:48:53 +00004247 }
4248 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004249 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004250 }
Dale Johannesene0983522010-04-26 20:06:49 +00004251 }
Craig Topperc0196b12014-04-14 00:51:57 +00004252 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004253 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004254 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004255 const DbgValueInst &DI = cast<DbgValueInst>(I);
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004256 assert(DI.getVariable() && "Missing variable");
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004257
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004258 DILocalVariable *Variable = DI.getVariable();
4259 DIExpression *Expression = DI.getExpression();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004260 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004261 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004262 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004263 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004264
Dale Johannesene0983522010-04-26 20:06:49 +00004265 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004266 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004267 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl,
4268 SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004269 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004270 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004271 // Do not use getValue() in here; we don't want to generate code at
4272 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004273 SDValue N = NodeMap[V];
4274 if (!N.getNode() && isa<Argument>(V))
4275 // Check unused arguments map.
4276 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004277 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004278 // A dbg.value for an alloca is always indirect.
4279 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004280 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, dl, Offset,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004281 IsIndirect, N)) {
4282 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
4283 IsIndirect, Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004284 DAG.AddDbgValue(SDV, N.getNode(), false);
4285 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004286 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004287 // Do not call getValue(V) yet, as we don't want to generate code.
4288 // Remember it for later.
4289 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4290 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004291 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004292 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004293 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004294 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004295 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004296 }
4297
4298 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004299 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004300 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004301 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004302 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004303 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004304 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4305 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004306 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004307 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004308 DenseMap<const AllocaInst*, int>::iterator SI =
4309 FuncInfo.StaticAllocaMap.find(AI);
4310 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004311 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004312 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004313 }
Dan Gohman575fad32008-09-03 16:12:24 +00004314
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004315 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004316 // Find the type id for the given typeinfo.
Reid Kleckner283bc2e2014-11-14 00:35:50 +00004317 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004318 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004319 Res = DAG.getConstant(TypeID, sdl, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004320 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004321 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004322 }
4323
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004324 case Intrinsic::eh_return_i32:
4325 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004326 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004327 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004328 MVT::Other,
4329 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004330 getValue(I.getArgOperand(0)),
4331 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004332 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004333 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004334 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004335 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004336 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004337 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004338 TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004339 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004340 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004341 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004342 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004343 CfaArg);
Eric Christopher58a24612014-10-08 09:50:54 +00004344 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004345 DAG.getConstant(0, sdl, TLI.getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004346 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004347 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004348 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004349 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004350 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004351 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004352 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004353 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004354 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004355
Chris Lattnerfb964e52010-04-05 06:19:28 +00004356 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004357 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004358 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004359 case Intrinsic::eh_sjlj_functioncontext: {
4360 // Get and store the index of the function context.
4361 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004362 AllocaInst *FnCtx =
4363 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004364 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4365 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004366 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004367 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004368 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004369 SDValue Ops[2];
4370 Ops[0] = getRoot();
4371 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004372 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004373 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004374 setValue(&I, Op.getValue(0));
4375 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004376 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00004377 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004378 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004379 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004380 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004381 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004382 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004383
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004384 case Intrinsic::masked_gather:
4385 visitMaskedGather(I);
Elena Demikhovskyac969012015-04-29 08:38:53 +00004386 return nullptr;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004387 case Intrinsic::masked_load:
4388 visitMaskedLoad(I);
4389 return nullptr;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004390 case Intrinsic::masked_scatter:
4391 visitMaskedScatter(I);
Elena Demikhovskyac969012015-04-29 08:38:53 +00004392 return nullptr;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004393 case Intrinsic::masked_store:
4394 visitMaskedStore(I);
4395 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004396 case Intrinsic::x86_mmx_pslli_w:
4397 case Intrinsic::x86_mmx_pslli_d:
4398 case Intrinsic::x86_mmx_pslli_q:
4399 case Intrinsic::x86_mmx_psrli_w:
4400 case Intrinsic::x86_mmx_psrli_d:
4401 case Intrinsic::x86_mmx_psrli_q:
4402 case Intrinsic::x86_mmx_psrai_w:
4403 case Intrinsic::x86_mmx_psrai_d: {
4404 SDValue ShAmt = getValue(I.getArgOperand(1));
4405 if (isa<ConstantSDNode>(ShAmt)) {
4406 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004407 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004408 }
4409 unsigned NewIntrinsic = 0;
4410 EVT ShAmtVT = MVT::v2i32;
4411 switch (Intrinsic) {
4412 case Intrinsic::x86_mmx_pslli_w:
4413 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4414 break;
4415 case Intrinsic::x86_mmx_pslli_d:
4416 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4417 break;
4418 case Intrinsic::x86_mmx_pslli_q:
4419 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4420 break;
4421 case Intrinsic::x86_mmx_psrli_w:
4422 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4423 break;
4424 case Intrinsic::x86_mmx_psrli_d:
4425 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4426 break;
4427 case Intrinsic::x86_mmx_psrli_q:
4428 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4429 break;
4430 case Intrinsic::x86_mmx_psrai_w:
4431 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4432 break;
4433 case Intrinsic::x86_mmx_psrai_d:
4434 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4435 break;
4436 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4437 }
4438
4439 // The vector shift intrinsics with scalars uses 32b shift amounts but
4440 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4441 // to be zero.
4442 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004443 SDValue ShOps[2];
4444 ShOps[0] = ShAmt;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004445 ShOps[1] = DAG.getConstant(0, sdl, MVT::i32);
Craig Topper48d114b2014-04-26 18:35:24 +00004446 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Eric Christopher58a24612014-10-08 09:50:54 +00004447 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004448 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4449 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004450 DAG.getConstant(NewIntrinsic, sdl, MVT::i32),
Dale Johannesendd224d22010-09-30 23:57:10 +00004451 getValue(I.getArgOperand(0)), ShAmt);
4452 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004453 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004454 }
Mon P Wang58fb9132008-11-10 20:54:11 +00004455 case Intrinsic::convertff:
4456 case Intrinsic::convertfsi:
4457 case Intrinsic::convertfui:
4458 case Intrinsic::convertsif:
4459 case Intrinsic::convertuif:
4460 case Intrinsic::convertss:
4461 case Intrinsic::convertsu:
4462 case Intrinsic::convertus:
4463 case Intrinsic::convertuu: {
4464 ISD::CvtCode Code = ISD::CVT_INVALID;
4465 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00004466 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00004467 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4468 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4469 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4470 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4471 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4472 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4473 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4474 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4475 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4476 }
Eric Christopher58a24612014-10-08 09:50:54 +00004477 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00004478 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004479 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004480 DAG.getValueType(DestVT),
4481 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004482 getValue(I.getArgOperand(1)),
4483 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004484 Code);
4485 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004486 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00004487 }
Dan Gohman575fad32008-09-03 16:12:24 +00004488 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004489 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00004490 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00004491 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004492 case Intrinsic::log:
Eric Christopher58a24612014-10-08 09:50:54 +00004493 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004494 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004495 case Intrinsic::log2:
Eric Christopher58a24612014-10-08 09:50:54 +00004496 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004497 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004498 case Intrinsic::log10:
Eric Christopher58a24612014-10-08 09:50:54 +00004499 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004500 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004501 case Intrinsic::exp:
Eric Christopher58a24612014-10-08 09:50:54 +00004502 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004503 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004504 case Intrinsic::exp2:
Eric Christopher58a24612014-10-08 09:50:54 +00004505 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004506 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004507 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004508 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00004509 getValue(I.getArgOperand(1)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004510 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004511 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00004512 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00004513 case Intrinsic::sin:
4514 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00004515 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00004516 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00004517 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00004518 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00004519 case Intrinsic::nearbyint:
4520 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00004521 unsigned Opcode;
4522 switch (Intrinsic) {
4523 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4524 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
4525 case Intrinsic::fabs: Opcode = ISD::FABS; break;
4526 case Intrinsic::sin: Opcode = ISD::FSIN; break;
4527 case Intrinsic::cos: Opcode = ISD::FCOS; break;
4528 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
4529 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
4530 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
4531 case Intrinsic::rint: Opcode = ISD::FRINT; break;
4532 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00004533 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00004534 }
4535
Andrew Trickef9de2a2013-05-25 02:42:55 +00004536 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00004537 getValue(I.getArgOperand(0)).getValueType(),
4538 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004539 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004540 }
Matt Arsenault7c936902014-10-21 23:01:01 +00004541 case Intrinsic::minnum:
4542 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
4543 getValue(I.getArgOperand(0)).getValueType(),
4544 getValue(I.getArgOperand(0)),
4545 getValue(I.getArgOperand(1))));
4546 return nullptr;
4547 case Intrinsic::maxnum:
4548 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
4549 getValue(I.getArgOperand(0)).getValueType(),
4550 getValue(I.getArgOperand(0)),
4551 getValue(I.getArgOperand(1))));
4552 return nullptr;
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00004553 case Intrinsic::copysign:
4554 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
4555 getValue(I.getArgOperand(0)).getValueType(),
4556 getValue(I.getArgOperand(0)),
4557 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004558 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004559 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004560 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004561 getValue(I.getArgOperand(0)).getValueType(),
4562 getValue(I.getArgOperand(0)),
4563 getValue(I.getArgOperand(1)),
4564 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00004565 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004566 case Intrinsic::fmuladd: {
Eric Christopher58a24612014-10-08 09:50:54 +00004567 EVT VT = TLI.getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00004568 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Eric Christopher58a24612014-10-08 09:50:54 +00004569 TLI.isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004570 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004571 getValue(I.getArgOperand(0)).getValueType(),
4572 getValue(I.getArgOperand(0)),
4573 getValue(I.getArgOperand(1)),
4574 getValue(I.getArgOperand(2))));
4575 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004576 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004577 getValue(I.getArgOperand(0)).getValueType(),
4578 getValue(I.getArgOperand(0)),
4579 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004580 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004581 getValue(I.getArgOperand(0)).getValueType(),
4582 Mul,
4583 getValue(I.getArgOperand(2)));
4584 setValue(&I, Add);
4585 }
Craig Topperc0196b12014-04-14 00:51:57 +00004586 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004587 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004588 case Intrinsic::convert_to_fp16:
Tim Northoverf7a02c12014-07-21 09:13:56 +00004589 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
4590 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
4591 getValue(I.getArgOperand(0)),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004592 DAG.getTargetConstant(0, sdl,
4593 MVT::i32))));
Craig Topperc0196b12014-04-14 00:51:57 +00004594 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004595 case Intrinsic::convert_from_fp16:
Tim Northoverfd7e4242014-07-17 10:51:23 +00004596 setValue(&I,
Eric Christopher58a24612014-10-08 09:50:54 +00004597 DAG.getNode(ISD::FP_EXTEND, sdl, TLI.getValueType(I.getType()),
Tim Northoverf7a02c12014-07-21 09:13:56 +00004598 DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
4599 getValue(I.getArgOperand(0)))));
Craig Topperc0196b12014-04-14 00:51:57 +00004600 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004601 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004602 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004603 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00004604 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004605 }
4606 case Intrinsic::readcyclecounter: {
4607 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004608 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004609 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004610 setValue(&I, Res);
4611 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004612 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004613 }
Dan Gohman575fad32008-09-03 16:12:24 +00004614 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004615 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00004616 getValue(I.getArgOperand(0)).getValueType(),
4617 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004618 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004619 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004620 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004621 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004622 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004623 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004624 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004625 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004626 }
4627 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004628 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004629 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004630 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004631 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004632 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004633 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004634 }
4635 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004636 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004637 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004638 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004639 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004640 }
4641 case Intrinsic::stacksave: {
4642 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004643 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004644 DAG.getVTList(TLI.getPointerTy(), MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004645 setValue(&I, Res);
4646 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004647 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004648 }
4649 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004650 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004651 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00004652 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004653 }
Bill Wendling13020d22008-11-18 11:01:33 +00004654 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00004655 // Emit code into the DAG to store the stack guard onto the stack.
4656 MachineFunction &MF = DAG.getMachineFunction();
4657 MachineFrameInfo *MFI = MF.getFrameInfo();
Eric Christopher58a24612014-10-08 09:50:54 +00004658 EVT PtrTy = TLI.getPointerTy();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004659 SDValue Src, Chain = getRoot();
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004660 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand();
4661 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr);
Bill Wendlingd970ea32008-11-06 02:29:10 +00004662
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004663 // See if Ptr is a bitcast. If it is, look through it and see if we can get
4664 // global variable __stack_chk_guard.
4665 if (!GV)
4666 if (const Operator *BC = dyn_cast<Operator>(Ptr))
4667 if (BC->getOpcode() == Instruction::BitCast)
4668 GV = dyn_cast<GlobalVariable>(BC->getOperand(0));
4669
Eric Christopher58a24612014-10-08 09:50:54 +00004670 if (GV && TLI.useLoadStackGuardNode()) {
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004671 // Emit a LOAD_STACK_GUARD node.
4672 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD,
4673 sdl, PtrTy, Chain);
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004674 MachinePointerInfo MPInfo(GV);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004675 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
4676 unsigned Flags = MachineMemOperand::MOLoad |
4677 MachineMemOperand::MOInvariant;
4678 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags,
4679 PtrTy.getSizeInBits() / 8,
4680 DAG.getEVTAlignment(PtrTy));
4681 Node->setMemRefs(MemRefs, MemRefs + 1);
4682
4683 // Copy the guard value to a virtual register so that it can be
4684 // retrieved in the epilogue.
4685 Src = SDValue(Node, 0);
4686 const TargetRegisterClass *RC =
Eric Christopher58a24612014-10-08 09:50:54 +00004687 TLI.getRegClassFor(Src.getSimpleValueType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004688 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC);
4689
4690 SPDescriptor.setGuardReg(Reg);
4691 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src);
4692 } else {
4693 Src = getValue(I.getArgOperand(0)); // The guard's value.
4694 }
4695
Gabor Greifeba0be72010-06-25 09:38:13 +00004696 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00004697
Bill Wendlingeb4268d2008-11-07 01:23:58 +00004698 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00004699 MFI->setStackProtectorIndex(FI);
4700
4701 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4702
4703 // Store the stack protector onto the stack.
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004704 Res = DAG.getStore(Chain, sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00004705 MachinePointerInfo::getFixedStack(FI),
4706 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004707 setValue(&I, Res);
4708 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004709 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00004710 }
Eric Christopher7a50b282009-10-27 00:52:25 +00004711 case Intrinsic::objectsize: {
4712 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00004713 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00004714
4715 assert(CI && "Non-constant type in __builtin_object_size?");
4716
Gabor Greifeba0be72010-06-25 09:38:13 +00004717 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00004718 EVT Ty = Arg.getValueType();
4719
Dan Gohmanf1d83042010-06-18 14:22:04 +00004720 if (CI->isZero())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004721 Res = DAG.getConstant(-1ULL, sdl, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00004722 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004723 Res = DAG.getConstant(0, sdl, Ty);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004724
4725 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004726 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00004727 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00004728 case Intrinsic::annotation:
4729 case Intrinsic::ptr_annotation:
4730 // Drop the intrinsic, but forward the value
4731 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004732 return nullptr;
Hal Finkel93046912014-07-25 21:13:35 +00004733 case Intrinsic::assume:
Dan Gohman575fad32008-09-03 16:12:24 +00004734 case Intrinsic::var_annotation:
Hal Finkel93046912014-07-25 21:13:35 +00004735 // Discard annotate attributes and assumptions
Craig Topperc0196b12014-04-14 00:51:57 +00004736 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004737
4738 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004739 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00004740
4741 SDValue Ops[6];
4742 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00004743 Ops[1] = getValue(I.getArgOperand(0));
4744 Ops[2] = getValue(I.getArgOperand(1));
4745 Ops[3] = getValue(I.getArgOperand(2));
4746 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00004747 Ops[5] = DAG.getSrcValue(F);
4748
Craig Topper48d114b2014-04-26 18:35:24 +00004749 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00004750
Duncan Sandsa0984362011-09-06 13:37:06 +00004751 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004752 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00004753 }
4754 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004755 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004756 TLI.getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00004757 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004758 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004759 }
Dan Gohman575fad32008-09-03 16:12:24 +00004760 case Intrinsic::gcroot:
4761 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00004762 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00004763 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004764
Dan Gohman575fad32008-09-03 16:12:24 +00004765 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4766 GFI->addStackRoot(FI->getIndex(), TypeMap);
4767 }
Craig Topperc0196b12014-04-14 00:51:57 +00004768 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004769 case Intrinsic::gcread:
4770 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00004771 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00004772 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004773 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00004774 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004775
4776 case Intrinsic::expect: {
4777 // Just replace __builtin_expect(exp, c) with EXP.
4778 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004779 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004780 }
4781
Shuxin Yangcdde0592012-10-19 20:11:16 +00004782 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00004783 case Intrinsic::trap: {
Akira Hatanaka56c70442015-07-02 22:13:27 +00004784 StringRef TrapFuncName =
4785 I.getAttributes()
4786 .getAttribute(AttributeSet::FunctionIndex, "trap-func-name")
4787 .getValueAsString();
Evan Cheng74d92c12011-04-08 21:37:21 +00004788 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00004789 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00004790 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00004791 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00004792 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00004793 }
4794 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004795
4796 TargetLowering::CallLoweringInfo CLI(DAG);
4797 CLI.setDebugLoc(sdl).setChain(getRoot())
4798 .setCallee(CallingConv::C, I.getType(),
Eric Christopher58a24612014-10-08 09:50:54 +00004799 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00004800 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004801
Eric Christopher58a24612014-10-08 09:50:54 +00004802 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00004803 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00004804 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00004805 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00004806
Bill Wendling5eee7442008-11-21 02:38:44 +00004807 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004808 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004809 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004810 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004811 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00004812 case Intrinsic::smul_with_overflow: {
4813 ISD::NodeType Op;
4814 switch (Intrinsic) {
4815 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4816 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
4817 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
4818 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
4819 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
4820 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
4821 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
4822 }
4823 SDValue Op1 = getValue(I.getArgOperand(0));
4824 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00004825
Craig Topperbc680062012-04-11 04:34:11 +00004826 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004827 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00004828 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00004829 }
Dan Gohman575fad32008-09-03 16:12:24 +00004830 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00004831 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00004832 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00004833 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00004834 Ops[1] = getValue(I.getArgOperand(0));
4835 Ops[2] = getValue(I.getArgOperand(1));
4836 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00004837 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004838 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Craig Topper206fcd42014-04-26 19:29:41 +00004839 DAG.getVTList(MVT::Other), Ops,
Dale Johannesene660f4d2010-10-26 23:11:10 +00004840 EVT::getIntegerVT(*Context, 8),
4841 MachinePointerInfo(I.getArgOperand(0)),
4842 0, /* align */
4843 false, /* volatile */
4844 rw==0, /* read */
4845 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00004846 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004847 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00004848 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00004849 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00004850 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00004851 // Stack coloring is not enabled in O0, discard region information.
4852 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00004853 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00004854
Nadav Rotemd753a952012-09-10 08:43:23 +00004855 SmallVector<Value *, 4> Allocas;
Mehdi Aminia28d91d2015-03-10 02:37:25 +00004856 GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00004857
Craig Toppere1c1d362013-07-03 05:11:49 +00004858 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
4859 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00004860 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
4861
4862 // Could not find an Alloca.
4863 if (!LifetimeObject)
4864 continue;
4865
Pete Cooper230332f2014-10-17 22:59:33 +00004866 // First check that the Alloca is static, otherwise it won't have a
4867 // valid frame index.
4868 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
4869 if (SI == FuncInfo.StaticAllocaMap.end())
4870 return nullptr;
4871
4872 int FI = SI->second;
Nadav Rotemd753a952012-09-10 08:43:23 +00004873
4874 SDValue Ops[2];
4875 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00004876 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00004877 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
4878
Craig Topper48d114b2014-04-26 18:35:24 +00004879 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotemd753a952012-09-10 08:43:23 +00004880 DAG.setRoot(Res);
4881 }
Craig Topperc0196b12014-04-14 00:51:57 +00004882 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00004883 }
4884 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00004885 // Discard region information.
Eric Christopher58a24612014-10-08 09:50:54 +00004886 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Craig Topperc0196b12014-04-14 00:51:57 +00004887 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00004888 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00004889 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00004890 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00004891 case Intrinsic::stackprotectorcheck: {
4892 // Do not actually emit anything for this basic block. Instead we initialize
4893 // the stack protector descriptor and export the guard variable so we can
4894 // access it in FinishBasicBlock.
4895 const BasicBlock *BB = I.getParent();
4896 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
4897 ExportFromCurrentBlock(SPDescriptor.getGuard());
4898
4899 // Flush our exports since we are going to process a terminator.
4900 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00004901 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00004902 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00004903 case Intrinsic::clear_cache:
Eric Christopher58a24612014-10-08 09:50:54 +00004904 return TLI.getClearCacheBuiltinName();
David Majnemercde33032015-03-30 22:58:10 +00004905 case Intrinsic::eh_actions:
4906 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
4907 return nullptr;
Nuno Lopesec9653b2012-06-28 22:30:12 +00004908 case Intrinsic::donothing:
4909 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00004910 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004911 case Intrinsic::experimental_stackmap: {
4912 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00004913 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004914 }
4915 case Intrinsic::experimental_patchpoint_void:
4916 case Intrinsic::experimental_patchpoint_i64: {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00004917 visitPatchpoint(&I);
Craig Topperc0196b12014-04-14 00:51:57 +00004918 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004919 }
Philip Reames1a1bdb22014-12-02 18:50:36 +00004920 case Intrinsic::experimental_gc_statepoint: {
4921 visitStatepoint(I);
4922 return nullptr;
4923 }
4924 case Intrinsic::experimental_gc_result_int:
4925 case Intrinsic::experimental_gc_result_float:
Ramkumar Ramachandra75a4f352015-01-22 20:14:38 +00004926 case Intrinsic::experimental_gc_result_ptr:
4927 case Intrinsic::experimental_gc_result: {
Philip Reames1a1bdb22014-12-02 18:50:36 +00004928 visitGCResult(I);
4929 return nullptr;
4930 }
4931 case Intrinsic::experimental_gc_relocate: {
4932 visitGCRelocate(I);
4933 return nullptr;
4934 }
Justin Bogner61ba2e32014-12-08 18:02:35 +00004935 case Intrinsic::instrprof_increment:
4936 llvm_unreachable("instrprof failed to lower an increment");
Reid Klecknere9b89312015-01-13 00:48:10 +00004937
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004938 case Intrinsic::frameescape: {
Reid Klecknere9b89312015-01-13 00:48:10 +00004939 MachineFunction &MF = DAG.getMachineFunction();
4940 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
4941
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004942 // Directly emit some FRAME_ALLOC machine instrs. Label assignment emission
4943 // is the same on all targets.
4944 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) {
Reid Klecknerb4019412015-04-06 18:50:38 +00004945 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
4946 if (isa<ConstantPointerNull>(Arg))
4947 continue; // Skip null pointers. They represent a hole in index space.
4948 AllocaInst *Slot = cast<AllocaInst>(Arg);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004949 assert(FuncInfo.StaticAllocaMap.count(Slot) &&
4950 "can only escape static allocas");
4951 int FI = FuncInfo.StaticAllocaMap[Slot];
4952 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00004953 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
4954 GlobalValue::getRealLinkageName(MF.getName()), Idx);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004955 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
4956 TII->get(TargetOpcode::FRAME_ALLOC))
4957 .addSym(FrameAllocSym)
4958 .addFrameIndex(FI);
4959 }
Reid Klecknere9b89312015-01-13 00:48:10 +00004960
4961 return nullptr;
4962 }
4963
Reid Kleckner3542ace2015-01-13 01:51:34 +00004964 case Intrinsic::framerecover: {
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004965 // i8* @llvm.framerecover(i8* %fn, i8* %fp, i32 %idx)
Reid Klecknere9b89312015-01-13 00:48:10 +00004966 MachineFunction &MF = DAG.getMachineFunction();
4967 MVT PtrVT = TLI.getPointerTy(0);
4968
4969 // Get the symbol that defines the frame offset.
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004970 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
4971 auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
4972 unsigned IdxVal = unsigned(Idx->getLimitedValue(INT_MAX));
Reid Klecknere9b89312015-01-13 00:48:10 +00004973 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00004974 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
4975 GlobalValue::getRealLinkageName(Fn->getName()), IdxVal);
Reid Klecknere9b89312015-01-13 00:48:10 +00004976
Rafael Espindola36b718f2015-06-22 17:46:53 +00004977 // Create a MCSymbol for the label to avoid any target lowering
Reid Klecknere9b89312015-01-13 00:48:10 +00004978 // that would make this PC relative.
Rafael Espindola36b718f2015-06-22 17:46:53 +00004979 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT);
Reid Klecknere9b89312015-01-13 00:48:10 +00004980 SDValue OffsetVal =
Reid Kleckner3542ace2015-01-13 01:51:34 +00004981 DAG.getNode(ISD::FRAME_ALLOC_RECOVER, sdl, PtrVT, OffsetSym);
Reid Klecknere9b89312015-01-13 00:48:10 +00004982
4983 // Add the offset to the FP.
4984 Value *FP = I.getArgOperand(1);
4985 SDValue FPVal = getValue(FP);
4986 SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal);
4987 setValue(&I, Add);
4988
4989 return nullptr;
4990 }
Andrew Kaylor78b53db2015-02-10 19:52:43 +00004991 case Intrinsic::eh_begincatch:
4992 case Intrinsic::eh_endcatch:
4993 llvm_unreachable("begin/end catch intrinsics not lowered in codegen");
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00004994 case Intrinsic::eh_exceptioncode: {
4995 unsigned Reg = TLI.getExceptionPointerRegister();
4996 assert(Reg && "cannot get exception code on this platform");
4997 MVT PtrVT = TLI.getPointerTy();
4998 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT);
Reid Klecknerf12c0302015-06-09 21:42:19 +00004999 assert(FuncInfo.MBB->isLandingPad() && "eh.exceptioncode in non-lpad");
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00005000 unsigned VReg = FuncInfo.MBB->addLiveIn(Reg, PtrRC);
5001 SDValue N =
5002 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT);
5003 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32);
5004 setValue(&I, N);
5005 return nullptr;
5006 }
Dan Gohman575fad32008-09-03 16:12:24 +00005007 }
5008}
5009
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005010std::pair<SDValue, SDValue>
5011SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
5012 MachineBasicBlock *LandingPad) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005013 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00005014 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005015
Chris Lattnerfb964e52010-04-05 06:19:28 +00005016 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005017 // Insert a label before the invoke call to mark the try range. This can be
5018 // used to detect deletion of the invoke via the MachineModuleInfo.
Jim Grosbach6f482002015-05-18 18:43:14 +00005019 BeginLabel = MMI.getContext().createTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005020
Jim Grosbach54c05302010-01-28 01:45:32 +00005021 // For SjLj, keep track of which landing pads go with which invokes
5022 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005023 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005024 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005025 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005026 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005027
Jim Grosbach54c05302010-01-28 01:45:32 +00005028 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005029 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005030 }
5031
Dan Gohman575fad32008-09-03 16:12:24 +00005032 // Both PendingLoads and PendingExports must be flushed here;
5033 // this call might not return.
5034 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005035 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005036
5037 CLI.setChain(getRoot());
Dan Gohman575fad32008-09-03 16:12:24 +00005038 }
Eric Christopher2b214e72015-01-27 01:01:36 +00005039 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5040 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005041
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005042 assert((CLI.IsTailCall || Result.second.getNode()) &&
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005043 "Non-null chain expected with non-tail call!");
5044 assert((Result.second.getNode() || !Result.first.getNode()) &&
5045 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005046
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005047 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005048 // As a special case, a null chain means that a tail call has been emitted
5049 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005050 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005051
5052 // Since there's no actual continuation from this block, nothing can be
5053 // relying on us setting vregs for them.
5054 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005055 } else {
5056 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005057 }
Dan Gohman575fad32008-09-03 16:12:24 +00005058
Chris Lattnerfb964e52010-04-05 06:19:28 +00005059 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005060 // Insert a label at the end of the invoke call to mark the try range. This
5061 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Jim Grosbach6f482002015-05-18 18:43:14 +00005062 MCSymbol *EndLabel = MMI.getContext().createTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005063 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005064
5065 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005066 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005067 }
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005068
5069 return Result;
5070}
5071
5072void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
5073 bool isTailCall,
5074 MachineBasicBlock *LandingPad) {
5075 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5076 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5077 Type *RetTy = FTy->getReturnType();
5078
5079 TargetLowering::ArgListTy Args;
5080 TargetLowering::ArgListEntry Entry;
5081 Args.reserve(CS.arg_size());
5082
5083 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
5084 i != e; ++i) {
5085 const Value *V = *i;
5086
5087 // Skip empty types
5088 if (V->getType()->isEmptyTy())
5089 continue;
5090
5091 SDValue ArgNode = getValue(V);
5092 Entry.Node = ArgNode; Entry.Ty = V->getType();
5093
5094 // Skip the first return-type Attribute to get to params.
5095 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
5096 Args.push_back(Entry);
Ahmed Bougachafaf80652015-03-27 20:35:49 +00005097
5098 // If we have an explicit sret argument that is an Instruction, (i.e., it
5099 // might point to function-local memory), we can't meaningfully tail-call.
5100 if (Entry.isSRet && isa<Instruction>(V))
5101 isTailCall = false;
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005102 }
5103
5104 // Check if target-independent constraints permit a tail call here.
5105 // Target-dependent constraints are checked within TLI->LowerCallTo.
5106 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
5107 isTailCall = false;
5108
5109 TargetLowering::CallLoweringInfo CLI(DAG);
5110 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
5111 .setCallee(RetTy, FTy, Callee, std::move(Args), CS)
5112 .setTailCall(isTailCall);
5113 std::pair<SDValue,SDValue> Result = lowerInvokable(CLI, LandingPad);
5114
5115 if (Result.first.getNode())
5116 setValue(CS.getInstruction(), Result.first);
Dan Gohman575fad32008-09-03 16:12:24 +00005117}
5118
Chris Lattner1a32ede2009-12-24 00:37:38 +00005119/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5120/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005121static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005122 for (const User *U : V->users()) {
5123 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005124 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005125 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005126 if (C->isNullValue())
5127 continue;
5128 // Unknown instruction.
5129 return false;
5130 }
5131 return true;
5132}
5133
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005134static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005135 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005136 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005137
Chris Lattner1a32ede2009-12-24 00:37:38 +00005138 // Check to see if this load can be trivially constant folded, e.g. if the
5139 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005140 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005141 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005142 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005143 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005144
Mehdi Aminia28d91d2015-03-10 02:37:25 +00005145 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr(
5146 const_cast<Constant *>(LoadInput), *Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005147 return Builder.getValue(LoadCst);
5148 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005149
Chris Lattner1a32ede2009-12-24 00:37:38 +00005150 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5151 // still constant memory, the input chain can be the entry node.
5152 SDValue Root;
5153 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005154
Chris Lattner1a32ede2009-12-24 00:37:38 +00005155 // Do not serialize (non-volatile) loads of constant memory with anything.
5156 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5157 Root = Builder.DAG.getEntryNode();
5158 ConstantMemory = true;
5159 } else {
5160 // Do not serialize non-volatile loads against each other.
5161 Root = Builder.DAG.getRoot();
5162 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005163
Chris Lattner1a32ede2009-12-24 00:37:38 +00005164 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005165 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005166 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005167 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005168 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005169 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005170
Chris Lattner1a32ede2009-12-24 00:37:38 +00005171 if (!ConstantMemory)
5172 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5173 return LoadVal;
5174}
5175
Richard Sandiforde3827752013-08-16 10:55:47 +00005176/// processIntegerCallValue - Record the value for an instruction that
5177/// produces an integer result, converting the type where necessary.
5178void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5179 SDValue Value,
5180 bool IsSigned) {
Eric Christopher58a24612014-10-08 09:50:54 +00005181 EVT VT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiforde3827752013-08-16 10:55:47 +00005182 if (IsSigned)
5183 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5184 else
5185 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5186 setValue(&I, Value);
5187}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005188
5189/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5190/// If so, return true and lower it, otherwise return false and it will be
5191/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005192bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005193 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005194 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005195 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005196
Gabor Greifeba0be72010-06-25 09:38:13 +00005197 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005198 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005199 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005200 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005201 return false;
5202
Richard Sandiforde3827752013-08-16 10:55:47 +00005203 const Value *Size = I.getArgOperand(2);
5204 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5205 if (CSize && CSize->getZExtValue() == 0) {
Eric Christopher58a24612014-10-08 09:50:54 +00005206 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005207 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT));
Richard Sandiford564681c2013-08-12 10:28:10 +00005208 return true;
5209 }
5210
Richard Sandiford564681c2013-08-12 10:28:10 +00005211 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5212 std::pair<SDValue, SDValue> Res =
5213 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005214 getValue(LHS), getValue(RHS), getValue(Size),
5215 MachinePointerInfo(LHS),
5216 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005217 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005218 processIntegerCallValue(I, Res.first, true);
5219 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005220 return true;
5221 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005222
Chris Lattner1a32ede2009-12-24 00:37:38 +00005223 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5224 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005225 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005226 bool ActuallyDoIt = true;
5227 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005228 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005229 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005230 default:
5231 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005232 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005233 ActuallyDoIt = false;
5234 break;
5235 case 2:
5236 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005237 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005238 break;
5239 case 4:
5240 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005241 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005242 break;
5243 case 8:
5244 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005245 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005246 break;
5247 /*
5248 case 16:
5249 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005250 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005251 LoadTy = VectorType::get(LoadTy, 4);
5252 break;
5253 */
5254 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005255
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005256 // This turns into unaligned loads. We only do this if the target natively
5257 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5258 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005259
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005260 // Require that we can find a legal MVT, and only do this if the target
5261 // supports unaligned loads of that type. Expanding into byte loads would
5262 // bloat the code.
Eric Christopher58a24612014-10-08 09:50:54 +00005263 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Richard Sandiforde3827752013-08-16 10:55:47 +00005264 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005265 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5266 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005267 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5268 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005269 // TODO: Check alignment of src and dest ptrs.
Eric Christopher58a24612014-10-08 09:50:54 +00005270 if (!TLI.isTypeLegal(LoadVT) ||
5271 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) ||
5272 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005273 ActuallyDoIt = false;
5274 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005275
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005276 if (ActuallyDoIt) {
5277 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5278 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005279
Andrew Trickef9de2a2013-05-25 02:42:55 +00005280 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005281 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005282 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005283 return true;
5284 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005285 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005286
5287
Chris Lattner1a32ede2009-12-24 00:37:38 +00005288 return false;
5289}
5290
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005291/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5292/// form. If so, return true and lower it, otherwise return false and it
5293/// will be lowered like a normal call.
5294bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5295 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5296 if (I.getNumArgOperands() != 3)
5297 return false;
5298
5299 const Value *Src = I.getArgOperand(0);
5300 const Value *Char = I.getArgOperand(1);
5301 const Value *Length = I.getArgOperand(2);
5302 if (!Src->getType()->isPointerTy() ||
5303 !Char->getType()->isIntegerTy() ||
5304 !Length->getType()->isIntegerTy() ||
5305 !I.getType()->isPointerTy())
5306 return false;
5307
5308 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5309 std::pair<SDValue, SDValue> Res =
5310 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5311 getValue(Src), getValue(Char), getValue(Length),
5312 MachinePointerInfo(Src));
5313 if (Res.first.getNode()) {
5314 setValue(&I, Res.first);
5315 PendingLoads.push_back(Res.second);
5316 return true;
5317 }
5318
5319 return false;
5320}
5321
Richard Sandifordbb83a502013-08-16 11:29:37 +00005322/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5323/// optimized form. If so, return true and lower it, otherwise return false
5324/// and it will be lowered like a normal call.
5325bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5326 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5327 if (I.getNumArgOperands() != 2)
5328 return false;
5329
5330 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5331 if (!Arg0->getType()->isPointerTy() ||
5332 !Arg1->getType()->isPointerTy() ||
5333 !I.getType()->isPointerTy())
5334 return false;
5335
5336 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5337 std::pair<SDValue, SDValue> Res =
5338 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5339 getValue(Arg0), getValue(Arg1),
5340 MachinePointerInfo(Arg0),
5341 MachinePointerInfo(Arg1), isStpcpy);
5342 if (Res.first.getNode()) {
5343 setValue(&I, Res.first);
5344 DAG.setRoot(Res.second);
5345 return true;
5346 }
5347
5348 return false;
5349}
5350
Richard Sandifordca232712013-08-16 11:21:54 +00005351/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5352/// If so, return true and lower it, otherwise return false and it will be
5353/// lowered like a normal call.
5354bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5355 // Verify that the prototype makes sense. int strcmp(void*,void*)
5356 if (I.getNumArgOperands() != 2)
5357 return false;
5358
5359 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5360 if (!Arg0->getType()->isPointerTy() ||
5361 !Arg1->getType()->isPointerTy() ||
5362 !I.getType()->isIntegerTy())
5363 return false;
5364
5365 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5366 std::pair<SDValue, SDValue> Res =
5367 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5368 getValue(Arg0), getValue(Arg1),
5369 MachinePointerInfo(Arg0),
5370 MachinePointerInfo(Arg1));
5371 if (Res.first.getNode()) {
5372 processIntegerCallValue(I, Res.first, true);
5373 PendingLoads.push_back(Res.second);
5374 return true;
5375 }
5376
5377 return false;
5378}
5379
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005380/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5381/// form. If so, return true and lower it, otherwise return false and it
5382/// will be lowered like a normal call.
5383bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5384 // Verify that the prototype makes sense. size_t strlen(char *)
5385 if (I.getNumArgOperands() != 1)
5386 return false;
5387
5388 const Value *Arg0 = I.getArgOperand(0);
5389 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5390 return false;
5391
5392 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5393 std::pair<SDValue, SDValue> Res =
5394 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5395 getValue(Arg0), MachinePointerInfo(Arg0));
5396 if (Res.first.getNode()) {
5397 processIntegerCallValue(I, Res.first, false);
5398 PendingLoads.push_back(Res.second);
5399 return true;
5400 }
5401
5402 return false;
5403}
5404
5405/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5406/// form. If so, return true and lower it, otherwise return false and it
5407/// will be lowered like a normal call.
5408bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5409 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5410 if (I.getNumArgOperands() != 2)
5411 return false;
5412
5413 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5414 if (!Arg0->getType()->isPointerTy() ||
5415 !Arg1->getType()->isIntegerTy() ||
5416 !I.getType()->isIntegerTy())
5417 return false;
5418
5419 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5420 std::pair<SDValue, SDValue> Res =
5421 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5422 getValue(Arg0), getValue(Arg1),
5423 MachinePointerInfo(Arg0));
5424 if (Res.first.getNode()) {
5425 processIntegerCallValue(I, Res.first, false);
5426 PendingLoads.push_back(Res.second);
5427 return true;
5428 }
5429
5430 return false;
5431}
5432
Bob Wilson874886c2012-08-03 23:29:17 +00005433/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5434/// operation (as expected), translate it to an SDNode with the specified opcode
5435/// and return true.
5436bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5437 unsigned Opcode) {
5438 // Sanity check that it really is a unary floating-point call.
5439 if (I.getNumArgOperands() != 1 ||
5440 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5441 I.getType() != I.getArgOperand(0)->getType() ||
5442 !I.onlyReadsMemory())
5443 return false;
5444
5445 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005446 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005447 return true;
5448}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005449
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005450/// visitBinaryFloatCall - If a call instruction is a binary floating-point
Matt Arsenault7c936902014-10-21 23:01:01 +00005451/// operation (as expected), translate it to an SDNode with the specified opcode
5452/// and return true.
5453bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
5454 unsigned Opcode) {
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005455 // Sanity check that it really is a binary floating-point call.
Matt Arsenault7c936902014-10-21 23:01:01 +00005456 if (I.getNumArgOperands() != 2 ||
5457 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5458 I.getType() != I.getArgOperand(0)->getType() ||
5459 I.getType() != I.getArgOperand(1)->getType() ||
5460 !I.onlyReadsMemory())
5461 return false;
5462
5463 SDValue Tmp0 = getValue(I.getArgOperand(0));
5464 SDValue Tmp1 = getValue(I.getArgOperand(1));
5465 EVT VT = Tmp0.getValueType();
5466 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
5467 return true;
5468}
5469
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005470void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005471 // Handle inline assembly differently.
5472 if (isa<InlineAsm>(I.getCalledValue())) {
5473 visitInlineAsm(&I);
5474 return;
5475 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005476
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005477 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005478 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005479
Craig Topperc0196b12014-04-14 00:51:57 +00005480 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005481 if (Function *F = I.getCalledFunction()) {
5482 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005483 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005484 if (unsigned IID = II->getIntrinsicID(F)) {
5485 RenameFn = visitIntrinsicCall(I, IID);
5486 if (!RenameFn)
5487 return;
5488 }
5489 }
Pete Cooper9e1d3352015-05-20 17:16:39 +00005490 if (Intrinsic::ID IID = F->getIntrinsicID()) {
Dan Gohman575fad32008-09-03 16:12:24 +00005491 RenameFn = visitIntrinsicCall(I, IID);
5492 if (!RenameFn)
5493 return;
5494 }
5495 }
5496
5497 // Check for well-known libc/libm calls. If the function is internal, it
5498 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005499 LibFunc::Func Func;
5500 if (!F->hasLocalLinkage() && F->hasName() &&
5501 LibInfo->getLibFunc(F->getName(), Func) &&
5502 LibInfo->hasOptimizedCodeGen(Func)) {
5503 switch (Func) {
5504 default: break;
5505 case LibFunc::copysign:
5506 case LibFunc::copysignf:
5507 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005508 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005509 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5510 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005511 I.getType() == I.getArgOperand(1)->getType() &&
5512 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005513 SDValue LHS = getValue(I.getArgOperand(0));
5514 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005515 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005516 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005517 return;
5518 }
Bob Wilson871701c2012-08-03 21:26:24 +00005519 break;
5520 case LibFunc::fabs:
5521 case LibFunc::fabsf:
5522 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005523 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005524 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005525 break;
Matt Arsenault7c936902014-10-21 23:01:01 +00005526 case LibFunc::fmin:
5527 case LibFunc::fminf:
5528 case LibFunc::fminl:
5529 if (visitBinaryFloatCall(I, ISD::FMINNUM))
5530 return;
5531 break;
5532 case LibFunc::fmax:
5533 case LibFunc::fmaxf:
5534 case LibFunc::fmaxl:
5535 if (visitBinaryFloatCall(I, ISD::FMAXNUM))
5536 return;
5537 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005538 case LibFunc::sin:
5539 case LibFunc::sinf:
5540 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005541 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005542 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005543 break;
5544 case LibFunc::cos:
5545 case LibFunc::cosf:
5546 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00005547 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00005548 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005549 break;
5550 case LibFunc::sqrt:
5551 case LibFunc::sqrtf:
5552 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00005553 case LibFunc::sqrt_finite:
5554 case LibFunc::sqrtf_finite:
5555 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00005556 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00005557 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005558 break;
5559 case LibFunc::floor:
5560 case LibFunc::floorf:
5561 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00005562 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005563 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005564 break;
5565 case LibFunc::nearbyint:
5566 case LibFunc::nearbyintf:
5567 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005568 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005569 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005570 break;
5571 case LibFunc::ceil:
5572 case LibFunc::ceilf:
5573 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00005574 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005575 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005576 break;
5577 case LibFunc::rint:
5578 case LibFunc::rintf:
5579 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005580 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005581 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005582 break;
Hal Finkel171817e2013-08-07 22:49:12 +00005583 case LibFunc::round:
5584 case LibFunc::roundf:
5585 case LibFunc::roundl:
5586 if (visitUnaryFloatCall(I, ISD::FROUND))
5587 return;
5588 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005589 case LibFunc::trunc:
5590 case LibFunc::truncf:
5591 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00005592 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005593 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005594 break;
5595 case LibFunc::log2:
5596 case LibFunc::log2f:
5597 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005598 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005599 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005600 break;
5601 case LibFunc::exp2:
5602 case LibFunc::exp2f:
5603 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005604 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005605 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005606 break;
5607 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00005608 if (visitMemCmpCall(I))
5609 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005610 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005611 case LibFunc::memchr:
5612 if (visitMemChrCall(I))
5613 return;
5614 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00005615 case LibFunc::strcpy:
5616 if (visitStrCpyCall(I, false))
5617 return;
5618 break;
5619 case LibFunc::stpcpy:
5620 if (visitStrCpyCall(I, true))
5621 return;
5622 break;
Richard Sandifordca232712013-08-16 11:21:54 +00005623 case LibFunc::strcmp:
5624 if (visitStrCmpCall(I))
5625 return;
5626 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005627 case LibFunc::strlen:
5628 if (visitStrLenCall(I))
5629 return;
5630 break;
5631 case LibFunc::strnlen:
5632 if (visitStrNLenCall(I))
5633 return;
5634 break;
Dan Gohman575fad32008-09-03 16:12:24 +00005635 }
5636 }
Dan Gohman575fad32008-09-03 16:12:24 +00005637 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005638
Dan Gohman575fad32008-09-03 16:12:24 +00005639 SDValue Callee;
5640 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00005641 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00005642 else
Eric Christopher58a24612014-10-08 09:50:54 +00005643 Callee = DAG.getExternalSymbol(RenameFn,
5644 DAG.getTargetLoweringInfo().getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00005645
Bill Wendling0602f392009-12-23 01:28:19 +00005646 // Check if we can potentially perform a tail call. More detailed checking is
5647 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00005648 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00005649}
5650
Benjamin Kramer355ce072011-03-26 16:35:10 +00005651namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00005652
Dan Gohman575fad32008-09-03 16:12:24 +00005653/// AsmOperandInfo - This contains information for each constraint that we are
5654/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00005655class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00005656public:
Dan Gohman575fad32008-09-03 16:12:24 +00005657 /// CallOperand - If this is the result output operand or a clobber
5658 /// this is null, otherwise it is the incoming operand to the CallInst.
5659 /// This gets modified as the asm is processed.
5660 SDValue CallOperand;
5661
5662 /// AssignedRegs - If this is a register or register class operand, this
5663 /// contains the set of register corresponding to the operand.
5664 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005665
John Thompson1094c802010-09-13 18:15:37 +00005666 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00005667 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00005668 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005669
Owen Anderson53aa7a92009-08-10 22:56:29 +00005670 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00005671 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00005672 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005673 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00005674 const TargetLowering &TLI,
Rafael Espindola5f57f462014-02-21 18:34:28 +00005675 const DataLayout *DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00005676 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005677
Chris Lattner3b1833c2008-10-17 17:05:25 +00005678 if (isa<BasicBlock>(CallOperandVal))
5679 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005680
Chris Lattner229907c2011-07-18 04:54:35 +00005681 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005682
Eric Christopher44804282011-05-09 20:04:43 +00005683 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00005684 // If this is an indirect operand, the operand is a pointer to the
5685 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005686 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00005687 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005688 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00005689 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005690 OpTy = PtrTy->getElementType();
5691 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005692
Eric Christopher44804282011-05-09 20:04:43 +00005693 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00005694 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00005695 if (STy->getNumElements() == 1)
5696 OpTy = STy->getElementType(0);
5697
Chris Lattner3b1833c2008-10-17 17:05:25 +00005698 // If OpTy is not a single value, it may be a struct/union that we
5699 // can tile with integers.
5700 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Rafael Espindola5f57f462014-02-21 18:34:28 +00005701 unsigned BitSize = DL->getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005702 switch (BitSize) {
5703 default: break;
5704 case 1:
5705 case 8:
5706 case 16:
5707 case 32:
5708 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00005709 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00005710 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005711 break;
5712 }
5713 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005714
Chris Lattner3b1833c2008-10-17 17:05:25 +00005715 return TLI.getValueType(OpTy, true);
5716 }
Dan Gohman575fad32008-09-03 16:12:24 +00005717};
Dan Gohman4db93c92010-05-29 17:53:24 +00005718
John Thompsone8360b72010-10-29 17:29:13 +00005719typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5720
Benjamin Kramer355ce072011-03-26 16:35:10 +00005721} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00005722
Dan Gohman575fad32008-09-03 16:12:24 +00005723/// GetRegistersForValue - Assign registers (virtual or physical) for the
5724/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00005725/// register allocator to handle the assignment process. However, if the asm
5726/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00005727/// allocation. This produces generally horrible, but correct, code.
5728///
5729/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00005730///
Benjamin Kramer355ce072011-03-26 16:35:10 +00005731static void GetRegistersForValue(SelectionDAG &DAG,
5732 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005733 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00005734 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005735 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00005736
Dan Gohman575fad32008-09-03 16:12:24 +00005737 MachineFunction &MF = DAG.getMachineFunction();
5738 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005739
Dan Gohman575fad32008-09-03 16:12:24 +00005740 // If this is a constraint for a single physreg, or a constraint for a
5741 // register class, find it.
Eric Christopher11e4df72015-02-26 22:38:43 +00005742 std::pair<unsigned, const TargetRegisterClass *> PhysReg =
5743 TLI.getRegForInlineAsmConstraint(MF.getSubtarget().getRegisterInfo(),
5744 OpInfo.ConstraintCode,
5745 OpInfo.ConstraintVT);
Dan Gohman575fad32008-09-03 16:12:24 +00005746
5747 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00005748 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00005749 // If this is a FP input in an integer register (or visa versa) insert a bit
5750 // cast of the input value. More generally, handle any case where the input
5751 // value disagrees with the register class we plan to stick this in.
5752 if (OpInfo.Type == InlineAsm::isInput &&
5753 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005754 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00005755 // types are identical size, use a bitcast to convert (e.g. two differing
5756 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005757 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00005758 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005759 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005760 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005761 OpInfo.ConstraintVT = RegVT;
5762 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5763 // If the input is a FP value and we want it in FP registers, do a
5764 // bitcast to the corresponding integer type. This turns an f64 value
5765 // into i64, which can be passed with two i32 values on a 32-bit
5766 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005767 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00005768 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005769 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005770 OpInfo.ConstraintVT = RegVT;
5771 }
5772 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005773
Owen Anderson117c9e82009-08-12 00:36:31 +00005774 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005775 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005776
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005777 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00005778 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00005779
5780 // If this is a constraint for a specific physical register, like {r17},
5781 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005782 if (unsigned AssignedReg = PhysReg.first) {
5783 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00005784 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00005785 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005786
Dan Gohman575fad32008-09-03 16:12:24 +00005787 // Get the actual register value type. This is important, because the user
5788 // may have asked for (e.g.) the AX register in i32 type. We need to
5789 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005790 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005791
Dan Gohman575fad32008-09-03 16:12:24 +00005792 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005793 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00005794
5795 // If this is an expanded reference, add the rest of the regs to Regs.
5796 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00005797 TargetRegisterClass::iterator I = RC->begin();
5798 for (; *I != AssignedReg; ++I)
5799 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005800
Dan Gohman575fad32008-09-03 16:12:24 +00005801 // Already added the first reg.
5802 --NumRegs; ++I;
5803 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00005804 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00005805 Regs.push_back(*I);
5806 }
5807 }
Bill Wendlingac087582009-12-22 01:25:10 +00005808
Dan Gohmand16aa542010-05-29 17:03:36 +00005809 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00005810 return;
5811 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005812
Dan Gohman575fad32008-09-03 16:12:24 +00005813 // Otherwise, if this was a reference to an LLVM register class, create vregs
5814 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00005815 if (const TargetRegisterClass *RC = PhysReg.second) {
5816 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00005817 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00005818 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00005819
Evan Cheng968c3b02009-03-23 08:01:15 +00005820 // Create the appropriate number of virtual registers.
5821 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5822 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00005823 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005824
Dan Gohmand16aa542010-05-29 17:03:36 +00005825 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00005826 return;
Dan Gohman575fad32008-09-03 16:12:24 +00005827 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005828
Dan Gohman575fad32008-09-03 16:12:24 +00005829 // Otherwise, we couldn't allocate enough registers for this.
5830}
5831
Dan Gohman575fad32008-09-03 16:12:24 +00005832/// visitInlineAsm - Handle a call to an InlineAsm object.
5833///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005834void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5835 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00005836
5837 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00005838 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005839
Eric Christopher58a24612014-10-08 09:50:54 +00005840 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eric Christopher11e4df72015-02-26 22:38:43 +00005841 TargetLowering::AsmOperandInfoVector TargetConstraints =
5842 TLI.ParseConstraints(DAG.getSubtarget().getRegisterInfo(), CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00005843
John Thompson1094c802010-09-13 18:15:37 +00005844 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005845
Dan Gohman575fad32008-09-03 16:12:24 +00005846 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5847 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00005848 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5849 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00005850 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005851
Patrik Hagglundf9934612012-12-19 15:19:11 +00005852 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00005853
5854 // Compute the value type for each operand.
5855 switch (OpInfo.Type) {
5856 case InlineAsm::isOutput:
5857 // Indirect outputs just consume an argument.
5858 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005859 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00005860 break;
5861 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005862
Dan Gohman575fad32008-09-03 16:12:24 +00005863 // The return value of the call is this value. As such, there is no
5864 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00005865 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00005866 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00005867 OpVT = TLI.getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00005868 } else {
5869 assert(ResNo == 0 && "Asm only has one result!");
Eric Christopher58a24612014-10-08 09:50:54 +00005870 OpVT = TLI.getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00005871 }
5872 ++ResNo;
5873 break;
5874 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005875 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00005876 break;
5877 case InlineAsm::isClobber:
5878 // Nothing to do.
5879 break;
5880 }
5881
5882 // If this is an input or an indirect output, process the call argument.
5883 // BasicBlocks are labels, currently appearing only in asm's.
5884 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005885 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00005886 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005887 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00005888 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00005889 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005890
Eric Christopher58a24612014-10-08 09:50:54 +00005891 OpVT =
5892 OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, DL).getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00005893 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005894
Dan Gohman575fad32008-09-03 16:12:24 +00005895 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005896
John Thompson1094c802010-09-13 18:15:37 +00005897 // Indirect operand accesses access memory.
5898 if (OpInfo.isIndirect)
5899 hasMemory = true;
5900 else {
5901 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00005902 TargetLowering::ConstraintType
Eric Christopher58a24612014-10-08 09:50:54 +00005903 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00005904 if (CType == TargetLowering::C_Memory) {
5905 hasMemory = true;
5906 break;
5907 }
5908 }
5909 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00005910 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005911
John Thompson1094c802010-09-13 18:15:37 +00005912 SDValue Chain, Flag;
5913
5914 // We won't need to flush pending loads if this asm doesn't touch
5915 // memory and is nonvolatile.
5916 if (hasMemory || IA->hasSideEffects())
5917 Chain = getRoot();
5918 else
5919 Chain = DAG.getRoot();
5920
Chris Lattner160e8ab2008-10-18 18:49:30 +00005921 // Second pass over the constraints: compute which constraint option to use
5922 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00005923 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00005924 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005925
John Thompson8118ef82010-09-24 22:24:05 +00005926 // If this is an output operand with a matching input operand, look up the
5927 // matching input. If their types mismatch, e.g. one is an integer, the
5928 // other is floating point, or their sizes are different, flag it as an
5929 // error.
5930 if (OpInfo.hasMatchingInput()) {
5931 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005932
John Thompson8118ef82010-09-24 22:24:05 +00005933 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher11e4df72015-02-26 22:38:43 +00005934 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
5935 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
5936 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
5937 OpInfo.ConstraintVT);
5938 std::pair<unsigned, const TargetRegisterClass *> InputRC =
5939 TLI.getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
5940 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00005941 if ((OpInfo.ConstraintVT.isInteger() !=
5942 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00005943 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00005944 report_fatal_error("Unsupported asm: input constraint"
5945 " with a matching output constraint of"
5946 " incompatible type!");
5947 }
5948 Input.ConstraintVT = OpInfo.ConstraintVT;
5949 }
5950 }
5951
Dan Gohman575fad32008-09-03 16:12:24 +00005952 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00005953 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00005954
Eric Christopher0cb6fd92013-01-11 18:12:39 +00005955 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5956 OpInfo.Type == InlineAsm::isClobber)
5957 continue;
5958
Dan Gohman575fad32008-09-03 16:12:24 +00005959 // If this is a memory input, and if the operand is not indirect, do what we
5960 // need to to provide an address for the memory input.
5961 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5962 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00005963 assert((OpInfo.isMultipleAlternative ||
5964 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00005965 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005966
Dan Gohman575fad32008-09-03 16:12:24 +00005967 // Memory operands really want the address of the value. If we don't have
5968 // an indirect input, put it in the constpool if we can, otherwise spill
5969 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00005970 // TODO: This isn't quite right. We need to handle these according to
5971 // the addressing mode that the constraint wants. Also, this may take
5972 // an additional register for the computation and we don't want that
5973 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00005974
Dan Gohman575fad32008-09-03 16:12:24 +00005975 // If the operand is a float, integer, or vector constant, spill to a
5976 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005977 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00005978 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00005979 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00005980 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Eric Christopher58a24612014-10-08 09:50:54 +00005981 TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00005982 } else {
5983 // Otherwise, create a stack slot and emit a store to it before the
5984 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00005985 Type *Ty = OpVal->getType();
Eric Christopher58a24612014-10-08 09:50:54 +00005986 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
5987 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00005988 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00005989 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Eric Christopher58a24612014-10-08 09:50:54 +00005990 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00005991 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00005992 OpInfo.CallOperand, StackSlot,
5993 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00005994 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00005995 OpInfo.CallOperand = StackSlot;
5996 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005997
Dan Gohman575fad32008-09-03 16:12:24 +00005998 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00005999 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00006000
Dan Gohman575fad32008-09-03 16:12:24 +00006001 // It is now an indirect operand.
6002 OpInfo.isIndirect = true;
6003 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006004
Dan Gohman575fad32008-09-03 16:12:24 +00006005 // If this constraint is for a specific register, allocate it before
6006 // anything else.
6007 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Eric Christopher58a24612014-10-08 09:50:54 +00006008 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006009 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006010
Dan Gohman575fad32008-09-03 16:12:24 +00006011 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006012 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006013 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6014 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006015
Dan Gohman575fad32008-09-03 16:12:24 +00006016 // C_Register operands have already been allocated, Other/Memory don't need
6017 // to be.
6018 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Eric Christopher58a24612014-10-08 09:50:54 +00006019 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006020 }
6021
Dan Gohman575fad32008-09-03 16:12:24 +00006022 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6023 std::vector<SDValue> AsmNodeOperands;
6024 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6025 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006026 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Eric Christopher58a24612014-10-08 09:50:54 +00006027 TLI.getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006028
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006029 // If we have a !srcloc metadata node associated with it, we want to attach
6030 // this to the ultimately generated inline asm machineinstr. To do this, we
6031 // pass in the third operand as this (potentially null) inline asm MDNode.
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00006032 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006033 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006034
Chad Rosier9e1274f2012-10-30 19:11:54 +00006035 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6036 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006037 unsigned ExtraInfo = 0;
6038 if (IA->hasSideEffects())
6039 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6040 if (IA->isAlignStack())
6041 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006042 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006043 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006044
6045 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6046 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6047 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6048
6049 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006050 TLI.ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006051
Chad Rosier86f60502012-10-30 20:01:12 +00006052 // Ideally, we would only check against memory constraints. However, the
6053 // meaning of an other constraint can be target-specific and we can't easily
6054 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6055 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006056 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6057 OpInfo.ConstraintType == TargetLowering::C_Other) {
6058 if (OpInfo.Type == InlineAsm::isInput)
6059 ExtraInfo |= InlineAsm::Extra_MayLoad;
6060 else if (OpInfo.Type == InlineAsm::isOutput)
6061 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006062 else if (OpInfo.Type == InlineAsm::isClobber)
6063 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006064 }
6065 }
6066
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006067 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo, getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00006068 TLI.getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006069
Dan Gohman575fad32008-09-03 16:12:24 +00006070 // Loop over all of the inputs, copying the operand values into the
6071 // appropriate registers and processing the output regs.
6072 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006073
Dan Gohman575fad32008-09-03 16:12:24 +00006074 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6075 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006076
Dan Gohman575fad32008-09-03 16:12:24 +00006077 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6078 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6079
6080 switch (OpInfo.Type) {
6081 case InlineAsm::isOutput: {
6082 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6083 OpInfo.ConstraintType != TargetLowering::C_Register) {
6084 // Memory output, or 'other' output (e.g. 'X' constraint).
6085 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6086
Daniel Sanders60f1db02015-03-13 12:45:09 +00006087 unsigned ConstraintID =
6088 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6089 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6090 "Failed to convert memory constraint code to constraint id.");
6091
Dan Gohman575fad32008-09-03 16:12:24 +00006092 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006093 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006094 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006095 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(),
6096 MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006097 AsmNodeOperands.push_back(OpInfo.CallOperand);
6098 break;
6099 }
6100
6101 // Otherwise, this is a register or register class output.
6102
6103 // Copy the output from the appropriate register. Find a register that
6104 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006105 if (OpInfo.AssignedRegs.Regs.empty()) {
6106 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006107 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006108 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006109 Twine(OpInfo.ConstraintCode) + "'");
6110 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006111 }
Dan Gohman575fad32008-09-03 16:12:24 +00006112
6113 // If this is an indirect operand, store through the pointer after the
6114 // asm.
6115 if (OpInfo.isIndirect) {
6116 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6117 OpInfo.CallOperandVal));
6118 } else {
6119 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006120 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006121 // Concatenate this output onto the outputs list.
6122 RetValRegs.append(OpInfo.AssignedRegs);
6123 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006124
Dan Gohman575fad32008-09-03 16:12:24 +00006125 // Add information to the INLINEASM node to know that this register is
6126 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006127 OpInfo.AssignedRegs
6128 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6129 ? InlineAsm::Kind_RegDefEarlyClobber
6130 : InlineAsm::Kind_RegDef,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006131 false, 0, getCurSDLoc(), DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006132 break;
6133 }
6134 case InlineAsm::isInput: {
6135 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006136
Chris Lattner860df6e2008-10-17 16:47:46 +00006137 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006138 // If this is required to match an output register we have already set,
6139 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006140 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006141
Dan Gohman575fad32008-09-03 16:12:24 +00006142 // Scan until we find the definition we already emitted of this operand.
6143 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006144 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006145 for (; OperandNo; --OperandNo) {
6146 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006147 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006148 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006149 assert((InlineAsm::isRegDefKind(OpFlag) ||
6150 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6151 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006152 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006153 }
6154
Evan Cheng2e559232009-03-20 18:03:34 +00006155 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006156 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006157 if (InlineAsm::isRegDefKind(OpFlag) ||
6158 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006159 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006160 if (OpInfo.isIndirect) {
6161 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006162 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006163 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6164 " don't know how to handle tied "
6165 "indirect register inputs");
6166 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006167 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006168
Dan Gohman575fad32008-09-03 16:12:24 +00006169 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006170 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006171 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006172 MatchedRegs.RegVTs.push_back(RegVT);
6173 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006174 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006175 i != e; ++i) {
Eric Christopher58a24612014-10-08 09:50:54 +00006176 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006177 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6178 else {
6179 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006180 Ctx.emitError(CS.getInstruction(),
6181 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006182 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006183 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006184 }
6185 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006186 SDLoc dl = getCurSDLoc();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006187 // Use the produced MatchedRegs object to
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006188 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl,
Bill Wendling5def8912012-09-26 06:16:18 +00006189 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006190 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006191 true, OpInfo.getMatchedOperand(), dl,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006192 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006193 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006194 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006195
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006196 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6197 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6198 "Unexpected number of operands");
6199 // Add information to the INLINEASM node to know about this input.
6200 // See InlineAsm.h isUseOperandTiedToDef.
Daniel Sanders60f1db02015-03-13 12:45:09 +00006201 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag);
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006202 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6203 OpInfo.getMatchedOperand());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006204 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag, getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00006205 TLI.getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006206 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6207 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006208 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006209
Dale Johannesencaca5482010-07-13 20:17:05 +00006210 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006211 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6212 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006213 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006214
Dale Johannesencaca5482010-07-13 20:17:05 +00006215 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006216 std::vector<SDValue> Ops;
Eric Christopher58a24612014-10-08 09:50:54 +00006217 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006218 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006219 if (Ops.empty()) {
6220 LLVMContext &Ctx = *DAG.getContext();
6221 Ctx.emitError(CS.getInstruction(),
6222 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006223 Twine(OpInfo.ConstraintCode) + "'");
6224 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006225 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006226
Dan Gohman575fad32008-09-03 16:12:24 +00006227 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006228 unsigned ResOpType =
6229 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006230 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006231 getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00006232 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006233 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6234 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006235 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006236
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006237 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006238 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Eric Christopher58a24612014-10-08 09:50:54 +00006239 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006240 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006241
Daniel Sanders60f1db02015-03-13 12:45:09 +00006242 unsigned ConstraintID =
6243 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6244 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6245 "Failed to convert memory constraint code to constraint id.");
6246
Dan Gohman575fad32008-09-03 16:12:24 +00006247 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006248 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006249 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006250 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
6251 getCurSDLoc(),
6252 MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006253 AsmNodeOperands.push_back(InOperandVal);
6254 break;
6255 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006256
Dan Gohman575fad32008-09-03 16:12:24 +00006257 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6258 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6259 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006260
6261 // TODO: Support this.
6262 if (OpInfo.isIndirect) {
6263 LLVMContext &Ctx = *DAG.getContext();
6264 Ctx.emitError(CS.getInstruction(),
6265 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006266 "for constraint '" +
6267 Twine(OpInfo.ConstraintCode) + "'");
6268 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006269 }
Dan Gohman575fad32008-09-03 16:12:24 +00006270
6271 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006272 if (OpInfo.AssignedRegs.Regs.empty()) {
6273 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006274 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006275 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006276 Twine(OpInfo.ConstraintCode) + "'");
6277 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006278 }
Dan Gohman575fad32008-09-03 16:12:24 +00006279
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006280 SDLoc dl = getCurSDLoc();
6281
6282 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl,
Bill Wendling5def8912012-09-26 06:16:18 +00006283 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006284
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006285 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006286 dl, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006287 break;
6288 }
6289 case InlineAsm::isClobber: {
6290 // Add the clobbered value to the operand list, so that the register
6291 // allocator is aware that the physreg got clobbered.
6292 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006293 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006294 false, 0, getCurSDLoc(), DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006295 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006296 break;
6297 }
6298 }
6299 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006300
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006301 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006302 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006303 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006304
Andrew Trickef9de2a2013-05-25 02:42:55 +00006305 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00006306 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006307 Flag = Chain.getValue(1);
6308
6309 // If this asm returns a register value, copy the result from that register
6310 // and set it as the value of the call.
6311 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006312 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006313 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006314
Chris Lattner160e8ab2008-10-18 18:49:30 +00006315 // FIXME: Why don't we do this for inline asms with MRVs?
6316 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Eric Christopher58a24612014-10-08 09:50:54 +00006317 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006318
Chris Lattner160e8ab2008-10-18 18:49:30 +00006319 // If any of the results of the inline asm is a vector, it may have the
6320 // wrong width/num elts. This can happen for register classes that can
6321 // contain multiple different value types. The preg or vreg allocated may
6322 // not have the same VT as was expected. Convert it to the right type
6323 // with bit_convert.
6324 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006325 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006326 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006327
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006328 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006329 ResultType.isInteger() && Val.getValueType().isInteger()) {
6330 // If a result value was tied to an input value, the computed result may
6331 // have a wider width than the expected result. Extract the relevant
6332 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006333 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006334 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006335
Chris Lattner160e8ab2008-10-18 18:49:30 +00006336 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006337 }
Dan Gohman6de25562008-10-18 01:03:45 +00006338
Dan Gohman575fad32008-09-03 16:12:24 +00006339 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006340 // Don't need to use this as a chain in this case.
6341 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6342 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006343 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006344
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006345 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006346
Dan Gohman575fad32008-09-03 16:12:24 +00006347 // Process indirect outputs, first output all of the flagged copies out of
6348 // physregs.
6349 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6350 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006351 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006352 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006353 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006354 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6355 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006356
Dan Gohman575fad32008-09-03 16:12:24 +00006357 // Emit the non-flagged stores from the physregs.
6358 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006359 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006360 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006361 StoresToEmit[i].first,
6362 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006363 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006364 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006365 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006366 }
6367
Dan Gohman575fad32008-09-03 16:12:24 +00006368 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00006369 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendlingac087582009-12-22 01:25:10 +00006370
Dan Gohman575fad32008-09-03 16:12:24 +00006371 DAG.setRoot(Chain);
6372}
6373
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006374void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006375 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006376 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006377 getValue(I.getArgOperand(0)),
6378 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006379}
6380
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006381void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00006382 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6383 const DataLayout &DL = *TLI.getDataLayout();
6384 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006385 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006386 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006387 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006388 setValue(&I, V);
6389 DAG.setRoot(V.getValue(1));
6390}
6391
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006392void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006393 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006394 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006395 getValue(I.getArgOperand(0)),
6396 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006397}
6398
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006399void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006400 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006401 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006402 getValue(I.getArgOperand(0)),
6403 getValue(I.getArgOperand(1)),
6404 DAG.getSrcValue(I.getArgOperand(0)),
6405 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006406}
6407
Andrew Trick74f4c742013-10-31 17:18:24 +00006408/// \brief Lower an argument list according to the target calling convention.
6409///
6410/// \return A tuple of <return-value, token-chain>
6411///
6412/// This is a helper for lowering intrinsics that follow a target calling
6413/// convention or require stack pointer adjustment. Only a subset of the
6414/// intrinsic's operands need to participate in the calling convention.
6415std::pair<SDValue, SDValue>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006416SelectionDAGBuilder::lowerCallOperands(ImmutableCallSite CS, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006417 unsigned NumArgs, SDValue Callee,
Sanjoy Das84153c42015-05-05 23:06:52 +00006418 Type *ReturnTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006419 MachineBasicBlock *LandingPad,
6420 bool IsPatchPoint) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006421 TargetLowering::ArgListTy Args;
6422 Args.reserve(NumArgs);
6423
6424 // Populate the argument list.
6425 // Attributes for args start at offset 1, after the return attribute.
Andrew Trick74f4c742013-10-31 17:18:24 +00006426 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6427 ArgI != ArgE; ++ArgI) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006428 const Value *V = CS->getOperand(ArgI);
Andrew Trick74f4c742013-10-31 17:18:24 +00006429
6430 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6431
6432 TargetLowering::ArgListEntry Entry;
6433 Entry.Node = getValue(V);
6434 Entry.Ty = V->getType();
6435 Entry.setAttributes(&CS, AttrI);
6436 Args.push_back(Entry);
6437 }
6438
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006439 TargetLowering::CallLoweringInfo CLI(DAG);
6440 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Sanjoy Das84153c42015-05-05 23:06:52 +00006441 .setCallee(CS.getCallingConv(), ReturnTy, Callee, std::move(Args), NumArgs)
Hal Finkel0ad96c82015-01-13 17:48:04 +00006442 .setDiscardResult(CS->use_empty()).setIsPatchPoint(IsPatchPoint);
Andrew Trick74f4c742013-10-31 17:18:24 +00006443
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006444 return lowerInvokable(CLI, LandingPad);
Andrew Trick74f4c742013-10-31 17:18:24 +00006445}
6446
Andrew Trick4a1abb72013-11-22 19:07:36 +00006447/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6448/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006449///
6450/// Constants are converted to TargetConstants purely as an optimization to
6451/// avoid constant materialization and register allocation.
6452///
6453/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6454/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6455/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6456/// address materialization and register allocation, but may also be required
6457/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6458/// alloca in the entry block, then the runtime may assume that the alloca's
6459/// StackMap location can be read immediately after compilation and that the
6460/// location is valid at any point during execution (this is similar to the
6461/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6462/// only available in a register, then the runtime would need to trap when
6463/// execution reaches the StackMap in order to read the alloca's location.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006464static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006465 SDLoc DL, SmallVectorImpl<SDValue> &Ops,
Andrew Trick4a1abb72013-11-22 19:07:36 +00006466 SelectionDAGBuilder &Builder) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006467 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) {
6468 SDValue OpVal = Builder.getValue(CS.getArgument(i));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006469 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6470 Ops.push_back(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006471 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006472 Ops.push_back(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006473 Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006474 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6475 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6476 Ops.push_back(
6477 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006478 } else
6479 Ops.push_back(OpVal);
6480 }
6481}
6482
Andrew Trick74f4c742013-10-31 17:18:24 +00006483/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6484void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6485 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6486 // [live variables...])
6487
6488 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6489
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006490 SDValue Chain, InFlag, Callee, NullPtr;
6491 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006492
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006493 SDLoc DL = getCurSDLoc();
6494 Callee = getValue(CI.getCalledValue());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006495 NullPtr = DAG.getIntPtrConstant(0, DL, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006496
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006497 // The stackmap intrinsic only records the live variables (the arguemnts
6498 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6499 // intrinsic, this won't be lowered to a function call. This means we don't
6500 // have to worry about calling conventions and target specific lowering code.
6501 // Instead we perform the call lowering right here.
6502 //
6503 // chain, flag = CALLSEQ_START(chain, 0)
6504 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6505 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6506 //
6507 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6508 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006509
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006510 // Add the <id> and <numBytes> constants.
6511 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6512 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006513 cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64));
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006514 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6515 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006516 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL,
6517 MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006518
Andrew Trick74f4c742013-10-31 17:18:24 +00006519 // Push live variables for the stack map.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006520 addStackMapLiveVars(&CI, 2, DL, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006521
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006522 // We are not pushing any register mask info here on the operands list,
6523 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006524
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006525 // Push the chain and the glue flag.
6526 Ops.push_back(Chain);
6527 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006528
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006529 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006530 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006531 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6532 Chain = SDValue(SM, 0);
6533 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006534
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006535 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006536
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006537 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006538
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006539 // Set the root to the target-lowered call chain.
6540 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006541
6542 // Inform the Frame Information that we have a stackmap in this function.
6543 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006544}
6545
6546/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006547void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS,
6548 MachineBasicBlock *LandingPad) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006549 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006550 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006551 // i8* <target>,
6552 // i32 <numArgs>,
6553 // [Args...],
6554 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006555
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006556 CallingConv::ID CC = CS.getCallingConv();
6557 bool IsAnyRegCC = CC == CallingConv::AnyReg;
6558 bool HasDef = !CS->getType()->isVoidTy();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006559 SDLoc dl = getCurSDLoc();
Lang Hames65613a62015-04-22 06:02:31 +00006560 SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos));
6561
6562 // Handle immediate and symbolic callees.
6563 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006564 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl,
Lang Hames65613a62015-04-22 06:02:31 +00006565 /*isTarget=*/true);
6566 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
6567 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(),
6568 SDLoc(SymbolicCallee),
6569 SymbolicCallee->getValueType(0));
Andrew Trick74f4c742013-10-31 17:18:24 +00006570
6571 // Get the real number of arguments participating in the call <numArgs>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006572 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006573 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00006574
6575 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006576 // Intrinsics include all meta-operands up to but not including CC.
6577 unsigned NumMetaOpers = PatchPointOpers::CCPos;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006578 assert(CS.arg_size() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00006579 "Not enough arguments provided to the patchpoint intrinsic");
6580
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006581 // For AnyRegCC the arguments are lowered later on manually.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006582 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
Sanjoy Das84153c42015-05-05 23:06:52 +00006583 Type *ReturnTy =
6584 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType();
Andrew Trick74f4c742013-10-31 17:18:24 +00006585 std::pair<SDValue, SDValue> Result =
Sanjoy Das84153c42015-05-05 23:06:52 +00006586 lowerCallOperands(CS, NumMetaOpers, NumCallArgs, Callee, ReturnTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006587 LandingPad, true);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006588
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006589 SDNode *CallEnd = Result.second.getNode();
6590 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006591 CallEnd = CallEnd->getOperand(0).getNode();
6592
Andrew Trick74f4c742013-10-31 17:18:24 +00006593 /// Get a call instruction from the call sequence chain.
6594 /// Tail calls are not allowed.
6595 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6596 "Expected a callseq node.");
6597 SDNode *Call = CallEnd->getOperand(0).getNode();
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006598 bool HasGlue = Call->getGluedNode();
Andrew Trick74f4c742013-10-31 17:18:24 +00006599
6600 // Replace the target specific call node with the patchable intrinsic.
6601 SmallVector<SDValue, 8> Ops;
6602
Andrew Tricka2428e02013-11-22 19:07:33 +00006603 // Add the <id> and <numBytes> constants.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006604 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006605 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006606 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64));
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006607 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006608 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006609 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl,
6610 MVT::i32));
Andrew Tricka2428e02013-11-22 19:07:33 +00006611
Lang Hames65613a62015-04-22 06:02:31 +00006612 // Add the callee.
6613 Ops.push_back(Callee);
Andrew Trick74f4c742013-10-31 17:18:24 +00006614
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006615 // Adjust <numArgs> to account for any arguments that have been passed on the
6616 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00006617 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006618 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
6619 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006620 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006621
6622 // Add the calling convention
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006623 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006624
6625 // Add the arguments we omitted previously. The register allocator should
6626 // place these in any free register.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006627 if (IsAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00006628 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006629 Ops.push_back(getValue(CS.getArgument(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00006630
Andrew Tricka2428e02013-11-22 19:07:33 +00006631 // Push the arguments from the call instruction up to the register mask.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006632 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
Benjamin Kramer6cd780f2015-02-17 15:29:18 +00006633 Ops.append(Call->op_begin() + 2, e);
Andrew Trick74f4c742013-10-31 17:18:24 +00006634
6635 // Push live variables for the stack map.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006636 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006637
6638 // Push the register mask info.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006639 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006640 Ops.push_back(*(Call->op_end()-2));
6641 else
6642 Ops.push_back(*(Call->op_end()-1));
6643
6644 // Push the chain (this is originally the first operand of the call, but
6645 // becomes now the last or second to last operand).
6646 Ops.push_back(*(Call->op_begin()));
6647
6648 // Push the glue flag (last operand).
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006649 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006650 Ops.push_back(*(Call->op_end()-1));
6651
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006652 SDVTList NodeTys;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006653 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006654 // Create the return types based on the intrinsic definition
6655 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6656 SmallVector<EVT, 3> ValueVTs;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006657 ComputeValueVTs(TLI, CS->getType(), ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006658 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00006659
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006660 // There is always a chain and a glue type at the end
6661 ValueVTs.push_back(MVT::Other);
6662 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00006663 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006664 } else
6665 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
6666
6667 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00006668 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006669 dl, NodeTys, Ops);
Andrew Trick6664df12013-11-05 22:44:04 +00006670
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006671 // Update the NodeMap.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006672 if (HasDef) {
6673 if (IsAnyRegCC)
6674 setValue(CS.getInstruction(), SDValue(MN, 0));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006675 else
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006676 setValue(CS.getInstruction(), Result.first);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006677 }
Andrew Trick6664df12013-11-05 22:44:04 +00006678
6679 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006680 // call sequence. Furthermore the location of the chain and glue can change
6681 // when the AnyReg calling convention is used and the intrinsic returns a
6682 // value.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006683 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006684 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
6685 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
6686 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
6687 } else
6688 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00006689 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006690
6691 // Inform the Frame Information that we have a patchpoint in this function.
6692 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00006693}
6694
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006695/// Returns an AttributeSet representing the attributes applied to the return
6696/// value of the given call.
6697static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
6698 SmallVector<Attribute::AttrKind, 2> Attrs;
6699 if (CLI.RetSExt)
6700 Attrs.push_back(Attribute::SExt);
6701 if (CLI.RetZExt)
6702 Attrs.push_back(Attribute::ZExt);
6703 if (CLI.IsInReg)
6704 Attrs.push_back(Attribute::InReg);
6705
6706 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
6707 Attrs);
6708}
6709
Dan Gohman575fad32008-09-03 16:12:24 +00006710/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006711/// implementation, which just calls LowerCall.
6712/// FIXME: When all targets are
6713/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00006714std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00006715TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00006716 // Handle the incoming return values from the call.
6717 CLI.Ins.clear();
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006718 Type *OrigRetTy = CLI.RetTy;
Stephen Lin699808c2013-04-30 22:49:28 +00006719 SmallVector<EVT, 4> RetTys;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006720 SmallVector<uint64_t, 4> Offsets;
6721 ComputeValueVTs(*this, CLI.RetTy, RetTys, &Offsets);
6722
6723 SmallVector<ISD::OutputArg, 4> Outs;
6724 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this);
6725
6726 bool CanLowerReturn =
6727 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
6728 CLI.IsVarArg, Outs, CLI.RetTy->getContext());
6729
6730 SDValue DemoteStackSlot;
6731 int DemoteStackIdx = -100;
6732 if (!CanLowerReturn) {
6733 // FIXME: equivalent assert?
6734 // assert(!CS.hasInAllocaArgument() &&
6735 // "sret demotion is incompatible with inalloca");
6736 uint64_t TySize = getDataLayout()->getTypeAllocSize(CLI.RetTy);
6737 unsigned Align = getDataLayout()->getPrefTypeAlignment(CLI.RetTy);
6738 MachineFunction &MF = CLI.DAG.getMachineFunction();
6739 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
6740 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
6741
6742 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy());
6743 ArgListEntry Entry;
6744 Entry.Node = DemoteStackSlot;
6745 Entry.Ty = StackSlotPtrType;
6746 Entry.isSExt = false;
6747 Entry.isZExt = false;
6748 Entry.isInReg = false;
6749 Entry.isSRet = true;
6750 Entry.isNest = false;
6751 Entry.isByVal = false;
6752 Entry.isReturned = false;
6753 Entry.Alignment = Align;
6754 CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
6755 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
Ahmed Bougachae2bd5d32015-03-27 20:28:30 +00006756
6757 // sret demotion isn't compatible with tail-calls, since the sret argument
6758 // points into the callers stack frame.
6759 CLI.IsTailCall = false;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006760 } else {
6761 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
6762 EVT VT = RetTys[I];
6763 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6764 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
6765 for (unsigned i = 0; i != NumRegs; ++i) {
6766 ISD::InputArg MyFlags;
6767 MyFlags.VT = RegisterVT;
6768 MyFlags.ArgVT = VT;
6769 MyFlags.Used = CLI.IsReturnValueUsed;
6770 if (CLI.RetSExt)
6771 MyFlags.Flags.setSExt();
6772 if (CLI.RetZExt)
6773 MyFlags.Flags.setZExt();
6774 if (CLI.IsInReg)
6775 MyFlags.Flags.setInReg();
6776 CLI.Ins.push_back(MyFlags);
6777 }
Stephen Lin699808c2013-04-30 22:49:28 +00006778 }
6779 }
6780
Dan Gohman575fad32008-09-03 16:12:24 +00006781 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006782 CLI.Outs.clear();
6783 CLI.OutVals.clear();
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00006784 ArgListTy &Args = CLI.getArgs();
Dan Gohman575fad32008-09-03 16:12:24 +00006785 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006786 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00006787 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
Oliver Stannardc24f2172014-05-09 14:01:47 +00006788 Type *FinalType = Args[i].Ty;
6789 if (Args[i].isByVal)
6790 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
6791 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
6792 FinalType, CLI.CallConv, CLI.IsVarArg);
6793 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
6794 ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006795 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00006796 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00006797 SDValue Op = SDValue(Args[i].Node.getNode(),
6798 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00006799 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00006800 unsigned OriginalAlignment = getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00006801
6802 if (Args[i].isZExt)
6803 Flags.setZExt();
6804 if (Args[i].isSExt)
6805 Flags.setSExt();
6806 if (Args[i].isInReg)
6807 Flags.setInReg();
6808 if (Args[i].isSRet)
6809 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00006810 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00006811 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00006812 if (Args[i].isInAlloca) {
6813 Flags.setInAlloca();
6814 // Set the byval flag for CCAssignFn callbacks that don't know about
6815 // inalloca. This way we can know how many bytes we should've allocated
6816 // and how many bytes a callee cleanup function will pop. If we port
6817 // inalloca to more targets, we'll have to add custom inalloca handling
6818 // in the various CC lowering callbacks.
6819 Flags.setByVal();
6820 }
6821 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00006822 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6823 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006824 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00006825 // For ByVal, alignment should come from FE. BE will guess if this
6826 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00006827 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00006828 if (Args[i].Alignment)
6829 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00006830 else
6831 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00006832 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00006833 }
6834 if (Args[i].isNest)
6835 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00006836 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00006837 Flags.setInConsecutiveRegs();
Dan Gohman575fad32008-09-03 16:12:24 +00006838 Flags.setOrigAlign(OriginalAlignment);
6839
Patrik Hagglundbad545c2012-12-19 11:48:16 +00006840 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00006841 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00006842 SmallVector<SDValue, 4> Parts(NumParts);
6843 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6844
6845 if (Args[i].isSExt)
6846 ExtendKind = ISD::SIGN_EXTEND;
6847 else if (Args[i].isZExt)
6848 ExtendKind = ISD::ZERO_EXTEND;
6849
Stephen Lin699808c2013-04-30 22:49:28 +00006850 // Conservatively only handle 'returned' on non-vectors for now
6851 if (Args[i].isReturned && !Op.getValueType().isVector()) {
6852 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
6853 "unexpected use of 'returned'");
6854 // Before passing 'returned' to the target lowering code, ensure that
6855 // either the register MVT and the actual EVT are the same size or that
6856 // the return value and argument are extended in the same way; in these
6857 // cases it's safe to pass the argument register value unchanged as the
6858 // return register value (although it's at the target's option whether
6859 // to do so)
6860 // TODO: allow code generation to take advantage of partially preserved
6861 // registers rather than clobbering the entire register when the
6862 // parameter extension method is not compatible with the return
6863 // extension method
6864 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
6865 (ExtendKind != ISD::ANY_EXTEND &&
6866 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
6867 Flags.setReturned();
6868 }
6869
Craig Topperc0196b12014-04-14 00:51:57 +00006870 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
6871 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00006872
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006873 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00006874 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00006875 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00006876 i < CLI.NumFixedArgs,
6877 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006878 if (NumParts > 1 && j == 0)
6879 MyFlags.Flags.setSplit();
6880 else if (j != 0)
6881 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00006882
Justin Holewinskiaa583972012-05-25 16:35:28 +00006883 CLI.Outs.push_back(MyFlags);
6884 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00006885 }
Tim Northovere95c5b32015-02-24 17:22:34 +00006886
6887 if (NeedsRegBlock && Value == NumValues - 1)
6888 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
Dan Gohman575fad32008-09-03 16:12:24 +00006889 }
6890 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006891
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006892 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00006893 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00006894
6895 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006896 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00006897 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006898 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00006899 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006900 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00006901 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006902
6903 // For a tail call, the return value is merely live-out and there aren't
6904 // any nodes in the DAG representing it. Return a special value to
6905 // indicate that a tail call has been emitted and no more Instructions
6906 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006907 if (CLI.IsTailCall) {
6908 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006909 return std::make_pair(SDValue(), SDValue());
6910 }
6911
Justin Holewinskiaa583972012-05-25 16:35:28 +00006912 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00006913 assert(InVals[i].getNode() &&
6914 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006915 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00006916 "LowerCall emitted a value with the wrong type!");
6917 });
6918
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006919 SmallVector<SDValue, 4> ReturnValues;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006920 if (!CanLowerReturn) {
6921 // The instruction result is the result of loading from the
6922 // hidden sret parameter.
6923 SmallVector<EVT, 1> PVTs;
6924 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006925
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006926 ComputeValueVTs(*this, PtrRetTy, PVTs);
6927 assert(PVTs.size() == 1 && "Pointers should fit in one register");
6928 EVT PtrVT = PVTs[0];
6929
6930 unsigned NumValues = RetTys.size();
6931 ReturnValues.resize(NumValues);
6932 SmallVector<SDValue, 4> Chains(NumValues);
6933
6934 for (unsigned i = 0; i < NumValues; ++i) {
6935 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006936 CLI.DAG.getConstant(Offsets[i], CLI.DL,
6937 PtrVT));
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006938 SDValue L = CLI.DAG.getLoad(
6939 RetTys[i], CLI.DL, CLI.Chain, Add,
6940 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false,
6941 false, false, 1);
6942 ReturnValues[i] = L;
6943 Chains[i] = L.getValue(1);
6944 }
6945
6946 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
6947 } else {
6948 // Collect the legal value parts into potentially illegal values
6949 // that correspond to the original function's return values.
6950 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6951 if (CLI.RetSExt)
6952 AssertOp = ISD::AssertSext;
6953 else if (CLI.RetZExt)
6954 AssertOp = ISD::AssertZext;
6955 unsigned CurReg = 0;
6956 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
6957 EVT VT = RetTys[I];
6958 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6959 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
6960
6961 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
6962 NumRegs, RegisterVT, VT, nullptr,
6963 AssertOp));
6964 CurReg += NumRegs;
6965 }
6966
6967 // For a function returning void, there is no return value. We can't create
6968 // such a node, so we just return a null return value in that case. In
6969 // that case, nothing will actually look at the value.
6970 if (ReturnValues.empty())
6971 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006972 }
6973
Justin Holewinskiaa583972012-05-25 16:35:28 +00006974 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topper48d114b2014-04-26 18:35:24 +00006975 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskiaa583972012-05-25 16:35:28 +00006976 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00006977}
6978
Duncan Sandsbe7e4142009-01-21 09:00:29 +00006979void TargetLowering::LowerOperationWrapper(SDNode *N,
6980 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006981 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00006982 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00006983 if (Res.getNode())
6984 Results.push_back(Res);
6985}
6986
Dan Gohman21cea8a2010-04-17 15:26:15 +00006987SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006988 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00006989}
6990
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006991void
6992SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00006993 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00006994 assert((Op.getOpcode() != ISD::CopyFromReg ||
6995 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6996 "Copy from a reg to the same reg!");
6997 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6998
Eric Christopher58a24612014-10-08 09:50:54 +00006999 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7000 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007001 SDValue Chain = DAG.getEntryNode();
Jiangning Liuffbc6902014-09-19 05:30:35 +00007002
7003 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
7004 FuncInfo.PreferredExtendType.end())
7005 ? ISD::ANY_EXTEND
7006 : FuncInfo.PreferredExtendType[V];
7007 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
Dan Gohman575fad32008-09-03 16:12:24 +00007008 PendingExports.push_back(Chain);
7009}
7010
7011#include "llvm/CodeGen/SelectionDAGISel.h"
7012
Eli Friedman441a01a2011-05-05 16:53:34 +00007013/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7014/// entry block, return true. This includes arguments used by switches, since
7015/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007016static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007017 // With FastISel active, we may be splitting blocks, so force creation
7018 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007019 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007020 return A->use_empty();
7021
7022 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00007023 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00007024 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7025 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00007026
Eli Friedman441a01a2011-05-05 16:53:34 +00007027 return true;
7028}
7029
Eli Bendersky33ebf832013-02-28 23:09:18 +00007030void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007031 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007032 SDLoc dl = SDB->getCurSDLoc();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007033 const DataLayout *DL = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007034 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007035
Dan Gohmand16aa542010-05-29 17:03:36 +00007036 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007037 // Put in an sret pointer parameter before all the other parameters.
7038 SmallVector<EVT, 1> ValueVTs;
Eric Christopherb17140d2014-10-08 07:32:17 +00007039 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007040
7041 // NOTE: Assuming that a pointer will never break down to more than one VT
7042 // or one register.
7043 ISD::ArgFlagsTy Flags;
7044 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007045 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Andrew Trick05938a52015-02-16 18:10:47 +00007046 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
7047 ISD::InputArg::NoArgIndex, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007048 Ins.push_back(RetArg);
7049 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007050
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007051 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007052 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007053 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007054 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007055 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007056 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007057 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007058 unsigned PartBase = 0;
Oliver Stannardc24f2172014-05-09 14:01:47 +00007059 Type *FinalType = I->getType();
7060 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
7061 FinalType = cast<PointerType>(FinalType)->getElementType();
7062 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
7063 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007064 for (unsigned Value = 0, NumValues = ValueVTs.size();
7065 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007066 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007067 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007068 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007069 unsigned OriginalAlignment = DL->getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007070
Bill Wendling94dcaf82012-12-30 12:45:13 +00007071 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007072 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007073 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007074 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007075 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007076 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007077 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007078 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007079 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007080 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007081 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7082 Flags.setInAlloca();
7083 // Set the byval flag for CCAssignFn callbacks that don't know about
7084 // inalloca. This way we can know how many bytes we should've allocated
7085 // and how many bytes a callee cleanup function will pop. If we port
7086 // inalloca to more targets, we'll have to add custom inalloca handling
7087 // in the various CC lowering callbacks.
7088 Flags.setByVal();
7089 }
7090 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007091 PointerType *Ty = cast<PointerType>(I->getType());
7092 Type *ElementTy = Ty->getElementType();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007093 Flags.setByValSize(DL->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007094 // For ByVal, alignment should be passed from FE. BE will guess if
7095 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007096 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007097 if (F.getParamAlignment(Idx))
7098 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007099 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007100 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007101 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007102 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007103 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007104 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00007105 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00007106 Flags.setInConsecutiveRegs();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007107 Flags.setOrigAlign(OriginalAlignment);
7108
Bill Wendlingf7719082013-06-06 00:43:09 +00007109 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7110 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007111 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007112 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7113 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007114 if (NumRegs > 1 && i == 0)
7115 MyFlags.Flags.setSplit();
7116 // if it isn't first piece, alignment must be 1
7117 else if (i > 0)
7118 MyFlags.Flags.setOrigAlign(1);
7119 Ins.push_back(MyFlags);
7120 }
Tim Northovere95c5b32015-02-24 17:22:34 +00007121 if (NeedsRegBlock && Value == NumValues - 1)
7122 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007123 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007124 }
7125 }
7126
7127 // Call the target to set up the argument values.
7128 SmallVector<SDValue, 8> InVals;
Eric Christopherb17140d2014-10-08 07:32:17 +00007129 SDValue NewRoot = TLI->LowerFormalArguments(
7130 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007131
7132 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007133 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007134 "LowerFormalArguments didn't return a valid chain!");
7135 assert(InVals.size() == Ins.size() &&
7136 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007137 DEBUG({
7138 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7139 assert(InVals[i].getNode() &&
7140 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007141 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007142 "LowerFormalArguments emitted a value with the wrong type!");
7143 }
7144 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007145
Dan Gohman695d8112009-08-06 15:37:27 +00007146 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007147 DAG.setRoot(NewRoot);
7148
7149 // Set up the argument values.
7150 unsigned i = 0;
7151 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007152 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007153 // Create a virtual register for the sret pointer, and put in a copy
7154 // from the sret argument into it.
7155 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007156 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007157 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007158 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007159 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007160 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007161 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007162
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007163 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007164 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007165 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007166 FuncInfo->DemoteRegister = SRetReg;
Eric Christopher58a24612014-10-08 09:50:54 +00007167 NewRoot =
7168 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007169 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007170
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007171 // i indexes lowered arguments. Bump it past the hidden sret argument.
7172 // Idx indexes LLVM arguments. Don't touch it.
7173 ++i;
7174 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007175
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007176 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007177 ++I, ++Idx) {
7178 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007179 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007180 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007181 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007182
7183 // If this argument is unused then remember its value. It is used to generate
7184 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007185 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007186 SDB->setUnusedArgValue(I, InVals[i]);
7187
Adrian Prantl9c930592013-05-16 23:44:12 +00007188 // Also remember any frame index for use in FastISel.
7189 if (FrameIndexSDNode *FI =
7190 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7191 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7192 }
7193
Eli Friedman441a01a2011-05-05 16:53:34 +00007194 for (unsigned Val = 0; Val != NumValues; ++Val) {
7195 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007196 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7197 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007198
7199 if (!I->use_empty()) {
7200 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007201 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007202 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007203 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007204 AssertOp = ISD::AssertZext;
7205
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007206 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007207 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007208 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007209 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007210
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007211 i += NumParts;
7212 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007213
Eli Friedman441a01a2011-05-05 16:53:34 +00007214 // We don't need to do anything else for unused arguments.
7215 if (ArgValues.empty())
7216 continue;
7217
Devang Patel9d904e12011-09-08 22:59:09 +00007218 // Note down frame index.
7219 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007220 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007221 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007222
Craig Topper2d2aa0c2014-04-30 07:17:30 +00007223 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickef9de2a2013-05-25 02:42:55 +00007224 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007225
Eli Friedman441a01a2011-05-05 16:53:34 +00007226 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007227 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007228 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007229 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7230 if (FrameIndexSDNode *FI =
7231 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7232 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7233 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007234
Eli Friedman441a01a2011-05-05 16:53:34 +00007235 // If this argument is live outside of the entry block, insert a copy from
7236 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007237 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007238 // If we can, though, try to skip creating an unnecessary vreg.
7239 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007240 // general. It's also subtly incompatible with the hacks FastISel
7241 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007242 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7243 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7244 FuncInfo->ValueMap[I] = Reg;
7245 continue;
7246 }
7247 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007248 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007249 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007250 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007251 }
Dan Gohman575fad32008-09-03 16:12:24 +00007252 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007253
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007254 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007255
7256 // Finally, if the target has anything special to do, allow it to do so.
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007257 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007258}
7259
7260/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7261/// ensure constants are generated when needed. Remember the virtual registers
7262/// that need to be added to the Machine PHI nodes as input. We cannot just
7263/// directly add them, because expansion might result in multiple MBB's for one
7264/// BB. As such, the start of the BB might correspond to a different MBB than
7265/// the end.
7266///
7267void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007268SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007269 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007270
7271 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7272
Hans Wennborg5b646572015-03-19 00:57:51 +00007273 // Check PHI nodes in successors that expect a value to be available from this
7274 // block.
Dan Gohman575fad32008-09-03 16:12:24 +00007275 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007276 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007277 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007278 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007279
Dan Gohman575fad32008-09-03 16:12:24 +00007280 // If this terminator has multiple identical successors (common for
7281 // switches), only handle each succ once.
David Blaikie70573dc2014-11-19 07:49:26 +00007282 if (!SuccsHandled.insert(SuccMBB).second)
7283 continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007284
Dan Gohman575fad32008-09-03 16:12:24 +00007285 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007286
7287 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7288 // nodes and Machine PHI nodes, but the incoming operands have not been
7289 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007290 for (BasicBlock::const_iterator I = SuccBB->begin();
7291 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007292 // Ignore dead phi's.
7293 if (PN->use_empty()) continue;
7294
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007295 // Skip empty types
7296 if (PN->getType()->isEmptyTy())
7297 continue;
7298
Dan Gohman575fad32008-09-03 16:12:24 +00007299 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007300 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007301
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007302 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007303 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007304 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007305 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007306 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007307 }
7308 Reg = RegOut;
7309 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007310 DenseMap<const Value *, unsigned>::iterator I =
7311 FuncInfo.ValueMap.find(PHIOp);
7312 if (I != FuncInfo.ValueMap.end())
7313 Reg = I->second;
7314 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007315 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007316 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007317 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007318 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007319 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007320 }
7321 }
7322
7323 // Remember that this register needs to added to the machine PHI node as
7324 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007325 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00007326 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7327 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007328 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007329 EVT VT = ValueVTs[vti];
Eric Christopher58a24612014-10-08 09:50:54 +00007330 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007331 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007332 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007333 Reg += NumRegisters;
7334 }
7335 }
7336 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007337
Dan Gohmanc594eab2010-04-22 20:46:50 +00007338 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007339}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007340
7341/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7342/// is 0.
7343MachineBasicBlock *
7344SelectionDAGBuilder::StackProtectorDescriptor::
7345AddSuccessorMBB(const BasicBlock *BB,
7346 MachineBasicBlock *ParentMBB,
Akira Hatanakab9991a22014-12-01 04:27:03 +00007347 bool IsLikely,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007348 MachineBasicBlock *SuccMBB) {
7349 // If SuccBB has not been created yet, create it.
7350 if (!SuccMBB) {
7351 MachineFunction *MF = ParentMBB->getParent();
7352 MachineFunction::iterator BBI = ParentMBB;
7353 SuccMBB = MF->CreateMachineBasicBlock(BB);
7354 MF->insert(++BBI, SuccMBB);
7355 }
7356 // Add it as a successor of ParentMBB.
Akira Hatanakab9991a22014-12-01 04:27:03 +00007357 ParentMBB->addSuccessor(
7358 SuccMBB, BranchProbabilityInfo::getBranchWeightStackProtector(IsLikely));
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007359 return SuccMBB;
7360}
Hans Wennborgb4db1422015-03-19 20:41:48 +00007361
7362MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
7363 MachineFunction::iterator I = MBB;
7364 if (++I == FuncInfo.MF->end())
7365 return nullptr;
7366 return I;
7367}
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00007368
7369/// During lowering new call nodes can be created (such as memset, etc.).
7370/// Those will become new roots of the current DAG, but complications arise
7371/// when they are tail calls. In such cases, the call lowering will update
7372/// the root, but the builder still needs to know that a tail call has been
7373/// lowered in order to avoid generating an additional return.
7374void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
7375 // If the node is null, we do have a tail call.
7376 if (MaybeTC.getNode() != nullptr)
7377 DAG.setRoot(MaybeTC);
7378 else
7379 HasTailCall = true;
7380}
7381
Hans Wennborg0867b152015-04-23 16:45:24 +00007382bool SelectionDAGBuilder::isDense(const CaseClusterVector &Clusters,
7383 unsigned *TotalCases, unsigned First,
7384 unsigned Last) {
7385 assert(Last >= First);
7386 assert(TotalCases[Last] >= TotalCases[First]);
7387
7388 APInt LowCase = Clusters[First].Low->getValue();
7389 APInt HighCase = Clusters[Last].High->getValue();
7390 assert(LowCase.getBitWidth() == HighCase.getBitWidth());
7391
7392 // FIXME: A range of consecutive cases has 100% density, but only requires one
7393 // comparison to lower. We should discriminate against such consecutive ranges
7394 // in jump tables.
7395
7396 uint64_t Diff = (HighCase - LowCase).getLimitedValue((UINT64_MAX - 1) / 100);
7397 uint64_t Range = Diff + 1;
7398
7399 uint64_t NumCases =
7400 TotalCases[Last] - (First == 0 ? 0 : TotalCases[First - 1]);
7401
7402 assert(NumCases < UINT64_MAX / 100);
7403 assert(Range >= NumCases);
7404
7405 return NumCases * 100 >= Range * MinJumpTableDensity;
7406}
7407
7408static inline bool areJTsAllowed(const TargetLowering &TLI) {
7409 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
7410 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other);
7411}
7412
7413bool SelectionDAGBuilder::buildJumpTable(CaseClusterVector &Clusters,
7414 unsigned First, unsigned Last,
7415 const SwitchInst *SI,
7416 MachineBasicBlock *DefaultMBB,
7417 CaseCluster &JTCluster) {
7418 assert(First <= Last);
7419
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007420 uint32_t Weight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007421 unsigned NumCmps = 0;
7422 std::vector<MachineBasicBlock*> Table;
7423 DenseMap<MachineBasicBlock*, uint32_t> JTWeights;
7424 for (unsigned I = First; I <= Last; ++I) {
7425 assert(Clusters[I].Kind == CC_Range);
7426 Weight += Clusters[I].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007427 assert(Weight >= Clusters[I].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007428 APInt Low = Clusters[I].Low->getValue();
7429 APInt High = Clusters[I].High->getValue();
7430 NumCmps += (Low == High) ? 1 : 2;
7431 if (I != First) {
7432 // Fill the gap between this and the previous cluster.
7433 APInt PreviousHigh = Clusters[I - 1].High->getValue();
7434 assert(PreviousHigh.slt(Low));
7435 uint64_t Gap = (Low - PreviousHigh).getLimitedValue() - 1;
7436 for (uint64_t J = 0; J < Gap; J++)
7437 Table.push_back(DefaultMBB);
7438 }
Hans Wennborgec679a82015-04-24 16:53:55 +00007439 uint64_t ClusterSize = (High - Low).getLimitedValue() + 1;
7440 for (uint64_t J = 0; J < ClusterSize; ++J)
Hans Wennborg0867b152015-04-23 16:45:24 +00007441 Table.push_back(Clusters[I].MBB);
7442 JTWeights[Clusters[I].MBB] += Clusters[I].Weight;
7443 }
7444
7445 unsigned NumDests = JTWeights.size();
7446 if (isSuitableForBitTests(NumDests, NumCmps,
7447 Clusters[First].Low->getValue(),
7448 Clusters[Last].High->getValue())) {
7449 // Clusters[First..Last] should be lowered as bit tests instead.
7450 return false;
7451 }
7452
7453 // Create the MBB that will load from and jump through the table.
7454 // Note: We create it here, but it's not inserted into the function yet.
7455 MachineFunction *CurMF = FuncInfo.MF;
7456 MachineBasicBlock *JumpTableMBB =
7457 CurMF->CreateMachineBasicBlock(SI->getParent());
7458
7459 // Add successors. Note: use table order for determinism.
7460 SmallPtrSet<MachineBasicBlock *, 8> Done;
7461 for (MachineBasicBlock *Succ : Table) {
7462 if (Done.count(Succ))
7463 continue;
7464 addSuccessorWithWeight(JumpTableMBB, Succ, JTWeights[Succ]);
7465 Done.insert(Succ);
7466 }
7467
7468 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7469 unsigned JTI = CurMF->getOrCreateJumpTableInfo(TLI.getJumpTableEncoding())
7470 ->createJumpTableIndex(Table);
7471
7472 // Set up the jump table info.
7473 JumpTable JT(-1U, JTI, JumpTableMBB, nullptr);
7474 JumpTableHeader JTH(Clusters[First].Low->getValue(),
7475 Clusters[Last].High->getValue(), SI->getCondition(),
7476 nullptr, false);
Benjamin Kramerf5e2fc42015-05-29 19:43:39 +00007477 JTCases.emplace_back(std::move(JTH), std::move(JT));
Hans Wennborg0867b152015-04-23 16:45:24 +00007478
7479 JTCluster = CaseCluster::jumpTable(Clusters[First].Low, Clusters[Last].High,
7480 JTCases.size() - 1, Weight);
7481 return true;
7482}
7483
7484void SelectionDAGBuilder::findJumpTables(CaseClusterVector &Clusters,
7485 const SwitchInst *SI,
7486 MachineBasicBlock *DefaultMBB) {
7487#ifndef NDEBUG
7488 // Clusters must be non-empty, sorted, and only contain Range clusters.
7489 assert(!Clusters.empty());
7490 for (CaseCluster &C : Clusters)
7491 assert(C.Kind == CC_Range);
7492 for (unsigned i = 1, e = Clusters.size(); i < e; ++i)
7493 assert(Clusters[i - 1].High->getValue().slt(Clusters[i].Low->getValue()));
7494#endif
7495
7496 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7497 if (!areJTsAllowed(TLI))
7498 return;
7499
7500 const int64_t N = Clusters.size();
7501 const unsigned MinJumpTableSize = TLI.getMinimumJumpTableEntries();
7502
Hans Wennborg67d492a2015-06-18 22:22:30 +00007503 // TotalCases[i]: Total nbr of cases in Clusters[0..i].
7504 SmallVector<unsigned, 8> TotalCases(N);
7505
7506 for (unsigned i = 0; i < N; ++i) {
7507 APInt Hi = Clusters[i].High->getValue();
7508 APInt Lo = Clusters[i].Low->getValue();
7509 TotalCases[i] = (Hi - Lo).getLimitedValue() + 1;
7510 if (i != 0)
7511 TotalCases[i] += TotalCases[i - 1];
7512 }
7513
7514 if (N >= MinJumpTableSize && isDense(Clusters, &TotalCases[0], 0, N - 1)) {
7515 // Cheap case: the whole range might be suitable for jump table.
7516 CaseCluster JTCluster;
7517 if (buildJumpTable(Clusters, 0, N - 1, SI, DefaultMBB, JTCluster)) {
7518 Clusters[0] = JTCluster;
7519 Clusters.resize(1);
7520 return;
7521 }
7522 }
7523
7524 // The algorithm below is not suitable for -O0.
7525 if (TM.getOptLevel() == CodeGenOpt::None)
7526 return;
7527
Hans Wennborg0867b152015-04-23 16:45:24 +00007528 // Split Clusters into minimum number of dense partitions. The algorithm uses
7529 // the same idea as Kannan & Proebsting "Correction to 'Producing Good Code
7530 // for the Case Statement'" (1994), but builds the MinPartitions array in
7531 // reverse order to make it easier to reconstruct the partitions in ascending
7532 // order. In the choice between two optimal partitionings, it picks the one
7533 // which yields more jump tables.
7534
7535 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7536 SmallVector<unsigned, 8> MinPartitions(N);
7537 // LastElement[i] is the last element of the partition starting at i.
7538 SmallVector<unsigned, 8> LastElement(N);
7539 // NumTables[i]: nbr of >= MinJumpTableSize partitions from Clusters[i..N-1].
7540 SmallVector<unsigned, 8> NumTables(N);
Hans Wennborg0867b152015-04-23 16:45:24 +00007541
7542 // Base case: There is only one way to partition Clusters[N-1].
7543 MinPartitions[N - 1] = 1;
7544 LastElement[N - 1] = N - 1;
7545 assert(MinJumpTableSize > 1);
7546 NumTables[N - 1] = 0;
7547
7548 // Note: loop indexes are signed to avoid underflow.
7549 for (int64_t i = N - 2; i >= 0; i--) {
7550 // Find optimal partitioning of Clusters[i..N-1].
7551 // Baseline: Put Clusters[i] into a partition on its own.
7552 MinPartitions[i] = MinPartitions[i + 1] + 1;
7553 LastElement[i] = i;
7554 NumTables[i] = NumTables[i + 1];
7555
7556 // Search for a solution that results in fewer partitions.
7557 for (int64_t j = N - 1; j > i; j--) {
7558 // Try building a partition from Clusters[i..j].
7559 if (isDense(Clusters, &TotalCases[0], i, j)) {
7560 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
7561 bool IsTable = j - i + 1 >= MinJumpTableSize;
7562 unsigned Tables = IsTable + (j == N - 1 ? 0 : NumTables[j + 1]);
7563
7564 // If this j leads to fewer partitions, or same number of partitions
7565 // with more lookup tables, it is a better partitioning.
7566 if (NumPartitions < MinPartitions[i] ||
7567 (NumPartitions == MinPartitions[i] && Tables > NumTables[i])) {
7568 MinPartitions[i] = NumPartitions;
7569 LastElement[i] = j;
7570 NumTables[i] = Tables;
7571 }
7572 }
7573 }
7574 }
7575
7576 // Iterate over the partitions, replacing some with jump tables in-place.
7577 unsigned DstIndex = 0;
7578 for (unsigned First = 0, Last; First < N; First = Last + 1) {
7579 Last = LastElement[First];
7580 assert(Last >= First);
7581 assert(DstIndex <= First);
7582 unsigned NumClusters = Last - First + 1;
7583
7584 CaseCluster JTCluster;
7585 if (NumClusters >= MinJumpTableSize &&
7586 buildJumpTable(Clusters, First, Last, SI, DefaultMBB, JTCluster)) {
7587 Clusters[DstIndex++] = JTCluster;
7588 } else {
7589 for (unsigned I = First; I <= Last; ++I)
7590 std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I]));
7591 }
7592 }
7593 Clusters.resize(DstIndex);
7594}
7595
7596bool SelectionDAGBuilder::rangeFitsInWord(const APInt &Low, const APInt &High) {
7597 // FIXME: Using the pointer type doesn't seem ideal.
7598 uint64_t BW = DAG.getTargetLoweringInfo().getPointerTy().getSizeInBits();
7599 uint64_t Range = (High - Low).getLimitedValue(UINT64_MAX - 1) + 1;
7600 return Range <= BW;
7601}
7602
7603bool SelectionDAGBuilder::isSuitableForBitTests(unsigned NumDests,
7604 unsigned NumCmps,
7605 const APInt &Low,
7606 const APInt &High) {
7607 // FIXME: I don't think NumCmps is the correct metric: a single case and a
7608 // range of cases both require only one branch to lower. Just looking at the
7609 // number of clusters and destinations should be enough to decide whether to
7610 // build bit tests.
7611
7612 // To lower a range with bit tests, the range must fit the bitwidth of a
7613 // machine word.
7614 if (!rangeFitsInWord(Low, High))
7615 return false;
7616
7617 // Decide whether it's profitable to lower this range with bit tests. Each
7618 // destination requires a bit test and branch, and there is an overall range
7619 // check branch. For a small number of clusters, separate comparisons might be
7620 // cheaper, and for many destinations, splitting the range might be better.
7621 return (NumDests == 1 && NumCmps >= 3) ||
7622 (NumDests == 2 && NumCmps >= 5) ||
7623 (NumDests == 3 && NumCmps >= 6);
7624}
7625
7626bool SelectionDAGBuilder::buildBitTests(CaseClusterVector &Clusters,
7627 unsigned First, unsigned Last,
7628 const SwitchInst *SI,
7629 CaseCluster &BTCluster) {
7630 assert(First <= Last);
7631 if (First == Last)
7632 return false;
7633
7634 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7635 unsigned NumCmps = 0;
7636 for (int64_t I = First; I <= Last; ++I) {
7637 assert(Clusters[I].Kind == CC_Range);
7638 Dests.set(Clusters[I].MBB->getNumber());
7639 NumCmps += (Clusters[I].Low == Clusters[I].High) ? 1 : 2;
7640 }
7641 unsigned NumDests = Dests.count();
7642
7643 APInt Low = Clusters[First].Low->getValue();
7644 APInt High = Clusters[Last].High->getValue();
7645 assert(Low.slt(High));
7646
7647 if (!isSuitableForBitTests(NumDests, NumCmps, Low, High))
7648 return false;
7649
7650 APInt LowBound;
7651 APInt CmpRange;
7652
7653 const int BitWidth =
7654 DAG.getTargetLoweringInfo().getPointerTy().getSizeInBits();
Benjamin Kramer185579b2015-06-04 17:07:59 +00007655 assert(rangeFitsInWord(Low, High) && "Case range must fit in bit mask!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007656
7657 if (Low.isNonNegative() && High.slt(BitWidth)) {
7658 // Optimize the case where all the case values fit in a
7659 // word without having to subtract minValue. In this case,
7660 // we can optimize away the subtraction.
7661 LowBound = APInt::getNullValue(Low.getBitWidth());
7662 CmpRange = High;
7663 } else {
7664 LowBound = Low;
7665 CmpRange = High - Low;
7666 }
7667
7668 CaseBitsVector CBV;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007669 uint32_t TotalWeight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007670 for (unsigned i = First; i <= Last; ++i) {
7671 // Find the CaseBits for this destination.
7672 unsigned j;
7673 for (j = 0; j < CBV.size(); ++j)
7674 if (CBV[j].BB == Clusters[i].MBB)
7675 break;
7676 if (j == CBV.size())
7677 CBV.push_back(CaseBits(0, Clusters[i].MBB, 0, 0));
7678 CaseBits *CB = &CBV[j];
7679
7680 // Update Mask, Bits and ExtraWeight.
7681 uint64_t Lo = (Clusters[i].Low->getValue() - LowBound).getZExtValue();
7682 uint64_t Hi = (Clusters[i].High->getValue() - LowBound).getZExtValue();
Benjamin Kramer185579b2015-06-04 17:07:59 +00007683 assert(Hi >= Lo && Hi < 64 && "Invalid bit case!");
7684 CB->Mask |= (-1ULL >> (63 - (Hi - Lo))) << Lo;
7685 CB->Bits += Hi - Lo + 1;
Hans Wennborg0867b152015-04-23 16:45:24 +00007686 CB->ExtraWeight += Clusters[i].Weight;
7687 TotalWeight += Clusters[i].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007688 assert(TotalWeight >= Clusters[i].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007689 }
7690
7691 BitTestInfo BTI;
7692 std::sort(CBV.begin(), CBV.end(), [](const CaseBits &a, const CaseBits &b) {
Hans Wennborgba6d2562015-04-27 20:21:17 +00007693 // Sort by weight first, number of bits second.
7694 if (a.ExtraWeight != b.ExtraWeight)
7695 return a.ExtraWeight > b.ExtraWeight;
Hans Wennborg0867b152015-04-23 16:45:24 +00007696 return a.Bits > b.Bits;
7697 });
7698
7699 for (auto &CB : CBV) {
7700 MachineBasicBlock *BitTestBB =
7701 FuncInfo.MF->CreateMachineBasicBlock(SI->getParent());
7702 BTI.push_back(BitTestCase(CB.Mask, BitTestBB, CB.BB, CB.ExtraWeight));
7703 }
Benjamin Kramerf5e2fc42015-05-29 19:43:39 +00007704 BitTestCases.emplace_back(std::move(LowBound), std::move(CmpRange),
7705 SI->getCondition(), -1U, MVT::Other, false, nullptr,
7706 nullptr, std::move(BTI));
Hans Wennborg0867b152015-04-23 16:45:24 +00007707
7708 BTCluster = CaseCluster::bitTests(Clusters[First].Low, Clusters[Last].High,
7709 BitTestCases.size() - 1, TotalWeight);
7710 return true;
7711}
7712
7713void SelectionDAGBuilder::findBitTestClusters(CaseClusterVector &Clusters,
7714 const SwitchInst *SI) {
7715// Partition Clusters into as few subsets as possible, where each subset has a
7716// range that fits in a machine word and has <= 3 unique destinations.
7717
7718#ifndef NDEBUG
7719 // Clusters must be sorted and contain Range or JumpTable clusters.
7720 assert(!Clusters.empty());
7721 assert(Clusters[0].Kind == CC_Range || Clusters[0].Kind == CC_JumpTable);
7722 for (const CaseCluster &C : Clusters)
7723 assert(C.Kind == CC_Range || C.Kind == CC_JumpTable);
7724 for (unsigned i = 1; i < Clusters.size(); ++i)
7725 assert(Clusters[i-1].High->getValue().slt(Clusters[i].Low->getValue()));
7726#endif
7727
Hans Wennborg67d492a2015-06-18 22:22:30 +00007728 // The algorithm below is not suitable for -O0.
7729 if (TM.getOptLevel() == CodeGenOpt::None)
7730 return;
7731
Hans Wennborg0867b152015-04-23 16:45:24 +00007732 // If target does not have legal shift left, do not emit bit tests at all.
7733 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7734 EVT PTy = TLI.getPointerTy();
7735 if (!TLI.isOperationLegal(ISD::SHL, PTy))
7736 return;
7737
7738 int BitWidth = PTy.getSizeInBits();
7739 const int64_t N = Clusters.size();
7740
7741 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7742 SmallVector<unsigned, 8> MinPartitions(N);
7743 // LastElement[i] is the last element of the partition starting at i.
7744 SmallVector<unsigned, 8> LastElement(N);
7745
7746 // FIXME: This might not be the best algorithm for finding bit test clusters.
7747
7748 // Base case: There is only one way to partition Clusters[N-1].
7749 MinPartitions[N - 1] = 1;
7750 LastElement[N - 1] = N - 1;
7751
7752 // Note: loop indexes are signed to avoid underflow.
7753 for (int64_t i = N - 2; i >= 0; --i) {
7754 // Find optimal partitioning of Clusters[i..N-1].
7755 // Baseline: Put Clusters[i] into a partition on its own.
7756 MinPartitions[i] = MinPartitions[i + 1] + 1;
7757 LastElement[i] = i;
7758
7759 // Search for a solution that results in fewer partitions.
7760 // Note: the search is limited by BitWidth, reducing time complexity.
7761 for (int64_t j = std::min(N - 1, i + BitWidth - 1); j > i; --j) {
7762 // Try building a partition from Clusters[i..j].
7763
7764 // Check the range.
7765 if (!rangeFitsInWord(Clusters[i].Low->getValue(),
7766 Clusters[j].High->getValue()))
7767 continue;
7768
7769 // Check nbr of destinations and cluster types.
7770 // FIXME: This works, but doesn't seem very efficient.
7771 bool RangesOnly = true;
7772 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7773 for (int64_t k = i; k <= j; k++) {
7774 if (Clusters[k].Kind != CC_Range) {
7775 RangesOnly = false;
7776 break;
7777 }
7778 Dests.set(Clusters[k].MBB->getNumber());
7779 }
7780 if (!RangesOnly || Dests.count() > 3)
7781 break;
7782
7783 // Check if it's a better partition.
7784 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
7785 if (NumPartitions < MinPartitions[i]) {
7786 // Found a better partition.
7787 MinPartitions[i] = NumPartitions;
7788 LastElement[i] = j;
7789 }
7790 }
7791 }
7792
7793 // Iterate over the partitions, replacing with bit-test clusters in-place.
7794 unsigned DstIndex = 0;
7795 for (unsigned First = 0, Last; First < N; First = Last + 1) {
7796 Last = LastElement[First];
7797 assert(First <= Last);
7798 assert(DstIndex <= First);
7799
7800 CaseCluster BitTestCluster;
7801 if (buildBitTests(Clusters, First, Last, SI, BitTestCluster)) {
7802 Clusters[DstIndex++] = BitTestCluster;
7803 } else {
Benjamin Kramer185579b2015-06-04 17:07:59 +00007804 size_t NumClusters = Last - First + 1;
7805 std::memmove(&Clusters[DstIndex], &Clusters[First],
7806 sizeof(Clusters[0]) * NumClusters);
7807 DstIndex += NumClusters;
Hans Wennborg0867b152015-04-23 16:45:24 +00007808 }
7809 }
7810 Clusters.resize(DstIndex);
7811}
7812
7813void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond,
7814 MachineBasicBlock *SwitchMBB,
7815 MachineBasicBlock *DefaultMBB) {
7816 MachineFunction *CurMF = FuncInfo.MF;
7817 MachineBasicBlock *NextMBB = nullptr;
7818 MachineFunction::iterator BBI = W.MBB;
7819 if (++BBI != FuncInfo.MF->end())
7820 NextMBB = BBI;
7821
7822 unsigned Size = W.LastCluster - W.FirstCluster + 1;
7823
7824 BranchProbabilityInfo *BPI = FuncInfo.BPI;
7825
7826 if (Size == 2 && W.MBB == SwitchMBB) {
7827 // If any two of the cases has the same destination, and if one value
7828 // is the same as the other, but has one bit unset that the other has set,
7829 // use bit manipulation to do two compares at once. For example:
7830 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
7831 // TODO: This could be extended to merge any 2 cases in switches with 3
7832 // cases.
7833 // TODO: Handle cases where W.CaseBB != SwitchBB.
7834 CaseCluster &Small = *W.FirstCluster;
7835 CaseCluster &Big = *W.LastCluster;
7836
7837 if (Small.Low == Small.High && Big.Low == Big.High &&
7838 Small.MBB == Big.MBB) {
7839 const APInt &SmallValue = Small.Low->getValue();
7840 const APInt &BigValue = Big.Low->getValue();
7841
7842 // Check that there is only one bit different.
Benjamin Kramerff0fb692015-06-04 22:05:51 +00007843 APInt CommonBit = BigValue ^ SmallValue;
7844 if (CommonBit.isPowerOf2()) {
Hans Wennborg0867b152015-04-23 16:45:24 +00007845 SDValue CondLHS = getValue(Cond);
7846 EVT VT = CondLHS.getValueType();
7847 SDLoc DL = getCurSDLoc();
7848
7849 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007850 DAG.getConstant(CommonBit, DL, VT));
Benjamin Kramerff0fb692015-06-04 22:05:51 +00007851 SDValue Cond = DAG.getSetCC(
7852 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT),
7853 ISD::SETEQ);
Hans Wennborg0867b152015-04-23 16:45:24 +00007854
7855 // Update successor info.
7856 // Both Small and Big will jump to Small.BB, so we sum up the weights.
7857 addSuccessorWithWeight(SwitchMBB, Small.MBB, Small.Weight + Big.Weight);
7858 addSuccessorWithWeight(
7859 SwitchMBB, DefaultMBB,
7860 // The default destination is the first successor in IR.
7861 BPI ? BPI->getEdgeWeight(SwitchMBB->getBasicBlock(), (unsigned)0)
7862 : 0);
7863
7864 // Insert the true branch.
7865 SDValue BrCond =
7866 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond,
7867 DAG.getBasicBlock(Small.MBB));
7868 // Insert the false branch.
7869 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
7870 DAG.getBasicBlock(DefaultMBB));
7871
7872 DAG.setRoot(BrCond);
7873 return;
7874 }
7875 }
7876 }
7877
7878 if (TM.getOptLevel() != CodeGenOpt::None) {
7879 // Order cases by weight so the most likely case will be checked first.
7880 std::sort(W.FirstCluster, W.LastCluster + 1,
7881 [](const CaseCluster &a, const CaseCluster &b) {
7882 return a.Weight > b.Weight;
7883 });
7884
Hans Wennborg67c03752015-04-27 23:35:22 +00007885 // Rearrange the case blocks so that the last one falls through if possible
7886 // without without changing the order of weights.
Hans Wennborg0867b152015-04-23 16:45:24 +00007887 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) {
7888 --I;
Hans Wennborg67c03752015-04-27 23:35:22 +00007889 if (I->Weight > W.LastCluster->Weight)
7890 break;
Hans Wennborg0867b152015-04-23 16:45:24 +00007891 if (I->Kind == CC_Range && I->MBB == NextMBB) {
7892 std::swap(*I, *W.LastCluster);
7893 break;
7894 }
7895 }
7896 }
7897
7898 // Compute total weight.
7899 uint32_t UnhandledWeights = 0;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007900 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) {
Hans Wennborg0867b152015-04-23 16:45:24 +00007901 UnhandledWeights += I->Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007902 assert(UnhandledWeights >= I->Weight && "Weight overflow!");
7903 }
Hans Wennborg0867b152015-04-23 16:45:24 +00007904
7905 MachineBasicBlock *CurMBB = W.MBB;
7906 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
7907 MachineBasicBlock *Fallthrough;
7908 if (I == W.LastCluster) {
7909 // For the last cluster, fall through to the default destination.
7910 Fallthrough = DefaultMBB;
7911 } else {
7912 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
7913 CurMF->insert(BBI, Fallthrough);
7914 // Put Cond in a virtual register to make it available from the new blocks.
7915 ExportFromCurrentBlock(Cond);
7916 }
7917
7918 switch (I->Kind) {
7919 case CC_JumpTable: {
7920 // FIXME: Optimize away range check based on pivot comparisons.
7921 JumpTableHeader *JTH = &JTCases[I->JTCasesIndex].first;
7922 JumpTable *JT = &JTCases[I->JTCasesIndex].second;
7923
7924 // The jump block hasn't been inserted yet; insert it here.
7925 MachineBasicBlock *JumpMBB = JT->MBB;
7926 CurMF->insert(BBI, JumpMBB);
7927 addSuccessorWithWeight(CurMBB, Fallthrough);
7928 addSuccessorWithWeight(CurMBB, JumpMBB);
7929
7930 // The jump table header will be inserted in our current block, do the
7931 // range check, and fall through to our fallthrough block.
7932 JTH->HeaderBB = CurMBB;
7933 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
7934
7935 // If we're in the right place, emit the jump table header right now.
7936 if (CurMBB == SwitchMBB) {
7937 visitJumpTableHeader(*JT, *JTH, SwitchMBB);
7938 JTH->Emitted = true;
7939 }
7940 break;
7941 }
7942 case CC_BitTests: {
7943 // FIXME: Optimize away range check based on pivot comparisons.
7944 BitTestBlock *BTB = &BitTestCases[I->BTCasesIndex];
7945
7946 // The bit test blocks haven't been inserted yet; insert them here.
7947 for (BitTestCase &BTC : BTB->Cases)
7948 CurMF->insert(BBI, BTC.ThisBB);
7949
7950 // Fill in fields of the BitTestBlock.
7951 BTB->Parent = CurMBB;
7952 BTB->Default = Fallthrough;
7953
7954 // If we're in the right place, emit the bit test header header right now.
7955 if (CurMBB ==SwitchMBB) {
7956 visitBitTestHeader(*BTB, SwitchMBB);
7957 BTB->Emitted = true;
7958 }
7959 break;
7960 }
7961 case CC_Range: {
7962 const Value *RHS, *LHS, *MHS;
7963 ISD::CondCode CC;
7964 if (I->Low == I->High) {
7965 // Check Cond == I->Low.
7966 CC = ISD::SETEQ;
7967 LHS = Cond;
7968 RHS=I->Low;
7969 MHS = nullptr;
7970 } else {
7971 // Check I->Low <= Cond <= I->High.
7972 CC = ISD::SETLE;
7973 LHS = I->Low;
7974 MHS = Cond;
7975 RHS = I->High;
7976 }
7977
7978 // The false weight is the sum of all unhandled cases.
7979 UnhandledWeights -= I->Weight;
7980 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, I->Weight,
7981 UnhandledWeights);
7982
7983 if (CurMBB == SwitchMBB)
7984 visitSwitchCase(CB, SwitchMBB);
7985 else
7986 SwitchCases.push_back(CB);
7987
7988 break;
7989 }
7990 }
7991 CurMBB = Fallthrough;
7992 }
7993}
7994
Hans Wennborg6ed81cb2015-06-20 17:14:07 +00007995unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC,
7996 CaseClusterIt First,
7997 CaseClusterIt Last) {
7998 return std::count_if(First, Last + 1, [&](const CaseCluster &X) {
7999 if (X.Weight != CC.Weight)
8000 return X.Weight > CC.Weight;
8001
8002 // Ties are broken by comparing the case value.
8003 return X.Low->getValue().slt(CC.Low->getValue());
8004 });
8005}
8006
Hans Wennborg0867b152015-04-23 16:45:24 +00008007void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList,
8008 const SwitchWorkListItem &W,
8009 Value *Cond,
8010 MachineBasicBlock *SwitchMBB) {
8011 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) &&
8012 "Clusters not sorted?");
8013
Daniel Jasper0366cd22015-04-30 08:51:13 +00008014 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!");
Hans Wennborg0867b152015-04-23 16:45:24 +00008015
Hans Wennborg4b828d32015-04-30 00:57:37 +00008016 // Balance the tree based on branch weights to create a near-optimal (in terms
8017 // of search time given key frequency) binary search tree. See e.g. Kurt
8018 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975).
8019 CaseClusterIt LastLeft = W.FirstCluster;
8020 CaseClusterIt FirstRight = W.LastCluster;
8021 uint32_t LeftWeight = LastLeft->Weight;
8022 uint32_t RightWeight = FirstRight->Weight;
Hans Wennborg0867b152015-04-23 16:45:24 +00008023
Hans Wennborg4b828d32015-04-30 00:57:37 +00008024 // Move LastLeft and FirstRight towards each other from opposite directions to
8025 // find a partitioning of the clusters which balances the weight on both
Hans Wennborg44faaa72015-05-07 15:47:15 +00008026 // sides. If LeftWeight and RightWeight are equal, alternate which side is
8027 // taken to ensure 0-weight nodes are distributed evenly.
8028 unsigned I = 0;
Hans Wennborg4b828d32015-04-30 00:57:37 +00008029 while (LastLeft + 1 < FirstRight) {
Hans Wennborg44faaa72015-05-07 15:47:15 +00008030 if (LeftWeight < RightWeight || (LeftWeight == RightWeight && (I & 1)))
Hans Wennborg4b828d32015-04-30 00:57:37 +00008031 LeftWeight += (++LastLeft)->Weight;
8032 else
8033 RightWeight += (--FirstRight)->Weight;
Hans Wennborg44faaa72015-05-07 15:47:15 +00008034 I++;
Hans Wennborg4b828d32015-04-30 00:57:37 +00008035 }
Hans Wennborg6ed81cb2015-06-20 17:14:07 +00008036
8037 for (;;) {
8038 // Our binary search tree differs from a typical BST in that ours can have up
8039 // to three values in each leaf. The pivot selection above doesn't take that
8040 // into account, which means the tree might require more nodes and be less
8041 // efficient. We compensate for this here.
8042
8043 unsigned NumLeft = LastLeft - W.FirstCluster + 1;
8044 unsigned NumRight = W.LastCluster - FirstRight + 1;
8045
8046 if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) {
8047 // If one side has less than 3 clusters, and the other has more than 3,
8048 // consider taking a cluster from the other side.
8049
8050 if (NumLeft < NumRight) {
8051 // Consider moving the first cluster on the right to the left side.
8052 CaseCluster &CC = *FirstRight;
8053 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
8054 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
8055 if (LeftSideRank <= RightSideRank) {
8056 // Moving the cluster to the left does not demote it.
8057 ++LastLeft;
8058 ++FirstRight;
8059 continue;
8060 }
8061 } else {
8062 assert(NumRight < NumLeft);
8063 // Consider moving the last element on the left to the right side.
8064 CaseCluster &CC = *LastLeft;
8065 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
8066 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
8067 if (RightSideRank <= LeftSideRank) {
8068 // Moving the cluster to the right does not demot it.
8069 --LastLeft;
8070 --FirstRight;
8071 continue;
8072 }
8073 }
8074 }
8075 break;
8076 }
8077
Hans Wennborg4b828d32015-04-30 00:57:37 +00008078 assert(LastLeft + 1 == FirstRight);
8079 assert(LastLeft >= W.FirstCluster);
8080 assert(FirstRight <= W.LastCluster);
8081
8082 // Use the first element on the right as pivot since we will make less-than
8083 // comparisons against it.
8084 CaseClusterIt PivotCluster = FirstRight;
8085 assert(PivotCluster > W.FirstCluster);
8086 assert(PivotCluster <= W.LastCluster);
8087
Hans Wennborg0867b152015-04-23 16:45:24 +00008088 CaseClusterIt FirstLeft = W.FirstCluster;
Hans Wennborg0867b152015-04-23 16:45:24 +00008089 CaseClusterIt LastRight = W.LastCluster;
Hans Wennborg4b828d32015-04-30 00:57:37 +00008090
Hans Wennborg0867b152015-04-23 16:45:24 +00008091 const ConstantInt *Pivot = PivotCluster->Low;
8092
8093 // New blocks will be inserted immediately after the current one.
8094 MachineFunction::iterator BBI = W.MBB;
8095 ++BBI;
8096
8097 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster,
8098 // we can branch to its destination directly if it's squeezed exactly in
8099 // between the known lower bound and Pivot - 1.
8100 MachineBasicBlock *LeftMBB;
8101 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range &&
8102 FirstLeft->Low == W.GE &&
8103 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) {
8104 LeftMBB = FirstLeft->MBB;
8105 } else {
8106 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
8107 FuncInfo.MF->insert(BBI, LeftMBB);
8108 WorkList.push_back({LeftMBB, FirstLeft, LastLeft, W.GE, Pivot});
8109 // Put Cond in a virtual register to make it available from the new blocks.
8110 ExportFromCurrentBlock(Cond);
8111 }
8112
8113 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a
8114 // single cluster, RHS.Low == Pivot, and we can branch to its destination
8115 // directly if RHS.High equals the current upper bound.
8116 MachineBasicBlock *RightMBB;
8117 if (FirstRight == LastRight && FirstRight->Kind == CC_Range &&
8118 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) {
8119 RightMBB = FirstRight->MBB;
8120 } else {
8121 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
8122 FuncInfo.MF->insert(BBI, RightMBB);
8123 WorkList.push_back({RightMBB, FirstRight, LastRight, Pivot, W.LT});
8124 // Put Cond in a virtual register to make it available from the new blocks.
8125 ExportFromCurrentBlock(Cond);
8126 }
8127
8128 // Create the CaseBlock record that will be used to lower the branch.
Hans Wennborg4b828d32015-04-30 00:57:37 +00008129 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB,
8130 LeftWeight, RightWeight);
Hans Wennborg0867b152015-04-23 16:45:24 +00008131
8132 if (W.MBB == SwitchMBB)
8133 visitSwitchCase(CB, SwitchMBB);
8134 else
8135 SwitchCases.push_back(CB);
8136}
8137
8138void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
8139 // Extract cases from the switch.
8140 BranchProbabilityInfo *BPI = FuncInfo.BPI;
8141 CaseClusterVector Clusters;
8142 Clusters.reserve(SI.getNumCases());
8143 for (auto I : SI.cases()) {
8144 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()];
8145 const ConstantInt *CaseVal = I.getCaseValue();
Hans Wennborg44faaa72015-05-07 15:47:15 +00008146 uint32_t Weight =
8147 BPI ? BPI->getEdgeWeight(SI.getParent(), I.getSuccessorIndex()) : 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00008148 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Weight));
8149 }
8150
8151 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()];
8152
Hans Wennborgae0254d2015-05-08 21:23:39 +00008153 // Cluster adjacent cases with the same destination. We do this at all
8154 // optimization levels because it's cheap to do and will make codegen faster
8155 // if there are many clusters.
8156 sortAndRangeify(Clusters);
Hans Wennborg0867b152015-04-23 16:45:24 +00008157
Hans Wennborgae0254d2015-05-08 21:23:39 +00008158 if (TM.getOptLevel() != CodeGenOpt::None) {
Hans Wennborg0867b152015-04-23 16:45:24 +00008159 // Replace an unreachable default with the most popular destination.
8160 // FIXME: Exploit unreachable default more aggressively.
8161 bool UnreachableDefault =
8162 isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg());
8163 if (UnreachableDefault && !Clusters.empty()) {
8164 DenseMap<const BasicBlock *, unsigned> Popularity;
8165 unsigned MaxPop = 0;
8166 const BasicBlock *MaxBB = nullptr;
8167 for (auto I : SI.cases()) {
8168 const BasicBlock *BB = I.getCaseSuccessor();
8169 if (++Popularity[BB] > MaxPop) {
8170 MaxPop = Popularity[BB];
8171 MaxBB = BB;
8172 }
8173 }
8174 // Set new default.
8175 assert(MaxPop > 0 && MaxBB);
8176 DefaultMBB = FuncInfo.MBBMap[MaxBB];
8177
8178 // Remove cases that were pointing to the destination that is now the
8179 // default.
8180 CaseClusterVector New;
8181 New.reserve(Clusters.size());
8182 for (CaseCluster &CC : Clusters) {
8183 if (CC.MBB != DefaultMBB)
8184 New.push_back(CC);
8185 }
8186 Clusters = std::move(New);
8187 }
8188 }
8189
8190 // If there is only the default destination, jump there directly.
8191 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
8192 if (Clusters.empty()) {
8193 SwitchMBB->addSuccessor(DefaultMBB);
8194 if (DefaultMBB != NextBlock(SwitchMBB)) {
8195 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
8196 getControlRoot(), DAG.getBasicBlock(DefaultMBB)));
8197 }
8198 return;
8199 }
8200
Hans Wennborg67d492a2015-06-18 22:22:30 +00008201 findJumpTables(Clusters, &SI, DefaultMBB);
8202 findBitTestClusters(Clusters, &SI);
Hans Wennborg0867b152015-04-23 16:45:24 +00008203
8204 DEBUG({
8205 dbgs() << "Case clusters: ";
8206 for (const CaseCluster &C : Clusters) {
8207 if (C.Kind == CC_JumpTable) dbgs() << "JT:";
8208 if (C.Kind == CC_BitTests) dbgs() << "BT:";
8209
8210 C.Low->getValue().print(dbgs(), true);
8211 if (C.Low != C.High) {
8212 dbgs() << '-';
8213 C.High->getValue().print(dbgs(), true);
8214 }
8215 dbgs() << ' ';
8216 }
8217 dbgs() << '\n';
8218 });
8219
8220 assert(!Clusters.empty());
8221 SwitchWorkList WorkList;
8222 CaseClusterIt First = Clusters.begin();
8223 CaseClusterIt Last = Clusters.end() - 1;
8224 WorkList.push_back({SwitchMBB, First, Last, nullptr, nullptr});
8225
8226 while (!WorkList.empty()) {
8227 SwitchWorkListItem W = WorkList.back();
8228 WorkList.pop_back();
8229 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
8230
8231 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None) {
8232 // For optimized builds, lower large range as a balanced binary tree.
8233 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB);
8234 continue;
8235 }
8236
8237 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB);
8238 }
8239}