blob: 849cc6c4bc01410a72e5ea514bfa1134a046e82a [file] [log] [blame]
Evan Chengb25f4632008-10-02 18:29:27 +00001//===------ RegAllocPBQP.cpp ---- PBQP Register Allocator -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Misha Brukmanda467482009-01-08 15:50:22 +00009//
Evan Chengb25f4632008-10-02 18:29:27 +000010// This file contains a Partitioned Boolean Quadratic Programming (PBQP) based
11// register allocator for LLVM. This allocator works by constructing a PBQP
12// problem representing the register allocation problem under consideration,
13// solving this using a PBQP solver, and mapping the solution back to a
14// register assignment. If any variables are selected for spilling then spill
Misha Brukmanda467482009-01-08 15:50:22 +000015// code is inserted and the process repeated.
Evan Chengb25f4632008-10-02 18:29:27 +000016//
17// The PBQP solver (pbqp.c) provided for this allocator uses a heuristic tuned
18// for register allocation. For more information on PBQP for register
Misha Brukman572f2642009-01-08 16:40:25 +000019// allocation, see the following papers:
Evan Chengb25f4632008-10-02 18:29:27 +000020//
21// (1) Hames, L. and Scholz, B. 2006. Nearly optimal register allocation with
22// PBQP. In Proceedings of the 7th Joint Modular Languages Conference
23// (JMLC'06). LNCS, vol. 4228. Springer, New York, NY, USA. 346-361.
24//
25// (2) Scholz, B., Eckstein, E. 2002. Register allocation for irregular
26// architectures. In Proceedings of the Joint Conference on Languages,
27// Compilers and Tools for Embedded Systems (LCTES'02), ACM Press, New York,
28// NY, USA, 139-148.
Misha Brukmanda467482009-01-08 15:50:22 +000029//
Evan Chengb25f4632008-10-02 18:29:27 +000030//===----------------------------------------------------------------------===//
31
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/CodeGen/RegAllocPBQP.h"
Rafael Espindolafef3c642011-06-26 21:41:06 +000033#include "RegisterCoalescer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "Spiller.h"
Lang Hamesb13b6a02011-12-06 01:45:57 +000035#include "llvm/Analysis/AliasAnalysis.h"
Lang Hamesd17e2962009-12-14 06:49:42 +000036#include "llvm/CodeGen/CalcSpillWeights.h"
Evan Chengb25f4632008-10-02 18:29:27 +000037#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Pete Cooper3ca96f92012-04-02 22:44:18 +000038#include "llvm/CodeGen/LiveRangeEdit.h"
Lang Hames49ab8bc2008-11-16 12:12:54 +000039#include "llvm/CodeGen/LiveStackAnalysis.h"
Benjamin Kramere2a1d892013-06-17 19:00:36 +000040#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Lang Hamesb13b6a02011-12-06 01:45:57 +000041#include "llvm/CodeGen/MachineDominators.h"
Misha Brukmanda467482009-01-08 15:50:22 +000042#include "llvm/CodeGen/MachineFunctionPass.h"
Lang Hames7d99d792013-07-01 20:47:47 +000043#include "llvm/CodeGen/MachineLoopInfo.h"
Misha Brukmanda467482009-01-08 15:50:22 +000044#include "llvm/CodeGen/MachineRegisterInfo.h"
45#include "llvm/CodeGen/RegAllocRegistry.h"
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000046#include "llvm/CodeGen/VirtRegMap.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000047#include "llvm/IR/Module.h"
Evan Chengb25f4632008-10-02 18:29:27 +000048#include "llvm/Support/Debug.h"
Benjamin Kramerd59664f2014-04-29 23:26:49 +000049#include "llvm/Support/FileSystem.h"
Daniel Dunbar0dd5e1e2009-07-25 00:23:56 +000050#include "llvm/Support/raw_ostream.h"
Misha Brukmanda467482009-01-08 15:50:22 +000051#include "llvm/Target/TargetInstrInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000052#include "llvm/Target/TargetSubtargetInfo.h"
Misha Brukmanda467482009-01-08 15:50:22 +000053#include <limits>
Misha Brukmanda467482009-01-08 15:50:22 +000054#include <memory>
Lang Hamesad0962a2014-10-18 17:26:07 +000055#include <queue>
Evan Chengb25f4632008-10-02 18:29:27 +000056#include <set>
Lang Hames95e021f2012-03-26 23:07:23 +000057#include <sstream>
Evan Chengb25f4632008-10-02 18:29:27 +000058#include <vector>
Evan Chengb25f4632008-10-02 18:29:27 +000059
Lang Hamesfd1bc422010-09-23 04:28:54 +000060using namespace llvm;
Lang Hamescb1e1012010-09-18 09:07:10 +000061
Chandler Carruth1b9dde02014-04-22 02:02:50 +000062#define DEBUG_TYPE "regalloc"
63
Evan Chengb25f4632008-10-02 18:29:27 +000064static RegisterRegAlloc
Lang Hames8f31f442014-10-09 18:20:51 +000065RegisterPBQPRepAlloc("pbqp", "PBQP register allocator",
Lang Hamesfd1bc422010-09-23 04:28:54 +000066 createDefaultPBQPRegisterAllocator);
Evan Chengb25f4632008-10-02 18:29:27 +000067
Lang Hames11732ad2009-08-19 01:36:14 +000068static cl::opt<bool>
Lang Hames8f31f442014-10-09 18:20:51 +000069PBQPCoalescing("pbqp-coalescing",
Lang Hames090c7e82010-01-26 04:49:58 +000070 cl::desc("Attempt coalescing during PBQP register allocation."),
71 cl::init(false), cl::Hidden);
Lang Hames11732ad2009-08-19 01:36:14 +000072
Lang Hames95e021f2012-03-26 23:07:23 +000073#ifndef NDEBUG
74static cl::opt<bool>
Lang Hames8f31f442014-10-09 18:20:51 +000075PBQPDumpGraphs("pbqp-dump-graphs",
Lang Hames95e021f2012-03-26 23:07:23 +000076 cl::desc("Dump graphs for each function/round in the compilation unit."),
77 cl::init(false), cl::Hidden);
78#endif
79
Lang Hamesfd1bc422010-09-23 04:28:54 +000080namespace {
81
82///
83/// PBQP based allocators solve the register allocation problem by mapping
84/// register allocation problems to Partitioned Boolean Quadratic
85/// Programming problems.
86class RegAllocPBQP : public MachineFunctionPass {
87public:
88
89 static char ID;
90
91 /// Construct a PBQP register allocator.
Lang Hames8f31f442014-10-09 18:20:51 +000092 RegAllocPBQP(char *cPassID = nullptr)
93 : MachineFunctionPass(ID), customPassID(cPassID) {
Owen Anderson6c18d1a2010-10-19 17:21:58 +000094 initializeSlotIndexesPass(*PassRegistry::getPassRegistry());
95 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
Owen Anderson6c18d1a2010-10-19 17:21:58 +000096 initializeLiveStacksPass(*PassRegistry::getPassRegistry());
Owen Anderson6c18d1a2010-10-19 17:21:58 +000097 initializeVirtRegMapPass(*PassRegistry::getPassRegistry());
Owen Anderson6c18d1a2010-10-19 17:21:58 +000098 }
Lang Hamesfd1bc422010-09-23 04:28:54 +000099
100 /// Return the pass name.
Craig Topper4584cd52014-03-07 09:26:03 +0000101 const char* getPassName() const override {
Lang Hamesfd1bc422010-09-23 04:28:54 +0000102 return "PBQP Register Allocator";
103 }
104
105 /// PBQP analysis usage.
Craig Topper4584cd52014-03-07 09:26:03 +0000106 void getAnalysisUsage(AnalysisUsage &au) const override;
Lang Hamesfd1bc422010-09-23 04:28:54 +0000107
108 /// Perform register allocation
Craig Topper4584cd52014-03-07 09:26:03 +0000109 bool runOnMachineFunction(MachineFunction &MF) override;
Lang Hamesfd1bc422010-09-23 04:28:54 +0000110
111private:
112
113 typedef std::map<const LiveInterval*, unsigned> LI2NodeMap;
114 typedef std::vector<const LiveInterval*> Node2LIMap;
115 typedef std::vector<unsigned> AllowedSet;
116 typedef std::vector<AllowedSet> AllowedSetMap;
117 typedef std::pair<unsigned, unsigned> RegPair;
118 typedef std::map<RegPair, PBQP::PBQPNum> CoalesceMap;
Lang Hamesfd1bc422010-09-23 04:28:54 +0000119 typedef std::set<unsigned> RegSet;
120
Lang Hames934625e2011-06-17 07:09:01 +0000121 char *customPassID;
122
Lang Hames8f31f442014-10-09 18:20:51 +0000123 RegSet VRegsToAlloc, EmptyIntervalVRegs;
Lang Hamesfd1bc422010-09-23 04:28:54 +0000124
125 /// \brief Finds the initial set of vreg intervals to allocate.
Lang Hames8f31f442014-10-09 18:20:51 +0000126 void findVRegIntervalsToAlloc(const MachineFunction &MF, LiveIntervals &LIS);
127
128 /// \brief Constructs an initial graph.
129 void initializeGraph(PBQPRAGraph &G);
Lang Hamesfd1bc422010-09-23 04:28:54 +0000130
Lang Hamesfd1bc422010-09-23 04:28:54 +0000131 /// \brief Given a solved PBQP problem maps this solution back to a register
132 /// assignment.
Lang Hames8f31f442014-10-09 18:20:51 +0000133 bool mapPBQPToRegAlloc(const PBQPRAGraph &G,
134 const PBQP::Solution &Solution,
135 VirtRegMap &VRM,
136 Spiller &VRegSpiller);
Lang Hamesfd1bc422010-09-23 04:28:54 +0000137
138 /// \brief Postprocessing before final spilling. Sets basic block "live in"
139 /// variables.
Lang Hames8f31f442014-10-09 18:20:51 +0000140 void finalizeAlloc(MachineFunction &MF, LiveIntervals &LIS,
141 VirtRegMap &VRM) const;
Lang Hamesfd1bc422010-09-23 04:28:54 +0000142
143};
144
Lang Hamescb1e1012010-09-18 09:07:10 +0000145char RegAllocPBQP::ID = 0;
Evan Chengb25f4632008-10-02 18:29:27 +0000146
Lang Hames8f31f442014-10-09 18:20:51 +0000147/// @brief Set spill costs for each node in the PBQP reg-alloc graph.
148class SpillCosts : public PBQPRAConstraint {
149public:
150 void apply(PBQPRAGraph &G) override {
151 LiveIntervals &LIS = G.getMetadata().LIS;
152
Arnaud A. de Grandmaison829dd812014-11-04 20:51:24 +0000153 // A minimum spill costs, so that register constraints can can be set
154 // without normalization in the [0.0:MinSpillCost( interval.
155 const PBQP::PBQPNum MinSpillCost = 10.0;
156
Lang Hames8f31f442014-10-09 18:20:51 +0000157 for (auto NId : G.nodeIds()) {
158 PBQP::PBQPNum SpillCost =
159 LIS.getInterval(G.getNodeMetadata(NId).getVReg()).weight;
160 if (SpillCost == 0.0)
161 SpillCost = std::numeric_limits<PBQP::PBQPNum>::min();
Arnaud A. de Grandmaison829dd812014-11-04 20:51:24 +0000162 else
163 SpillCost += MinSpillCost;
Lang Hames8f31f442014-10-09 18:20:51 +0000164 PBQPRAGraph::RawVector NodeCosts(G.getNodeCosts(NId));
165 NodeCosts[PBQP::RegAlloc::getSpillOptionIdx()] = SpillCost;
166 G.setNodeCosts(NId, std::move(NodeCosts));
167 }
168 }
169};
170
171/// @brief Add interference edges between overlapping vregs.
172class Interference : public PBQPRAConstraint {
Lang Hamesad0962a2014-10-18 17:26:07 +0000173private:
174
Lang Hames5fe30ca2014-10-27 17:44:25 +0000175 typedef const PBQP::RegAlloc::AllowedRegVector* AllowedRegVecPtr;
176 typedef std::pair<AllowedRegVecPtr, AllowedRegVecPtr> IMatrixKey;
177 typedef DenseMap<IMatrixKey, PBQPRAGraph::MatrixPtr> IMatrixCache;
178
Lang Hamesad0962a2014-10-18 17:26:07 +0000179 // Holds (Interval, CurrentSegmentID, and NodeId). The first two are required
180 // for the fast interference graph construction algorithm. The last is there
181 // to save us from looking up node ids via the VRegToNode map in the graph
182 // metadata.
183 typedef std::tuple<LiveInterval*, size_t, PBQP::GraphBase::NodeId>
184 IntervalInfo;
185
186 static SlotIndex getStartPoint(const IntervalInfo &I) {
187 return std::get<0>(I)->segments[std::get<1>(I)].start;
188 }
189
190 static SlotIndex getEndPoint(const IntervalInfo &I) {
191 return std::get<0>(I)->segments[std::get<1>(I)].end;
192 }
193
194 static PBQP::GraphBase::NodeId getNodeId(const IntervalInfo &I) {
195 return std::get<2>(I);
196 }
197
198 static bool lowestStartPoint(const IntervalInfo &I1,
199 const IntervalInfo &I2) {
200 // Condition reversed because priority queue has the *highest* element at
201 // the front, rather than the lowest.
202 return getStartPoint(I1) > getStartPoint(I2);
203 }
204
205 static bool lowestEndPoint(const IntervalInfo &I1,
206 const IntervalInfo &I2) {
207 SlotIndex E1 = getEndPoint(I1);
208 SlotIndex E2 = getEndPoint(I2);
209
210 if (E1 < E2)
211 return true;
212
213 if (E1 > E2)
214 return false;
215
216 // If two intervals end at the same point, we need a way to break the tie or
217 // the set will assume they're actually equal and refuse to insert a
218 // "duplicate". Just compare the vregs - fast and guaranteed unique.
219 return std::get<0>(I1)->reg < std::get<0>(I2)->reg;
220 }
221
222 static bool isAtLastSegment(const IntervalInfo &I) {
223 return std::get<1>(I) == std::get<0>(I)->size() - 1;
224 }
225
226 static IntervalInfo nextSegment(const IntervalInfo &I) {
227 return std::make_tuple(std::get<0>(I), std::get<1>(I) + 1, std::get<2>(I));
228 }
229
Lang Hames8f31f442014-10-09 18:20:51 +0000230public:
231
232 void apply(PBQPRAGraph &G) override {
Lang Hamesad0962a2014-10-18 17:26:07 +0000233 // The following is loosely based on the linear scan algorithm introduced in
234 // "Linear Scan Register Allocation" by Poletto and Sarkar. This version
235 // isn't linear, because the size of the active set isn't bound by the
236 // number of registers, but rather the size of the largest clique in the
237 // graph. Still, we expect this to be better than N^2.
Lang Hames8f31f442014-10-09 18:20:51 +0000238 LiveIntervals &LIS = G.getMetadata().LIS;
Lang Hames5fe30ca2014-10-27 17:44:25 +0000239
240 // Interferenc matrices are incredibly regular - they're only a function of
241 // the allowed sets, so we cache them to avoid the overhead of constructing
242 // and uniquing them.
243 IMatrixCache C;
Lang Hames8f31f442014-10-09 18:20:51 +0000244
Lang Hamesad0962a2014-10-18 17:26:07 +0000245 typedef std::set<IntervalInfo, decltype(&lowestEndPoint)> IntervalSet;
246 typedef std::priority_queue<IntervalInfo, std::vector<IntervalInfo>,
247 decltype(&lowestStartPoint)> IntervalQueue;
248 IntervalSet Active(lowestEndPoint);
249 IntervalQueue Inactive(lowestStartPoint);
Lang Hames8f31f442014-10-09 18:20:51 +0000250
Lang Hamesad0962a2014-10-18 17:26:07 +0000251 // Start by building the inactive set.
252 for (auto NId : G.nodeIds()) {
253 unsigned VReg = G.getNodeMetadata(NId).getVReg();
254 LiveInterval &LI = LIS.getInterval(VReg);
255 assert(!LI.empty() && "PBQP graph contains node for empty interval");
256 Inactive.push(std::make_tuple(&LI, 0, NId));
257 }
Lang Hames8f31f442014-10-09 18:20:51 +0000258
Lang Hamesad0962a2014-10-18 17:26:07 +0000259 while (!Inactive.empty()) {
260 // Tentatively grab the "next" interval - this choice may be overriden
261 // below.
262 IntervalInfo Cur = Inactive.top();
263
264 // Retire any active intervals that end before Cur starts.
265 IntervalSet::iterator RetireItr = Active.begin();
266 while (RetireItr != Active.end() &&
267 (getEndPoint(*RetireItr) <= getStartPoint(Cur))) {
268 // If this interval has subsequent segments, add the next one to the
269 // inactive list.
270 if (!isAtLastSegment(*RetireItr))
271 Inactive.push(nextSegment(*RetireItr));
272
273 ++RetireItr;
Lang Hames8f31f442014-10-09 18:20:51 +0000274 }
Lang Hamesad0962a2014-10-18 17:26:07 +0000275 Active.erase(Active.begin(), RetireItr);
276
277 // One of the newly retired segments may actually start before the
278 // Cur segment, so re-grab the front of the inactive list.
279 Cur = Inactive.top();
280 Inactive.pop();
281
282 // At this point we know that Cur overlaps all active intervals. Add the
283 // interference edges.
284 PBQP::GraphBase::NodeId NId = getNodeId(Cur);
285 for (const auto &A : Active) {
286 PBQP::GraphBase::NodeId MId = getNodeId(A);
287
288 // Check that we haven't already added this edge
289 // FIXME: findEdge is expensive in the worst case (O(max_clique(G))).
290 // It might be better to replace this with a local bit-matrix.
Lang Hames5fe30ca2014-10-27 17:44:25 +0000291 if (G.findEdge(NId, MId) != PBQPRAGraph::invalidEdgeId())
Lang Hamesad0962a2014-10-18 17:26:07 +0000292 continue;
293
294 // This is a new edge - add it to the graph.
Lang Hames5fe30ca2014-10-27 17:44:25 +0000295 createInterferenceEdge(G, NId, MId, C);
Lang Hamesad0962a2014-10-18 17:26:07 +0000296 }
297
298 // Finally, add Cur to the Active set.
299 Active.insert(Cur);
Lang Hames8f31f442014-10-09 18:20:51 +0000300 }
301 }
302
303private:
304
Lang Hames5fe30ca2014-10-27 17:44:25 +0000305 void createInterferenceEdge(PBQPRAGraph &G, PBQPRAGraph::NodeId NId,
306 PBQPRAGraph::NodeId MId, IMatrixCache &C) {
307
308 const TargetRegisterInfo &TRI =
Eric Christopher7592b0c2015-01-27 08:27:06 +0000309 *G.getMetadata().MF.getSubtarget().getRegisterInfo();
Lang Hames5fe30ca2014-10-27 17:44:25 +0000310
311 const auto &NRegs = G.getNodeMetadata(NId).getAllowedRegs();
312 const auto &MRegs = G.getNodeMetadata(MId).getAllowedRegs();
313
314 // Try looking the edge costs up in the IMatrixCache first.
315 IMatrixKey K(&NRegs, &MRegs);
316 IMatrixCache::iterator I = C.find(K);
317 if (I != C.end()) {
318 G.addEdgeBypassingCostAllocator(NId, MId, I->second);
319 return;
320 }
321
322 PBQPRAGraph::RawMatrix M(NRegs.size() + 1, MRegs.size() + 1, 0);
323 for (unsigned I = 0; I != NRegs.size(); ++I) {
324 unsigned PRegN = NRegs[I];
325 for (unsigned J = 0; J != MRegs.size(); ++J) {
326 unsigned PRegM = MRegs[J];
Lang Hames8f31f442014-10-09 18:20:51 +0000327 if (TRI.regsOverlap(PRegN, PRegM))
328 M[I + 1][J + 1] = std::numeric_limits<PBQP::PBQPNum>::infinity();
329 }
330 }
331
Lang Hames5fe30ca2014-10-27 17:44:25 +0000332 PBQPRAGraph::EdgeId EId = G.addEdge(NId, MId, std::move(M));
333 C[K] = G.getEdgeCostsPtr(EId);
Lang Hames8f31f442014-10-09 18:20:51 +0000334 }
335};
336
337
338class Coalescing : public PBQPRAConstraint {
339public:
340 void apply(PBQPRAGraph &G) override {
341 MachineFunction &MF = G.getMetadata().MF;
342 MachineBlockFrequencyInfo &MBFI = G.getMetadata().MBFI;
Eric Christopher7592b0c2015-01-27 08:27:06 +0000343 CoalescerPair CP(*MF.getSubtarget().getRegisterInfo());
Lang Hames8f31f442014-10-09 18:20:51 +0000344
345 // Scan the machine function and add a coalescing cost whenever CoalescerPair
346 // gives the Ok.
347 for (const auto &MBB : MF) {
348 for (const auto &MI : MBB) {
349
350 // Skip not-coalescable or already coalesced copies.
351 if (!CP.setRegisters(&MI) || CP.getSrcReg() == CP.getDstReg())
352 continue;
353
354 unsigned DstReg = CP.getDstReg();
355 unsigned SrcReg = CP.getSrcReg();
356
Arnaud A. de Grandmaison829dd812014-11-04 20:51:24 +0000357 const float Scale = 1.0f / MBFI.getEntryFreq();
358 PBQP::PBQPNum CBenefit = MBFI.getBlockFreq(&MBB).getFrequency() * Scale;
Lang Hames8f31f442014-10-09 18:20:51 +0000359
360 if (CP.isPhys()) {
361 if (!MF.getRegInfo().isAllocatable(DstReg))
362 continue;
363
364 PBQPRAGraph::NodeId NId = G.getMetadata().getNodeIdForVReg(SrcReg);
365
Lang Hames5fe30ca2014-10-27 17:44:25 +0000366 const PBQPRAGraph::NodeMetadata::AllowedRegVector &Allowed =
367 G.getNodeMetadata(NId).getAllowedRegs();
Lang Hames8f31f442014-10-09 18:20:51 +0000368
369 unsigned PRegOpt = 0;
370 while (PRegOpt < Allowed.size() && Allowed[PRegOpt] != DstReg)
371 ++PRegOpt;
372
373 if (PRegOpt < Allowed.size()) {
374 PBQPRAGraph::RawVector NewCosts(G.getNodeCosts(NId));
Arnaud A. de Grandmaisond3648d02014-10-21 16:24:15 +0000375 NewCosts[PRegOpt + 1] -= CBenefit;
Lang Hames8f31f442014-10-09 18:20:51 +0000376 G.setNodeCosts(NId, std::move(NewCosts));
377 }
378 } else {
379 PBQPRAGraph::NodeId N1Id = G.getMetadata().getNodeIdForVReg(DstReg);
380 PBQPRAGraph::NodeId N2Id = G.getMetadata().getNodeIdForVReg(SrcReg);
Lang Hames5fe30ca2014-10-27 17:44:25 +0000381 const PBQPRAGraph::NodeMetadata::AllowedRegVector *Allowed1 =
382 &G.getNodeMetadata(N1Id).getAllowedRegs();
383 const PBQPRAGraph::NodeMetadata::AllowedRegVector *Allowed2 =
384 &G.getNodeMetadata(N2Id).getAllowedRegs();
Lang Hames8f31f442014-10-09 18:20:51 +0000385
386 PBQPRAGraph::EdgeId EId = G.findEdge(N1Id, N2Id);
387 if (EId == G.invalidEdgeId()) {
388 PBQPRAGraph::RawMatrix Costs(Allowed1->size() + 1,
389 Allowed2->size() + 1, 0);
390 addVirtRegCoalesce(Costs, *Allowed1, *Allowed2, CBenefit);
391 G.addEdge(N1Id, N2Id, std::move(Costs));
392 } else {
393 if (G.getEdgeNode1Id(EId) == N2Id) {
394 std::swap(N1Id, N2Id);
395 std::swap(Allowed1, Allowed2);
396 }
397 PBQPRAGraph::RawMatrix Costs(G.getEdgeCosts(EId));
398 addVirtRegCoalesce(Costs, *Allowed1, *Allowed2, CBenefit);
399 G.setEdgeCosts(EId, std::move(Costs));
400 }
401 }
402 }
403 }
404 }
405
406private:
407
408 void addVirtRegCoalesce(
Lang Hames5fe30ca2014-10-27 17:44:25 +0000409 PBQPRAGraph::RawMatrix &CostMat,
410 const PBQPRAGraph::NodeMetadata::AllowedRegVector &Allowed1,
411 const PBQPRAGraph::NodeMetadata::AllowedRegVector &Allowed2,
412 PBQP::PBQPNum Benefit) {
Lang Hames8f31f442014-10-09 18:20:51 +0000413 assert(CostMat.getRows() == Allowed1.size() + 1 && "Size mismatch.");
414 assert(CostMat.getCols() == Allowed2.size() + 1 && "Size mismatch.");
415 for (unsigned I = 0; I != Allowed1.size(); ++I) {
416 unsigned PReg1 = Allowed1[I];
417 for (unsigned J = 0; J != Allowed2.size(); ++J) {
418 unsigned PReg2 = Allowed2[J];
419 if (PReg1 == PReg2)
Arnaud A. de Grandmaisond3648d02014-10-21 16:24:15 +0000420 CostMat[I + 1][J + 1] -= Benefit;
Lang Hames8f31f442014-10-09 18:20:51 +0000421 }
422 }
423 }
424
425};
426
Lang Hamesfd1bc422010-09-23 04:28:54 +0000427} // End anonymous namespace.
428
Lang Hames8f31f442014-10-09 18:20:51 +0000429// Out-of-line destructor/anchor for PBQPRAConstraint.
430PBQPRAConstraint::~PBQPRAConstraint() {}
431void PBQPRAConstraint::anchor() {}
432void PBQPRAConstraintList::anchor() {}
Lang Hamescb1e1012010-09-18 09:07:10 +0000433
434void RegAllocPBQP::getAnalysisUsage(AnalysisUsage &au) const {
Lang Hamesb13b6a02011-12-06 01:45:57 +0000435 au.setPreservesCFG();
436 au.addRequired<AliasAnalysis>();
437 au.addPreserved<AliasAnalysis>();
Lang Hamescb1e1012010-09-18 09:07:10 +0000438 au.addRequired<SlotIndexes>();
439 au.addPreserved<SlotIndexes>();
440 au.addRequired<LiveIntervals>();
Lang Hames8ce99f22012-10-04 04:50:53 +0000441 au.addPreserved<LiveIntervals>();
Lang Hamescb1e1012010-09-18 09:07:10 +0000442 //au.addRequiredID(SplitCriticalEdgesID);
Lang Hames934625e2011-06-17 07:09:01 +0000443 if (customPassID)
444 au.addRequiredID(*customPassID);
Lang Hamescb1e1012010-09-18 09:07:10 +0000445 au.addRequired<LiveStacks>();
446 au.addPreserved<LiveStacks>();
Benjamin Kramere2a1d892013-06-17 19:00:36 +0000447 au.addRequired<MachineBlockFrequencyInfo>();
448 au.addPreserved<MachineBlockFrequencyInfo>();
Lang Hames7d99d792013-07-01 20:47:47 +0000449 au.addRequired<MachineLoopInfo>();
450 au.addPreserved<MachineLoopInfo>();
Lang Hamesb13b6a02011-12-06 01:45:57 +0000451 au.addRequired<MachineDominatorTree>();
452 au.addPreserved<MachineDominatorTree>();
Lang Hamescb1e1012010-09-18 09:07:10 +0000453 au.addRequired<VirtRegMap>();
Lang Hames8ce99f22012-10-04 04:50:53 +0000454 au.addPreserved<VirtRegMap>();
Lang Hamescb1e1012010-09-18 09:07:10 +0000455 MachineFunctionPass::getAnalysisUsage(au);
456}
457
Lang Hames8f31f442014-10-09 18:20:51 +0000458void RegAllocPBQP::findVRegIntervalsToAlloc(const MachineFunction &MF,
459 LiveIntervals &LIS) {
460 const MachineRegisterInfo &MRI = MF.getRegInfo();
Lang Hames49ab8bc2008-11-16 12:12:54 +0000461
462 // Iterate over all live ranges.
Lang Hames8f31f442014-10-09 18:20:51 +0000463 for (unsigned I = 0, E = MRI.getNumVirtRegs(); I != E; ++I) {
464 unsigned Reg = TargetRegisterInfo::index2VirtReg(I);
465 if (MRI.reg_nodbg_empty(Reg))
Lang Hames49ab8bc2008-11-16 12:12:54 +0000466 continue;
Lang Hames8f31f442014-10-09 18:20:51 +0000467 LiveInterval &LI = LIS.getInterval(Reg);
Lang Hames49ab8bc2008-11-16 12:12:54 +0000468
469 // If this live interval is non-empty we will use pbqp to allocate it.
470 // Empty intervals we allocate in a simple post-processing stage in
471 // finalizeAlloc.
Lang Hames8f31f442014-10-09 18:20:51 +0000472 if (!LI.empty()) {
473 VRegsToAlloc.insert(LI.reg);
Lang Hamesc702ba62010-11-12 05:47:21 +0000474 } else {
Lang Hames8f31f442014-10-09 18:20:51 +0000475 EmptyIntervalVRegs.insert(LI.reg);
Lang Hames49ab8bc2008-11-16 12:12:54 +0000476 }
477 }
Evan Chengb25f4632008-10-02 18:29:27 +0000478}
479
Arnaud A. de Grandmaisona11cab32014-11-04 20:51:29 +0000480static bool isACalleeSavedRegister(unsigned reg, const TargetRegisterInfo &TRI,
481 const MachineFunction &MF) {
482 const MCPhysReg *CSR = TRI.getCalleeSavedRegs(&MF);
483 for (unsigned i = 0; CSR[i] != 0; ++i)
484 if (TRI.regsOverlap(reg, CSR[i]))
485 return true;
486 return false;
487}
488
Lang Hames8f31f442014-10-09 18:20:51 +0000489void RegAllocPBQP::initializeGraph(PBQPRAGraph &G) {
490 MachineFunction &MF = G.getMetadata().MF;
491
492 LiveIntervals &LIS = G.getMetadata().LIS;
493 const MachineRegisterInfo &MRI = G.getMetadata().MF.getRegInfo();
494 const TargetRegisterInfo &TRI =
Eric Christopher7592b0c2015-01-27 08:27:06 +0000495 *G.getMetadata().MF.getSubtarget().getRegisterInfo();
Lang Hames8f31f442014-10-09 18:20:51 +0000496
497 for (auto VReg : VRegsToAlloc) {
498 const TargetRegisterClass *TRC = MRI.getRegClass(VReg);
499 LiveInterval &VRegLI = LIS.getInterval(VReg);
500
501 // Record any overlaps with regmask operands.
502 BitVector RegMaskOverlaps;
503 LIS.checkRegMaskInterference(VRegLI, RegMaskOverlaps);
504
505 // Compute an initial allowed set for the current vreg.
506 std::vector<unsigned> VRegAllowed;
507 ArrayRef<MCPhysReg> RawPRegOrder = TRC->getRawAllocationOrder(MF);
508 for (unsigned I = 0; I != RawPRegOrder.size(); ++I) {
509 unsigned PReg = RawPRegOrder[I];
510 if (MRI.isReserved(PReg))
511 continue;
512
513 // vregLI crosses a regmask operand that clobbers preg.
514 if (!RegMaskOverlaps.empty() && !RegMaskOverlaps.test(PReg))
515 continue;
516
517 // vregLI overlaps fixed regunit interference.
518 bool Interference = false;
519 for (MCRegUnitIterator Units(PReg, &TRI); Units.isValid(); ++Units) {
520 if (VRegLI.overlaps(LIS.getRegUnit(*Units))) {
521 Interference = true;
522 break;
523 }
524 }
525 if (Interference)
526 continue;
527
528 // preg is usable for this virtual register.
529 VRegAllowed.push_back(PReg);
530 }
531
532 PBQPRAGraph::RawVector NodeCosts(VRegAllowed.size() + 1, 0);
Arnaud A. de Grandmaisona11cab32014-11-04 20:51:29 +0000533
534 // Tweak cost of callee saved registers, as using then force spilling and
535 // restoring them. This would only happen in the prologue / epilogue though.
536 for (unsigned i = 0; i != VRegAllowed.size(); ++i)
537 if (isACalleeSavedRegister(VRegAllowed[i], TRI, MF))
538 NodeCosts[1 + i] += 1.0;
539
Lang Hames8f31f442014-10-09 18:20:51 +0000540 PBQPRAGraph::NodeId NId = G.addNode(std::move(NodeCosts));
541 G.getNodeMetadata(NId).setVReg(VReg);
Lang Hames5fe30ca2014-10-27 17:44:25 +0000542 G.getNodeMetadata(NId).setAllowedRegs(
543 G.getMetadata().getAllowedRegs(std::move(VRegAllowed)));
Lang Hames8f31f442014-10-09 18:20:51 +0000544 G.getMetadata().setNodeIdForVReg(VReg, NId);
545 }
546}
547
548bool RegAllocPBQP::mapPBQPToRegAlloc(const PBQPRAGraph &G,
549 const PBQP::Solution &Solution,
550 VirtRegMap &VRM,
551 Spiller &VRegSpiller) {
552 MachineFunction &MF = G.getMetadata().MF;
553 LiveIntervals &LIS = G.getMetadata().LIS;
Eric Christopher7592b0c2015-01-27 08:27:06 +0000554 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
Lang Hames8f31f442014-10-09 18:20:51 +0000555 (void)TRI;
556
Lang Hamescb1e1012010-09-18 09:07:10 +0000557 // Set to true if we have any spills
Lang Hames8f31f442014-10-09 18:20:51 +0000558 bool AnotherRoundNeeded = false;
Lang Hamescb1e1012010-09-18 09:07:10 +0000559
560 // Clear the existing allocation.
Lang Hames8f31f442014-10-09 18:20:51 +0000561 VRM.clearAllVirt();
Lang Hamescb1e1012010-09-18 09:07:10 +0000562
Lang Hamescb1e1012010-09-18 09:07:10 +0000563 // Iterate over the nodes mapping the PBQP solution to a register
564 // assignment.
Lang Hames8f31f442014-10-09 18:20:51 +0000565 for (auto NId : G.nodeIds()) {
566 unsigned VReg = G.getNodeMetadata(NId).getVReg();
567 unsigned AllocOption = Solution.getSelection(NId);
Lang Hamescb1e1012010-09-18 09:07:10 +0000568
Lang Hames8f31f442014-10-09 18:20:51 +0000569 if (AllocOption != PBQP::RegAlloc::getSpillOptionIdx()) {
Lang Hames5fe30ca2014-10-27 17:44:25 +0000570 unsigned PReg = G.getNodeMetadata(NId).getAllowedRegs()[AllocOption - 1];
Lang Hames8f31f442014-10-09 18:20:51 +0000571 DEBUG(dbgs() << "VREG " << PrintReg(VReg, &TRI) << " -> "
572 << TRI.getName(PReg) << "\n");
573 assert(PReg != 0 && "Invalid preg selected.");
574 VRM.assignVirt2Phys(VReg, PReg);
575 } else {
576 VRegsToAlloc.erase(VReg);
577 SmallVector<unsigned, 8> NewSpills;
578 LiveRangeEdit LRE(&LIS.getInterval(VReg), NewSpills, MF, LIS, &VRM);
579 VRegSpiller.spill(LRE);
Lang Hamescb1e1012010-09-18 09:07:10 +0000580
Lang Hames8f31f442014-10-09 18:20:51 +0000581 DEBUG(dbgs() << "VREG " << PrintReg(VReg, &TRI) << " -> SPILLED (Cost: "
Jakob Stoklund Olesen11bb63a2011-11-12 23:17:52 +0000582 << LRE.getParent().weight << ", New vregs: ");
Lang Hamescb1e1012010-09-18 09:07:10 +0000583
584 // Copy any newly inserted live intervals into the list of regs to
585 // allocate.
Lang Hames8f31f442014-10-09 18:20:51 +0000586 for (LiveRangeEdit::iterator I = LRE.begin(), E = LRE.end();
587 I != E; ++I) {
588 LiveInterval &LI = LIS.getInterval(*I);
589 assert(!LI.empty() && "Empty spill range.");
590 DEBUG(dbgs() << PrintReg(LI.reg, &TRI) << " ");
591 VRegsToAlloc.insert(LI.reg);
Lang Hamescb1e1012010-09-18 09:07:10 +0000592 }
593
594 DEBUG(dbgs() << ")\n");
595
596 // We need another round if spill intervals were added.
Lang Hames8f31f442014-10-09 18:20:51 +0000597 AnotherRoundNeeded |= !LRE.empty();
Lang Hamescb1e1012010-09-18 09:07:10 +0000598 }
599 }
600
Lang Hames8f31f442014-10-09 18:20:51 +0000601 return !AnotherRoundNeeded;
Lang Hamescb1e1012010-09-18 09:07:10 +0000602}
603
Lang Hames8f31f442014-10-09 18:20:51 +0000604void RegAllocPBQP::finalizeAlloc(MachineFunction &MF,
605 LiveIntervals &LIS,
606 VirtRegMap &VRM) const {
607 MachineRegisterInfo &MRI = MF.getRegInfo();
608
Lang Hames49ab8bc2008-11-16 12:12:54 +0000609 // First allocate registers for the empty intervals.
Lang Hamescb1e1012010-09-18 09:07:10 +0000610 for (RegSet::const_iterator
Lang Hames8f31f442014-10-09 18:20:51 +0000611 I = EmptyIntervalVRegs.begin(), E = EmptyIntervalVRegs.end();
612 I != E; ++I) {
613 LiveInterval &LI = LIS.getInterval(*I);
Lang Hames49ab8bc2008-11-16 12:12:54 +0000614
Lang Hames8f31f442014-10-09 18:20:51 +0000615 unsigned PReg = MRI.getSimpleHint(LI.reg);
Lang Hames88fae6f2009-08-06 23:32:48 +0000616
Lang Hames8f31f442014-10-09 18:20:51 +0000617 if (PReg == 0) {
618 const TargetRegisterClass &RC = *MRI.getRegClass(LI.reg);
619 PReg = RC.getRawAllocationOrder(MF).front();
Lang Hames49ab8bc2008-11-16 12:12:54 +0000620 }
Misha Brukmanda467482009-01-08 15:50:22 +0000621
Lang Hames8f31f442014-10-09 18:20:51 +0000622 VRM.assignVirt2Phys(LI.reg, PReg);
Lang Hames49ab8bc2008-11-16 12:12:54 +0000623 }
Lang Hames49ab8bc2008-11-16 12:12:54 +0000624}
625
Arnaud A. de Grandmaison829dd812014-11-04 20:51:24 +0000626static inline float normalizePBQPSpillWeight(float UseDefFreq, unsigned Size,
627 unsigned NumInstr) {
628 // All intervals have a spill weight that is mostly proportional to the number
629 // of uses, with uses in loops having a bigger weight.
630 return NumInstr * normalizeSpillWeight(UseDefFreq, Size, 1);
631}
632
Lang Hamescb1e1012010-09-18 09:07:10 +0000633bool RegAllocPBQP::runOnMachineFunction(MachineFunction &MF) {
Lang Hames8f31f442014-10-09 18:20:51 +0000634 LiveIntervals &LIS = getAnalysis<LiveIntervals>();
635 MachineBlockFrequencyInfo &MBFI =
636 getAnalysis<MachineBlockFrequencyInfo>();
Lang Hames49ab8bc2008-11-16 12:12:54 +0000637
Arnaud A. de Grandmaison829dd812014-11-04 20:51:24 +0000638 calculateSpillWeightsAndHints(LIS, MF, getAnalysis<MachineLoopInfo>(), MBFI,
639 normalizePBQPSpillWeight);
Evan Chengb25f4632008-10-02 18:29:27 +0000640
Lang Hames8f31f442014-10-09 18:20:51 +0000641 VirtRegMap &VRM = getAnalysis<VirtRegMap>();
Evan Chengb25f4632008-10-02 18:29:27 +0000642
Lang Hames8f31f442014-10-09 18:20:51 +0000643 std::unique_ptr<Spiller> VRegSpiller(createInlineSpiller(*this, MF, VRM));
Arnaud A. de Grandmaison760c1e02013-11-10 17:46:31 +0000644
Lang Hames8f31f442014-10-09 18:20:51 +0000645 MF.getRegInfo().freezeReservedRegs(MF);
Evan Chengb25f4632008-10-02 18:29:27 +0000646
Lang Hames8f31f442014-10-09 18:20:51 +0000647 DEBUG(dbgs() << "PBQP Register Allocating for " << MF.getName() << "\n");
Lang Hames49ab8bc2008-11-16 12:12:54 +0000648
Evan Chengb25f4632008-10-02 18:29:27 +0000649 // Allocator main loop:
Misha Brukmanda467482009-01-08 15:50:22 +0000650 //
Evan Chengb25f4632008-10-02 18:29:27 +0000651 // * Map current regalloc problem to a PBQP problem
652 // * Solve the PBQP problem
653 // * Map the solution back to a register allocation
654 // * Spill if necessary
Misha Brukmanda467482009-01-08 15:50:22 +0000655 //
Evan Chengb25f4632008-10-02 18:29:27 +0000656 // This process is continued till no more spills are generated.
657
Lang Hames49ab8bc2008-11-16 12:12:54 +0000658 // Find the vreg intervals in need of allocation.
Lang Hames8f31f442014-10-09 18:20:51 +0000659 findVRegIntervalsToAlloc(MF, LIS);
Misha Brukmanda467482009-01-08 15:50:22 +0000660
Craig Toppera538d832012-08-22 06:07:19 +0000661#ifndef NDEBUG
Lang Hames8f31f442014-10-09 18:20:51 +0000662 const Function &F = *MF.getFunction();
663 std::string FullyQualifiedName =
664 F.getParent()->getModuleIdentifier() + "." + F.getName().str();
Craig Toppera538d832012-08-22 06:07:19 +0000665#endif
Lang Hames95e021f2012-03-26 23:07:23 +0000666
Lang Hames49ab8bc2008-11-16 12:12:54 +0000667 // If there are non-empty intervals allocate them using pbqp.
Lang Hames8f31f442014-10-09 18:20:51 +0000668 if (!VRegsToAlloc.empty()) {
Evan Chengb25f4632008-10-02 18:29:27 +0000669
Eric Christopher7592b0c2015-01-27 08:27:06 +0000670 const TargetSubtargetInfo &Subtarget = MF.getSubtarget();
Lang Hames8f31f442014-10-09 18:20:51 +0000671 std::unique_ptr<PBQPRAConstraintList> ConstraintsRoot =
672 llvm::make_unique<PBQPRAConstraintList>();
673 ConstraintsRoot->addConstraint(llvm::make_unique<SpillCosts>());
674 ConstraintsRoot->addConstraint(llvm::make_unique<Interference>());
675 if (PBQPCoalescing)
676 ConstraintsRoot->addConstraint(llvm::make_unique<Coalescing>());
677 ConstraintsRoot->addConstraint(Subtarget.getCustomPBQPConstraints());
Lang Hames49ab8bc2008-11-16 12:12:54 +0000678
Lang Hames8f31f442014-10-09 18:20:51 +0000679 bool PBQPAllocComplete = false;
680 unsigned Round = 0;
Lang Hames49ab8bc2008-11-16 12:12:54 +0000681
Lang Hames8f31f442014-10-09 18:20:51 +0000682 while (!PBQPAllocComplete) {
683 DEBUG(dbgs() << " PBQP Regalloc round " << Round << ":\n");
684
685 PBQPRAGraph G(PBQPRAGraph::GraphMetadata(MF, LIS, MBFI));
686 initializeGraph(G);
687 ConstraintsRoot->apply(G);
Lang Hames95e021f2012-03-26 23:07:23 +0000688
689#ifndef NDEBUG
Lang Hames8f31f442014-10-09 18:20:51 +0000690 if (PBQPDumpGraphs) {
691 std::ostringstream RS;
692 RS << Round;
693 std::string GraphFileName = FullyQualifiedName + "." + RS.str() +
694 ".pbqpgraph";
Rafael Espindola3fd1e992014-08-25 18:16:47 +0000695 std::error_code EC;
Lang Hames8f31f442014-10-09 18:20:51 +0000696 raw_fd_ostream OS(GraphFileName, EC, sys::fs::F_Text);
697 DEBUG(dbgs() << "Dumping graph for round " << Round << " to \""
698 << GraphFileName << "\"\n");
699 G.dumpToStream(OS);
Lang Hames95e021f2012-03-26 23:07:23 +0000700 }
701#endif
702
Lang Hames8f31f442014-10-09 18:20:51 +0000703 PBQP::Solution Solution = PBQP::RegAlloc::solve(G);
704 PBQPAllocComplete = mapPBQPToRegAlloc(G, Solution, VRM, *VRegSpiller);
705 ++Round;
Lang Hames49ab8bc2008-11-16 12:12:54 +0000706 }
Evan Chengb25f4632008-10-02 18:29:27 +0000707 }
708
Lang Hames49ab8bc2008-11-16 12:12:54 +0000709 // Finalise allocation, allocate empty ranges.
Lang Hames8f31f442014-10-09 18:20:51 +0000710 finalizeAlloc(MF, LIS, VRM);
711 VRegsToAlloc.clear();
712 EmptyIntervalVRegs.clear();
Lang Hames49ab8bc2008-11-16 12:12:54 +0000713
Lang Hames8f31f442014-10-09 18:20:51 +0000714 DEBUG(dbgs() << "Post alloc VirtRegMap:\n" << VRM << "\n");
Lang Hames49ab8bc2008-11-16 12:12:54 +0000715
Misha Brukmanda467482009-01-08 15:50:22 +0000716 return true;
Evan Chengb25f4632008-10-02 18:29:27 +0000717}
718
Lang Hames8f31f442014-10-09 18:20:51 +0000719FunctionPass *llvm::createPBQPRegisterAllocator(char *customPassID) {
720 return new RegAllocPBQP(customPassID);
Evan Chengb25f4632008-10-02 18:29:27 +0000721}
722
Lang Hamesfd1bc422010-09-23 04:28:54 +0000723FunctionPass* llvm::createDefaultPBQPRegisterAllocator() {
Lang Hames8f31f442014-10-09 18:20:51 +0000724 return createPBQPRegisterAllocator();
Lang Hamescb1e1012010-09-18 09:07:10 +0000725}
Evan Chengb25f4632008-10-02 18:29:27 +0000726
727#undef DEBUG_TYPE