blob: a8bc694dc17e775c7e997d852a63780c2cb4dac3 [file] [log] [blame]
Tim Northover69fa84a2016-10-14 22:18:18 +00001//===-- llvm/CodeGen/GlobalISel/LegalizerHelper.cpp -----------------------===//
Tim Northover33b07d62016-07-22 20:03:43 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Tim Northover69fa84a2016-10-14 22:18:18 +000010/// \file This file implements the LegalizerHelper class to legalize
Tim Northover33b07d62016-07-22 20:03:43 +000011/// individual instructions and the LegalizeMachineIR wrapper pass for the
12/// primary legalization.
13//
14//===----------------------------------------------------------------------===//
15
Tim Northover69fa84a2016-10-14 22:18:18 +000016#include "llvm/CodeGen/GlobalISel/LegalizerHelper.h"
Tim Northoveredb3c8c2016-08-29 19:07:16 +000017#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Tim Northover69fa84a2016-10-14 22:18:18 +000018#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
Tim Northover33b07d62016-07-22 20:03:43 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
20#include "llvm/Support/Debug.h"
21#include "llvm/Support/raw_ostream.h"
Tim Northoveredb3c8c2016-08-29 19:07:16 +000022#include "llvm/Target/TargetLowering.h"
Tim Northover33b07d62016-07-22 20:03:43 +000023#include "llvm/Target/TargetSubtargetInfo.h"
24
25#include <sstream>
26
27#define DEBUG_TYPE "legalize-mir"
28
29using namespace llvm;
30
Tim Northover69fa84a2016-10-14 22:18:18 +000031LegalizerHelper::LegalizerHelper(MachineFunction &MF)
Tim Northover33b07d62016-07-22 20:03:43 +000032 : MRI(MF.getRegInfo()) {
33 MIRBuilder.setMF(MF);
34}
35
Tim Northover69fa84a2016-10-14 22:18:18 +000036LegalizerHelper::LegalizeResult
37LegalizerHelper::legalizeInstrStep(MachineInstr &MI,
38 const LegalizerInfo &LegalizerInfo) {
39 auto Action = LegalizerInfo.getAction(MI, MRI);
Tim Northovera01bece2016-08-23 19:30:42 +000040 switch (std::get<0>(Action)) {
Tim Northover69fa84a2016-10-14 22:18:18 +000041 case LegalizerInfo::Legal:
Tim Northover33b07d62016-07-22 20:03:43 +000042 return AlreadyLegal;
Tim Northover69fa84a2016-10-14 22:18:18 +000043 case LegalizerInfo::Libcall:
Tim Northoveredb3c8c2016-08-29 19:07:16 +000044 return libcall(MI);
Tim Northover69fa84a2016-10-14 22:18:18 +000045 case LegalizerInfo::NarrowScalar:
Tim Northovera01bece2016-08-23 19:30:42 +000046 return narrowScalar(MI, std::get<1>(Action), std::get<2>(Action));
Tim Northover69fa84a2016-10-14 22:18:18 +000047 case LegalizerInfo::WidenScalar:
Tim Northovera01bece2016-08-23 19:30:42 +000048 return widenScalar(MI, std::get<1>(Action), std::get<2>(Action));
Tim Northover69fa84a2016-10-14 22:18:18 +000049 case LegalizerInfo::Lower:
Tim Northovercecee562016-08-26 17:46:13 +000050 return lower(MI, std::get<1>(Action), std::get<2>(Action));
Tim Northover69fa84a2016-10-14 22:18:18 +000051 case LegalizerInfo::FewerElements:
Tim Northovera01bece2016-08-23 19:30:42 +000052 return fewerElementsVector(MI, std::get<1>(Action), std::get<2>(Action));
Tim Northover91366172017-02-15 23:22:50 +000053 case LegalizerInfo::Custom:
54 return LegalizerInfo.legalizeCustom(MI, MRI, MIRBuilder) ? Legalized
55 : UnableToLegalize;
Tim Northover33b07d62016-07-22 20:03:43 +000056 default:
57 return UnableToLegalize;
58 }
59}
60
Tim Northover69fa84a2016-10-14 22:18:18 +000061LegalizerHelper::LegalizeResult
62LegalizerHelper::legalizeInstr(MachineInstr &MI,
63 const LegalizerInfo &LegalizerInfo) {
Tim Northoverac5148e2016-08-29 19:27:20 +000064 SmallVector<MachineInstr *, 4> WorkList;
65 MIRBuilder.recordInsertions(
66 [&](MachineInstr *MI) { WorkList.push_back(MI); });
67 WorkList.push_back(&MI);
Tim Northover438c77c2016-08-25 17:37:32 +000068
69 bool Changed = false;
70 LegalizeResult Res;
Tim Northoverac5148e2016-08-29 19:27:20 +000071 unsigned Idx = 0;
Tim Northover438c77c2016-08-25 17:37:32 +000072 do {
Tim Northover69fa84a2016-10-14 22:18:18 +000073 Res = legalizeInstrStep(*WorkList[Idx], LegalizerInfo);
Tim Northover438c77c2016-08-25 17:37:32 +000074 if (Res == UnableToLegalize) {
75 MIRBuilder.stopRecordingInsertions();
76 return UnableToLegalize;
77 }
78 Changed |= Res == Legalized;
Tim Northoverac5148e2016-08-29 19:27:20 +000079 ++Idx;
80 } while (Idx < WorkList.size());
Tim Northover438c77c2016-08-25 17:37:32 +000081
82 MIRBuilder.stopRecordingInsertions();
83
84 return Changed ? Legalized : AlreadyLegal;
85}
86
Tim Northover69fa84a2016-10-14 22:18:18 +000087void LegalizerHelper::extractParts(unsigned Reg, LLT Ty, int NumParts,
88 SmallVectorImpl<unsigned> &VRegs) {
Tim Northoverbf017292017-03-03 22:46:09 +000089 for (int i = 0; i < NumParts; ++i)
Tim Northover0f140c72016-09-09 11:46:34 +000090 VRegs.push_back(MRI.createGenericVirtualRegister(Ty));
Tim Northoverbf017292017-03-03 22:46:09 +000091 MIRBuilder.buildUnmerge(VRegs, Reg);
Tim Northover33b07d62016-07-22 20:03:43 +000092}
93
Tim Northovere0418412017-02-08 23:23:39 +000094static RTLIB::Libcall getRTLibDesc(unsigned Opcode, unsigned Size) {
95 switch (Opcode) {
96 case TargetOpcode::G_FREM:
97 return Size == 64 ? RTLIB::REM_F64 : RTLIB::REM_F32;
98 case TargetOpcode::G_FPOW:
99 return Size == 64 ? RTLIB::POW_F64 : RTLIB::POW_F32;
100 }
101 llvm_unreachable("Unknown libcall function");
102}
103
Tim Northover69fa84a2016-10-14 22:18:18 +0000104LegalizerHelper::LegalizeResult
105LegalizerHelper::libcall(MachineInstr &MI) {
Tim Northover0f140c72016-09-09 11:46:34 +0000106 LLT Ty = MRI.getType(MI.getOperand(0).getReg());
107 unsigned Size = Ty.getSizeInBits();
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000108 MIRBuilder.setInstr(MI);
109
110 switch (MI.getOpcode()) {
111 default:
112 return UnableToLegalize;
Tim Northovere0418412017-02-08 23:23:39 +0000113 case TargetOpcode::G_FPOW:
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000114 case TargetOpcode::G_FREM: {
Tim Northover11a23542016-08-31 21:24:02 +0000115 auto &Ctx = MIRBuilder.getMF().getFunction()->getContext();
116 Type *Ty = Size == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx);
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000117 auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering();
118 auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering();
Tim Northovere0418412017-02-08 23:23:39 +0000119 const char *Name = TLI.getLibcallName(getRTLibDesc(MI.getOpcode(), Size));
Tim Northover9a467182016-09-21 12:57:45 +0000120 CLI.lowerCall(
121 MIRBuilder, MachineOperand::CreateES(Name),
122 {MI.getOperand(0).getReg(), Ty},
123 {{MI.getOperand(1).getReg(), Ty}, {MI.getOperand(2).getReg(), Ty}});
Tim Northoveredb3c8c2016-08-29 19:07:16 +0000124 MI.eraseFromParent();
125 return Legalized;
126 }
127 }
128}
129
Tim Northover69fa84a2016-10-14 22:18:18 +0000130LegalizerHelper::LegalizeResult LegalizerHelper::narrowScalar(MachineInstr &MI,
131 unsigned TypeIdx,
132 LLT NarrowTy) {
Quentin Colombet5e60bcd2016-08-27 02:38:21 +0000133 // FIXME: Don't know how to handle secondary types yet.
134 if (TypeIdx != 0)
135 return UnableToLegalize;
Justin Bognerfde01042017-01-18 17:29:54 +0000136
137 MIRBuilder.setInstr(MI);
138
Tim Northover9656f142016-08-04 20:54:13 +0000139 switch (MI.getOpcode()) {
140 default:
141 return UnableToLegalize;
142 case TargetOpcode::G_ADD: {
143 // Expand in terms of carry-setting/consuming G_ADDE instructions.
Tim Northover0f140c72016-09-09 11:46:34 +0000144 int NumParts = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits() /
145 NarrowTy.getSizeInBits();
Tim Northover9656f142016-08-04 20:54:13 +0000146
Tim Northoverb18ea162016-09-20 15:20:36 +0000147 SmallVector<unsigned, 2> Src1Regs, Src2Regs, DstRegs;
Tim Northover9656f142016-08-04 20:54:13 +0000148 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs);
149 extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs);
150
Tim Northover0f140c72016-09-09 11:46:34 +0000151 unsigned CarryIn = MRI.createGenericVirtualRegister(LLT::scalar(1));
152 MIRBuilder.buildConstant(CarryIn, 0);
Tim Northover9656f142016-08-04 20:54:13 +0000153
154 for (int i = 0; i < NumParts; ++i) {
Tim Northover0f140c72016-09-09 11:46:34 +0000155 unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy);
156 unsigned CarryOut = MRI.createGenericVirtualRegister(LLT::scalar(1));
Tim Northover9656f142016-08-04 20:54:13 +0000157
Tim Northover0f140c72016-09-09 11:46:34 +0000158 MIRBuilder.buildUAdde(DstReg, CarryOut, Src1Regs[i],
Tim Northover91c81732016-08-19 17:17:06 +0000159 Src2Regs[i], CarryIn);
Tim Northover9656f142016-08-04 20:54:13 +0000160
161 DstRegs.push_back(DstReg);
162 CarryIn = CarryOut;
163 }
Tim Northover0f140c72016-09-09 11:46:34 +0000164 unsigned DstReg = MI.getOperand(0).getReg();
Tim Northoverbf017292017-03-03 22:46:09 +0000165 MIRBuilder.buildMerge(DstReg, DstRegs);
Tim Northover9656f142016-08-04 20:54:13 +0000166 MI.eraseFromParent();
167 return Legalized;
168 }
Tim Northover0e6afbd2017-02-06 21:56:47 +0000169 case TargetOpcode::G_INSERT: {
170 if (TypeIdx != 0)
171 return UnableToLegalize;
172
Tim Northover75e0b912017-03-06 18:23:04 +0000173 int64_t NarrowSize = NarrowTy.getSizeInBits();
Tim Northover0e6afbd2017-02-06 21:56:47 +0000174 int NumParts =
175 MRI.getType(MI.getOperand(0).getReg()).getSizeInBits() / NarrowSize;
176
177 SmallVector<unsigned, 2> SrcRegs, DstRegs;
178 SmallVector<uint64_t, 2> Indexes;
179 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs);
180
Tim Northover75e0b912017-03-06 18:23:04 +0000181 unsigned OpReg = MI.getOperand(2).getReg();
182 int64_t OpStart = MI.getOperand(3).getImm();
183 int64_t OpSize = MRI.getType(OpReg).getSizeInBits();
Tim Northover0e6afbd2017-02-06 21:56:47 +0000184 for (int i = 0; i < NumParts; ++i) {
185 unsigned DstStart = i * NarrowSize;
Tim Northover0e6afbd2017-02-06 21:56:47 +0000186
Tim Northover75e0b912017-03-06 18:23:04 +0000187 if (DstStart + NarrowSize <= OpStart || DstStart >= OpStart + OpSize) {
Tim Northover0e6afbd2017-02-06 21:56:47 +0000188 // No part of the insert affects this subregister, forward the original.
189 DstRegs.push_back(SrcRegs[i]);
190 continue;
Tim Northover75e0b912017-03-06 18:23:04 +0000191 } else if (DstStart == OpStart && NarrowTy == MRI.getType(OpReg)) {
Tim Northover0e6afbd2017-02-06 21:56:47 +0000192 // The entire subregister is defined by this insert, forward the new
193 // value.
Tim Northover75e0b912017-03-06 18:23:04 +0000194 DstRegs.push_back(OpReg);
Tim Northover0e6afbd2017-02-06 21:56:47 +0000195 continue;
196 }
197
Tim Northover75e0b912017-03-06 18:23:04 +0000198 int64_t OpSegStart = DstStart - OpStart;
199 int64_t OpSegSize =
200 std::min(NarrowSize - OpSegStart, OpSegStart + OpSize);
201 unsigned OpSegReg = OpReg;
202 if (OpSegSize != OpSize) {
203 // A genuine extract is needed.
204 OpSegReg = MRI.createGenericVirtualRegister(LLT::scalar(OpSegSize));
205 MIRBuilder.buildExtract(OpSegReg, std::max(OpSegStart, (int64_t)0),
206 OpReg);
Tim Northover0e6afbd2017-02-06 21:56:47 +0000207 }
208
Tim Northover75e0b912017-03-06 18:23:04 +0000209 unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy);
210 MIRBuilder.buildInstr(TargetOpcode::G_INSERT)
211 .addDef(DstReg)
212 .addUse(SrcRegs[i])
213 .addUse(OpSegReg)
214 .addImm(std::max((int64_t)0, -OpSegStart));
215
Tim Northover0e6afbd2017-02-06 21:56:47 +0000216 DstRegs.push_back(DstReg);
217 }
218
219 assert(DstRegs.size() == (unsigned)NumParts && "not all parts covered");
Tim Northoverbf017292017-03-03 22:46:09 +0000220 MIRBuilder.buildMerge(MI.getOperand(0).getReg(), DstRegs);
Tim Northover0e6afbd2017-02-06 21:56:47 +0000221 MI.eraseFromParent();
222 return Legalized;
223 }
Justin Bognerd09c3ce2017-01-19 01:05:48 +0000224 case TargetOpcode::G_LOAD: {
225 unsigned NarrowSize = NarrowTy.getSizeInBits();
226 int NumParts =
227 MRI.getType(MI.getOperand(0).getReg()).getSizeInBits() / NarrowSize;
228 LLT NarrowPtrTy = LLT::pointer(
229 MRI.getType(MI.getOperand(1).getReg()).getAddressSpace(), NarrowSize);
230
231 SmallVector<unsigned, 2> DstRegs;
Justin Bognerd09c3ce2017-01-19 01:05:48 +0000232 for (int i = 0; i < NumParts; ++i) {
233 unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy);
234 unsigned SrcReg = MRI.createGenericVirtualRegister(NarrowPtrTy);
235 unsigned Offset = MRI.createGenericVirtualRegister(LLT::scalar(64));
236
237 MIRBuilder.buildConstant(Offset, i * NarrowSize / 8);
238 MIRBuilder.buildGEP(SrcReg, MI.getOperand(1).getReg(), Offset);
Justin Bognere094cc42017-01-20 00:30:17 +0000239 // TODO: This is conservatively correct, but we probably want to split the
240 // memory operands in the future.
Justin Bognerd09c3ce2017-01-19 01:05:48 +0000241 MIRBuilder.buildLoad(DstReg, SrcReg, **MI.memoperands_begin());
242
243 DstRegs.push_back(DstReg);
Justin Bognerd09c3ce2017-01-19 01:05:48 +0000244 }
245 unsigned DstReg = MI.getOperand(0).getReg();
Tim Northoverbf017292017-03-03 22:46:09 +0000246 MIRBuilder.buildMerge(DstReg, DstRegs);
Justin Bognerd09c3ce2017-01-19 01:05:48 +0000247 MI.eraseFromParent();
248 return Legalized;
249 }
Justin Bognerfde01042017-01-18 17:29:54 +0000250 case TargetOpcode::G_STORE: {
251 unsigned NarrowSize = NarrowTy.getSizeInBits();
252 int NumParts =
253 MRI.getType(MI.getOperand(0).getReg()).getSizeInBits() / NarrowSize;
254 LLT NarrowPtrTy = LLT::pointer(
255 MRI.getType(MI.getOperand(1).getReg()).getAddressSpace(), NarrowSize);
256
257 SmallVector<unsigned, 2> SrcRegs;
258 extractParts(MI.getOperand(0).getReg(), NarrowTy, NumParts, SrcRegs);
259
260 for (int i = 0; i < NumParts; ++i) {
261 unsigned DstReg = MRI.createGenericVirtualRegister(NarrowPtrTy);
262 unsigned Offset = MRI.createGenericVirtualRegister(LLT::scalar(64));
263 MIRBuilder.buildConstant(Offset, i * NarrowSize / 8);
264 MIRBuilder.buildGEP(DstReg, MI.getOperand(1).getReg(), Offset);
Justin Bognere094cc42017-01-20 00:30:17 +0000265 // TODO: This is conservatively correct, but we probably want to split the
266 // memory operands in the future.
Justin Bognerfde01042017-01-18 17:29:54 +0000267 MIRBuilder.buildStore(SrcRegs[i], DstReg, **MI.memoperands_begin());
268 }
269 MI.eraseFromParent();
270 return Legalized;
271 }
Tim Northover9656f142016-08-04 20:54:13 +0000272 }
Tim Northover33b07d62016-07-22 20:03:43 +0000273}
274
Tim Northover69fa84a2016-10-14 22:18:18 +0000275LegalizerHelper::LegalizeResult
276LegalizerHelper::widenScalar(MachineInstr &MI, unsigned TypeIdx, LLT WideTy) {
Tim Northover3c73e362016-08-23 18:20:09 +0000277 MIRBuilder.setInstr(MI);
278
Tim Northover32335812016-08-04 18:35:11 +0000279 switch (MI.getOpcode()) {
280 default:
281 return UnableToLegalize;
Tim Northover61c16142016-08-04 21:39:49 +0000282 case TargetOpcode::G_ADD:
283 case TargetOpcode::G_AND:
284 case TargetOpcode::G_MUL:
285 case TargetOpcode::G_OR:
286 case TargetOpcode::G_XOR:
Justin Bognerddb80ae2017-01-19 07:51:17 +0000287 case TargetOpcode::G_SUB:
288 case TargetOpcode::G_SHL: {
Tim Northover32335812016-08-04 18:35:11 +0000289 // Perform operation at larger width (any extension is fine here, high bits
290 // don't affect the result) and then truncate the result back to the
291 // original type.
Tim Northover0f140c72016-09-09 11:46:34 +0000292 unsigned Src1Ext = MRI.createGenericVirtualRegister(WideTy);
293 unsigned Src2Ext = MRI.createGenericVirtualRegister(WideTy);
294 MIRBuilder.buildAnyExt(Src1Ext, MI.getOperand(1).getReg());
295 MIRBuilder.buildAnyExt(Src2Ext, MI.getOperand(2).getReg());
Tim Northover32335812016-08-04 18:35:11 +0000296
Tim Northover0f140c72016-09-09 11:46:34 +0000297 unsigned DstExt = MRI.createGenericVirtualRegister(WideTy);
298 MIRBuilder.buildInstr(MI.getOpcode())
299 .addDef(DstExt)
300 .addUse(Src1Ext)
301 .addUse(Src2Ext);
Tim Northover32335812016-08-04 18:35:11 +0000302
Tim Northover0f140c72016-09-09 11:46:34 +0000303 MIRBuilder.buildTrunc(MI.getOperand(0).getReg(), DstExt);
Tim Northover32335812016-08-04 18:35:11 +0000304 MI.eraseFromParent();
305 return Legalized;
306 }
Tim Northover7a753d92016-08-26 17:46:06 +0000307 case TargetOpcode::G_SDIV:
Justin Bognerddb80ae2017-01-19 07:51:17 +0000308 case TargetOpcode::G_UDIV:
309 case TargetOpcode::G_ASHR:
310 case TargetOpcode::G_LSHR: {
311 unsigned ExtOp = MI.getOpcode() == TargetOpcode::G_SDIV ||
312 MI.getOpcode() == TargetOpcode::G_ASHR
313 ? TargetOpcode::G_SEXT
314 : TargetOpcode::G_ZEXT;
Tim Northover7a753d92016-08-26 17:46:06 +0000315
Tim Northover0f140c72016-09-09 11:46:34 +0000316 unsigned LHSExt = MRI.createGenericVirtualRegister(WideTy);
317 MIRBuilder.buildInstr(ExtOp).addDef(LHSExt).addUse(
318 MI.getOperand(1).getReg());
Tim Northover7a753d92016-08-26 17:46:06 +0000319
Tim Northover0f140c72016-09-09 11:46:34 +0000320 unsigned RHSExt = MRI.createGenericVirtualRegister(WideTy);
321 MIRBuilder.buildInstr(ExtOp).addDef(RHSExt).addUse(
322 MI.getOperand(2).getReg());
Tim Northover7a753d92016-08-26 17:46:06 +0000323
Tim Northover0f140c72016-09-09 11:46:34 +0000324 unsigned ResExt = MRI.createGenericVirtualRegister(WideTy);
325 MIRBuilder.buildInstr(MI.getOpcode())
Tim Northover7a753d92016-08-26 17:46:06 +0000326 .addDef(ResExt)
327 .addUse(LHSExt)
328 .addUse(RHSExt);
329
Tim Northover0f140c72016-09-09 11:46:34 +0000330 MIRBuilder.buildTrunc(MI.getOperand(0).getReg(), ResExt);
Tim Northover7a753d92016-08-26 17:46:06 +0000331 MI.eraseFromParent();
332 return Legalized;
333 }
Tim Northover868332d2017-02-06 23:41:27 +0000334 case TargetOpcode::G_SELECT: {
335 if (TypeIdx != 0)
336 return UnableToLegalize;
337
338 // Perform operation at larger width (any extension is fine here, high bits
339 // don't affect the result) and then truncate the result back to the
340 // original type.
341 unsigned Src1Ext = MRI.createGenericVirtualRegister(WideTy);
342 unsigned Src2Ext = MRI.createGenericVirtualRegister(WideTy);
343 MIRBuilder.buildAnyExt(Src1Ext, MI.getOperand(2).getReg());
344 MIRBuilder.buildAnyExt(Src2Ext, MI.getOperand(3).getReg());
345
346 unsigned DstExt = MRI.createGenericVirtualRegister(WideTy);
347 MIRBuilder.buildInstr(TargetOpcode::G_SELECT)
348 .addDef(DstExt)
349 .addReg(MI.getOperand(1).getReg())
350 .addUse(Src1Ext)
351 .addUse(Src2Ext);
352
353 MIRBuilder.buildTrunc(MI.getOperand(0).getReg(), DstExt);
354 MI.eraseFromParent();
355 return Legalized;
356 }
Ahmed Bougachab6137062017-01-23 21:10:14 +0000357 case TargetOpcode::G_FPTOSI:
358 case TargetOpcode::G_FPTOUI: {
359 if (TypeIdx != 0)
360 return UnableToLegalize;
361
362 unsigned DstExt = MRI.createGenericVirtualRegister(WideTy);
363 MIRBuilder.buildInstr(MI.getOpcode())
364 .addDef(DstExt)
365 .addUse(MI.getOperand(1).getReg());
366
367 MIRBuilder.buildTrunc(MI.getOperand(0).getReg(), DstExt);
368 MI.eraseFromParent();
369 return Legalized;
370 }
Ahmed Bougachad2948232017-01-20 01:37:24 +0000371 case TargetOpcode::G_SITOFP:
372 case TargetOpcode::G_UITOFP: {
373 if (TypeIdx != 1)
374 return UnableToLegalize;
375
376 unsigned Src = MI.getOperand(1).getReg();
377 unsigned SrcExt = MRI.createGenericVirtualRegister(WideTy);
378
379 if (MI.getOpcode() == TargetOpcode::G_SITOFP) {
380 MIRBuilder.buildSExt(SrcExt, Src);
381 } else {
382 assert(MI.getOpcode() == TargetOpcode::G_UITOFP && "Unexpected conv op");
383 MIRBuilder.buildZExt(SrcExt, Src);
384 }
385
386 MIRBuilder.buildInstr(MI.getOpcode())
387 .addDef(MI.getOperand(0).getReg())
388 .addUse(SrcExt);
389
390 MI.eraseFromParent();
391 return Legalized;
392 }
Tim Northover0e6afbd2017-02-06 21:56:47 +0000393 case TargetOpcode::G_INSERT: {
394 if (TypeIdx != 0)
395 return UnableToLegalize;
396
397 unsigned Src = MI.getOperand(1).getReg();
398 unsigned SrcExt = MRI.createGenericVirtualRegister(WideTy);
399 MIRBuilder.buildAnyExt(SrcExt, Src);
400
401 unsigned DstExt = MRI.createGenericVirtualRegister(WideTy);
402 auto MIB = MIRBuilder.buildInsert(DstExt, SrcExt, MI.getOperand(2).getReg(),
403 MI.getOperand(3).getImm());
404 for (unsigned OpNum = 4; OpNum < MI.getNumOperands(); OpNum += 2) {
405 MIB.addReg(MI.getOperand(OpNum).getReg());
406 MIB.addImm(MI.getOperand(OpNum + 1).getImm());
407 }
408
409 MIRBuilder.buildTrunc(MI.getOperand(0).getReg(), DstExt);
410 MI.eraseFromParent();
411 return Legalized;
412 }
Tim Northover3c73e362016-08-23 18:20:09 +0000413 case TargetOpcode::G_LOAD: {
Rui Ueyamaa5edf652016-09-09 18:37:08 +0000414 assert(alignTo(MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(), 8) ==
415 WideTy.getSizeInBits() &&
Tim Northover3c73e362016-08-23 18:20:09 +0000416 "illegal to increase number of bytes loaded");
417
Tim Northover0f140c72016-09-09 11:46:34 +0000418 unsigned DstExt = MRI.createGenericVirtualRegister(WideTy);
419 MIRBuilder.buildLoad(DstExt, MI.getOperand(1).getReg(),
420 **MI.memoperands_begin());
421 MIRBuilder.buildTrunc(MI.getOperand(0).getReg(), DstExt);
Tim Northover3c73e362016-08-23 18:20:09 +0000422 MI.eraseFromParent();
423 return Legalized;
424 }
425 case TargetOpcode::G_STORE: {
Rui Ueyamaa5edf652016-09-09 18:37:08 +0000426 assert(alignTo(MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(), 8) ==
427 WideTy.getSizeInBits() &&
Tim Northover3c73e362016-08-23 18:20:09 +0000428 "illegal to increase number of bytes modified by a store");
429
Tim Northover0f140c72016-09-09 11:46:34 +0000430 unsigned SrcExt = MRI.createGenericVirtualRegister(WideTy);
431 MIRBuilder.buildAnyExt(SrcExt, MI.getOperand(0).getReg());
432 MIRBuilder.buildStore(SrcExt, MI.getOperand(1).getReg(),
433 **MI.memoperands_begin());
Tim Northover3c73e362016-08-23 18:20:09 +0000434 MI.eraseFromParent();
435 return Legalized;
436 }
Tim Northoverea904f92016-08-19 22:40:00 +0000437 case TargetOpcode::G_CONSTANT: {
Tim Northover0f140c72016-09-09 11:46:34 +0000438 unsigned DstExt = MRI.createGenericVirtualRegister(WideTy);
Tim Northover9267ac52016-12-05 21:47:07 +0000439 MIRBuilder.buildConstant(DstExt, *MI.getOperand(1).getCImm());
Tim Northover0f140c72016-09-09 11:46:34 +0000440 MIRBuilder.buildTrunc(MI.getOperand(0).getReg(), DstExt);
Tim Northoverea904f92016-08-19 22:40:00 +0000441 MI.eraseFromParent();
442 return Legalized;
443 }
Tim Northovera11be042016-08-19 22:40:08 +0000444 case TargetOpcode::G_FCONSTANT: {
Tim Northover0f140c72016-09-09 11:46:34 +0000445 unsigned DstExt = MRI.createGenericVirtualRegister(WideTy);
446 MIRBuilder.buildFConstant(DstExt, *MI.getOperand(1).getFPImm());
447 MIRBuilder.buildFPTrunc(MI.getOperand(0).getReg(), DstExt);
Tim Northovera11be042016-08-19 22:40:08 +0000448 MI.eraseFromParent();
449 return Legalized;
450 }
Tim Northoverb3a0be42016-08-23 21:01:20 +0000451 case TargetOpcode::G_BRCOND: {
Tim Northover0f140c72016-09-09 11:46:34 +0000452 unsigned TstExt = MRI.createGenericVirtualRegister(WideTy);
453 MIRBuilder.buildAnyExt(TstExt, MI.getOperand(0).getReg());
454 MIRBuilder.buildBrCond(TstExt, *MI.getOperand(1).getMBB());
Tim Northoverb3a0be42016-08-23 21:01:20 +0000455 MI.eraseFromParent();
456 return Legalized;
457 }
Tim Northover6cd4b232016-08-23 21:01:26 +0000458 case TargetOpcode::G_ICMP: {
Tim Northover051b8ad2016-08-26 17:46:17 +0000459 assert(TypeIdx == 1 && "unable to legalize predicate");
460 bool IsSigned = CmpInst::isSigned(
461 static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate()));
Tim Northover0f140c72016-09-09 11:46:34 +0000462 unsigned Op0Ext = MRI.createGenericVirtualRegister(WideTy);
463 unsigned Op1Ext = MRI.createGenericVirtualRegister(WideTy);
Tim Northover051b8ad2016-08-26 17:46:17 +0000464 if (IsSigned) {
Tim Northover0f140c72016-09-09 11:46:34 +0000465 MIRBuilder.buildSExt(Op0Ext, MI.getOperand(2).getReg());
466 MIRBuilder.buildSExt(Op1Ext, MI.getOperand(3).getReg());
Tim Northover6cd4b232016-08-23 21:01:26 +0000467 } else {
Tim Northover0f140c72016-09-09 11:46:34 +0000468 MIRBuilder.buildZExt(Op0Ext, MI.getOperand(2).getReg());
469 MIRBuilder.buildZExt(Op1Ext, MI.getOperand(3).getReg());
Tim Northover6cd4b232016-08-23 21:01:26 +0000470 }
Tim Northover051b8ad2016-08-26 17:46:17 +0000471 MIRBuilder.buildICmp(
Tim Northover051b8ad2016-08-26 17:46:17 +0000472 static_cast<CmpInst::Predicate>(MI.getOperand(1).getPredicate()),
473 MI.getOperand(0).getReg(), Op0Ext, Op1Ext);
474 MI.eraseFromParent();
475 return Legalized;
Tim Northover6cd4b232016-08-23 21:01:26 +0000476 }
Tim Northover22d82cf2016-09-15 11:02:19 +0000477 case TargetOpcode::G_GEP: {
478 assert(TypeIdx == 1 && "unable to legalize pointer of GEP");
479 unsigned OffsetExt = MRI.createGenericVirtualRegister(WideTy);
480 MIRBuilder.buildSExt(OffsetExt, MI.getOperand(2).getReg());
481 MI.getOperand(2).setReg(OffsetExt);
482 return Legalized;
483 }
Tim Northover32335812016-08-04 18:35:11 +0000484 }
Tim Northover33b07d62016-07-22 20:03:43 +0000485}
486
Tim Northover69fa84a2016-10-14 22:18:18 +0000487LegalizerHelper::LegalizeResult
488LegalizerHelper::lower(MachineInstr &MI, unsigned TypeIdx, LLT Ty) {
Tim Northovercecee562016-08-26 17:46:13 +0000489 using namespace TargetOpcode;
Tim Northovercecee562016-08-26 17:46:13 +0000490 MIRBuilder.setInstr(MI);
491
492 switch(MI.getOpcode()) {
493 default:
494 return UnableToLegalize;
495 case TargetOpcode::G_SREM:
496 case TargetOpcode::G_UREM: {
Tim Northover0f140c72016-09-09 11:46:34 +0000497 unsigned QuotReg = MRI.createGenericVirtualRegister(Ty);
498 MIRBuilder.buildInstr(MI.getOpcode() == G_SREM ? G_SDIV : G_UDIV)
Tim Northovercecee562016-08-26 17:46:13 +0000499 .addDef(QuotReg)
500 .addUse(MI.getOperand(1).getReg())
501 .addUse(MI.getOperand(2).getReg());
502
Tim Northover0f140c72016-09-09 11:46:34 +0000503 unsigned ProdReg = MRI.createGenericVirtualRegister(Ty);
504 MIRBuilder.buildMul(ProdReg, QuotReg, MI.getOperand(2).getReg());
505 MIRBuilder.buildSub(MI.getOperand(0).getReg(), MI.getOperand(1).getReg(),
506 ProdReg);
Tim Northovercecee562016-08-26 17:46:13 +0000507 MI.eraseFromParent();
508 return Legalized;
509 }
Tim Northover0a9b2792017-02-08 21:22:15 +0000510 case TargetOpcode::G_SMULO:
511 case TargetOpcode::G_UMULO: {
512 // Generate G_UMULH/G_SMULH to check for overflow and a normal G_MUL for the
513 // result.
514 unsigned Res = MI.getOperand(0).getReg();
515 unsigned Overflow = MI.getOperand(1).getReg();
516 unsigned LHS = MI.getOperand(2).getReg();
517 unsigned RHS = MI.getOperand(3).getReg();
518
519 MIRBuilder.buildMul(Res, LHS, RHS);
520
521 unsigned Opcode = MI.getOpcode() == TargetOpcode::G_SMULO
522 ? TargetOpcode::G_SMULH
523 : TargetOpcode::G_UMULH;
524
525 unsigned HiPart = MRI.createGenericVirtualRegister(Ty);
526 MIRBuilder.buildInstr(Opcode)
527 .addDef(HiPart)
528 .addUse(LHS)
529 .addUse(RHS);
530
531 unsigned Zero = MRI.createGenericVirtualRegister(Ty);
532 MIRBuilder.buildConstant(Zero, 0);
533 MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Zero);
534 MI.eraseFromParent();
535 return Legalized;
536 }
Tim Northovercecee562016-08-26 17:46:13 +0000537 }
538}
539
Tim Northover69fa84a2016-10-14 22:18:18 +0000540LegalizerHelper::LegalizeResult
541LegalizerHelper::fewerElementsVector(MachineInstr &MI, unsigned TypeIdx,
542 LLT NarrowTy) {
Quentin Colombet5e60bcd2016-08-27 02:38:21 +0000543 // FIXME: Don't know how to handle secondary types yet.
544 if (TypeIdx != 0)
545 return UnableToLegalize;
Tim Northover33b07d62016-07-22 20:03:43 +0000546 switch (MI.getOpcode()) {
547 default:
548 return UnableToLegalize;
549 case TargetOpcode::G_ADD: {
550 unsigned NarrowSize = NarrowTy.getSizeInBits();
Tim Northover0f140c72016-09-09 11:46:34 +0000551 unsigned DstReg = MI.getOperand(0).getReg();
552 int NumParts = MRI.getType(DstReg).getSizeInBits() / NarrowSize;
Tim Northover33b07d62016-07-22 20:03:43 +0000553
554 MIRBuilder.setInstr(MI);
555
Tim Northoverb18ea162016-09-20 15:20:36 +0000556 SmallVector<unsigned, 2> Src1Regs, Src2Regs, DstRegs;
Tim Northover33b07d62016-07-22 20:03:43 +0000557 extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs);
558 extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs);
559
560 for (int i = 0; i < NumParts; ++i) {
Tim Northover0f140c72016-09-09 11:46:34 +0000561 unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy);
562 MIRBuilder.buildAdd(DstReg, Src1Regs[i], Src2Regs[i]);
Tim Northover33b07d62016-07-22 20:03:43 +0000563 DstRegs.push_back(DstReg);
564 }
565
Tim Northoverbf017292017-03-03 22:46:09 +0000566 MIRBuilder.buildMerge(DstReg, DstRegs);
Tim Northover33b07d62016-07-22 20:03:43 +0000567 MI.eraseFromParent();
568 return Legalized;
569 }
570 }
571}