blob: 27362d7f5c9ce75f61eac6d898a52148e1860f5a [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey48850c12006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/Constants.h"
30#include "llvm/IR/DerivedTypes.h"
31#include "llvm/IR/Function.h"
32#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000033#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000035#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000036#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000037#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000038using namespace llvm;
39
Hal Finkel595817e2012-06-04 02:21:00 +000040static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
41cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000042
Hal Finkel4e9f1a82012-06-10 19:32:29 +000043static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
44cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
45
Hal Finkel8d7fbc92013-03-15 15:27:13 +000046static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
47cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
48
Hal Finkel940ab932014-02-28 00:27:01 +000049// FIXME: Remove this once the bug has been fixed!
50extern cl::opt<bool> ANDIGlueBug;
51
Chris Lattner5e693ed2009-07-28 03:13:23 +000052static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
53 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendlingbbcaa402010-03-15 21:09:38 +000054 return new TargetLoweringObjectFileMachO();
Bill Wendlingdd3fe942010-03-12 02:00:43 +000055
Bill Schmidt22d40dc2013-05-13 19:34:37 +000056 if (TM.getSubtargetImpl()->isSVR4ABI())
57 return new PPC64LinuxTargetObjectFile();
58
Bruno Cardoso Lopes62e6a8b2009-08-13 23:30:21 +000059 return new TargetLoweringObjectFileELF();
Chris Lattner5e693ed2009-07-28 03:13:23 +000060}
61
Chris Lattner584a11a2006-11-02 01:44:04 +000062PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattner5e693ed2009-07-28 03:13:23 +000063 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng39e90022012-07-02 22:39:56 +000064 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelcf0da6c2009-02-17 22:15:04 +000065
Nate Begeman4dd38312005-10-21 00:02:42 +000066 setPow2DivIsCheap();
Dale Johannesenc31eb202008-07-31 18:13:12 +000067
Chris Lattnera028e7a2005-09-27 22:18:25 +000068 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000069 setUseUnderscoreSetJmp(true);
70 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000071
Chris Lattnerd10babf2010-10-10 18:34:00 +000072 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
73 // arguments are at least 4/8 bytes aligned.
Evan Cheng39e90022012-07-02 22:39:56 +000074 bool isPPC64 = Subtarget->isPPC64();
75 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000076
Chris Lattnerf22556d2005-08-16 17:14:42 +000077 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000078 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
79 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
80 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000081
Evan Cheng5d9fd972006-10-04 00:56:09 +000082 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson9f944592009-08-11 20:47:22 +000083 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
84 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands95d46ef2008-01-23 20:39:46 +000085
Owen Anderson9f944592009-08-11 20:47:22 +000086 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000087
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000088 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000089 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +000099
Hal Finkel940ab932014-02-28 00:27:01 +0000100 if (Subtarget->useCRBits()) {
101 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
102
Hal Finkel6a56b212014-03-05 22:14:00 +0000103 if (isPPC64 || Subtarget->hasFPCVT()) {
104 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
105 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
106 isPPC64 ? MVT::i64 : MVT::i32);
107 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
108 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
109 isPPC64 ? MVT::i64 : MVT::i32);
110 } else {
111 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
112 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
113 }
Hal Finkel940ab932014-02-28 00:27:01 +0000114
115 // PowerPC does not support direct load / store of condition registers
116 setOperationAction(ISD::LOAD, MVT::i1, Custom);
117 setOperationAction(ISD::STORE, MVT::i1, Custom);
118
119 // FIXME: Remove this once the ANDI glue bug is fixed:
120 if (ANDIGlueBug)
121 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
122
123 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
124 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
125 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
126 setTruncStoreAction(MVT::i32, MVT::i1, Expand);
127 setTruncStoreAction(MVT::i16, MVT::i1, Expand);
128 setTruncStoreAction(MVT::i8, MVT::i1, Expand);
129
130 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
131 }
132
Dale Johannesen666323e2007-10-10 01:01:31 +0000133 // This is used in the ppcf128->int sequence. Note it has different semantics
134 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000135 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000136
Roman Divacky1faf5b02012-08-16 18:19:29 +0000137 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000138 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
139 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
140 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
141 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
142 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000143 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000144
Chris Lattnerf22556d2005-08-16 17:14:42 +0000145 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000146 setOperationAction(ISD::SREM, MVT::i32, Expand);
147 setOperationAction(ISD::UREM, MVT::i32, Expand);
148 setOperationAction(ISD::SREM, MVT::i64, Expand);
149 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000150
151 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000152 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
153 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
154 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
155 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
156 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
157 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
158 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
159 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000160
Dan Gohman482732a2007-10-11 23:21:31 +0000161 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000162 setOperationAction(ISD::FSIN , MVT::f64, Expand);
163 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000164 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000165 setOperationAction(ISD::FREM , MVT::f64, Expand);
166 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000167 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000168 setOperationAction(ISD::FSIN , MVT::f32, Expand);
169 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000170 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000171 setOperationAction(ISD::FREM , MVT::f32, Expand);
172 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000173 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000174
Owen Anderson9f944592009-08-11 20:47:22 +0000175 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000176
Chris Lattnerf22556d2005-08-16 17:14:42 +0000177 // If we're enabling GP optimizations, use hardware square root
Hal Finkel2e103312013-04-03 04:01:11 +0000178 if (!Subtarget->hasFSQRT() &&
179 !(TM.Options.UnsafeFPMath &&
180 Subtarget->hasFRSQRTE() && Subtarget->hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000181 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000182
183 if (!Subtarget->hasFSQRT() &&
184 !(TM.Options.UnsafeFPMath &&
185 Subtarget->hasFRSQRTES() && Subtarget->hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000186 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000187
Hal Finkeldbc78e12013-08-19 05:01:02 +0000188 if (Subtarget->hasFCPSGN()) {
189 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
190 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
191 } else {
192 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
193 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
194 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000195
Hal Finkelc20a08d2013-03-29 08:57:48 +0000196 if (Subtarget->hasFPRND()) {
197 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
198 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
199 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000200 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000201
202 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
203 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
204 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000205 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000206 }
207
Nate Begeman2fba8a32006-01-14 03:14:10 +0000208 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000209 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000210 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000211 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
212 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000213 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000214 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000215 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
216 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000217
Hal Finkela4d07482013-03-28 13:29:47 +0000218 if (Subtarget->hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000219 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000220 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
221 } else {
222 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
223 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
224 }
225
Nate Begeman1b8121b2006-01-11 21:21:00 +0000226 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000227 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
228 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000229
Hal Finkel940ab932014-02-28 00:27:01 +0000230 if (!Subtarget->useCRBits()) {
231 // PowerPC does not have Select
232 setOperationAction(ISD::SELECT, MVT::i32, Expand);
233 setOperationAction(ISD::SELECT, MVT::i64, Expand);
234 setOperationAction(ISD::SELECT, MVT::f32, Expand);
235 setOperationAction(ISD::SELECT, MVT::f64, Expand);
236 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000237
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000238 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000239 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
240 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000241
Nate Begeman7e7f4392006-02-01 07:19:44 +0000242 // PowerPC wants to optimize integer setcc a bit
Hal Finkel940ab932014-02-28 00:27:01 +0000243 if (!Subtarget->useCRBits())
244 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000245
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000246 // PowerPC does not have BRCOND which requires SetCC
Hal Finkel940ab932014-02-28 00:27:01 +0000247 if (!Subtarget->useCRBits())
248 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000249
Owen Anderson9f944592009-08-11 20:47:22 +0000250 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000251
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000252 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000253 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000254
Jim Laskey6267b2c2005-08-17 00:40:22 +0000255 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000256 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
257 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000258
Wesley Peck527da1b2010-11-23 03:31:01 +0000259 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
260 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
261 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
262 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000263
Chris Lattner84b49d52006-04-28 21:56:10 +0000264 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000266
Hal Finkel1996f3d2013-03-27 19:10:42 +0000267 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000268 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
269 // support continuation, user-level threading, and etc.. As a result, no
270 // other SjLj exception interfaces are implemented and please don't build
271 // your own exception handling based on them.
272 // LLVM/Clang supports zero-cost DWARF exception handling.
273 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
274 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000275
276 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000277 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000278 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
279 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000280 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000281 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
282 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
283 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
284 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000285 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000286 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
287 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000288
Nate Begemanf69d13b2008-08-11 17:36:31 +0000289 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000290 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000291
292 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000293 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
294 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000295
Nate Begemane74795c2006-01-25 18:21:52 +0000296 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000297 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000298
Evan Cheng39e90022012-07-02 22:39:56 +0000299 if (Subtarget->isSVR4ABI()) {
300 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000301 // VAARG always uses double-word chunks, so promote anything smaller.
302 setOperationAction(ISD::VAARG, MVT::i1, Promote);
303 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
304 setOperationAction(ISD::VAARG, MVT::i8, Promote);
305 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
306 setOperationAction(ISD::VAARG, MVT::i16, Promote);
307 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
308 setOperationAction(ISD::VAARG, MVT::i32, Promote);
309 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
310 setOperationAction(ISD::VAARG, MVT::Other, Expand);
311 } else {
312 // VAARG is custom lowered with the 32-bit SVR4 ABI.
313 setOperationAction(ISD::VAARG, MVT::Other, Custom);
314 setOperationAction(ISD::VAARG, MVT::i64, Custom);
315 }
Roman Divacky4394e682011-06-28 15:30:42 +0000316 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000317 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000318
Roman Divackyc3825df2013-07-25 21:36:47 +0000319 if (Subtarget->isSVR4ABI() && !isPPC64)
320 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
321 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
322 else
323 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
324
Chris Lattner5bd514d2006-01-15 09:02:48 +0000325 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000326 setOperationAction(ISD::VAEND , MVT::Other, Expand);
327 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
328 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
329 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
330 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000331
Chris Lattner6961fc72006-03-26 10:06:40 +0000332 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000333 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000334
Hal Finkel25c19922013-05-15 21:37:41 +0000335 // To handle counter-based loop conditions.
336 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
337
Dale Johannesen160be0f2008-11-07 22:54:33 +0000338 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000339 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
340 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
341 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
342 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
343 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
344 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
345 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
346 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
347 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
348 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
349 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
350 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000351
Evan Cheng39e90022012-07-02 22:39:56 +0000352 if (Subtarget->has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000353 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000354 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
355 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
356 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
357 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000358 // This is just the low 32 bits of a (signed) fp->i64 conversion.
359 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000361
Hal Finkelf6d45f22013-04-01 17:52:07 +0000362 if (PPCSubTarget.hasLFIWAX() || Subtarget->isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000363 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000364 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000365 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000366 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000367 }
368
Hal Finkelf6d45f22013-04-01 17:52:07 +0000369 // With the instructions enabled under FPCVT, we can do everything.
370 if (PPCSubTarget.hasFPCVT()) {
371 if (Subtarget->has64BitSupport()) {
372 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
373 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
374 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
376 }
377
378 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
379 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
380 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
381 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
382 }
383
Evan Cheng39e90022012-07-02 22:39:56 +0000384 if (Subtarget->use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000385 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000386 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000387 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000388 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000389 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000390 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
391 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
392 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000393 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000394 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000395 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
396 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
397 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000398 }
Evan Cheng19264272006-03-01 01:11:20 +0000399
Evan Cheng39e90022012-07-02 22:39:56 +0000400 if (Subtarget->hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000401 // First set operation action for all vector types to expand. Then we
402 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson9f944592009-08-11 20:47:22 +0000403 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
404 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
405 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands13237ac2008-06-06 12:08:01 +0000406
Chris Lattner06a21ba2006-04-16 01:37:57 +0000407 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000408 setOperationAction(ISD::ADD , VT, Legal);
409 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000410
Chris Lattner95c7adc2006-04-04 17:25:31 +0000411 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000412 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000413 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000414
415 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000416 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000417 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000418 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000419 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000420 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000421 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000422 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000423 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000424 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000425 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000426 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000427 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000428
Chris Lattner06a21ba2006-04-16 01:37:57 +0000429 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000430 setOperationAction(ISD::MUL , VT, Expand);
431 setOperationAction(ISD::SDIV, VT, Expand);
432 setOperationAction(ISD::SREM, VT, Expand);
433 setOperationAction(ISD::UDIV, VT, Expand);
434 setOperationAction(ISD::UREM, VT, Expand);
435 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000436 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000437 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000438 setOperationAction(ISD::FSQRT, VT, Expand);
439 setOperationAction(ISD::FLOG, VT, Expand);
440 setOperationAction(ISD::FLOG10, VT, Expand);
441 setOperationAction(ISD::FLOG2, VT, Expand);
442 setOperationAction(ISD::FEXP, VT, Expand);
443 setOperationAction(ISD::FEXP2, VT, Expand);
444 setOperationAction(ISD::FSIN, VT, Expand);
445 setOperationAction(ISD::FCOS, VT, Expand);
446 setOperationAction(ISD::FABS, VT, Expand);
447 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000448 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000449 setOperationAction(ISD::FCEIL, VT, Expand);
450 setOperationAction(ISD::FTRUNC, VT, Expand);
451 setOperationAction(ISD::FRINT, VT, Expand);
452 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000453 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
454 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
455 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
456 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
457 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
458 setOperationAction(ISD::UDIVREM, VT, Expand);
459 setOperationAction(ISD::SDIVREM, VT, Expand);
460 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
461 setOperationAction(ISD::FPOW, VT, Expand);
462 setOperationAction(ISD::CTPOP, VT, Expand);
463 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000464 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000465 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000466 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000467 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000468 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
469
470 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
471 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
472 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
473 setTruncStoreAction(VT, InnerVT, Expand);
474 }
475 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
476 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
477 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000478 }
479
Chris Lattner95c7adc2006-04-04 17:25:31 +0000480 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
481 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000482 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000483
Owen Anderson9f944592009-08-11 20:47:22 +0000484 setOperationAction(ISD::AND , MVT::v4i32, Legal);
485 setOperationAction(ISD::OR , MVT::v4i32, Legal);
486 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
487 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000488 setOperationAction(ISD::SELECT, MVT::v4i32,
489 Subtarget->useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000490 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000491 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
492 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
493 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
494 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000495 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
496 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
497 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
498 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000499
Craig Topperabadc662012-04-20 06:31:50 +0000500 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
501 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
502 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
503 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000504
Owen Anderson9f944592009-08-11 20:47:22 +0000505 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000506 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000507
Hal Finkel27774d92014-03-13 07:58:58 +0000508 if (TM.Options.UnsafeFPMath || Subtarget->hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000509 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
510 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
511 }
512
Owen Anderson9f944592009-08-11 20:47:22 +0000513 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
514 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
515 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000516
Owen Anderson9f944592009-08-11 20:47:22 +0000517 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
518 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000519
Owen Anderson9f944592009-08-11 20:47:22 +0000520 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
521 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
522 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
523 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000524
525 // Altivec does not contain unordered floating-point compare instructions
526 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
527 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
528 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
529 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
530 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
531 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000532
533 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
534 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000535
536 if (Subtarget->hasVSX()) {
537 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000538 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000539
540 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
541 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
542 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
543 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
544 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
545
546 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
547
548 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
549 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
550
551 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
552 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
553
Hal Finkel732f0f72014-03-26 12:49:28 +0000554 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
555 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
556 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
557 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
558 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
559
Hal Finkel27774d92014-03-13 07:58:58 +0000560 // Share the Altivec comparison restrictions.
561 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
562 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
563 setCondCodeAction(ISD::SETUGT, MVT::v2f64, Expand);
564 setCondCodeAction(ISD::SETUGE, MVT::v2f64, Expand);
565 setCondCodeAction(ISD::SETULT, MVT::v2f64, Expand);
566 setCondCodeAction(ISD::SETULE, MVT::v2f64, Expand);
567
568 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
569 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
570
Hal Finkel9281c9a2014-03-26 18:26:30 +0000571 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
572 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
573
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000574 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
575
Hal Finkel19be5062014-03-29 05:29:01 +0000576 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000577
578 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
579 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000580
581 // VSX v2i64 only supports non-arithmetic operations.
582 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
583 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
584
Hal Finkelad801b72014-03-27 21:26:33 +0000585 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
586 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
587 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
588
Hal Finkel777c9dd2014-03-29 16:04:40 +0000589 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
590
Hal Finkel9281c9a2014-03-26 18:26:30 +0000591 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
592 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
593 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
594 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
595
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000596 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
597
Hal Finkel7279f4b2014-03-26 19:13:54 +0000598 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
599 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
600 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
601 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
602
Hal Finkela6c8b512014-03-26 16:12:58 +0000603 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000604 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000605 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000606
Hal Finkel70381a72012-08-04 14:10:46 +0000607 if (Subtarget->has64BitSupport()) {
Hal Finkel322e41a2012-04-01 20:08:17 +0000608 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel70381a72012-08-04 14:10:46 +0000609 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
610 }
Hal Finkel322e41a2012-04-01 20:08:17 +0000611
Eli Friedman7dfa7912011-08-29 18:23:02 +0000612 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
613 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkel1b5ff082012-12-25 17:22:53 +0000614 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
615 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000616
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000617 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000618 // Altivec instructions set fields to all zeros or all ones.
619 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000620
Evan Cheng39e90022012-07-02 22:39:56 +0000621 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000622 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000623 setExceptionPointerRegister(PPC::X3);
624 setExceptionSelectorRegister(PPC::X4);
625 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000626 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000627 setExceptionPointerRegister(PPC::R3);
628 setExceptionSelectorRegister(PPC::R4);
629 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000630
Chris Lattnerf4184352006-03-01 04:57:39 +0000631 // We have target-specific dag combine patterns for the following nodes:
632 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000633 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000634 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000635 setTargetDAGCombine(ISD::BR_CC);
Hal Finkel940ab932014-02-28 00:27:01 +0000636 if (Subtarget->useCRBits())
637 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000638 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000639 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000640
Hal Finkel46043ed2014-03-01 21:36:57 +0000641 setTargetDAGCombine(ISD::SIGN_EXTEND);
642 setTargetDAGCombine(ISD::ZERO_EXTEND);
643 setTargetDAGCombine(ISD::ANY_EXTEND);
644
Hal Finkel940ab932014-02-28 00:27:01 +0000645 if (Subtarget->useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000646 setTargetDAGCombine(ISD::TRUNCATE);
647 setTargetDAGCombine(ISD::SETCC);
648 setTargetDAGCombine(ISD::SELECT_CC);
649 }
650
Hal Finkel2e103312013-04-03 04:01:11 +0000651 // Use reciprocal estimates.
652 if (TM.Options.UnsafeFPMath) {
653 setTargetDAGCombine(ISD::FDIV);
654 setTargetDAGCombine(ISD::FSQRT);
655 }
656
Dale Johannesen10432e52007-10-19 00:59:18 +0000657 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng39e90022012-07-02 22:39:56 +0000658 if (Subtarget->isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000659 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000660 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
661 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000662 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
663 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000664 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
665 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
666 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
667 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
668 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000669 }
670
Hal Finkel940ab932014-02-28 00:27:01 +0000671 // With 32 condition bits, we don't need to sink (and duplicate) compares
672 // aggressively in CodeGenPrep.
673 if (Subtarget->useCRBits())
674 setHasMultipleConditionRegisters();
675
Hal Finkel65298572011-10-17 18:53:03 +0000676 setMinFunctionAlignment(2);
677 if (PPCSubTarget.isDarwin())
678 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000679
Evan Cheng39e90022012-07-02 22:39:56 +0000680 if (isPPC64 && Subtarget->isJITCodeModel())
681 // Temporary workaround for the inability of PPC64 JIT to handle jump
682 // tables.
683 setSupportJumpTables(false);
684
Eli Friedman30a49e92011-08-03 21:06:02 +0000685 setInsertFencesForAtomic(true);
686
Hal Finkel21442b22013-09-11 23:05:25 +0000687 if (Subtarget->enableMachineScheduler())
688 setSchedulingPreference(Sched::Source);
689 else
690 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000691
Chris Lattnerf22556d2005-08-16 17:14:42 +0000692 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000693
694 // The Freescale cores does better with aggressive inlining of memcpy and
695 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
696 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
697 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000698 MaxStoresPerMemset = 32;
699 MaxStoresPerMemsetOptSize = 16;
700 MaxStoresPerMemcpy = 32;
701 MaxStoresPerMemcpyOptSize = 8;
702 MaxStoresPerMemmove = 32;
703 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000704
705 setPrefFunctionAlignment(4);
Hal Finkel742b5352012-08-28 16:12:39 +0000706 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000707}
708
Hal Finkel262a2242013-09-12 23:20:06 +0000709/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
710/// the desired ByVal argument alignment.
711static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
712 unsigned MaxMaxAlign) {
713 if (MaxAlign == MaxMaxAlign)
714 return;
715 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
716 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
717 MaxAlign = 32;
718 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
719 MaxAlign = 16;
720 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
721 unsigned EltAlign = 0;
722 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
723 if (EltAlign > MaxAlign)
724 MaxAlign = EltAlign;
725 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
726 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
727 unsigned EltAlign = 0;
728 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
729 if (EltAlign > MaxAlign)
730 MaxAlign = EltAlign;
731 if (MaxAlign == MaxMaxAlign)
732 break;
733 }
734 }
735}
736
Dale Johannesencbde4c22008-02-28 22:31:51 +0000737/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
738/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000739unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000740 // Darwin passes everything on 4 byte boundary.
Hal Finkel262a2242013-09-12 23:20:06 +0000741 if (PPCSubTarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000742 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000743
744 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000745 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Hal Finkel262a2242013-09-12 23:20:06 +0000746 unsigned Align = PPCSubTarget.isPPC64() ? 8 : 4;
747 if (PPCSubTarget.hasAltivec() || PPCSubTarget.hasQPX())
748 getMaxByValAlign(Ty, Align, PPCSubTarget.hasQPX() ? 32 : 16);
749 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000750}
751
Chris Lattner347ed8a2006-01-09 23:52:17 +0000752const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
753 switch (Opcode) {
754 default: return 0;
Evan Cheng32e376f2008-07-12 02:23:19 +0000755 case PPCISD::FSEL: return "PPCISD::FSEL";
756 case PPCISD::FCFID: return "PPCISD::FCFID";
757 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
758 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000759 case PPCISD::FRE: return "PPCISD::FRE";
760 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000761 case PPCISD::STFIWX: return "PPCISD::STFIWX";
762 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
763 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
764 case PPCISD::VPERM: return "PPCISD::VPERM";
765 case PPCISD::Hi: return "PPCISD::Hi";
766 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000767 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller79fef932009-12-18 13:00:15 +0000768 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
769 case PPCISD::LOAD: return "PPCISD::LOAD";
770 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000771 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
772 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
773 case PPCISD::SRL: return "PPCISD::SRL";
774 case PPCISD::SRA: return "PPCISD::SRA";
775 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000776 case PPCISD::CALL: return "PPCISD::CALL";
777 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng32e376f2008-07-12 02:23:19 +0000778 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000779 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng32e376f2008-07-12 02:23:19 +0000780 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel756810f2013-03-21 21:37:52 +0000781 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
782 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000783 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000784 case PPCISD::VCMP: return "PPCISD::VCMP";
785 case PPCISD::VCMPo: return "PPCISD::VCMPo";
786 case PPCISD::LBRX: return "PPCISD::LBRX";
787 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000788 case PPCISD::LARX: return "PPCISD::LARX";
789 case PPCISD::STCX: return "PPCISD::STCX";
790 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000791 case PPCISD::BDNZ: return "PPCISD::BDNZ";
792 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000793 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000794 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000795 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000796 case PPCISD::CR6SET: return "PPCISD::CR6SET";
797 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000798 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
799 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
800 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000801 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000802 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
803 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000804 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000805 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
806 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
807 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000808 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
809 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
810 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
811 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
812 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000813 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000814 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000815 }
816}
817
Matt Arsenault758659232013-05-18 00:21:46 +0000818EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000819 if (!VT.isVector())
Hal Finkel940ab932014-02-28 00:27:01 +0000820 return PPCSubTarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000821 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000822}
823
Chris Lattner4211ca92006-04-14 06:01:58 +0000824//===----------------------------------------------------------------------===//
825// Node matching predicates, for use by the tblgen matching code.
826//===----------------------------------------------------------------------===//
827
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000828/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000829static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000830 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000831 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000832 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000833 // Maybe this has already been legalized into the constant pool?
834 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000835 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000836 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000837 }
838 return false;
839}
840
Chris Lattnere8b83b42006-04-06 17:23:16 +0000841/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
842/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000843static bool isConstantOrUndef(int Op, int Val) {
844 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000845}
846
847/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
848/// VPKUHUM instruction.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000849bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000850 if (!isUnary) {
851 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000852 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000853 return false;
854 } else {
855 for (unsigned i = 0; i != 8; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000856 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
857 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000858 return false;
859 }
Chris Lattner1d338192006-04-06 18:26:28 +0000860 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000861}
862
863/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
864/// VPKUWUM instruction.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000865bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000866 if (!isUnary) {
867 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000868 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
869 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000870 return false;
871 } else {
872 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000873 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
874 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
875 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
876 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000877 return false;
878 }
Chris Lattner1d338192006-04-06 18:26:28 +0000879 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000880}
881
Chris Lattnerf38e0332006-04-06 22:02:42 +0000882/// isVMerge - Common function, used to match vmrg* shuffles.
883///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000884static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000885 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000886 if (N->getValueType(0) != MVT::v16i8)
887 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000888 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
889 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000890
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000891 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
892 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000893 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000894 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000895 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000896 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000897 return false;
898 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000899 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000900}
901
902/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
903/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peck527da1b2010-11-23 03:31:01 +0000904bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000905 bool isUnary) {
Chris Lattnerf38e0332006-04-06 22:02:42 +0000906 if (!isUnary)
907 return isVMerge(N, UnitSize, 8, 24);
908 return isVMerge(N, UnitSize, 8, 8);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000909}
910
911/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
912/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peck527da1b2010-11-23 03:31:01 +0000913bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000914 bool isUnary) {
Chris Lattnerf38e0332006-04-06 22:02:42 +0000915 if (!isUnary)
916 return isVMerge(N, UnitSize, 0, 16);
917 return isVMerge(N, UnitSize, 0, 0);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000918}
919
920
Chris Lattner1d338192006-04-06 18:26:28 +0000921/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
922/// amount, otherwise return -1.
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000923int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000924 if (N->getValueType(0) != MVT::v16i8)
925 return false;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000926
927 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +0000928
Chris Lattner1d338192006-04-06 18:26:28 +0000929 // Find the first non-undef value in the shuffle mask.
930 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000931 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +0000932 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000933
Chris Lattner1d338192006-04-06 18:26:28 +0000934 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +0000935
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000936 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +0000937 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000938 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +0000939 if (ShiftAmt < i) return -1;
940 ShiftAmt -= i;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000941
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000942 if (!isUnary) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000943 // Check the rest of the elements to see if they are consecutive.
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000944 for (++i; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000945 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000946 return -1;
947 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000948 // Check the rest of the elements to see if they are consecutive.
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000949 for (++i; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000950 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000951 return -1;
952 }
Chris Lattner1d338192006-04-06 18:26:28 +0000953 return ShiftAmt;
954}
Chris Lattnerffc47562006-03-20 06:33:01 +0000955
956/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
957/// specifies a splat of a single element that is suitable for input to
958/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000959bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +0000960 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +0000961 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +0000962
Chris Lattnera8fbb6d2006-03-20 06:37:44 +0000963 // This is a splat operation if each element of the permute is the same, and
964 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000965 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +0000966
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000967 // FIXME: Handle UNDEF elements too!
968 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +0000969 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000970
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000971 // Check that the indices are consecutive, in the case of a multi-byte element
972 // splatted with a v16i8 mask.
973 for (unsigned i = 1; i != EltSize; ++i)
974 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +0000975 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000976
Chris Lattner95c7adc2006-04-04 17:25:31 +0000977 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000978 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +0000979 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000980 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +0000981 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +0000982 }
Chris Lattner95c7adc2006-04-04 17:25:31 +0000983 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +0000984}
985
Evan Cheng581d2792007-07-30 07:51:22 +0000986/// isAllNegativeZeroVector - Returns true if all elements of build_vector
987/// are -0.0.
988bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000989 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
990
991 APInt APVal, APUndef;
992 unsigned BitSize;
993 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +0000994
Dale Johannesen5f4eecf2009-11-13 01:45:18 +0000995 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000996 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000997 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000998
Evan Cheng581d2792007-07-30 07:51:22 +0000999 return false;
1000}
1001
Chris Lattnerffc47562006-03-20 06:33:01 +00001002/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1003/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner95c7adc2006-04-04 17:25:31 +00001004unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001005 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1006 assert(isSplatShuffleMask(SVOp, EltSize));
1007 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001008}
1009
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001010/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001011/// by using a vspltis[bhw] instruction of the specified element size, return
1012/// the constant being splatted. The ByteSize field indicates the number of
1013/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001014SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
1015 SDValue OpVal(0, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001016
1017 // If ByteSize of the splat is bigger than the element size of the
1018 // build_vector, then we have a case where we are checking for a splat where
1019 // multiple elements of the buildvector are folded together into a single
1020 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1021 unsigned EltSize = 16/N->getNumOperands();
1022 if (EltSize < ByteSize) {
1023 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001024 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001025 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001026
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001027 // See if all of the elements in the buildvector agree across.
1028 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1029 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1030 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001031 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001032
Scott Michelcf0da6c2009-02-17 22:15:04 +00001033
Gabor Greiff304a7a2008-08-28 21:40:38 +00001034 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001035 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1036 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001037 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001038 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001039
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001040 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1041 // either constant or undef values that are identical for each chunk. See
1042 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001043
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001044 // Check to see if all of the leading entries are either 0 or -1. If
1045 // neither, then this won't fit into the immediate field.
1046 bool LeadingZero = true;
1047 bool LeadingOnes = true;
1048 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001049 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001050
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001051 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1052 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1053 }
1054 // Finally, check the least significant entry.
1055 if (LeadingZero) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001056 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson9f944592009-08-11 20:47:22 +00001057 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001058 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001059 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001060 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001061 }
1062 if (LeadingOnes) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001063 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson9f944592009-08-11 20:47:22 +00001064 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001065 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001066 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001067 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001068 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001069
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001070 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001071 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001072
Chris Lattner2771e2c2006-03-25 06:12:06 +00001073 // Check to see if this buildvec has a single non-undef value in its elements.
1074 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1075 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greiff304a7a2008-08-28 21:40:38 +00001076 if (OpVal.getNode() == 0)
Chris Lattner2771e2c2006-03-25 06:12:06 +00001077 OpVal = N->getOperand(i);
1078 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001079 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001080 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001081
Gabor Greiff304a7a2008-08-28 21:40:38 +00001082 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001083
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001084 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001085 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001086 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001087 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001088 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001089 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001090 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001091 }
1092
1093 // If the splat value is larger than the element value, then we can never do
1094 // this splat. The only case that we could fit the replicated bits into our
1095 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001096 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001097
Chris Lattner2771e2c2006-03-25 06:12:06 +00001098 // If the element value is larger than the splat value, cut it in half and
1099 // check to see if the two halves are equal. Continue doing this until we
1100 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1101 while (ValSizeInBytes > ByteSize) {
1102 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001103
Chris Lattner2771e2c2006-03-25 06:12:06 +00001104 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001105 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1106 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001107 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001108 }
1109
1110 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001111 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001112
Evan Chengb1ddc982006-03-26 09:52:32 +00001113 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001114 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001115
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001116 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001117 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001118 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001119 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001120}
1121
Chris Lattner4211ca92006-04-14 06:01:58 +00001122//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001123// Addressing Mode Selection
1124//===----------------------------------------------------------------------===//
1125
1126/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1127/// or 64-bit immediate, and if the value can be accurately represented as a
1128/// sign extension from a 16-bit value. If so, this returns true and the
1129/// immediate.
1130static bool isIntS16Immediate(SDNode *N, short &Imm) {
1131 if (N->getOpcode() != ISD::Constant)
1132 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001133
Dan Gohmaneffb8942008-09-12 16:56:44 +00001134 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001135 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001136 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001137 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001138 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001139}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001140static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001141 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001142}
1143
1144
1145/// SelectAddressRegReg - Given the specified addressed, check to see if it
1146/// can be represented as an indexed [r+r] operation. Returns false if it
1147/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001148bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1149 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001150 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001151 short imm = 0;
1152 if (N.getOpcode() == ISD::ADD) {
1153 if (isIntS16Immediate(N.getOperand(1), imm))
1154 return false; // r+i
1155 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1156 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001157
Chris Lattnera801fced2006-11-08 02:15:41 +00001158 Base = N.getOperand(0);
1159 Index = N.getOperand(1);
1160 return true;
1161 } else if (N.getOpcode() == ISD::OR) {
1162 if (isIntS16Immediate(N.getOperand(1), imm))
1163 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001164
Chris Lattnera801fced2006-11-08 02:15:41 +00001165 // If this is an or of disjoint bitfields, we can codegen this as an add
1166 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1167 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001168 APInt LHSKnownZero, LHSKnownOne;
1169 APInt RHSKnownZero, RHSKnownOne;
1170 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanf19609a2008-02-27 01:23:58 +00001171 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001172
Dan Gohmanf19609a2008-02-27 01:23:58 +00001173 if (LHSKnownZero.getBoolValue()) {
1174 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanf19609a2008-02-27 01:23:58 +00001175 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001176 // If all of the bits are known zero on the LHS or RHS, the add won't
1177 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001178 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001179 Base = N.getOperand(0);
1180 Index = N.getOperand(1);
1181 return true;
1182 }
1183 }
1184 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001185
Chris Lattnera801fced2006-11-08 02:15:41 +00001186 return false;
1187}
1188
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001189// If we happen to be doing an i64 load or store into a stack slot that has
1190// less than a 4-byte alignment, then the frame-index elimination may need to
1191// use an indexed load or store instruction (because the offset may not be a
1192// multiple of 4). The extra register needed to hold the offset comes from the
1193// register scavenger, and it is possible that the scavenger will need to use
1194// an emergency spill slot. As a result, we need to make sure that a spill slot
1195// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1196// stack slot.
1197static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1198 // FIXME: This does not handle the LWA case.
1199 if (VT != MVT::i64)
1200 return;
1201
Hal Finkel7ab3db52013-07-10 15:29:01 +00001202 // NOTE: We'll exclude negative FIs here, which come from argument
1203 // lowering, because there are no known test cases triggering this problem
1204 // using packed structures (or similar). We can remove this exclusion if
1205 // we find such a test case. The reason why this is so test-case driven is
1206 // because this entire 'fixup' is only to prevent crashes (from the
1207 // register scavenger) on not-really-valid inputs. For example, if we have:
1208 // %a = alloca i1
1209 // %b = bitcast i1* %a to i64*
1210 // store i64* a, i64 b
1211 // then the store should really be marked as 'align 1', but is not. If it
1212 // were marked as 'align 1' then the indexed form would have been
1213 // instruction-selected initially, and the problem this 'fixup' is preventing
1214 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001215 if (FrameIdx < 0)
1216 return;
1217
1218 MachineFunction &MF = DAG.getMachineFunction();
1219 MachineFrameInfo *MFI = MF.getFrameInfo();
1220
1221 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1222 if (Align >= 4)
1223 return;
1224
1225 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1226 FuncInfo->setHasNonRISpills();
1227}
1228
Chris Lattnera801fced2006-11-08 02:15:41 +00001229/// Returns true if the address N can be represented by a base register plus
1230/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001231/// represented as reg+reg. If Aligned is true, only accept displacements
1232/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001233bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001234 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001235 SelectionDAG &DAG,
1236 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001237 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001238 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001239 // If this can be more profitably realized as r+r, fail.
1240 if (SelectAddressRegReg(N, Disp, Base, DAG))
1241 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001242
Chris Lattnera801fced2006-11-08 02:15:41 +00001243 if (N.getOpcode() == ISD::ADD) {
1244 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001245 if (isIntS16Immediate(N.getOperand(1), imm) &&
1246 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001247 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001248 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1249 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001250 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001251 } else {
1252 Base = N.getOperand(0);
1253 }
1254 return true; // [r+i]
1255 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1256 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001257 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001258 && "Cannot handle constant offsets yet!");
1259 Disp = N.getOperand(1).getOperand(0); // The global address.
1260 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001261 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001262 Disp.getOpcode() == ISD::TargetConstantPool ||
1263 Disp.getOpcode() == ISD::TargetJumpTable);
1264 Base = N.getOperand(0);
1265 return true; // [&g+r]
1266 }
1267 } else if (N.getOpcode() == ISD::OR) {
1268 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001269 if (isIntS16Immediate(N.getOperand(1), imm) &&
1270 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001271 // If this is an or of disjoint bitfields, we can codegen this as an add
1272 // (for better address arithmetic) if the LHS and RHS of the OR are
1273 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001274 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001275 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001276
Dan Gohmanf19609a2008-02-27 01:23:58 +00001277 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001278 // If all of the bits are known zero on the LHS or RHS, the add won't
1279 // carry.
1280 Base = N.getOperand(0);
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001281 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001282 return true;
1283 }
1284 }
1285 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1286 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001287
Chris Lattnera801fced2006-11-08 02:15:41 +00001288 // If this address fits entirely in a 16-bit sext immediate field, codegen
1289 // this as "d, 0"
1290 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001291 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001292 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkelf70c41e2013-03-21 23:45:03 +00001293 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1294 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001295 return true;
1296 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001297
1298 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001299 if ((CN->getValueType(0) == MVT::i32 ||
1300 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1301 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001302 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001303
Chris Lattnera801fced2006-11-08 02:15:41 +00001304 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001305 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001306
Owen Anderson9f944592009-08-11 20:47:22 +00001307 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1308 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001309 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001310 return true;
1311 }
1312 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001313
Chris Lattnera801fced2006-11-08 02:15:41 +00001314 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001315 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001316 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001317 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1318 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001319 Base = N;
1320 return true; // [r+0]
1321}
1322
1323/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1324/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001325bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1326 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001327 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001328 // Check to see if we can easily represent this as an [r+r] address. This
1329 // will fail if it thinks that the address is more profitably represented as
1330 // reg+imm, e.g. where imm = 0.
1331 if (SelectAddressRegReg(N, Base, Index, DAG))
1332 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001333
Chris Lattnera801fced2006-11-08 02:15:41 +00001334 // If the operand is an addition, always emit this as [r+r], since this is
1335 // better (for code size, and execution, as the memop does the add for free)
1336 // than emitting an explicit add.
1337 if (N.getOpcode() == ISD::ADD) {
1338 Base = N.getOperand(0);
1339 Index = N.getOperand(1);
1340 return true;
1341 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001342
Chris Lattnera801fced2006-11-08 02:15:41 +00001343 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkelf70c41e2013-03-21 23:45:03 +00001344 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1345 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001346 Index = N;
1347 return true;
1348}
1349
Chris Lattnera801fced2006-11-08 02:15:41 +00001350/// getPreIndexedAddressParts - returns true by value, base pointer and
1351/// offset pointer and addressing mode by reference if the node's address
1352/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001353bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1354 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001355 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001356 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001357 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001358
Ulrich Weigande90b0222013-03-22 14:58:48 +00001359 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001360 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001361 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001362 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001363 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1364 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001365 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001366 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001367 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001368 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001369 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001370 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001371 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001372 } else
1373 return false;
1374
Chris Lattner68371252006-11-14 01:38:31 +00001375 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001376 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001377 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001378
Ulrich Weigande90b0222013-03-22 14:58:48 +00001379 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1380
1381 // Common code will reject creating a pre-inc form if the base pointer
1382 // is a frame index, or if N is a store and the base pointer is either
1383 // the same as or a predecessor of the value being stored. Check for
1384 // those situations here, and try with swapped Base/Offset instead.
1385 bool Swap = false;
1386
1387 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1388 Swap = true;
1389 else if (!isLoad) {
1390 SDValue Val = cast<StoreSDNode>(N)->getValue();
1391 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1392 Swap = true;
1393 }
1394
1395 if (Swap)
1396 std::swap(Base, Offset);
1397
Hal Finkelca542be2012-06-20 15:43:03 +00001398 AM = ISD::PRE_INC;
1399 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001400 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001401
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001402 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001403 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001404 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001405 return false;
1406 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001407 // LDU/STU need an address with at least 4-byte alignment.
1408 if (Alignment < 4)
1409 return false;
1410
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001411 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001412 return false;
1413 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001414
Chris Lattnerb314b152006-11-11 00:08:42 +00001415 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001416 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1417 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001418 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001419 LD->getExtensionType() == ISD::SEXTLOAD &&
1420 isa<ConstantSDNode>(Offset))
1421 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001422 }
1423
Chris Lattnerce645542006-11-10 02:08:47 +00001424 AM = ISD::PRE_INC;
1425 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001426}
1427
1428//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001429// LowerOperation implementation
1430//===----------------------------------------------------------------------===//
1431
Chris Lattneredb9d842010-11-15 02:46:57 +00001432/// GetLabelAccessInfo - Return true if we should reference labels using a
1433/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1434static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattnerdd6df842010-11-15 03:13:19 +00001435 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001436 HiOpFlags = PPCII::MO_HA;
1437 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001438
Chris Lattneredb9d842010-11-15 02:46:57 +00001439 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1440 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peck527da1b2010-11-23 03:31:01 +00001441 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattneredb9d842010-11-15 02:46:57 +00001442 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattnerdd6df842010-11-15 03:13:19 +00001443 if (isPIC) {
1444 HiOpFlags |= PPCII::MO_PIC_FLAG;
1445 LoOpFlags |= PPCII::MO_PIC_FLAG;
1446 }
1447
1448 // If this is a reference to a global value that requires a non-lazy-ptr, make
1449 // sure that instruction lowering adds it.
1450 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1451 HiOpFlags |= PPCII::MO_NLP_FLAG;
1452 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001453
Chris Lattnerdd6df842010-11-15 03:13:19 +00001454 if (GV->hasHiddenVisibility()) {
1455 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1456 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1457 }
1458 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001459
Chris Lattneredb9d842010-11-15 02:46:57 +00001460 return isPIC;
1461}
1462
1463static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1464 SelectionDAG &DAG) {
1465 EVT PtrVT = HiPart.getValueType();
1466 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001467 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001468
1469 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1470 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001471
Chris Lattneredb9d842010-11-15 02:46:57 +00001472 // With PIC, the first instruction is actually "GR+hi(&G)".
1473 if (isPIC)
1474 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1475 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001476
Chris Lattneredb9d842010-11-15 02:46:57 +00001477 // Generate non-pic code that has direct accesses to the constant pool.
1478 // The address of the global is just (hi(&g)+lo(&g)).
1479 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1480}
1481
Scott Michelcf0da6c2009-02-17 22:15:04 +00001482SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001483 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001484 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001485 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001486 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001487
Roman Divackyace47072012-08-24 16:26:02 +00001488 // 64-bit SVR4 ABI code is always position-independent.
1489 // The actual address of the GlobalValue is stored in the TOC.
1490 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1491 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001492 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001493 DAG.getRegister(PPC::X2, MVT::i64));
1494 }
1495
Chris Lattneredb9d842010-11-15 02:46:57 +00001496 unsigned MOHiFlag, MOLoFlag;
1497 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1498 SDValue CPIHi =
1499 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1500 SDValue CPILo =
1501 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1502 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001503}
1504
Dan Gohman21cea8a2010-04-17 15:26:15 +00001505SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001506 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001507 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001508
Roman Divackyace47072012-08-24 16:26:02 +00001509 // 64-bit SVR4 ABI code is always position-independent.
1510 // The actual address of the GlobalValue is stored in the TOC.
1511 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1512 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001513 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001514 DAG.getRegister(PPC::X2, MVT::i64));
1515 }
1516
Chris Lattneredb9d842010-11-15 02:46:57 +00001517 unsigned MOHiFlag, MOLoFlag;
1518 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1519 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1520 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1521 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001522}
1523
Dan Gohman21cea8a2010-04-17 15:26:15 +00001524SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1525 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001526 EVT PtrVT = Op.getValueType();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001527
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001528 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peck527da1b2010-11-23 03:31:01 +00001529
Chris Lattneredb9d842010-11-15 02:46:57 +00001530 unsigned MOHiFlag, MOLoFlag;
1531 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001532 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1533 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001534 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1535}
1536
Roman Divackye3f15c982012-06-04 17:36:38 +00001537SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1538 SelectionDAG &DAG) const {
1539
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001540 // FIXME: TLS addresses currently use medium model code sequences,
1541 // which is the most useful form. Eventually support for small and
1542 // large models could be added if users need it, at the cost of
1543 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001544 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001545 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001546 const GlobalValue *GV = GA->getGlobal();
1547 EVT PtrVT = getPointerTy();
1548 bool is64bit = PPCSubTarget.isPPC64();
1549
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001550 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001551
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001552 if (Model == TLSModel::LocalExec) {
1553 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001554 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001555 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001556 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001557 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1558 is64bit ? MVT::i64 : MVT::i32);
1559 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1560 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1561 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001562
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001563 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001564 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001565 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1566 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001567 SDValue GOTPtr;
1568 if (is64bit) {
1569 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1570 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1571 PtrVT, GOTReg, TGA);
1572 } else
1573 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001574 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001575 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001576 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001577 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001578
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001579 if (Model == TLSModel::GeneralDynamic) {
1580 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1581 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1582 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1583 GOTReg, TGA);
1584 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1585 GOTEntryHi, TGA);
1586
1587 // We need a chain node, and don't have one handy. The underlying
1588 // call has no side effects, so using the function entry node
1589 // suffices.
1590 SDValue Chain = DAG.getEntryNode();
1591 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1592 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1593 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1594 PtrVT, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001595 // The return value from GET_TLS_ADDR really is in X3 already, but
1596 // some hacks are needed here to tie everything together. The extra
1597 // copies dissolve during subsequent transforms.
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001598 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1599 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1600 }
1601
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001602 if (Model == TLSModel::LocalDynamic) {
1603 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1604 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1605 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1606 GOTReg, TGA);
1607 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1608 GOTEntryHi, TGA);
1609
1610 // We need a chain node, and don't have one handy. The underlying
1611 // call has no side effects, so using the function entry node
1612 // suffices.
1613 SDValue Chain = DAG.getEntryNode();
1614 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1615 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1616 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1617 PtrVT, ParmReg, TGA);
1618 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1619 // some hacks are needed here to tie everything together. The extra
1620 // copies dissolve during subsequent transforms.
1621 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1622 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt9ed4dbc2012-12-13 20:57:10 +00001623 Chain, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001624 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1625 }
1626
1627 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001628}
1629
Chris Lattneredb9d842010-11-15 02:46:57 +00001630SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1631 SelectionDAG &DAG) const {
1632 EVT PtrVT = Op.getValueType();
1633 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001634 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001635 const GlobalValue *GV = GSDN->getGlobal();
1636
Chris Lattneredb9d842010-11-15 02:46:57 +00001637 // 64-bit SVR4 ABI code is always position-independent.
1638 // The actual address of the GlobalValue is stored in the TOC.
1639 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1640 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1641 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1642 DAG.getRegister(PPC::X2, MVT::i64));
1643 }
1644
Chris Lattnerdd6df842010-11-15 03:13:19 +00001645 unsigned MOHiFlag, MOLoFlag;
1646 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001647
Chris Lattnerdd6df842010-11-15 03:13:19 +00001648 SDValue GAHi =
1649 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1650 SDValue GALo =
1651 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001652
Chris Lattnerdd6df842010-11-15 03:13:19 +00001653 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001654
Chris Lattnerdd6df842010-11-15 03:13:19 +00001655 // If the global reference is actually to a non-lazy-pointer, we have to do an
1656 // extra load to get the address of the global.
1657 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1658 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001659 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001660 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001661}
1662
Dan Gohman21cea8a2010-04-17 15:26:15 +00001663SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001664 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001665 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001666
Hal Finkel777c9dd2014-03-29 16:04:40 +00001667 if (Op.getValueType() == MVT::v2i64) {
1668 // When the operands themselves are v2i64 values, we need to do something
1669 // special because VSX has no underlying comparison operations for these.
1670 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1671 // Equality can be handled by casting to the legal type for Altivec
1672 // comparisons, everything else needs to be expanded.
1673 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1674 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1675 DAG.getSetCC(dl, MVT::v4i32,
1676 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1677 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1678 CC));
1679 }
1680
1681 return SDValue();
1682 }
1683
1684 // We handle most of these in the usual way.
1685 return Op;
1686 }
1687
Chris Lattner4211ca92006-04-14 06:01:58 +00001688 // If we're comparing for equality to zero, expose the fact that this is
1689 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1690 // fold the new nodes.
1691 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1692 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001693 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001694 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001695 if (VT.bitsLT(MVT::i32)) {
1696 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001697 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001698 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001699 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001700 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1701 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001702 DAG.getConstant(Log2b, MVT::i32));
1703 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001704 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001705 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001706 // optimized. FIXME: revisit this when we can custom lower all setcc
1707 // optimizations.
1708 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001709 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001710 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001711
Chris Lattner4211ca92006-04-14 06:01:58 +00001712 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001713 // by xor'ing the rhs with the lhs, which is faster than setting a
1714 // condition register, reading it back out, and masking the correct bit. The
1715 // normal approach here uses sub to do this instead of xor. Using xor exposes
1716 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001717 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001718 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001719 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001720 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001721 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001722 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001723 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001724 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001725}
1726
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001727SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001728 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001729 SDNode *Node = Op.getNode();
1730 EVT VT = Node->getValueType(0);
1731 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1732 SDValue InChain = Node->getOperand(0);
1733 SDValue VAListPtr = Node->getOperand(1);
1734 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001735 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001736
Roman Divacky4394e682011-06-28 15:30:42 +00001737 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1738
1739 // gpr_index
1740 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1741 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1742 false, false, 0);
1743 InChain = GprIndex.getValue(1);
1744
1745 if (VT == MVT::i64) {
1746 // Check if GprIndex is even
1747 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1748 DAG.getConstant(1, MVT::i32));
1749 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1750 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1751 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1752 DAG.getConstant(1, MVT::i32));
1753 // Align GprIndex to be even if it isn't
1754 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1755 GprIndex);
1756 }
1757
1758 // fpr index is 1 byte after gpr
1759 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1760 DAG.getConstant(1, MVT::i32));
1761
1762 // fpr
1763 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1764 FprPtr, MachinePointerInfo(SV), MVT::i8,
1765 false, false, 0);
1766 InChain = FprIndex.getValue(1);
1767
1768 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1769 DAG.getConstant(8, MVT::i32));
1770
1771 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1772 DAG.getConstant(4, MVT::i32));
1773
1774 // areas
1775 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001776 MachinePointerInfo(), false, false,
1777 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001778 InChain = OverflowArea.getValue(1);
1779
1780 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001781 MachinePointerInfo(), false, false,
1782 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001783 InChain = RegSaveArea.getValue(1);
1784
1785 // select overflow_area if index > 8
1786 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1787 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1788
Roman Divacky4394e682011-06-28 15:30:42 +00001789 // adjustment constant gpr_index * 4/8
1790 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1791 VT.isInteger() ? GprIndex : FprIndex,
1792 DAG.getConstant(VT.isInteger() ? 4 : 8,
1793 MVT::i32));
1794
1795 // OurReg = RegSaveArea + RegConstant
1796 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1797 RegConstant);
1798
1799 // Floating types are 32 bytes into RegSaveArea
1800 if (VT.isFloatingPoint())
1801 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1802 DAG.getConstant(32, MVT::i32));
1803
1804 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1805 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1806 VT.isInteger() ? GprIndex : FprIndex,
1807 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1808 MVT::i32));
1809
1810 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1811 VT.isInteger() ? VAListPtr : FprPtr,
1812 MachinePointerInfo(SV),
1813 MVT::i8, false, false, 0);
1814
1815 // determine if we should load from reg_save_area or overflow_area
1816 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1817
1818 // increase overflow_area by 4/8 if gpr/fpr > 8
1819 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1820 DAG.getConstant(VT.isInteger() ? 4 : 8,
1821 MVT::i32));
1822
1823 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1824 OverflowAreaPlusN);
1825
1826 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1827 OverflowAreaPtr,
1828 MachinePointerInfo(),
1829 MVT::i32, false, false, 0);
1830
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001831 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001832 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001833}
1834
Roman Divackyc3825df2013-07-25 21:36:47 +00001835SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
1836 const PPCSubtarget &Subtarget) const {
1837 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
1838
1839 // We have to copy the entire va_list struct:
1840 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
1841 return DAG.getMemcpy(Op.getOperand(0), Op,
1842 Op.getOperand(1), Op.getOperand(2),
1843 DAG.getConstant(12, MVT::i32), 8, false, true,
1844 MachinePointerInfo(), MachinePointerInfo());
1845}
1846
Duncan Sandsa0984362011-09-06 13:37:06 +00001847SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1848 SelectionDAG &DAG) const {
1849 return Op.getOperand(0);
1850}
1851
1852SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1853 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00001854 SDValue Chain = Op.getOperand(0);
1855 SDValue Trmp = Op.getOperand(1); // trampoline
1856 SDValue FPtr = Op.getOperand(2); // nested function
1857 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00001858 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00001859
Owen Anderson53aa7a92009-08-10 22:56:29 +00001860 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00001861 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00001862 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001863 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00001864 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00001865
Scott Michelcf0da6c2009-02-17 22:15:04 +00001866 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00001867 TargetLowering::ArgListEntry Entry;
1868
1869 Entry.Ty = IntPtrTy;
1870 Entry.Node = Trmp; Args.push_back(Entry);
1871
1872 // TrampSize == (isPPC64 ? 48 : 40);
1873 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00001874 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00001875 Args.push_back(Entry);
1876
1877 Entry.Node = FPtr; Args.push_back(Entry);
1878 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001879
Bill Wendling95e1af22008-09-17 00:30:57 +00001880 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskiaa583972012-05-25 16:35:28 +00001881 TargetLowering::CallLoweringInfo CLI(Chain,
1882 Type::getVoidTy(*DAG.getContext()),
1883 false, false, false, false, 0,
1884 CallingConv::C,
Evan Cheng65f9d192012-02-28 18:51:51 +00001885 /*isTailCall=*/false,
Justin Holewinskiaa583972012-05-25 16:35:28 +00001886 /*doesNotRet=*/false,
1887 /*isReturnValueUsed=*/true,
Bill Wendling95e1af22008-09-17 00:30:57 +00001888 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling78c5b7a2010-03-02 01:55:18 +00001889 Args, DAG, dl);
Justin Holewinskiaa583972012-05-25 16:35:28 +00001890 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling95e1af22008-09-17 00:30:57 +00001891
Duncan Sandsa0984362011-09-06 13:37:06 +00001892 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00001893}
1894
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001895SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001896 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001897 MachineFunction &MF = DAG.getMachineFunction();
1898 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1899
Andrew Trickef9de2a2013-05-25 02:42:55 +00001900 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001901
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00001902 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001903 // vastart just stores the address of the VarArgsFrameIndex slot into the
1904 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001905 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00001906 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00001907 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00001908 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1909 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00001910 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001911 }
1912
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00001913 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001914 // We suppose the given va_list is already allocated.
1915 //
1916 // typedef struct {
1917 // char gpr; /* index into the array of 8 GPRs
1918 // * stored in the register save area
1919 // * gpr=0 corresponds to r3,
1920 // * gpr=1 to r4, etc.
1921 // */
1922 // char fpr; /* index into the array of 8 FPRs
1923 // * stored in the register save area
1924 // * fpr=0 corresponds to f1,
1925 // * fpr=1 to f2, etc.
1926 // */
1927 // char *overflow_arg_area;
1928 // /* location on stack that holds
1929 // * the next overflow argument
1930 // */
1931 // char *reg_save_area;
1932 // /* where r3:r10 and f1:f8 (if saved)
1933 // * are stored
1934 // */
1935 // } va_list[1];
1936
1937
Dan Gohman31ae5862010-04-17 14:41:14 +00001938 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1939 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001940
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001941
Owen Anderson53aa7a92009-08-10 22:56:29 +00001942 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001943
Dan Gohman31ae5862010-04-17 14:41:14 +00001944 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1945 PtrVT);
1946 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1947 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001948
Duncan Sands13237ac2008-06-06 12:08:01 +00001949 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001950 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00001951
Duncan Sands13237ac2008-06-06 12:08:01 +00001952 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001953 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00001954
1955 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001956 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001957
Dan Gohman2d489b52008-02-06 22:27:42 +00001958 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001959
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001960 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00001961 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00001962 Op.getOperand(1),
1963 MachinePointerInfo(SV),
1964 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00001965 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00001966 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001967 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001968
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001969 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001970 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00001971 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1972 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00001973 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00001974 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00001975 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001976
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001977 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001978 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00001979 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1980 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00001981 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00001982 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00001983 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001984
1985 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00001986 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1987 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00001988 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001989
Chris Lattner4211ca92006-04-14 06:01:58 +00001990}
1991
Chris Lattner4f2e4e02007-03-06 00:59:59 +00001992#include "PPCGenCallingConv.inc"
1993
Bill Schmidt8c3976e2013-08-26 20:11:46 +00001994// Function whose sole purpose is to kill compiler warnings
1995// stemming from unused functions included from PPCGenCallingConv.inc.
1996CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00001997 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00001998}
1999
Bill Schmidt230b4512013-06-12 16:39:22 +00002000bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2001 CCValAssign::LocInfo &LocInfo,
2002 ISD::ArgFlagsTy &ArgFlags,
2003 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002004 return true;
2005}
2006
Bill Schmidt230b4512013-06-12 16:39:22 +00002007bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2008 MVT &LocVT,
2009 CCValAssign::LocInfo &LocInfo,
2010 ISD::ArgFlagsTy &ArgFlags,
2011 CCState &State) {
Craig Topperbef78fc2012-03-11 07:57:25 +00002012 static const uint16_t ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002013 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2014 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2015 };
2016 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002017
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002018 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2019
2020 // Skip one register if the first unallocated register has an even register
2021 // number and there are still argument registers available which have not been
2022 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2023 // need to skip a register if RegNum is odd.
2024 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2025 State.AllocateReg(ArgRegs[RegNum]);
2026 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002027
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002028 // Always return false here, as this function only makes sure that the first
2029 // unallocated register has an odd register number and does not actually
2030 // allocate a register for the current argument.
2031 return false;
2032}
2033
Bill Schmidt230b4512013-06-12 16:39:22 +00002034bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2035 MVT &LocVT,
2036 CCValAssign::LocInfo &LocInfo,
2037 ISD::ArgFlagsTy &ArgFlags,
2038 CCState &State) {
Craig Topperbef78fc2012-03-11 07:57:25 +00002039 static const uint16_t ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002040 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2041 PPC::F8
2042 };
2043
2044 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002045
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002046 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2047
2048 // If there is only one Floating-point register left we need to put both f64
2049 // values of a split ppc_fp128 value on the stack.
2050 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2051 State.AllocateReg(ArgRegs[RegNum]);
2052 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002053
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002054 // Always return false here, as this function only makes sure that the two f64
2055 // values a ppc_fp128 value is split into are both passed in registers or both
2056 // passed on the stack and does not actually allocate a register for the
2057 // current argument.
2058 return false;
2059}
2060
Chris Lattner43df5b32007-02-25 05:34:32 +00002061/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002062/// on Darwin.
Craig Topperca658c22012-03-11 07:16:55 +00002063static const uint16_t *GetFPR() {
2064 static const uint16_t FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002065 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002066 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002067 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002068
Chris Lattner43df5b32007-02-25 05:34:32 +00002069 return FPR;
2070}
2071
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002072/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2073/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002074static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002075 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002076 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002077 if (Flags.isByVal())
2078 ArgSize = Flags.getByValSize();
2079 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2080
2081 return ArgSize;
2082}
2083
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002084SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002085PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002086 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002087 const SmallVectorImpl<ISD::InputArg>
2088 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002089 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002090 SmallVectorImpl<SDValue> &InVals)
2091 const {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002092 if (PPCSubTarget.isSVR4ABI()) {
2093 if (PPCSubTarget.isPPC64())
2094 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2095 dl, DAG, InVals);
2096 else
2097 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2098 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002099 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002100 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2101 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002102 }
2103}
2104
2105SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002106PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002107 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002108 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002109 const SmallVectorImpl<ISD::InputArg>
2110 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002111 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002112 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002113
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002114 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002115 // +-----------------------------------+
2116 // +--> | Back chain |
2117 // | +-----------------------------------+
2118 // | | Floating-point register save area |
2119 // | +-----------------------------------+
2120 // | | General register save area |
2121 // | +-----------------------------------+
2122 // | | CR save word |
2123 // | +-----------------------------------+
2124 // | | VRSAVE save word |
2125 // | +-----------------------------------+
2126 // | | Alignment padding |
2127 // | +-----------------------------------+
2128 // | | Vector register save area |
2129 // | +-----------------------------------+
2130 // | | Local variable space |
2131 // | +-----------------------------------+
2132 // | | Parameter list area |
2133 // | +-----------------------------------+
2134 // | | LR save word |
2135 // | +-----------------------------------+
2136 // SP--> +--- | Back chain |
2137 // +-----------------------------------+
2138 //
2139 // Specifications:
2140 // System V Application Binary Interface PowerPC Processor Supplement
2141 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002142
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002143 MachineFunction &MF = DAG.getMachineFunction();
2144 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002145 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002146
Owen Anderson53aa7a92009-08-10 22:56:29 +00002147 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002148 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002149 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2150 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002151 unsigned PtrByteSize = 4;
2152
2153 // Assign locations to all of the incoming arguments.
2154 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002155 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002156 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002157
2158 // Reserve space for the linkage area on the stack.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002159 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002160
Bill Schmidtef17c142013-02-06 17:33:58 +00002161 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002162
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002163 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2164 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002165
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002166 // Arguments stored in registers.
2167 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002168 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002169 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002170
Owen Anderson9f944592009-08-11 20:47:22 +00002171 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002172 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002173 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002174 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002175 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002176 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002177 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002178 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002179 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002180 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002181 case MVT::f64:
Hal Finkel19be5062014-03-29 05:29:01 +00002182 if (PPCSubTarget.hasVSX())
2183 RC = &PPC::VSFRCRegClass;
2184 else
2185 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002186 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002187 case MVT::v16i8:
2188 case MVT::v8i16:
2189 case MVT::v4i32:
2190 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002191 RC = &PPC::VRRCRegClass;
2192 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002193 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002194 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002195 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002196 break;
2197 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002198
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002199 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002200 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002201 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2202 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2203
2204 if (ValVT == MVT::i1)
2205 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002206
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002207 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002208 } else {
2209 // Argument stored in memory.
2210 assert(VA.isMemLoc());
2211
Hal Finkel940ab932014-02-28 00:27:01 +00002212 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002213 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002214 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002215
2216 // Create load nodes to retrieve arguments from the stack.
2217 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002218 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2219 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002220 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002221 }
2222 }
2223
2224 // Assign locations to all of the incoming aggregate by value arguments.
2225 // Aggregates passed by value are stored in the local variable space of the
2226 // caller's stack frame, right above the parameter list area.
2227 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002228 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002229 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002230
2231 // Reserve stack space for the allocations in CCInfo.
2232 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2233
Bill Schmidtef17c142013-02-06 17:33:58 +00002234 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002235
2236 // Area that is at least reserved in the caller of this function.
2237 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00002238
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002239 // Set the size that is at least reserved in caller of this function. Tail
2240 // call optimized function's reserved stack space needs to be aligned so that
2241 // taking the difference between two stack areas will result in an aligned
2242 // stack.
2243 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2244
2245 MinReservedArea =
2246 std::max(MinReservedArea,
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002247 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peck527da1b2010-11-23 03:31:01 +00002248
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002249 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002250 getStackAlignment();
2251 unsigned AlignMask = TargetAlign-1;
2252 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peck527da1b2010-11-23 03:31:01 +00002253
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002254 FI->setMinReservedArea(MinReservedArea);
2255
2256 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002257
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002258 // If the function takes variable number of arguments, make a frame index for
2259 // the start of the first vararg value... for expansion of llvm.va_start.
2260 if (isVarArg) {
Craig Topperbef78fc2012-03-11 07:57:25 +00002261 static const uint16_t GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002262 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2263 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2264 };
2265 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2266
Craig Topperbef78fc2012-03-11 07:57:25 +00002267 static const uint16_t FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002268 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2269 PPC::F8
2270 };
2271 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2272
Dan Gohman31ae5862010-04-17 14:41:14 +00002273 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2274 NumGPArgRegs));
2275 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2276 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002277
2278 // Make room for NumGPArgRegs and NumFPArgRegs.
2279 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson9f944592009-08-11 20:47:22 +00002280 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002281
Dan Gohman31ae5862010-04-17 14:41:14 +00002282 FuncInfo->setVarArgsStackOffset(
2283 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002284 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002285
Dan Gohman31ae5862010-04-17 14:41:14 +00002286 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2287 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002288
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002289 // The fixed integer arguments of a variadic function are stored to the
2290 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2291 // the result of va_next.
2292 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2293 // Get an existing live-in vreg, or add a new one.
2294 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2295 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002296 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002297
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002298 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002299 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2300 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002301 MemOps.push_back(Store);
2302 // Increment the address by four for the next argument to store
2303 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2304 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2305 }
2306
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002307 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2308 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002309 // The double arguments are stored to the VarArgsFrameIndex
2310 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002311 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2312 // Get an existing live-in vreg, or add a new one.
2313 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2314 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002315 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002316
Owen Anderson9f944592009-08-11 20:47:22 +00002317 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002318 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2319 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002320 MemOps.push_back(Store);
2321 // Increment the address by eight for the next argument to store
Owen Anderson9f944592009-08-11 20:47:22 +00002322 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002323 PtrVT);
2324 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2325 }
2326 }
2327
2328 if (!MemOps.empty())
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002329 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00002330 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002331
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002332 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002333}
2334
Bill Schmidt57d6de52012-10-23 15:51:16 +00002335// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2336// value to MVT::i64 and then truncate to the correct register size.
2337SDValue
2338PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2339 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002340 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002341 if (Flags.isSExt())
2342 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2343 DAG.getValueType(ObjectVT));
2344 else if (Flags.isZExt())
2345 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2346 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002347
Hal Finkel940ab932014-02-28 00:27:01 +00002348 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002349}
2350
2351// Set the size that is at least reserved in caller of this function. Tail
2352// call optimized functions' reserved stack space needs to be aligned so that
2353// taking the difference between two stack areas will result in an aligned
2354// stack.
2355void
2356PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2357 unsigned nAltivecParamsAtEnd,
2358 unsigned MinReservedArea,
2359 bool isPPC64) const {
2360 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2361 // Add the Altivec parameters at the end, if needed.
2362 if (nAltivecParamsAtEnd) {
2363 MinReservedArea = ((MinReservedArea+15)/16)*16;
2364 MinReservedArea += 16*nAltivecParamsAtEnd;
2365 }
2366 MinReservedArea =
2367 std::max(MinReservedArea,
2368 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2369 unsigned TargetAlign
2370 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2371 getStackAlignment();
2372 unsigned AlignMask = TargetAlign-1;
2373 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2374 FI->setMinReservedArea(MinReservedArea);
2375}
2376
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002377SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002378PPCTargetLowering::LowerFormalArguments_64SVR4(
2379 SDValue Chain,
2380 CallingConv::ID CallConv, bool isVarArg,
2381 const SmallVectorImpl<ISD::InputArg>
2382 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002383 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002384 SmallVectorImpl<SDValue> &InVals) const {
2385 // TODO: add description of PPC stack frame format, or at least some docs.
2386 //
2387 MachineFunction &MF = DAG.getMachineFunction();
2388 MachineFrameInfo *MFI = MF.getFrameInfo();
2389 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2390
2391 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2392 // Potential tail calls could cause overwriting of argument stack slots.
2393 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2394 (CallConv == CallingConv::Fast));
2395 unsigned PtrByteSize = 8;
2396
2397 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2398 // Area that is at least reserved in caller of this function.
2399 unsigned MinReservedArea = ArgOffset;
2400
2401 static const uint16_t GPR[] = {
2402 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2403 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2404 };
2405
2406 static const uint16_t *FPR = GetFPR();
2407
2408 static const uint16_t VR[] = {
2409 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2410 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2411 };
Hal Finkel7811c612014-03-28 19:58:11 +00002412 static const uint16_t VSRH[] = {
2413 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2414 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2415 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002416
2417 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2418 const unsigned Num_FPR_Regs = 13;
2419 const unsigned Num_VR_Regs = array_lengthof(VR);
2420
2421 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2422
2423 // Add DAG nodes to load the arguments or copy them out of registers. On
2424 // entry to a function on PPC, the arguments start after the linkage area,
2425 // although the first ones are often in registers.
2426
2427 SmallVector<SDValue, 8> MemOps;
2428 unsigned nAltivecParamsAtEnd = 0;
2429 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002430 unsigned CurArgIdx = 0;
2431 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002432 SDValue ArgVal;
2433 bool needsLoad = false;
2434 EVT ObjectVT = Ins[ArgNo].VT;
Hal Finkel940ab932014-02-28 00:27:01 +00002435 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002436 unsigned ArgSize = ObjSize;
2437 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002438 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2439 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002440
2441 unsigned CurArgOffset = ArgOffset;
2442
2443 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2444 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
Hal Finkel27774d92014-03-13 07:58:58 +00002445 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8 ||
Hal Finkela6c8b512014-03-26 16:12:58 +00002446 ObjectVT==MVT::v2f64 || ObjectVT==MVT::v2i64) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002447 if (isVarArg) {
2448 MinReservedArea = ((MinReservedArea+15)/16)*16;
2449 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2450 Flags,
2451 PtrByteSize);
2452 } else
2453 nAltivecParamsAtEnd++;
2454 } else
2455 // Calculate min reserved area.
2456 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2457 Flags,
2458 PtrByteSize);
2459
2460 // FIXME the codegen can be much improved in some cases.
2461 // We do not have to keep everything in memory.
2462 if (Flags.isByVal()) {
2463 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2464 ObjSize = Flags.getByValSize();
2465 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002466 // Empty aggregate parameters do not take up registers. Examples:
2467 // struct { } a;
2468 // union { } b;
2469 // int c[0];
2470 // etc. However, we have to provide a place-holder in InVals, so
2471 // pretend we have an 8-byte item at the current address for that
2472 // purpose.
2473 if (!ObjSize) {
2474 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2475 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2476 InVals.push_back(FIN);
2477 continue;
2478 }
Hal Finkel262a2242013-09-12 23:20:06 +00002479
2480 unsigned BVAlign = Flags.getByValAlign();
2481 if (BVAlign > 8) {
2482 ArgOffset = ((ArgOffset+BVAlign-1)/BVAlign)*BVAlign;
2483 CurArgOffset = ArgOffset;
2484 }
2485
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002486 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt48081ca2012-10-16 13:30:53 +00002487 if (ObjSize < PtrByteSize)
2488 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002489 // The value of the object is its address.
2490 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2491 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2492 InVals.push_back(FIN);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002493
2494 if (ObjSize < 8) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002495 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002496 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002497 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002498 SDValue Store;
2499
2500 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2501 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2502 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2503 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002504 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002505 ObjType, false, false, 0);
2506 } else {
2507 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2508 // store the whole register as-is to the parameter save area
2509 // slot. The address of the parameter was already calculated
2510 // above (InVals.push_back(FIN)) to be the right-justified
2511 // offset within the slot. For this store, we need a new
2512 // frame index that points at the beginning of the slot.
2513 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2514 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2515 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002516 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002517 false, false, 0);
2518 }
2519
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002520 MemOps.push_back(Store);
2521 ++GPR_idx;
2522 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002523 // Whether we copied from a register or not, advance the offset
2524 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002525 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002526 continue;
2527 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002528
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002529 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2530 // Store whatever pieces of the object are in registers
2531 // to memory. ArgOffset will be the address of the beginning
2532 // of the object.
2533 if (GPR_idx != Num_GPR_Regs) {
2534 unsigned VReg;
2535 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2536 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2537 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2538 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002539 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002540 MachinePointerInfo(FuncArg, j),
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002541 false, false, 0);
2542 MemOps.push_back(Store);
2543 ++GPR_idx;
2544 ArgOffset += PtrByteSize;
2545 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00002546 ArgOffset += ArgSize - j;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002547 break;
2548 }
2549 }
2550 continue;
2551 }
2552
2553 switch (ObjectVT.getSimpleVT().SimpleTy) {
2554 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002555 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002556 case MVT::i32:
2557 case MVT::i64:
2558 if (GPR_idx != Num_GPR_Regs) {
2559 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2560 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2561
Hal Finkel940ab932014-02-28 00:27:01 +00002562 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002563 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2564 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002565 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002566
2567 ++GPR_idx;
2568 } else {
2569 needsLoad = true;
2570 ArgSize = PtrByteSize;
2571 }
2572 ArgOffset += 8;
2573 break;
2574
2575 case MVT::f32:
2576 case MVT::f64:
2577 // Every 8 bytes of argument space consumes one of the GPRs available for
2578 // argument passing.
2579 if (GPR_idx != Num_GPR_Regs) {
2580 ++GPR_idx;
2581 }
2582 if (FPR_idx != Num_FPR_Regs) {
2583 unsigned VReg;
2584
2585 if (ObjectVT == MVT::f32)
2586 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2587 else
Hal Finkel19be5062014-03-29 05:29:01 +00002588 VReg = MF.addLiveIn(FPR[FPR_idx], PPCSubTarget.hasVSX() ?
2589 &PPC::VSFRCRegClass :
2590 &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002591
2592 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2593 ++FPR_idx;
2594 } else {
2595 needsLoad = true;
Bill Schmidt22162472012-10-11 15:38:20 +00002596 ArgSize = PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002597 }
2598
2599 ArgOffset += 8;
2600 break;
2601 case MVT::v4f32:
2602 case MVT::v4i32:
2603 case MVT::v8i16:
2604 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002605 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002606 case MVT::v2i64:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002607 // Note that vector arguments in registers don't reserve stack space,
2608 // except in varargs functions.
2609 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002610 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2611 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2612 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002613 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2614 if (isVarArg) {
2615 while ((ArgOffset % 16) != 0) {
2616 ArgOffset += PtrByteSize;
2617 if (GPR_idx != Num_GPR_Regs)
2618 GPR_idx++;
2619 }
2620 ArgOffset += 16;
2621 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2622 }
2623 ++VR_idx;
2624 } else {
2625 // Vectors are aligned.
2626 ArgOffset = ((ArgOffset+15)/16)*16;
2627 CurArgOffset = ArgOffset;
2628 ArgOffset += 16;
2629 needsLoad = true;
2630 }
2631 break;
2632 }
2633
2634 // We need to load the argument to a virtual register if we determined
2635 // above that we ran out of physical registers of the appropriate type.
2636 if (needsLoad) {
2637 int FI = MFI->CreateFixedObject(ObjSize,
2638 CurArgOffset + (ArgSize - ObjSize),
2639 isImmutable);
2640 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2641 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2642 false, false, false, 0);
2643 }
2644
2645 InVals.push_back(ArgVal);
2646 }
2647
2648 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002649 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002650 // taking the difference between two stack areas will result in an aligned
2651 // stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002652 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002653
2654 // If the function takes variable number of arguments, make a frame index for
2655 // the start of the first vararg value... for expansion of llvm.va_start.
2656 if (isVarArg) {
2657 int Depth = ArgOffset;
2658
2659 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002660 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002661 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2662
2663 // If this function is vararg, store any remaining integer argument regs
2664 // to their spots on the stack so that they may be loaded by deferencing the
2665 // result of va_next.
2666 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2667 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2668 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2669 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2670 MachinePointerInfo(), false, false, 0);
2671 MemOps.push_back(Store);
2672 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002673 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002674 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2675 }
2676 }
2677
2678 if (!MemOps.empty())
2679 Chain = DAG.getNode(ISD::TokenFactor, dl,
2680 MVT::Other, &MemOps[0], MemOps.size());
2681
2682 return Chain;
2683}
2684
2685SDValue
2686PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002687 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002688 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002689 const SmallVectorImpl<ISD::InputArg>
2690 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002691 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002692 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002693 // TODO: add description of PPC stack frame format, or at least some docs.
2694 //
2695 MachineFunction &MF = DAG.getMachineFunction();
2696 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002697 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002698
Owen Anderson53aa7a92009-08-10 22:56:29 +00002699 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002700 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002701 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002702 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2703 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002704 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00002705
Anton Korobeynikov2f931282011-01-10 12:39:04 +00002706 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002707 // Area that is at least reserved in caller of this function.
2708 unsigned MinReservedArea = ArgOffset;
2709
Craig Topperca658c22012-03-11 07:16:55 +00002710 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002711 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2712 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2713 };
Craig Topperca658c22012-03-11 07:16:55 +00002714 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00002715 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2716 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2717 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00002718
Craig Topperca658c22012-03-11 07:16:55 +00002719 static const uint16_t *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002720
Craig Topperca658c22012-03-11 07:16:55 +00002721 static const uint16_t VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002722 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2723 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2724 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00002725
Owen Andersone2f23a32007-09-07 04:06:50 +00002726 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002727 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00002728 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00002729
2730 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002731
Craig Topperca658c22012-03-11 07:16:55 +00002732 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002733
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002734 // In 32-bit non-varargs functions, the stack space for vectors is after the
2735 // stack space for non-vectors. We do not use this space unless we have
2736 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00002737 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002738 // that out...for the pathological case, compute VecArgOffset as the
2739 // start of the vector parameter area. Computing VecArgOffset is the
2740 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002741 unsigned VecArgOffset = ArgOffset;
2742 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002743 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002744 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002745 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002746 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002747
Duncan Sandsd97eea32008-03-21 09:14:45 +00002748 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002749 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00002750 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002751 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002752 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2753 VecArgOffset += ArgSize;
2754 continue;
2755 }
2756
Owen Anderson9f944592009-08-11 20:47:22 +00002757 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002758 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002759 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002760 case MVT::i32:
2761 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002762 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002763 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002764 case MVT::i64: // PPC64
2765 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002766 // FIXME: We are guaranteed to be !isPPC64 at this point.
2767 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002768 VecArgOffset += 8;
2769 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002770 case MVT::v4f32:
2771 case MVT::v4i32:
2772 case MVT::v8i16:
2773 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002774 // Nothing to do, we're only looking at Nonvector args here.
2775 break;
2776 }
2777 }
2778 }
2779 // We've found where the vector parameter area in memory is. Skip the
2780 // first 12 parameters; these don't use that memory.
2781 VecArgOffset = ((VecArgOffset+15)/16)*16;
2782 VecArgOffset += 12*16;
2783
Chris Lattner4302e8f2006-05-16 18:18:50 +00002784 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00002785 // entry to a function on PPC, the arguments start after the linkage area,
2786 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00002787
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002788 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002789 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00002790 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00002791 unsigned CurArgIdx = 0;
2792 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002793 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002794 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002795 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00002796 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00002797 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002798 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00002799 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2800 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002801
Chris Lattner318f0d22006-05-16 18:51:52 +00002802 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002803
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002804 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00002805 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2806 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002807 if (isVarArg || isPPC64) {
2808 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002809 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00002810 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002811 PtrByteSize);
2812 } else nAltivecParamsAtEnd++;
2813 } else
2814 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002815 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00002816 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002817 PtrByteSize);
2818
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002819 // FIXME the codegen can be much improved in some cases.
2820 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00002821 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002822 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00002823 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002824 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002825 // Objects of size 1 and 2 are right justified, everything else is
2826 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00002827 if (ObjSize==1 || ObjSize==2) {
2828 CurArgOffset = CurArgOffset + (4 - ObjSize);
2829 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002830 // The value of the object is its address.
Evan Cheng0664a672010-07-03 00:40:23 +00002831 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002832 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002833 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002834 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00002835 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00002836 unsigned VReg;
2837 if (isPPC64)
2838 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2839 else
2840 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002841 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002842 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002843 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002844 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002845 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00002846 MemOps.push_back(Store);
2847 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00002848 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002849
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002850 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00002851
Dale Johannesen21a8f142008-03-08 01:41:42 +00002852 continue;
2853 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002854 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2855 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002856 // to memory. ArgOffset will be the address of the beginning
2857 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002858 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00002859 unsigned VReg;
2860 if (isPPC64)
2861 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2862 else
2863 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00002864 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002865 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002866 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002867 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002868 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00002869 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002870 MemOps.push_back(Store);
2871 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002872 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002873 } else {
2874 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2875 break;
2876 }
2877 }
2878 continue;
2879 }
2880
Owen Anderson9f944592009-08-11 20:47:22 +00002881 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002882 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002883 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002884 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00002885 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00002886 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00002887 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00002888 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00002889
2890 if (ObjectVT == MVT::i1)
2891 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
2892
Bill Wendling968f32c2008-03-07 20:49:02 +00002893 ++GPR_idx;
2894 } else {
2895 needsLoad = true;
2896 ArgSize = PtrByteSize;
2897 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002898 // All int arguments reserve stack space in the Darwin ABI.
2899 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00002900 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002901 }
Bill Wendling968f32c2008-03-07 20:49:02 +00002902 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00002903 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00002904 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00002905 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00002906 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00002907
Hal Finkel940ab932014-02-28 00:27:01 +00002908 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00002909 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00002910 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002911 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00002912
Chris Lattnerec78cad2006-06-26 22:48:35 +00002913 ++GPR_idx;
2914 } else {
2915 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00002916 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00002917 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002918 // All int arguments reserve stack space in the Darwin ABI.
2919 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00002920 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002921
Owen Anderson9f944592009-08-11 20:47:22 +00002922 case MVT::f32:
2923 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00002924 // Every 4 bytes of argument space consumes one of the GPRs available for
2925 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002926 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002927 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00002928 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002929 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00002930 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002931 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002932 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002933
Owen Anderson9f944592009-08-11 20:47:22 +00002934 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00002935 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002936 else
Devang Patelf3292b22011-02-21 23:21:26 +00002937 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002938
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002939 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002940 ++FPR_idx;
2941 } else {
2942 needsLoad = true;
2943 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002944
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002945 // All FP arguments reserve stack space in the Darwin ABI.
2946 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002947 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002948 case MVT::v4f32:
2949 case MVT::v4i32:
2950 case MVT::v8i16:
2951 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00002952 // Note that vector arguments in registers don't reserve stack space,
2953 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002954 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00002955 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002956 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00002957 if (isVarArg) {
2958 while ((ArgOffset % 16) != 0) {
2959 ArgOffset += PtrByteSize;
2960 if (GPR_idx != Num_GPR_Regs)
2961 GPR_idx++;
2962 }
2963 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002964 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00002965 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00002966 ++VR_idx;
2967 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002968 if (!isVarArg && !isPPC64) {
2969 // Vectors go after all the nonvectors.
2970 CurArgOffset = VecArgOffset;
2971 VecArgOffset += 16;
2972 } else {
2973 // Vectors are aligned.
2974 ArgOffset = ((ArgOffset+15)/16)*16;
2975 CurArgOffset = ArgOffset;
2976 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00002977 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00002978 needsLoad = true;
2979 }
2980 break;
2981 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002982
Chris Lattner4302e8f2006-05-16 18:18:50 +00002983 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00002984 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002985 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00002986 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002987 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00002988 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002989 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002990 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002991 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002992 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002993
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002994 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002995 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002996
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002997 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002998 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002999 // taking the difference between two stack areas will result in an aligned
3000 // stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003001 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003002
Chris Lattner4302e8f2006-05-16 18:18:50 +00003003 // If the function takes variable number of arguments, make a frame index for
3004 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003005 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003006 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003007
Dan Gohman31ae5862010-04-17 14:41:14 +00003008 FuncInfo->setVarArgsFrameIndex(
3009 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003010 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003011 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003012
Chris Lattner4302e8f2006-05-16 18:18:50 +00003013 // If this function is vararg, store any remaining integer argument regs
3014 // to their spots on the stack so that they may be loaded by deferencing the
3015 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003016 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003017 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003018
Chris Lattner2cca3852006-11-18 01:57:19 +00003019 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003020 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003021 else
Devang Patelf3292b22011-02-21 23:21:26 +00003022 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003023
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003024 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003025 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3026 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003027 MemOps.push_back(Store);
3028 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003029 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003030 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003031 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003032 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003033
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003034 if (!MemOps.empty())
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003035 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00003036 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003037
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003038 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003039}
3040
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003041/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
3042/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003043static unsigned
3044CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
3045 bool isPPC64,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003046 bool isVarArg,
3047 unsigned CC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003048 const SmallVectorImpl<ISD::OutputArg>
3049 &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003050 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003051 unsigned &nAltivecParamsAtEnd) {
3052 // Count how many bytes are to be pushed on the stack, including the linkage
3053 // area, and parameter passing area. We start with 24/48 bytes, which is
3054 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003055 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003056 unsigned NumOps = Outs.size();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003057 unsigned PtrByteSize = isPPC64 ? 8 : 4;
3058
3059 // Add up all the space actually used.
3060 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
3061 // they all go in registers, but we must reserve stack space for them for
3062 // possible use by the caller. In varargs or 64-bit calls, parameters are
3063 // assigned stack space in order, with padding so Altivec parameters are
3064 // 16-byte aligned.
3065 nAltivecParamsAtEnd = 0;
3066 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003067 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003068 EVT ArgVT = Outs[i].VT;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003069 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003070 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
Hal Finkel27774d92014-03-13 07:58:58 +00003071 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8 ||
Hal Finkela6c8b512014-03-26 16:12:58 +00003072 ArgVT==MVT::v2f64 || ArgVT==MVT::v2i64) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003073 if (!isVarArg && !isPPC64) {
3074 // Non-varargs Altivec parameters go after all the non-Altivec
3075 // parameters; handle those later so we know how much padding we need.
3076 nAltivecParamsAtEnd++;
3077 continue;
3078 }
3079 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
3080 NumBytes = ((NumBytes+15)/16)*16;
3081 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003082 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003083 }
3084
3085 // Allow for Altivec parameters at the end, if needed.
3086 if (nAltivecParamsAtEnd) {
3087 NumBytes = ((NumBytes+15)/16)*16;
3088 NumBytes += 16*nAltivecParamsAtEnd;
3089 }
3090
3091 // The prolog code of the callee may store up to 8 GPR argument registers to
3092 // the stack, allowing va_start to index over them in memory if its varargs.
3093 // Because we cannot tell if this is needed on the caller side, we have to
3094 // conservatively assume that it is needed. As such, make sure we have at
3095 // least enough stack space for the caller to store the 8 GPRs.
3096 NumBytes = std::max(NumBytes,
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003097 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003098
3099 // Tail call needs the stack to be aligned.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003100 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
3101 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
3102 getFrameLowering()->getStackAlignment();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003103 unsigned AlignMask = TargetAlign-1;
3104 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
3105 }
3106
3107 return NumBytes;
3108}
3109
3110/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003111/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003112static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003113 unsigned ParamSize) {
3114
Dale Johannesen86dcae12009-11-24 01:09:07 +00003115 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003116
3117 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3118 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3119 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3120 // Remember only if the new adjustement is bigger.
3121 if (SPDiff < FI->getTailCallSPDelta())
3122 FI->setTailCallSPDelta(SPDiff);
3123
3124 return SPDiff;
3125}
3126
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003127/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3128/// for tail call optimization. Targets which want to do tail call
3129/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003130bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003131PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003132 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003133 bool isVarArg,
3134 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003135 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003136 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003137 return false;
3138
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003139 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003140 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003141 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003142
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003143 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003144 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003145 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3146 // Functions containing by val parameters are not supported.
3147 for (unsigned i = 0; i != Ins.size(); i++) {
3148 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3149 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003150 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003151
Alp Tokerf907b892013-12-05 05:44:44 +00003152 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003153 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3154 return true;
3155
3156 // At the moment we can only do local tail calls (in same module, hidden
3157 // or protected) if we are generating PIC.
3158 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3159 return G->getGlobal()->hasHiddenVisibility()
3160 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003161 }
3162
3163 return false;
3164}
3165
Chris Lattnereb755fc2006-05-17 19:00:46 +00003166/// isCallCompatibleAddress - Return the immediate to use if the specified
3167/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003168static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003169 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3170 if (!C) return 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003171
Dan Gohmaneffb8942008-09-12 16:56:44 +00003172 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003173 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003174 SignExtend32<26>(Addr) != Addr)
Chris Lattnereb755fc2006-05-17 19:00:46 +00003175 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003176
Dan Gohmaneffb8942008-09-12 16:56:44 +00003177 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003178 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003179}
3180
Dan Gohmand78c4002008-05-13 00:00:25 +00003181namespace {
3182
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003183struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003184 SDValue Arg;
3185 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003186 int FrameIdx;
3187
3188 TailCallArgumentInfo() : FrameIdx(0) {}
3189};
3190
Dan Gohmand78c4002008-05-13 00:00:25 +00003191}
3192
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003193/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3194static void
3195StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003196 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003197 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3198 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003199 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003200 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003201 SDValue Arg = TailCallArgs[i].Arg;
3202 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003203 int FI = TailCallArgs[i].FrameIdx;
3204 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003205 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003206 MachinePointerInfo::getFixedStack(FI),
3207 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003208 }
3209}
3210
3211/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3212/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003213static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003214 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003215 SDValue Chain,
3216 SDValue OldRetAddr,
3217 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003218 int SPDiff,
3219 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003220 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003221 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003222 if (SPDiff) {
3223 // Calculate the new stack slot for the return address.
3224 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003225 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003226 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003227 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003228 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003229 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003230 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003231 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003232 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003233 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003234
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003235 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3236 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003237 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003238 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003239 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003240 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003241 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003242 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3243 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003244 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003245 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003246 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003247 }
3248 return Chain;
3249}
3250
3251/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3252/// the position of the argument.
3253static void
3254CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003255 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003256 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003257 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003258 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003259 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003260 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003261 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003262 TailCallArgumentInfo Info;
3263 Info.Arg = Arg;
3264 Info.FrameIdxOp = FIN;
3265 Info.FrameIdx = FI;
3266 TailCallArguments.push_back(Info);
3267}
3268
3269/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3270/// stack slot. Returns the chain as result and the loaded frame pointers in
3271/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003272SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003273 int SPDiff,
3274 SDValue Chain,
3275 SDValue &LROpOut,
3276 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003277 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003278 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003279 if (SPDiff) {
3280 // Load the LR and FP stack slot for later adjusting.
Owen Anderson9f944592009-08-11 20:47:22 +00003281 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003282 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003283 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003284 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003285 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003286
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003287 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3288 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003289 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003290 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003291 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003292 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003293 Chain = SDValue(FPOpOut.getNode(), 1);
3294 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003295 }
3296 return Chain;
3297}
3298
Dale Johannesen85d41a12008-03-04 23:17:14 +00003299/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003300/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003301/// specified by the specific parameter attribute. The copy will be passed as
3302/// a byval function parameter.
3303/// Sometimes what we are copying is the end of a larger object, the part that
3304/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003305static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003306CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003307 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003308 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003309 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003310 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattner2510de22010-09-21 05:40:29 +00003311 false, false, MachinePointerInfo(0),
3312 MachinePointerInfo(0));
Dale Johannesen85d41a12008-03-04 23:17:14 +00003313}
Chris Lattner43df5b32007-02-25 05:34:32 +00003314
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003315/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3316/// tail calls.
3317static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003318LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3319 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003320 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003321 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3322 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003323 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003324 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003325 if (!isTailCall) {
3326 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003327 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003328 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003329 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003330 else
Owen Anderson9f944592009-08-11 20:47:22 +00003331 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003332 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003333 DAG.getConstant(ArgOffset, PtrVT));
3334 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003335 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3336 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003337 // Calculate and remember argument location.
3338 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3339 TailCallArguments);
3340}
3341
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003342static
3343void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003344 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003345 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003346 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003347 MachineFunction &MF = DAG.getMachineFunction();
3348
3349 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3350 // might overwrite each other in case of tail call optimization.
3351 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003352 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003353 InFlag = SDValue();
3354 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3355 MemOpChains2, dl);
3356 if (!MemOpChains2.empty())
Owen Anderson9f944592009-08-11 20:47:22 +00003357 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003358 &MemOpChains2[0], MemOpChains2.size());
3359
3360 // Store the return address to the appropriate stack slot.
3361 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3362 isPPC64, isDarwinABI, dl);
3363
3364 // Emit callseq_end just before tailcall node.
3365 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003366 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003367 InFlag = Chain.getValue(1);
3368}
3369
3370static
3371unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003372 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003373 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3374 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003375 const PPCSubtarget &PPCSubTarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003376
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003377 bool isPPC64 = PPCSubTarget.isPPC64();
3378 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3379
Owen Anderson53aa7a92009-08-10 22:56:29 +00003380 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003381 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003382 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003383
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003384 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003385
Torok Edwin31e90d22010-08-04 20:47:44 +00003386 bool needIndirectCall = true;
3387 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003388 // If this is an absolute destination address, use the munged value.
3389 Callee = SDValue(Dest, 0);
Torok Edwin31e90d22010-08-04 20:47:44 +00003390 needIndirectCall = false;
3391 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003392
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003393 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3394 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3395 // Use indirect calls for ALL functions calls in JIT mode, since the
3396 // far-call stubs may be outside relocation limits for a BL instruction.
3397 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3398 unsigned OpFlags = 0;
3399 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyaaba17e2011-07-24 08:22:56 +00003400 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbarcd01ed52011-04-20 00:14:25 +00003401 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003402 (G->getGlobal()->isDeclaration() ||
3403 G->getGlobal()->isWeakForLinker())) {
3404 // PC-relative references to external symbols should go through $stub,
3405 // unless we're building with the leopard linker or later, which
3406 // automatically synthesizes these stubs.
3407 OpFlags = PPCII::MO_DARWIN_STUB;
3408 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003409
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003410 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3411 // every direct call is) turn it into a TargetGlobalAddress /
3412 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin31e90d22010-08-04 20:47:44 +00003413 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003414 Callee.getValueType(),
3415 0, OpFlags);
Torok Edwin31e90d22010-08-04 20:47:44 +00003416 needIndirectCall = false;
Wesley Peck527da1b2010-11-23 03:31:01 +00003417 }
Torok Edwin31e90d22010-08-04 20:47:44 +00003418 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003419
Torok Edwin31e90d22010-08-04 20:47:44 +00003420 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003421 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003422
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003423 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyaaba17e2011-07-24 08:22:56 +00003424 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbarcd01ed52011-04-20 00:14:25 +00003425 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003426 // PC-relative references to external symbols should go through $stub,
3427 // unless we're building with the leopard linker or later, which
3428 // automatically synthesizes these stubs.
3429 OpFlags = PPCII::MO_DARWIN_STUB;
3430 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003431
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003432 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3433 OpFlags);
3434 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003435 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003436
Torok Edwin31e90d22010-08-04 20:47:44 +00003437 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003438 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3439 // to do the call, we can't use PPCISD::CALL.
3440 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003441
3442 if (isSVR4ABI && isPPC64) {
3443 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3444 // entry point, but to the function descriptor (the function entry point
3445 // address is part of the function descriptor though).
3446 // The function descriptor is a three doubleword structure with the
3447 // following fields: function entry point, TOC base address and
3448 // environment pointer.
3449 // Thus for a call through a function pointer, the following actions need
3450 // to be performed:
3451 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003452 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003453 // 2. Load the address of the function entry point from the function
3454 // descriptor.
3455 // 3. Load the TOC of the callee from the function descriptor into r2.
3456 // 4. Load the environment pointer from the function descriptor into
3457 // r11.
3458 // 5. Branch to the function entry point address.
3459 // 6. On return of the callee, the TOC of the caller needs to be
3460 // restored (this is done in FinishCall()).
3461 //
3462 // All those operations are flagged together to ensure that no other
3463 // operations can be scheduled in between. E.g. without flagging the
3464 // operations together, a TOC access in the caller could be scheduled
3465 // between the load of the callee TOC and the branch to the callee, which
3466 // results in the TOC access going through the TOC of the callee instead
3467 // of going through the TOC of the caller, which leads to incorrect code.
3468
3469 // Load the address of the function entry point from the function
3470 // descriptor.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003471 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003472 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3473 InFlag.getNode() ? 3 : 2);
3474 Chain = LoadFuncPtr.getValue(1);
3475 InFlag = LoadFuncPtr.getValue(2);
3476
3477 // Load environment pointer into r11.
3478 // Offset of the environment pointer within the function descriptor.
3479 SDValue PtrOff = DAG.getIntPtrConstant(16);
3480
3481 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3482 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3483 InFlag);
3484 Chain = LoadEnvPtr.getValue(1);
3485 InFlag = LoadEnvPtr.getValue(2);
3486
3487 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3488 InFlag);
3489 Chain = EnvVal.getValue(0);
3490 InFlag = EnvVal.getValue(1);
3491
3492 // Load TOC of the callee into r2. We are using a target-specific load
3493 // with r2 hard coded, because the result of a target-independent load
3494 // would never go directly into r2, since r2 is a reserved register (which
3495 // prevents the register allocator from allocating it), resulting in an
3496 // additional register being allocated and an unnecessary move instruction
3497 // being generated.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003498 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003499 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3500 Callee, InFlag);
3501 Chain = LoadTOCPtr.getValue(0);
3502 InFlag = LoadTOCPtr.getValue(1);
3503
3504 MTCTROps[0] = Chain;
3505 MTCTROps[1] = LoadFuncPtr;
3506 MTCTROps[2] = InFlag;
3507 }
3508
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003509 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3510 2 + (InFlag.getNode() != 0));
3511 InFlag = Chain.getValue(1);
3512
3513 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003514 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003515 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003516 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003517 CallOpc = PPCISD::BCTRL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003518 Callee.setNode(0);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003519 // Add use of X11 (holding environment pointer)
3520 if (isSVR4ABI && isPPC64)
3521 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003522 // Add CTR register as callee so a bctr can be emitted later.
3523 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003524 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003525 }
3526
3527 // If this is a direct call, pass the chain and the callee.
3528 if (Callee.getNode()) {
3529 Ops.push_back(Chain);
3530 Ops.push_back(Callee);
3531 }
3532 // If this is a tail call add stack pointer delta.
3533 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003534 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003535
3536 // Add argument registers to the end of the list so that they are known live
3537 // into the call.
3538 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3539 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3540 RegsToPass[i].second.getValueType()));
3541
3542 return CallOpc;
3543}
3544
Roman Divacky76293062012-09-18 16:47:58 +00003545static
3546bool isLocalCall(const SDValue &Callee)
3547{
3548 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003549 return !G->getGlobal()->isDeclaration() &&
3550 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003551 return false;
3552}
3553
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003554SDValue
3555PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003556 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003557 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003558 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003559 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003560
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003561 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003562 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003563 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003564 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003565
3566 // Copy all of the result registers out of their specified physreg.
3567 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3568 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003569 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003570
3571 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3572 VA.getLocReg(), VA.getLocVT(), InFlag);
3573 Chain = Val.getValue(1);
3574 InFlag = Val.getValue(2);
3575
3576 switch (VA.getLocInfo()) {
3577 default: llvm_unreachable("Unknown loc info!");
3578 case CCValAssign::Full: break;
3579 case CCValAssign::AExt:
3580 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3581 break;
3582 case CCValAssign::ZExt:
3583 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3584 DAG.getValueType(VA.getValVT()));
3585 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3586 break;
3587 case CCValAssign::SExt:
3588 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3589 DAG.getValueType(VA.getValVT()));
3590 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3591 break;
3592 }
3593
3594 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003595 }
3596
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003597 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003598}
3599
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003600SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003601PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003602 bool isTailCall, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003603 SelectionDAG &DAG,
3604 SmallVector<std::pair<unsigned, SDValue>, 8>
3605 &RegsToPass,
3606 SDValue InFlag, SDValue Chain,
3607 SDValue &Callee,
3608 int SPDiff, unsigned NumBytes,
3609 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003610 SmallVectorImpl<SDValue> &InVals) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003611 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003612 SmallVector<SDValue, 8> Ops;
3613 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3614 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003615 PPCSubTarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003616
Hal Finkel5ab37802012-08-28 02:10:27 +00003617 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3618 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3619 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3620
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003621 // When performing tail call optimization the callee pops its arguments off
3622 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003623 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003624 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003625 (CallConv == CallingConv::Fast &&
3626 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003627
Roman Divackyef21be22012-03-06 16:41:49 +00003628 // Add a register mask operand representing the call-preserved registers.
3629 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3630 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3631 assert(Mask && "Missing call preserved mask for calling convention");
3632 Ops.push_back(DAG.getRegisterMask(Mask));
3633
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003634 if (InFlag.getNode())
3635 Ops.push_back(InFlag);
3636
3637 // Emit tail call.
3638 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003639 assert(((Callee.getOpcode() == ISD::Register &&
3640 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3641 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3642 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3643 isa<ConstantSDNode>(Callee)) &&
3644 "Expecting an global address, external symbol, absolute value or register");
3645
Owen Anderson9f944592009-08-11 20:47:22 +00003646 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003647 }
3648
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003649 // Add a NOP immediately after the branch instruction when using the 64-bit
3650 // SVR4 ABI. At link time, if caller and callee are in a different module and
3651 // thus have a different TOC, the call will be replaced with a call to a stub
3652 // function which saves the current TOC, loads the TOC of the callee and
3653 // branches to the callee. The NOP will be replaced with a load instruction
3654 // which restores the TOC of the caller from the TOC save slot of the current
3655 // stack frame. If caller and callee belong to the same module (and have the
3656 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003657
3658 bool needsTOCRestore = false;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003659 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003660 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003661 // This is a call through a function pointer.
3662 // Restore the caller TOC from the save area into R2.
3663 // See PrepareCall() for more information about calls through function
3664 // pointers in the 64-bit SVR4 ABI.
3665 // We are using a target-specific load with r2 hard coded, because the
3666 // result of a target-independent load would never go directly into r2,
3667 // since r2 is a reserved register (which prevents the register allocator
3668 // from allocating it), resulting in an additional register being
3669 // allocated and an unnecessary move instruction being generated.
Hal Finkel51861b42012-03-31 14:45:15 +00003670 needsTOCRestore = true;
Bill Schmidtcea15962013-09-26 17:09:28 +00003671 } else if ((CallOpc == PPCISD::CALL) &&
3672 (!isLocalCall(Callee) ||
3673 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003674 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003675 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller79fef932009-12-18 13:00:15 +00003676 }
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003677 }
3678
Hal Finkel51861b42012-03-31 14:45:15 +00003679 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3680 InFlag = Chain.getValue(1);
3681
3682 if (needsTOCRestore) {
3683 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3684 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3685 InFlag = Chain.getValue(1);
3686 }
3687
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003688 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3689 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003690 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003691 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003692 InFlag = Chain.getValue(1);
3693
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003694 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3695 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003696}
3697
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003698SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003699PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003700 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003701 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00003702 SDLoc &dl = CLI.DL;
3703 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3704 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3705 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00003706 SDValue Chain = CLI.Chain;
3707 SDValue Callee = CLI.Callee;
3708 bool &isTailCall = CLI.IsTailCall;
3709 CallingConv::ID CallConv = CLI.CallConv;
3710 bool isVarArg = CLI.IsVarArg;
3711
Evan Cheng67a69dd2010-01-27 00:07:07 +00003712 if (isTailCall)
3713 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3714 Ins, DAG);
3715
Bill Schmidt57d6de52012-10-23 15:51:16 +00003716 if (PPCSubTarget.isSVR4ABI()) {
3717 if (PPCSubTarget.isPPC64())
3718 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3719 isTailCall, Outs, OutVals, Ins,
3720 dl, DAG, InVals);
3721 else
3722 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3723 isTailCall, Outs, OutVals, Ins,
3724 dl, DAG, InVals);
3725 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003726
Bill Schmidt57d6de52012-10-23 15:51:16 +00003727 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3728 isTailCall, Outs, OutVals, Ins,
3729 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003730}
3731
3732SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003733PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3734 CallingConv::ID CallConv, bool isVarArg,
3735 bool isTailCall,
3736 const SmallVectorImpl<ISD::OutputArg> &Outs,
3737 const SmallVectorImpl<SDValue> &OutVals,
3738 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003739 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003740 SmallVectorImpl<SDValue> &InVals) const {
3741 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003742 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003743
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003744 assert((CallConv == CallingConv::C ||
3745 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003746
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003747 unsigned PtrByteSize = 4;
3748
3749 MachineFunction &MF = DAG.getMachineFunction();
3750
3751 // Mark this function as potentially containing a function that contains a
3752 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3753 // and restoring the callers stack pointer in this functions epilog. This is
3754 // done because by tail calling the called function might overwrite the value
3755 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003756 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3757 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003758 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00003759
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003760 // Count how many bytes are to be pushed on the stack, including the linkage
3761 // area, parameter list area and the part of the local variable space which
3762 // contains copies of aggregates which are passed by value.
3763
3764 // Assign locations to all of the outgoing arguments.
3765 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003766 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003767 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003768
3769 // Reserve space for the linkage area on the stack.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003770 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003771
3772 if (isVarArg) {
3773 // Handle fixed and variable vector arguments differently.
3774 // Fixed vector arguments go into registers as long as registers are
3775 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003776 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00003777
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003778 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00003779 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003780 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003781 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00003782
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003783 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00003784 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3785 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003786 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00003787 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3788 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003789 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003790
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003791 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003792#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00003793 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00003794 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003795#endif
Torok Edwinfbcc6632009-07-14 16:55:14 +00003796 llvm_unreachable(0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003797 }
3798 }
3799 } else {
3800 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00003801 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003802 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003803
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003804 // Assign locations to all of the outgoing aggregate by value arguments.
3805 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003806 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003807 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003808
3809 // Reserve stack space for the allocations in CCInfo.
3810 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3811
Bill Schmidtef17c142013-02-06 17:33:58 +00003812 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003813
3814 // Size of the linkage area, parameter list area and the part of the local
3815 // space variable where copies of aggregates which are passed by value are
3816 // stored.
3817 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00003818
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003819 // Calculate by how many bytes the stack has to be adjusted in case of tail
3820 // call optimization.
3821 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3822
3823 // Adjust the stack pointer for the new arguments...
3824 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00003825 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3826 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003827 SDValue CallSeqStart = Chain;
3828
3829 // Load the return address and frame pointer so it can be moved somewhere else
3830 // later.
3831 SDValue LROp, FPOp;
3832 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3833 dl);
3834
3835 // Set up a copy of the stack pointer for use loading and storing any
3836 // arguments that may not fit in the registers available for argument
3837 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00003838 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00003839
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003840 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3841 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3842 SmallVector<SDValue, 8> MemOpChains;
3843
Roman Divacky71038e72011-08-30 17:04:16 +00003844 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003845 // Walk the register/memloc assignments, inserting copies/loads.
3846 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3847 i != e;
3848 ++i) {
3849 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003850 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003851 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00003852
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003853 if (Flags.isByVal()) {
3854 // Argument is an aggregate which is passed by value, thus we need to
3855 // create a copy of it in the local variable space of the current stack
3856 // frame (which is the stack frame of the caller) and pass the address of
3857 // this copy to the callee.
3858 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3859 CCValAssign &ByValVA = ByValArgLocs[j++];
3860 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00003861
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003862 // Memory reserved in the local variable space of the callers stack frame.
3863 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00003864
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003865 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3866 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00003867
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003868 // Create a copy of the argument in the local area of the current
3869 // stack frame.
3870 SDValue MemcpyCall =
3871 CreateCopyOfByValArgument(Arg, PtrOff,
3872 CallSeqStart.getNode()->getOperand(0),
3873 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00003874
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003875 // This must go outside the CALLSEQ_START..END.
3876 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00003877 CallSeqStart.getNode()->getOperand(1),
3878 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003879 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3880 NewCallSeqStart.getNode());
3881 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00003882
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003883 // Pass the address of the aggregate copy on the stack either in a
3884 // physical register or in the parameter list area of the current stack
3885 // frame to the callee.
3886 Arg = PtrOff;
3887 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003888
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003889 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00003890 if (Arg.getValueType() == MVT::i1)
3891 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
3892
Roman Divacky71038e72011-08-30 17:04:16 +00003893 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003894 // Put argument in a physical register.
3895 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3896 } else {
3897 // Put argument in the parameter list area of the current stack frame.
3898 assert(VA.isMemLoc());
3899 unsigned LocMemOffset = VA.getLocMemOffset();
3900
3901 if (!isTailCall) {
3902 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3903 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3904
3905 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00003906 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00003907 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003908 } else {
3909 // Calculate and remember argument location.
3910 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3911 TailCallArguments);
3912 }
3913 }
3914 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003915
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003916 if (!MemOpChains.empty())
Owen Anderson9f944592009-08-11 20:47:22 +00003917 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003918 &MemOpChains[0], MemOpChains.size());
Wesley Peck527da1b2010-11-23 03:31:01 +00003919
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003920 // Build a sequence of copy-to-reg nodes chained together with token chain
3921 // and flag operands which copy the outgoing args into the appropriate regs.
3922 SDValue InFlag;
3923 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3924 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3925 RegsToPass[i].second, InFlag);
3926 InFlag = Chain.getValue(1);
3927 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003928
Hal Finkel5ab37802012-08-28 02:10:27 +00003929 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3930 // registers.
3931 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00003932 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3933 SDValue Ops[] = { Chain, InFlag };
3934
Hal Finkel5ab37802012-08-28 02:10:27 +00003935 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumiac490292012-08-30 15:52:29 +00003936 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3937
Hal Finkel5ab37802012-08-28 02:10:27 +00003938 InFlag = Chain.getValue(1);
3939 }
3940
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003941 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003942 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3943 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003944
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003945 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3946 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3947 Ins, InVals);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003948}
3949
Bill Schmidt57d6de52012-10-23 15:51:16 +00003950// Copy an argument into memory, being careful to do this outside the
3951// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003952SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00003953PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3954 SDValue CallSeqStart,
3955 ISD::ArgFlagsTy Flags,
3956 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003957 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00003958 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3959 CallSeqStart.getNode()->getOperand(0),
3960 Flags, DAG, dl);
3961 // The MEMCPY must go outside the CALLSEQ_START..END.
3962 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00003963 CallSeqStart.getNode()->getOperand(1),
3964 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00003965 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3966 NewCallSeqStart.getNode());
3967 return NewCallSeqStart;
3968}
3969
3970SDValue
3971PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003972 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003973 bool isTailCall,
3974 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003975 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003976 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003977 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003978 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003979
Bill Schmidt57d6de52012-10-23 15:51:16 +00003980 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003981
Bill Schmidt57d6de52012-10-23 15:51:16 +00003982 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3983 unsigned PtrByteSize = 8;
3984
3985 MachineFunction &MF = DAG.getMachineFunction();
3986
3987 // Mark this function as potentially containing a function that contains a
3988 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3989 // and restoring the callers stack pointer in this functions epilog. This is
3990 // done because by tail calling the called function might overwrite the value
3991 // in this function's (MF) stack pointer stack slot 0(SP).
3992 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3993 CallConv == CallingConv::Fast)
3994 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3995
3996 unsigned nAltivecParamsAtEnd = 0;
3997
3998 // Count how many bytes are to be pushed on the stack, including the linkage
3999 // area, and parameter passing area. We start with at least 48 bytes, which
4000 // is reserved space for [SP][CR][LR][3 x unused].
4001 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
4002 // of this call.
4003 unsigned NumBytes =
4004 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
4005 Outs, OutVals, nAltivecParamsAtEnd);
4006
4007 // Calculate by how many bytes the stack has to be adjusted in case of tail
4008 // call optimization.
4009 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4010
4011 // To protect arguments on the stack from being clobbered in a tail call,
4012 // force all the loads to happen before doing any other lowering.
4013 if (isTailCall)
4014 Chain = DAG.getStackArgumentTokenFactor(Chain);
4015
4016 // Adjust the stack pointer for the new arguments...
4017 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004018 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4019 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004020 SDValue CallSeqStart = Chain;
4021
4022 // Load the return address and frame pointer so it can be move somewhere else
4023 // later.
4024 SDValue LROp, FPOp;
4025 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4026 dl);
4027
4028 // Set up a copy of the stack pointer for use loading and storing any
4029 // arguments that may not fit in the registers available for argument
4030 // passing.
4031 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4032
4033 // Figure out which arguments are going to go in registers, and which in
4034 // memory. Also, if this is a vararg function, floating point operations
4035 // must be stored to our stack, and loaded into integer regs as well, if
4036 // any integer regs are available for argument passing.
4037 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
4038 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
4039
4040 static const uint16_t GPR[] = {
4041 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4042 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4043 };
4044 static const uint16_t *FPR = GetFPR();
4045
4046 static const uint16_t VR[] = {
4047 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4048 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4049 };
Hal Finkel7811c612014-03-28 19:58:11 +00004050 static const uint16_t VSRH[] = {
4051 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4052 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4053 };
4054
Bill Schmidt57d6de52012-10-23 15:51:16 +00004055 const unsigned NumGPRs = array_lengthof(GPR);
4056 const unsigned NumFPRs = 13;
4057 const unsigned NumVRs = array_lengthof(VR);
4058
4059 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4060 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4061
4062 SmallVector<SDValue, 8> MemOpChains;
4063 for (unsigned i = 0; i != NumOps; ++i) {
4064 SDValue Arg = OutVals[i];
4065 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4066
4067 // PtrOff will be used to store the current argument to the stack if a
4068 // register cannot be found for it.
4069 SDValue PtrOff;
4070
4071 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4072
4073 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4074
4075 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004076 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004077 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4078 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4079 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4080 }
4081
4082 // FIXME memcpy is used way more than necessary. Correctness first.
4083 // Note: "by value" is code for passing a structure by value, not
4084 // basic types.
4085 if (Flags.isByVal()) {
4086 // Note: Size includes alignment padding, so
4087 // struct x { short a; char b; }
4088 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4089 // These are the proper values we need for right-justifying the
4090 // aggregate in a parameter register.
4091 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004092
4093 // An empty aggregate parameter takes up no storage and no
4094 // registers.
4095 if (Size == 0)
4096 continue;
4097
Hal Finkel262a2242013-09-12 23:20:06 +00004098 unsigned BVAlign = Flags.getByValAlign();
4099 if (BVAlign > 8) {
4100 if (BVAlign % PtrByteSize != 0)
4101 llvm_unreachable(
4102 "ByVal alignment is not a multiple of the pointer size");
4103
4104 ArgOffset = ((ArgOffset+BVAlign-1)/BVAlign)*BVAlign;
4105 }
4106
Bill Schmidt57d6de52012-10-23 15:51:16 +00004107 // All aggregates smaller than 8 bytes must be passed right-justified.
4108 if (Size==1 || Size==2 || Size==4) {
4109 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4110 if (GPR_idx != NumGPRs) {
4111 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4112 MachinePointerInfo(), VT,
4113 false, false, 0);
4114 MemOpChains.push_back(Load.getValue(1));
4115 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4116
4117 ArgOffset += PtrByteSize;
4118 continue;
4119 }
4120 }
4121
4122 if (GPR_idx == NumGPRs && Size < 8) {
4123 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4124 PtrOff.getValueType());
4125 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4126 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4127 CallSeqStart,
4128 Flags, DAG, dl);
4129 ArgOffset += PtrByteSize;
4130 continue;
4131 }
4132 // Copy entire object into memory. There are cases where gcc-generated
4133 // code assumes it is there, even if it could be put entirely into
4134 // registers. (This is not what the doc says.)
4135
4136 // FIXME: The above statement is likely due to a misunderstanding of the
4137 // documents. All arguments must be copied into the parameter area BY
4138 // THE CALLEE in the event that the callee takes the address of any
4139 // formal argument. That has not yet been implemented. However, it is
4140 // reasonable to use the stack area as a staging area for the register
4141 // load.
4142
4143 // Skip this for small aggregates, as we will use the same slot for a
4144 // right-justified copy, below.
4145 if (Size >= 8)
4146 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4147 CallSeqStart,
4148 Flags, DAG, dl);
4149
4150 // When a register is available, pass a small aggregate right-justified.
4151 if (Size < 8 && GPR_idx != NumGPRs) {
4152 // The easiest way to get this right-justified in a register
4153 // is to copy the structure into the rightmost portion of a
4154 // local variable slot, then load the whole slot into the
4155 // register.
4156 // FIXME: The memcpy seems to produce pretty awful code for
4157 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004158 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004159 // parameter save area instead of a new local variable.
4160 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4161 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4162 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4163 CallSeqStart,
4164 Flags, DAG, dl);
4165
4166 // Load the slot into the register.
4167 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4168 MachinePointerInfo(),
4169 false, false, false, 0);
4170 MemOpChains.push_back(Load.getValue(1));
4171 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4172
4173 // Done with this argument.
4174 ArgOffset += PtrByteSize;
4175 continue;
4176 }
4177
4178 // For aggregates larger than PtrByteSize, copy the pieces of the
4179 // object that fit into registers from the parameter save area.
4180 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4181 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4182 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4183 if (GPR_idx != NumGPRs) {
4184 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4185 MachinePointerInfo(),
4186 false, false, false, 0);
4187 MemOpChains.push_back(Load.getValue(1));
4188 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4189 ArgOffset += PtrByteSize;
4190 } else {
4191 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4192 break;
4193 }
4194 }
4195 continue;
4196 }
4197
Craig Topper56710102013-08-15 02:33:50 +00004198 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004199 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004200 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004201 case MVT::i32:
4202 case MVT::i64:
4203 if (GPR_idx != NumGPRs) {
4204 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
4205 } else {
4206 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4207 true, isTailCall, false, MemOpChains,
4208 TailCallArguments, dl);
4209 }
4210 ArgOffset += PtrByteSize;
4211 break;
4212 case MVT::f32:
4213 case MVT::f64:
4214 if (FPR_idx != NumFPRs) {
4215 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4216
4217 if (isVarArg) {
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004218 // A single float or an aggregate containing only a single float
4219 // must be passed right-justified in the stack doubleword, and
4220 // in the GPR, if one is available.
4221 SDValue StoreOff;
Craig Topper56710102013-08-15 02:33:50 +00004222 if (Arg.getSimpleValueType().SimpleTy == MVT::f32) {
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004223 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4224 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4225 } else
4226 StoreOff = PtrOff;
4227
4228 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004229 MachinePointerInfo(), false, false, 0);
4230 MemOpChains.push_back(Store);
4231
4232 // Float varargs are always shadowed in available integer registers
4233 if (GPR_idx != NumGPRs) {
4234 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4235 MachinePointerInfo(), false, false,
4236 false, 0);
4237 MemOpChains.push_back(Load.getValue(1));
4238 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4239 }
4240 } else if (GPR_idx != NumGPRs)
4241 // If we have any FPRs remaining, we may also have GPRs remaining.
4242 ++GPR_idx;
4243 } else {
4244 // Single-precision floating-point values are mapped to the
4245 // second (rightmost) word of the stack doubleword.
4246 if (Arg.getValueType() == MVT::f32) {
4247 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4248 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4249 }
4250
4251 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4252 true, isTailCall, false, MemOpChains,
4253 TailCallArguments, dl);
4254 }
4255 ArgOffset += 8;
4256 break;
4257 case MVT::v4f32:
4258 case MVT::v4i32:
4259 case MVT::v8i16:
4260 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004261 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004262 case MVT::v2i64:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004263 if (isVarArg) {
4264 // These go aligned on the stack, or in the corresponding R registers
4265 // when within range. The Darwin PPC ABI doc claims they also go in
4266 // V registers; in fact gcc does this only for arguments that are
4267 // prototyped, not for those that match the ... We do it for all
4268 // arguments, seems to work.
4269 while (ArgOffset % 16 !=0) {
4270 ArgOffset += PtrByteSize;
4271 if (GPR_idx != NumGPRs)
4272 GPR_idx++;
4273 }
4274 // We could elide this store in the case where the object fits
4275 // entirely in R registers. Maybe later.
4276 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4277 DAG.getConstant(ArgOffset, PtrVT));
4278 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4279 MachinePointerInfo(), false, false, 0);
4280 MemOpChains.push_back(Store);
4281 if (VR_idx != NumVRs) {
4282 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4283 MachinePointerInfo(),
4284 false, false, false, 0);
4285 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004286
4287 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4288 Arg.getSimpleValueType() == MVT::v2i64) ?
4289 VSRH[VR_idx] : VR[VR_idx];
4290 ++VR_idx;
4291
4292 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004293 }
4294 ArgOffset += 16;
4295 for (unsigned i=0; i<16; i+=PtrByteSize) {
4296 if (GPR_idx == NumGPRs)
4297 break;
4298 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4299 DAG.getConstant(i, PtrVT));
4300 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4301 false, false, false, 0);
4302 MemOpChains.push_back(Load.getValue(1));
4303 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4304 }
4305 break;
4306 }
4307
4308 // Non-varargs Altivec params generally go in registers, but have
4309 // stack space allocated at the end.
4310 if (VR_idx != NumVRs) {
4311 // Doesn't have GPR space allocated.
Hal Finkel7811c612014-03-28 19:58:11 +00004312 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4313 Arg.getSimpleValueType() == MVT::v2i64) ?
4314 VSRH[VR_idx] : VR[VR_idx];
4315 ++VR_idx;
4316
4317 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004318 } else {
4319 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4320 true, isTailCall, true, MemOpChains,
4321 TailCallArguments, dl);
4322 ArgOffset += 16;
4323 }
4324 break;
4325 }
4326 }
4327
4328 if (!MemOpChains.empty())
4329 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4330 &MemOpChains[0], MemOpChains.size());
4331
4332 // Check if this is an indirect call (MTCTR/BCTRL).
4333 // See PrepareCall() for more information about calls through function
4334 // pointers in the 64-bit SVR4 ABI.
4335 if (!isTailCall &&
4336 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4337 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4338 !isBLACompatibleAddress(Callee, DAG)) {
4339 // Load r2 into a virtual register and store it to the TOC save area.
4340 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4341 // TOC save area offset.
4342 SDValue PtrOff = DAG.getIntPtrConstant(40);
4343 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4344 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4345 false, false, 0);
4346 // R12 must contain the address of an indirect callee. This does not
4347 // mean the MTCTR instruction must use R12; it's easier to model this
4348 // as an extra parameter, so do that.
4349 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4350 }
4351
4352 // Build a sequence of copy-to-reg nodes chained together with token chain
4353 // and flag operands which copy the outgoing args into the appropriate regs.
4354 SDValue InFlag;
4355 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4356 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4357 RegsToPass[i].second, InFlag);
4358 InFlag = Chain.getValue(1);
4359 }
4360
4361 if (isTailCall)
4362 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4363 FPOp, true, TailCallArguments);
4364
4365 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4366 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4367 Ins, InVals);
4368}
4369
4370SDValue
4371PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4372 CallingConv::ID CallConv, bool isVarArg,
4373 bool isTailCall,
4374 const SmallVectorImpl<ISD::OutputArg> &Outs,
4375 const SmallVectorImpl<SDValue> &OutVals,
4376 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004377 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004378 SmallVectorImpl<SDValue> &InVals) const {
4379
4380 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004381
Owen Anderson53aa7a92009-08-10 22:56:29 +00004382 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004383 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004384 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004385
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004386 MachineFunction &MF = DAG.getMachineFunction();
4387
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004388 // Mark this function as potentially containing a function that contains a
4389 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4390 // and restoring the callers stack pointer in this functions epilog. This is
4391 // done because by tail calling the called function might overwrite the value
4392 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004393 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4394 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004395 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4396
4397 unsigned nAltivecParamsAtEnd = 0;
4398
Chris Lattneraa40ec12006-05-16 22:56:08 +00004399 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004400 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004401 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004402 unsigned NumBytes =
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004403 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004404 Outs, OutVals,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004405 nAltivecParamsAtEnd);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004406
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004407 // Calculate by how many bytes the stack has to be adjusted in case of tail
4408 // call optimization.
4409 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004410
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004411 // To protect arguments on the stack from being clobbered in a tail call,
4412 // force all the loads to happen before doing any other lowering.
4413 if (isTailCall)
4414 Chain = DAG.getStackArgumentTokenFactor(Chain);
4415
Chris Lattnerb7552a82006-05-17 00:15:40 +00004416 // Adjust the stack pointer for the new arguments...
4417 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004418 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4419 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004420 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004421
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004422 // Load the return address and frame pointer so it can be move somewhere else
4423 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004424 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004425 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4426 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004427
Chris Lattnerb7552a82006-05-17 00:15:40 +00004428 // Set up a copy of the stack pointer for use loading and storing any
4429 // arguments that may not fit in the registers available for argument
4430 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004431 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004432 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004433 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004434 else
Owen Anderson9f944592009-08-11 20:47:22 +00004435 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004436
Chris Lattnerb7552a82006-05-17 00:15:40 +00004437 // Figure out which arguments are going to go in registers, and which in
4438 // memory. Also, if this is a vararg function, floating point operations
4439 // must be stored to our stack, and loaded into integer regs as well, if
4440 // any integer regs are available for argument passing.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004441 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004442 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004443
Craig Topperca658c22012-03-11 07:16:55 +00004444 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004445 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4446 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4447 };
Craig Topperca658c22012-03-11 07:16:55 +00004448 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004449 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4450 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4451 };
Craig Topperca658c22012-03-11 07:16:55 +00004452 static const uint16_t *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004453
Craig Topperca658c22012-03-11 07:16:55 +00004454 static const uint16_t VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004455 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4456 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4457 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004458 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004459 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004460 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004461
Craig Topperca658c22012-03-11 07:16:55 +00004462 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004463
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004464 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004465 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4466
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004467 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004468 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004469 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004470 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004471
Chris Lattnerb7552a82006-05-17 00:15:40 +00004472 // PtrOff will be used to store the current argument to the stack if a
4473 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004474 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004475
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004476 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004477
Dale Johannesen679073b2009-02-04 02:34:38 +00004478 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004479
4480 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004481 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004482 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4483 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004484 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004485 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004486
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004487 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004488 // Note: "by value" is code for passing a structure by value, not
4489 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004490 if (Flags.isByVal()) {
4491 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004492 // Very small objects are passed right-justified. Everything else is
4493 // passed left-justified.
4494 if (Size==1 || Size==2) {
4495 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004496 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004497 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004498 MachinePointerInfo(), VT,
4499 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004500 MemOpChains.push_back(Load.getValue(1));
4501 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004502
4503 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004504 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00004505 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4506 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004507 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004508 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4509 CallSeqStart,
4510 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004511 ArgOffset += PtrByteSize;
4512 }
4513 continue;
4514 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004515 // Copy entire object into memory. There are cases where gcc-generated
4516 // code assumes it is there, even if it could be put entirely into
4517 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004518 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4519 CallSeqStart,
4520 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004521
4522 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4523 // copy the pieces of the object that fit into registers from the
4524 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00004525 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004526 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004527 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00004528 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004529 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4530 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004531 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00004532 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00004533 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004534 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004535 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004536 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004537 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004538 }
4539 }
4540 continue;
4541 }
4542
Craig Topper56710102013-08-15 02:33:50 +00004543 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00004544 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00004545 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00004546 case MVT::i32:
4547 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004548 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00004549 if (Arg.getValueType() == MVT::i1)
4550 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
4551
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004552 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004553 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004554 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4555 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004556 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00004557 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004558 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004559 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004560 case MVT::f32:
4561 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004562 if (FPR_idx != NumFPRs) {
4563 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4564
Chris Lattnerb7552a82006-05-17 00:15:40 +00004565 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00004566 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4567 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004568 MemOpChains.push_back(Store);
4569
Chris Lattnerb7552a82006-05-17 00:15:40 +00004570 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004571 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004572 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00004573 MachinePointerInfo(), false, false,
4574 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004575 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004576 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004577 }
Owen Anderson9f944592009-08-11 20:47:22 +00004578 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004579 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004580 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00004581 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4582 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004583 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004584 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004585 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00004586 }
4587 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00004588 // If we have any FPRs remaining, we may also have GPRs remaining.
4589 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4590 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004591 if (GPR_idx != NumGPRs)
4592 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00004593 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004594 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4595 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004596 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004597 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004598 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4599 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004600 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004601 if (isPPC64)
4602 ArgOffset += 8;
4603 else
Owen Anderson9f944592009-08-11 20:47:22 +00004604 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004605 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004606 case MVT::v4f32:
4607 case MVT::v4i32:
4608 case MVT::v8i16:
4609 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00004610 if (isVarArg) {
4611 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00004612 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00004613 // V registers; in fact gcc does this only for arguments that are
4614 // prototyped, not for those that match the ... We do it for all
4615 // arguments, seems to work.
4616 while (ArgOffset % 16 !=0) {
4617 ArgOffset += PtrByteSize;
4618 if (GPR_idx != NumGPRs)
4619 GPR_idx++;
4620 }
4621 // We could elide this store in the case where the object fits
4622 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004623 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004624 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00004625 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4626 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004627 MemOpChains.push_back(Store);
4628 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004629 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00004630 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004631 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004632 MemOpChains.push_back(Load.getValue(1));
4633 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4634 }
4635 ArgOffset += 16;
4636 for (unsigned i=0; i<16; i+=PtrByteSize) {
4637 if (GPR_idx == NumGPRs)
4638 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00004639 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004640 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00004641 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004642 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004643 MemOpChains.push_back(Load.getValue(1));
4644 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4645 }
4646 break;
4647 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004648
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004649 // Non-varargs Altivec params generally go in registers, but have
4650 // stack space allocated at the end.
4651 if (VR_idx != NumVRs) {
4652 // Doesn't have GPR space allocated.
4653 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4654 } else if (nAltivecParamsAtEnd==0) {
4655 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004656 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4657 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004658 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004659 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00004660 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00004661 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004662 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00004663 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004664 // If all Altivec parameters fit in registers, as they usually do,
4665 // they get stack space following the non-Altivec parameters. We
4666 // don't track this here because nobody below needs it.
4667 // If there are more Altivec parameters than fit in registers emit
4668 // the stores here.
4669 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4670 unsigned j = 0;
4671 // Offset is aligned; skip 1st 12 params which go in V registers.
4672 ArgOffset = ((ArgOffset+15)/16)*16;
4673 ArgOffset += 12*16;
4674 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004675 SDValue Arg = OutVals[i];
4676 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00004677 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4678 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004679 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004680 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004681 // We are emitting Altivec params in order.
4682 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4683 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004684 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004685 ArgOffset += 16;
4686 }
4687 }
4688 }
4689 }
4690
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004691 if (!MemOpChains.empty())
Owen Anderson9f944592009-08-11 20:47:22 +00004692 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnered728e82006-08-11 17:38:39 +00004693 &MemOpChains[0], MemOpChains.size());
Scott Michelcf0da6c2009-02-17 22:15:04 +00004694
Dale Johannesen90eab672010-03-09 20:15:42 +00004695 // On Darwin, R12 must contain the address of an indirect callee. This does
4696 // not mean the MTCTR instruction must use R12; it's easier to model this as
4697 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00004698 if (!isTailCall &&
Dale Johannesen90eab672010-03-09 20:15:42 +00004699 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4700 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4701 !isBLACompatibleAddress(Callee, DAG))
4702 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4703 PPC::R12), Callee));
4704
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004705 // Build a sequence of copy-to-reg nodes chained together with token chain
4706 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004707 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004708 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00004709 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00004710 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004711 InFlag = Chain.getValue(1);
4712 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00004713
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004714 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004715 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4716 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004717
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004718 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4719 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4720 Ins, InVals);
Chris Lattneraa40ec12006-05-16 22:56:08 +00004721}
4722
Hal Finkel450128a2011-10-14 19:51:36 +00004723bool
4724PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4725 MachineFunction &MF, bool isVarArg,
4726 const SmallVectorImpl<ISD::OutputArg> &Outs,
4727 LLVMContext &Context) const {
4728 SmallVector<CCValAssign, 16> RVLocs;
4729 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4730 RVLocs, Context);
4731 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4732}
4733
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004734SDValue
4735PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004736 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004737 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004738 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004739 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004740
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004741 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004742 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00004743 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004744 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004745
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004746 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004747 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004748
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004749 // Copy the result values into the output registers.
4750 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4751 CCValAssign &VA = RVLocs[i];
4752 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00004753
4754 SDValue Arg = OutVals[i];
4755
4756 switch (VA.getLocInfo()) {
4757 default: llvm_unreachable("Unknown loc info!");
4758 case CCValAssign::Full: break;
4759 case CCValAssign::AExt:
4760 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4761 break;
4762 case CCValAssign::ZExt:
4763 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4764 break;
4765 case CCValAssign::SExt:
4766 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4767 break;
4768 }
4769
4770 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004771 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004772 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004773 }
4774
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004775 RetOps[0] = Chain; // Update chain.
4776
4777 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00004778 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004779 RetOps.push_back(Flag);
4780
4781 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4782 &RetOps[0], RetOps.size());
Chris Lattner4211ca92006-04-14 06:01:58 +00004783}
4784
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004785SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004786 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00004787 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004788 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004789
Jim Laskeye4f4d042006-12-04 22:04:42 +00004790 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00004791 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00004792
4793 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00004794 bool isPPC64 = Subtarget.isPPC64();
4795 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004796 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00004797
4798 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004799 SDValue Chain = Op.getOperand(0);
4800 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004801
Jim Laskeye4f4d042006-12-04 22:04:42 +00004802 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00004803 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4804 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004805 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004806
Jim Laskeye4f4d042006-12-04 22:04:42 +00004807 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00004808 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004809
Jim Laskeye4f4d042006-12-04 22:04:42 +00004810 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00004811 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004812 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00004813}
4814
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004815
4816
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004817SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004818PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00004819 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesen86dcae12009-11-24 01:09:07 +00004820 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004821 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00004822 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004823
4824 // Get current frame pointer save index. The users of this index will be
4825 // primarily DYNALLOC instructions.
4826 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4827 int RASI = FI->getReturnAddrSaveIndex();
4828
4829 // If the frame pointer save index hasn't been defined yet.
4830 if (!RASI) {
4831 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004832 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004833 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00004834 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004835 // Save the result.
4836 FI->setReturnAddrSaveIndex(RASI);
4837 }
4838 return DAG.getFrameIndex(RASI, PtrVT);
4839}
4840
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004841SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004842PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4843 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesen86dcae12009-11-24 01:09:07 +00004844 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004845 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00004846 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00004847
4848 // Get current frame pointer save index. The users of this index will be
4849 // primarily DYNALLOC instructions.
4850 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4851 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004852
Jim Laskey48850c12006-11-16 22:43:37 +00004853 // If the frame pointer save index hasn't been defined yet.
4854 if (!FPSI) {
4855 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004856 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004857 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004858
Jim Laskey48850c12006-11-16 22:43:37 +00004859 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00004860 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00004861 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004862 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00004863 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004864 return DAG.getFrameIndex(FPSI, PtrVT);
4865}
Jim Laskey48850c12006-11-16 22:43:37 +00004866
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004867SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004868 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004869 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00004870 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004871 SDValue Chain = Op.getOperand(0);
4872 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004873 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004874
Jim Laskey48850c12006-11-16 22:43:37 +00004875 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00004876 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00004877 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00004878 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00004879 DAG.getConstant(0, PtrVT), Size);
4880 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004881 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00004882 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004883 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00004884 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00004885 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey48850c12006-11-16 22:43:37 +00004886}
4887
Hal Finkel756810f2013-03-21 21:37:52 +00004888SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4889 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004890 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00004891 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4892 DAG.getVTList(MVT::i32, MVT::Other),
4893 Op.getOperand(0), Op.getOperand(1));
4894}
4895
4896SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4897 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004898 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00004899 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4900 Op.getOperand(0), Op.getOperand(1));
4901}
4902
Hal Finkel940ab932014-02-28 00:27:01 +00004903SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
4904 assert(Op.getValueType() == MVT::i1 &&
4905 "Custom lowering only for i1 loads");
4906
4907 // First, load 8 bits into 32 bits, then truncate to 1 bit.
4908
4909 SDLoc dl(Op);
4910 LoadSDNode *LD = cast<LoadSDNode>(Op);
4911
4912 SDValue Chain = LD->getChain();
4913 SDValue BasePtr = LD->getBasePtr();
4914 MachineMemOperand *MMO = LD->getMemOperand();
4915
4916 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
4917 BasePtr, MVT::i8, MMO);
4918 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
4919
4920 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
4921 return DAG.getMergeValues(Ops, 2, dl);
4922}
4923
4924SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
4925 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
4926 "Custom lowering only for i1 stores");
4927
4928 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
4929
4930 SDLoc dl(Op);
4931 StoreSDNode *ST = cast<StoreSDNode>(Op);
4932
4933 SDValue Chain = ST->getChain();
4934 SDValue BasePtr = ST->getBasePtr();
4935 SDValue Value = ST->getValue();
4936 MachineMemOperand *MMO = ST->getMemOperand();
4937
4938 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
4939 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
4940}
4941
4942// FIXME: Remove this once the ANDI glue bug is fixed:
4943SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
4944 assert(Op.getValueType() == MVT::i1 &&
4945 "Custom lowering only for i1 results");
4946
4947 SDLoc DL(Op);
4948 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
4949 Op.getOperand(0));
4950}
4951
Chris Lattner4211ca92006-04-14 06:01:58 +00004952/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4953/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00004954SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00004955 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00004956 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4957 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00004958 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004959
Hal Finkel81f87992013-04-07 22:11:09 +00004960 // We might be able to do better than this under some circumstances, but in
4961 // general, fsel-based lowering of select is a finite-math-only optimization.
4962 // For more information, see section F.3 of the 2.06 ISA specification.
4963 if (!DAG.getTarget().Options.NoInfsFPMath ||
4964 !DAG.getTarget().Options.NoNaNsFPMath)
4965 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004966
Hal Finkel81f87992013-04-07 22:11:09 +00004967 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004968
Owen Anderson53aa7a92009-08-10 22:56:29 +00004969 EVT ResVT = Op.getValueType();
4970 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004971 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4972 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004973 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004974
Chris Lattner4211ca92006-04-14 06:01:58 +00004975 // If the RHS of the comparison is a 0.0, we don't need to do the
4976 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00004977 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00004978 if (isFloatingPointZero(RHS))
4979 switch (CC) {
4980 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00004981 case ISD::SETNE:
4982 std::swap(TV, FV);
4983 case ISD::SETEQ:
4984 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4985 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
4986 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
4987 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4988 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4989 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4990 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00004991 case ISD::SETULT:
4992 case ISD::SETLT:
4993 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00004994 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00004995 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00004996 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4997 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00004998 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00004999 case ISD::SETUGT:
5000 case ISD::SETGT:
5001 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005002 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005003 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005004 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5005 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005006 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005007 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005008 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005009
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005010 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005011 switch (CC) {
5012 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005013 case ISD::SETNE:
5014 std::swap(TV, FV);
5015 case ISD::SETEQ:
5016 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5017 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5018 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5019 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5020 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5021 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5022 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5023 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005024 case ISD::SETULT:
5025 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005026 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005027 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5028 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005029 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005030 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005031 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005032 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005033 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5034 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005035 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005036 case ISD::SETUGT:
5037 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005038 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005039 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5040 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005041 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005042 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005043 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005044 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005045 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5046 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005047 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005048 }
Eli Friedman5806e182009-05-28 04:31:08 +00005049 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005050}
5051
Chris Lattner57ee7c62007-11-28 18:44:47 +00005052// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005053SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005054 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005055 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005056 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005057 if (Src.getValueType() == MVT::f32)
5058 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005059
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005060 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005061 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005062 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005063 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005064 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005065 (PPCSubTarget.hasFPCVT() ? PPCISD::FCTIWUZ :
5066 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005067 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005068 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005069 case MVT::i64:
Hal Finkel3f88d082013-04-01 18:42:58 +00005070 assert((Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT()) &&
5071 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005072 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5073 PPCISD::FCTIDUZ,
5074 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005075 break;
5076 }
Duncan Sands2a287912008-07-19 16:26:02 +00005077
Chris Lattner4211ca92006-04-14 06:01:58 +00005078 // Convert the FP value to an int value through memory.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005079 bool i32Stack = Op.getValueType() == MVT::i32 && PPCSubTarget.hasSTFIWX() &&
5080 (Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT());
5081 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5082 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5083 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005084
Chris Lattner06a49542007-10-15 20:14:52 +00005085 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005086 SDValue Chain;
5087 if (i32Stack) {
5088 MachineFunction &MF = DAG.getMachineFunction();
5089 MachineMemOperand *MMO =
5090 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5091 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5092 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
5093 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
5094 MVT::i32, MMO);
5095 } else
5096 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5097 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005098
5099 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5100 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005101 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005102 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005103 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkelf6d45f22013-04-01 17:52:07 +00005104 MPI = MachinePointerInfo();
5105 }
5106
5107 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005108 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005109}
5110
Hal Finkelf6d45f22013-04-01 17:52:07 +00005111SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005112 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005113 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005114 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005115 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005116 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005117
Hal Finkel6a56b212014-03-05 22:14:00 +00005118 if (Op.getOperand(0).getValueType() == MVT::i1)
5119 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5120 DAG.getConstantFP(1.0, Op.getValueType()),
5121 DAG.getConstantFP(0.0, Op.getValueType()));
5122
Hal Finkelf6d45f22013-04-01 17:52:07 +00005123 assert((Op.getOpcode() == ISD::SINT_TO_FP || PPCSubTarget.hasFPCVT()) &&
5124 "UINT_TO_FP is supported only with FPCVT");
5125
5126 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005127 // Otherwise, convert to double-precision and then round.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005128 unsigned FCFOp = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
5129 (Op.getOpcode() == ISD::UINT_TO_FP ?
5130 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5131 (Op.getOpcode() == ISD::UINT_TO_FP ?
5132 PPCISD::FCFIDU : PPCISD::FCFID);
5133 MVT FCFTy = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
5134 MVT::f32 : MVT::f64;
5135
Owen Anderson9f944592009-08-11 20:47:22 +00005136 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005137 SDValue SINT = Op.getOperand(0);
5138 // When converting to single-precision, we actually need to convert
5139 // to double-precision first and then round to single-precision.
5140 // To avoid double-rounding effects during that operation, we have
5141 // to prepare the input operand. Bits that might be truncated when
5142 // converting to double-precision are replaced by a bit that won't
5143 // be lost at this stage, but is below the single-precision rounding
5144 // position.
5145 //
5146 // However, if -enable-unsafe-fp-math is in effect, accept double
5147 // rounding to avoid the extra overhead.
5148 if (Op.getValueType() == MVT::f32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005149 !PPCSubTarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005150 !DAG.getTarget().Options.UnsafeFPMath) {
5151
5152 // Twiddle input to make sure the low 11 bits are zero. (If this
5153 // is the case, we are guaranteed the value will fit into the 53 bit
5154 // mantissa of an IEEE double-precision value without rounding.)
5155 // If any of those low 11 bits were not zero originally, make sure
5156 // bit 12 (value 2048) is set instead, so that the final rounding
5157 // to single-precision gets the correct result.
5158 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5159 SINT, DAG.getConstant(2047, MVT::i64));
5160 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5161 Round, DAG.getConstant(2047, MVT::i64));
5162 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5163 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5164 Round, DAG.getConstant(-2048, MVT::i64));
5165
5166 // However, we cannot use that value unconditionally: if the magnitude
5167 // of the input value is small, the bit-twiddling we did above might
5168 // end up visibly changing the output. Fortunately, in that case, we
5169 // don't need to twiddle bits since the original input will convert
5170 // exactly to double-precision floating-point already. Therefore,
5171 // construct a conditional to use the original value if the top 11
5172 // bits are all sign-bit copies, and use the rounded value computed
5173 // above otherwise.
5174 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5175 SINT, DAG.getConstant(53, MVT::i32));
5176 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5177 Cond, DAG.getConstant(1, MVT::i64));
5178 Cond = DAG.getSetCC(dl, MVT::i32,
5179 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5180
5181 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5182 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005183
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005184 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005185 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5186
5187 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005188 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005189 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005190 return FP;
5191 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005192
Owen Anderson9f944592009-08-11 20:47:22 +00005193 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005194 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005195 // Since we only generate this in 64-bit mode, we can take advantage of
5196 // 64-bit registers. In particular, sign extend the input value into the
5197 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5198 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005199 MachineFunction &MF = DAG.getMachineFunction();
5200 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005201 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005202
Hal Finkelbeb296b2013-03-31 10:12:51 +00005203 SDValue Ld;
Hal Finkelf6d45f22013-04-01 17:52:07 +00005204 if (PPCSubTarget.hasLFIWAX() || PPCSubTarget.hasFPCVT()) {
Hal Finkelbeb296b2013-03-31 10:12:51 +00005205 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5206 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005207
Hal Finkelbeb296b2013-03-31 10:12:51 +00005208 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5209 MachinePointerInfo::getFixedStack(FrameIdx),
5210 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005211
Hal Finkelbeb296b2013-03-31 10:12:51 +00005212 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5213 "Expected an i32 store");
5214 MachineMemOperand *MMO =
5215 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
5216 MachineMemOperand::MOLoad, 4, 4);
5217 SDValue Ops[] = { Store, FIdx };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005218 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5219 PPCISD::LFIWZX : PPCISD::LFIWAX,
5220 dl, DAG.getVTList(MVT::f64, MVT::Other),
5221 Ops, 2, MVT::i32, MMO);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005222 } else {
Hal Finkelf6d45f22013-04-01 17:52:07 +00005223 assert(PPCSubTarget.isPPC64() &&
5224 "i32->FP without LFIWAX supported only on PPC64");
5225
Hal Finkelbeb296b2013-03-31 10:12:51 +00005226 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5227 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5228
5229 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5230 Op.getOperand(0));
5231
5232 // STD the extended value into the stack slot.
5233 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5234 MachinePointerInfo::getFixedStack(FrameIdx),
5235 false, false, 0);
5236
5237 // Load the value as a double.
5238 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5239 MachinePointerInfo::getFixedStack(FrameIdx),
5240 false, false, false, 0);
5241 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005242
Chris Lattner4211ca92006-04-14 06:01:58 +00005243 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005244 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
5245 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005246 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005247 return FP;
5248}
5249
Dan Gohman21cea8a2010-04-17 15:26:15 +00005250SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5251 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005252 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005253 /*
5254 The rounding mode is in bits 30:31 of FPSR, and has the following
5255 settings:
5256 00 Round to nearest
5257 01 Round to 0
5258 10 Round to +inf
5259 11 Round to -inf
5260
5261 FLT_ROUNDS, on the other hand, expects the following:
5262 -1 Undefined
5263 0 Round to 0
5264 1 Round to nearest
5265 2 Round to +inf
5266 3 Round to -inf
5267
5268 To perform the conversion, we do:
5269 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5270 */
5271
5272 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005273 EVT VT = Op.getValueType();
5274 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005275 SDValue MFFSreg, InFlag;
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005276
5277 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005278 EVT NodeTys[] = {
5279 MVT::f64, // return register
5280 MVT::Glue // unused in this context
5281 };
Dale Johannesen021052a2009-02-04 20:06:27 +00005282 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005283
5284 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005285 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005286 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005287 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005288 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005289
5290 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005291 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005292 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005293 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005294 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005295
5296 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005297 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005298 DAG.getNode(ISD::AND, dl, MVT::i32,
5299 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005300 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005301 DAG.getNode(ISD::SRL, dl, MVT::i32,
5302 DAG.getNode(ISD::AND, dl, MVT::i32,
5303 DAG.getNode(ISD::XOR, dl, MVT::i32,
5304 CWD, DAG.getConstant(3, MVT::i32)),
5305 DAG.getConstant(3, MVT::i32)),
5306 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005307
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005308 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005309 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005310
Duncan Sands13237ac2008-06-06 12:08:01 +00005311 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005312 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005313}
5314
Dan Gohman21cea8a2010-04-17 15:26:15 +00005315SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005316 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005317 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005318 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005319 assert(Op.getNumOperands() == 3 &&
5320 VT == Op.getOperand(1).getValueType() &&
5321 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005322
Chris Lattner601b8652006-09-20 03:47:40 +00005323 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005324 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005325 SDValue Lo = Op.getOperand(0);
5326 SDValue Hi = Op.getOperand(1);
5327 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005328 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005329
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005330 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005331 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005332 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5333 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5334 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5335 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005336 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005337 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5338 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5339 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005340 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005341 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005342}
5343
Dan Gohman21cea8a2010-04-17 15:26:15 +00005344SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005345 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005346 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005347 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005348 assert(Op.getNumOperands() == 3 &&
5349 VT == Op.getOperand(1).getValueType() &&
5350 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005351
Dan Gohman8d2ead22008-03-07 20:36:53 +00005352 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005353 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005354 SDValue Lo = Op.getOperand(0);
5355 SDValue Hi = Op.getOperand(1);
5356 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005357 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005358
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005359 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005360 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005361 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5362 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5363 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5364 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005365 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005366 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5367 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5368 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005369 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005370 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005371}
5372
Dan Gohman21cea8a2010-04-17 15:26:15 +00005373SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005374 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005375 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005376 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005377 assert(Op.getNumOperands() == 3 &&
5378 VT == Op.getOperand(1).getValueType() &&
5379 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005380
Dan Gohman8d2ead22008-03-07 20:36:53 +00005381 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005382 SDValue Lo = Op.getOperand(0);
5383 SDValue Hi = Op.getOperand(1);
5384 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005385 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005386
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005387 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005388 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005389 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5390 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5391 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5392 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005393 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005394 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5395 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5396 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00005397 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005398 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005399 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005400}
5401
5402//===----------------------------------------------------------------------===//
5403// Vector related lowering.
5404//
5405
Chris Lattner2a099c02006-04-17 06:00:21 +00005406/// BuildSplatI - Build a canonical splati of Val with an element size of
5407/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005408static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005409 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00005410 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005411
Owen Anderson53aa7a92009-08-10 22:56:29 +00005412 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00005413 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00005414 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005415
Owen Anderson9f944592009-08-11 20:47:22 +00005416 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005417
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005418 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5419 if (Val == -1)
5420 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005421
Owen Anderson53aa7a92009-08-10 22:56:29 +00005422 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005423
Chris Lattner2a099c02006-04-17 06:00:21 +00005424 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00005425 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005426 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00005427 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga49de9d2009-02-25 22:49:59 +00005428 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5429 &Ops[0], Ops.size());
Wesley Peck527da1b2010-11-23 03:31:01 +00005430 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005431}
5432
Hal Finkelcf2e9082013-05-24 23:00:14 +00005433/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5434/// specified intrinsic ID.
5435static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005436 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00005437 EVT DestVT = MVT::Other) {
5438 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5439 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5440 DAG.getConstant(IID, MVT::i32), Op);
5441}
5442
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005443/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00005444/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005445static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005446 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005447 EVT DestVT = MVT::Other) {
5448 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005449 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005450 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005451}
5452
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005453/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5454/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005455static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005456 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005457 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00005458 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005459 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005460 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005461}
5462
5463
Chris Lattner264c9082006-04-17 17:55:10 +00005464/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5465/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005466static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005467 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00005468 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00005469 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5470 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00005471
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005472 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00005473 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005474 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00005475 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005476 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00005477}
5478
Chris Lattner19e90552006-04-14 05:19:18 +00005479// If this is a case we can't handle, return null and let the default
5480// expansion code take care of it. If we CAN select this case, and if it
5481// selects to a single instruction, return Op. Otherwise, if we can codegen
5482// this case more efficiently than a constant pool load, lower it to the
5483// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005484SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5485 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005486 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005487 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5488 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00005489
Bob Wilson85cefe82009-03-02 23:24:16 +00005490 // Check if this is a splat of a constant value.
5491 APInt APSplatBits, APSplatUndef;
5492 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005493 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00005494 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00005495 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00005496 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00005497
Bob Wilson530e0382009-03-03 19:26:27 +00005498 unsigned SplatBits = APSplatBits.getZExtValue();
5499 unsigned SplatUndef = APSplatUndef.getZExtValue();
5500 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005501
Bob Wilson530e0382009-03-03 19:26:27 +00005502 // First, handle single instruction cases.
5503
5504 // All zeros?
5505 if (SplatBits == 0) {
5506 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00005507 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5508 SDValue Z = DAG.getConstant(0, MVT::i32);
5509 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00005510 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00005511 }
Bob Wilson530e0382009-03-03 19:26:27 +00005512 return Op;
5513 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00005514
Bob Wilson530e0382009-03-03 19:26:27 +00005515 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5516 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5517 (32-SplatBitSize));
5518 if (SextVal >= -16 && SextVal <= 15)
5519 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005520
5521
Bob Wilson530e0382009-03-03 19:26:27 +00005522 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005523
Bob Wilson530e0382009-03-03 19:26:27 +00005524 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00005525 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5526 // If this value is in the range [17,31] and is odd, use:
5527 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5528 // If this value is in the range [-31,-17] and is odd, use:
5529 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5530 // Note the last two are three-instruction sequences.
5531 if (SextVal >= -32 && SextVal <= 31) {
5532 // To avoid having these optimizations undone by constant folding,
5533 // we convert to a pseudo that will be expanded later into one of
5534 // the above forms.
5535 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt51e79512013-02-20 15:50:31 +00005536 EVT VT = Op.getValueType();
5537 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5538 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5539 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilson530e0382009-03-03 19:26:27 +00005540 }
5541
5542 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5543 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5544 // for fneg/fabs.
5545 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5546 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00005547 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005548
5549 // Make the VSLW intrinsic, computing 0x8000_0000.
5550 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5551 OnesV, DAG, dl);
5552
5553 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00005554 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00005555 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005556 }
5557
5558 // Check to see if this is a wide variety of vsplti*, binop self cases.
5559 static const signed char SplatCsts[] = {
5560 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5561 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5562 };
5563
5564 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5565 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5566 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5567 int i = SplatCsts[idx];
5568
5569 // Figure out what shift amount will be used by altivec if shifted by i in
5570 // this splat size.
5571 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5572
5573 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00005574 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005575 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005576 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5577 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5578 Intrinsic::ppc_altivec_vslw
5579 };
5580 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005581 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005582 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005583
Bob Wilson530e0382009-03-03 19:26:27 +00005584 // vsplti + srl self.
5585 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005586 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005587 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5588 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5589 Intrinsic::ppc_altivec_vsrw
5590 };
5591 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005592 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005593 }
5594
Bob Wilson530e0382009-03-03 19:26:27 +00005595 // vsplti + sra self.
5596 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005597 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005598 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5599 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5600 Intrinsic::ppc_altivec_vsraw
5601 };
5602 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005603 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005604 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005605
Bob Wilson530e0382009-03-03 19:26:27 +00005606 // vsplti + rol self.
5607 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5608 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005609 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005610 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5611 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5612 Intrinsic::ppc_altivec_vrlw
5613 };
5614 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005615 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005616 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005617
Bob Wilson530e0382009-03-03 19:26:27 +00005618 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00005619 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005620 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005621 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00005622 }
Bob Wilson530e0382009-03-03 19:26:27 +00005623 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00005624 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005625 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005626 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00005627 }
Bob Wilson530e0382009-03-03 19:26:27 +00005628 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00005629 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005630 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005631 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5632 }
5633 }
5634
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005635 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00005636}
5637
Chris Lattner071ad012006-04-17 05:28:54 +00005638/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5639/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005640static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00005641 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005642 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00005643 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00005644 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00005645 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005646
Chris Lattner071ad012006-04-17 05:28:54 +00005647 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00005648 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00005649 OP_VMRGHW,
5650 OP_VMRGLW,
5651 OP_VSPLTISW0,
5652 OP_VSPLTISW1,
5653 OP_VSPLTISW2,
5654 OP_VSPLTISW3,
5655 OP_VSLDOI4,
5656 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00005657 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00005658 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00005659
Chris Lattner071ad012006-04-17 05:28:54 +00005660 if (OpNum == OP_COPY) {
5661 if (LHSID == (1*9+2)*9+3) return LHS;
5662 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5663 return RHS;
5664 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005665
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005666 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005667 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5668 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005669
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005670 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00005671 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005672 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00005673 case OP_VMRGHW:
5674 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5675 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5676 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5677 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5678 break;
5679 case OP_VMRGLW:
5680 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5681 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5682 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5683 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5684 break;
5685 case OP_VSPLTISW0:
5686 for (unsigned i = 0; i != 16; ++i)
5687 ShufIdxs[i] = (i&3)+0;
5688 break;
5689 case OP_VSPLTISW1:
5690 for (unsigned i = 0; i != 16; ++i)
5691 ShufIdxs[i] = (i&3)+4;
5692 break;
5693 case OP_VSPLTISW2:
5694 for (unsigned i = 0; i != 16; ++i)
5695 ShufIdxs[i] = (i&3)+8;
5696 break;
5697 case OP_VSPLTISW3:
5698 for (unsigned i = 0; i != 16; ++i)
5699 ShufIdxs[i] = (i&3)+12;
5700 break;
5701 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005702 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005703 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005704 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005705 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005706 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005707 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00005708 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00005709 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5710 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005711 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00005712 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00005713}
5714
Chris Lattner19e90552006-04-14 05:19:18 +00005715/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5716/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5717/// return the code it can be lowered into. Worst case, it can always be
5718/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005719SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005720 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005721 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005722 SDValue V1 = Op.getOperand(0);
5723 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005724 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005725 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005726
Chris Lattner19e90552006-04-14 05:19:18 +00005727 // Cases that are handled by instructions that take permute immediates
5728 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5729 // selected by the instruction selector.
5730 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005731 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5732 PPC::isSplatShuffleMask(SVOp, 2) ||
5733 PPC::isSplatShuffleMask(SVOp, 4) ||
5734 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5735 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5736 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5737 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5738 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5739 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5740 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5741 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5742 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattner19e90552006-04-14 05:19:18 +00005743 return Op;
5744 }
5745 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005746
Chris Lattner19e90552006-04-14 05:19:18 +00005747 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5748 // and produce a fixed permutation. If any of these match, do not lower to
5749 // VPERM.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005750 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5751 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5752 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5753 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5754 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5755 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5756 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5757 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5758 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattner19e90552006-04-14 05:19:18 +00005759 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005760
Chris Lattner071ad012006-04-17 05:28:54 +00005761 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5762 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005763 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00005764
Chris Lattner071ad012006-04-17 05:28:54 +00005765 unsigned PFIndexes[4];
5766 bool isFourElementShuffle = true;
5767 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5768 unsigned EltNo = 8; // Start out undef.
5769 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005770 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00005771 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005772
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005773 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00005774 if ((ByteSource & 3) != j) {
5775 isFourElementShuffle = false;
5776 break;
5777 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005778
Chris Lattner071ad012006-04-17 05:28:54 +00005779 if (EltNo == 8) {
5780 EltNo = ByteSource/4;
5781 } else if (EltNo != ByteSource/4) {
5782 isFourElementShuffle = false;
5783 break;
5784 }
5785 }
5786 PFIndexes[i] = EltNo;
5787 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005788
5789 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00005790 // perfect shuffle vector to determine if it is cost effective to do this as
5791 // discrete instructions, or whether we should use a vperm.
5792 if (isFourElementShuffle) {
5793 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005794 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00005795 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005796
Chris Lattner071ad012006-04-17 05:28:54 +00005797 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5798 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005799
Chris Lattner071ad012006-04-17 05:28:54 +00005800 // Determining when to avoid vperm is tricky. Many things affect the cost
5801 // of vperm, particularly how many times the perm mask needs to be computed.
5802 // For example, if the perm mask can be hoisted out of a loop or is already
5803 // used (perhaps because there are multiple permutes with the same shuffle
5804 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5805 // the loop requires an extra register.
5806 //
5807 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00005808 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00005809 // available, if this block is within a loop, we should avoid using vperm
5810 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005811 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005812 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005813 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005814
Chris Lattner19e90552006-04-14 05:19:18 +00005815 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5816 // vector that will get spilled to the constant pool.
5817 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005818
Chris Lattner19e90552006-04-14 05:19:18 +00005819 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5820 // that it is in input element units, not in bytes. Convert now.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005821 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005822 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005823
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005824 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005825 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5826 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005827
Chris Lattner19e90552006-04-14 05:19:18 +00005828 for (unsigned j = 0; j != BytesPerElement; ++j)
5829 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson9f944592009-08-11 20:47:22 +00005830 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00005831 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005832
Owen Anderson9f944592009-08-11 20:47:22 +00005833 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga49de9d2009-02-25 22:49:59 +00005834 &ResultMask[0], ResultMask.size());
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005835 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00005836}
5837
Chris Lattner9754d142006-04-18 17:59:36 +00005838/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5839/// altivec comparison. If it is, return true and fill in Opc/isDot with
5840/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005841static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00005842 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00005843 unsigned IntrinsicID =
5844 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00005845 CompareOpc = -1;
5846 isDot = false;
5847 switch (IntrinsicID) {
5848 default: return false;
5849 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00005850 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5851 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5852 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5853 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5854 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5855 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5856 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5857 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5858 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5859 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5860 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5861 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5862 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005863
Chris Lattner4211ca92006-04-14 06:01:58 +00005864 // Normal Comparisons.
5865 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5866 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5867 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5868 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5869 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5870 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5871 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5872 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5873 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5874 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5875 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5876 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5877 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5878 }
Chris Lattner9754d142006-04-18 17:59:36 +00005879 return true;
5880}
5881
5882/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5883/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005884SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005885 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00005886 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5887 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005888 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00005889 int CompareOpc;
5890 bool isDot;
5891 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005892 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005893
Chris Lattner9754d142006-04-18 17:59:36 +00005894 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00005895 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00005896 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00005897 Op.getOperand(1), Op.getOperand(2),
5898 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00005899 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00005900 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005901
Chris Lattner4211ca92006-04-14 06:01:58 +00005902 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005903 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00005904 Op.getOperand(2), // LHS
5905 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00005906 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00005907 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005908 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesenf80493b2009-02-05 22:07:54 +00005909 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005910
Chris Lattner4211ca92006-04-14 06:01:58 +00005911 // Now that we have the comparison, emit a copy from the CR to a GPR.
5912 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00005913 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00005914 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00005915 CompNode.getValue(1));
5916
Chris Lattner4211ca92006-04-14 06:01:58 +00005917 // Unpack the result based on how the target uses it.
5918 unsigned BitNo; // Bit # of CR6.
5919 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00005920 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00005921 default: // Can't happen, don't crash on invalid number though.
5922 case 0: // Return the value of the EQ bit of CR6.
5923 BitNo = 0; InvertBit = false;
5924 break;
5925 case 1: // Return the inverted value of the EQ bit of CR6.
5926 BitNo = 0; InvertBit = true;
5927 break;
5928 case 2: // Return the value of the LT bit of CR6.
5929 BitNo = 2; InvertBit = false;
5930 break;
5931 case 3: // Return the inverted value of the LT bit of CR6.
5932 BitNo = 2; InvertBit = true;
5933 break;
5934 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005935
Chris Lattner4211ca92006-04-14 06:01:58 +00005936 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00005937 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5938 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00005939 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00005940 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5941 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00005942
Chris Lattner4211ca92006-04-14 06:01:58 +00005943 // If we are supposed to, toggle the bit.
5944 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00005945 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5946 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00005947 return Flags;
5948}
5949
Scott Michelcf0da6c2009-02-17 22:15:04 +00005950SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005951 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005952 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00005953 // Create a stack slot that is 16-byte aligned.
5954 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00005955 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00005956 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005957 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005958
Chris Lattner4211ca92006-04-14 06:01:58 +00005959 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00005960 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00005961 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005962 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005963 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00005964 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005965 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005966}
5967
Dan Gohman21cea8a2010-04-17 15:26:15 +00005968SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005969 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00005970 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005971 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005972
Owen Anderson9f944592009-08-11 20:47:22 +00005973 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5974 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005975
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005976 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005977 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005978
Chris Lattner7e4398742006-04-18 03:43:48 +00005979 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00005980 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5981 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5982 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005983
Chris Lattner7e4398742006-04-18 03:43:48 +00005984 // Low parts multiplied together, generating 32-bit results (we ignore the
5985 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005986 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00005987 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005988
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005989 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00005990 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00005991 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005992 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005993 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00005994 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5995 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005996 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005997
Owen Anderson9f944592009-08-11 20:47:22 +00005998 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00005999
Chris Lattner96d50482006-04-18 04:28:57 +00006000 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006001 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006002 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006003 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006004
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006005 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006006 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006007 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006008 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006009
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006010 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006011 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006012 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006013 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006014
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006015 // Merge the results together.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006016 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006017 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006018 Ops[i*2 ] = 2*i+1;
6019 Ops[i*2+1] = 2*i+1+16;
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006020 }
Owen Anderson9f944592009-08-11 20:47:22 +00006021 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006022 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006023 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006024 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006025}
6026
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006027/// LowerOperation - Provide custom lowering hooks for some operations.
6028///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006029SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006030 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006031 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006032 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006033 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006034 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006035 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006036 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006037 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006038 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6039 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006040 case ISD::VASTART:
Dan Gohman31ae5862010-04-17 14:41:14 +00006041 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006042
6043 case ISD::VAARG:
Dan Gohman31ae5862010-04-17 14:41:14 +00006044 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006045
Roman Divackyc3825df2013-07-25 21:36:47 +00006046 case ISD::VACOPY:
6047 return LowerVACOPY(Op, DAG, PPCSubTarget);
6048
Jim Laskeye4f4d042006-12-04 22:04:42 +00006049 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006050 case ISD::DYNAMIC_STACKALLOC:
6051 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006052
Hal Finkel756810f2013-03-21 21:37:52 +00006053 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6054 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6055
Hal Finkel940ab932014-02-28 00:27:01 +00006056 case ISD::LOAD: return LowerLOAD(Op, DAG);
6057 case ISD::STORE: return LowerSTORE(Op, DAG);
6058 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006059 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006060 case ISD::FP_TO_UINT:
6061 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006062 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006063 case ISD::UINT_TO_FP:
6064 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006065 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006066
Chris Lattner4211ca92006-04-14 06:01:58 +00006067 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006068 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6069 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6070 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006071
Chris Lattner4211ca92006-04-14 06:01:58 +00006072 // Vector-related lowering.
6073 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6074 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6075 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6076 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006077 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006078
Hal Finkel25c19922013-05-15 21:37:41 +00006079 // For counter-based loop handling.
6080 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6081
Chris Lattnerf6a81562007-12-08 06:59:59 +00006082 // Frame & Return address.
6083 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006084 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006085 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006086}
6087
Duncan Sands6ed40142008-12-01 11:39:25 +00006088void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6089 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006090 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006091 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006092 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006093 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006094 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006095 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkel25c19922013-05-15 21:37:41 +00006096 case ISD::INTRINSIC_W_CHAIN: {
6097 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6098 Intrinsic::ppc_is_decremented_ctr_nonzero)
6099 break;
6100
6101 assert(N->getValueType(0) == MVT::i1 &&
6102 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006103 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006104 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6105 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6106 N->getOperand(1));
6107
6108 Results.push_back(NewInt);
6109 Results.push_back(NewInt.getValue(1));
6110 break;
6111 }
Roman Divacky4394e682011-06-28 15:30:42 +00006112 case ISD::VAARG: {
6113 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6114 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6115 return;
6116
6117 EVT VT = N->getValueType(0);
6118
6119 if (VT == MVT::i64) {
6120 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
6121
6122 Results.push_back(NewNode);
6123 Results.push_back(NewNode.getValue(1));
6124 }
6125 return;
6126 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006127 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006128 assert(N->getValueType(0) == MVT::ppcf128);
6129 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006130 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006131 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006132 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006133 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006134 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006135 DAG.getIntPtrConstant(1));
6136
Ulrich Weigand874fc622013-03-26 10:56:22 +00006137 // Add the two halves of the long double in round-to-zero mode.
6138 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006139
6140 // We know the low half is about to be thrown away, so just use something
6141 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006142 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006143 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006144 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006145 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006146 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006147 // LowerFP_TO_INT() can only handle f32 and f64.
6148 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6149 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006150 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006151 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006152 }
6153}
6154
6155
Chris Lattner4211ca92006-04-14 06:01:58 +00006156//===----------------------------------------------------------------------===//
6157// Other Lowering Code
6158//===----------------------------------------------------------------------===//
6159
Chris Lattner9b577f12005-08-26 21:23:58 +00006160MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006161PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006162 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006163 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesend4eb0522008-08-25 22:34:37 +00006164 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6165
6166 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6167 MachineFunction *F = BB->getParent();
6168 MachineFunction::iterator It = BB;
6169 ++It;
6170
6171 unsigned dest = MI->getOperand(0).getReg();
6172 unsigned ptrA = MI->getOperand(1).getReg();
6173 unsigned ptrB = MI->getOperand(2).getReg();
6174 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006175 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006176
6177 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6178 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6179 F->insert(It, loopMBB);
6180 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006181 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006182 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006183 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006184
6185 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006186 unsigned TmpReg = (!BinOpcode) ? incr :
6187 RegInfo.createVirtualRegister(
Dale Johannesenbc698292008-09-02 20:30:23 +00006188 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6189 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006190
6191 // thisMBB:
6192 // ...
6193 // fallthrough --> loopMBB
6194 BB->addSuccessor(loopMBB);
6195
6196 // loopMBB:
6197 // l[wd]arx dest, ptr
6198 // add r0, dest, incr
6199 // st[wd]cx. r0, ptr
6200 // bne- loopMBB
6201 // fallthrough --> exitMBB
6202 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006203 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006204 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006205 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006206 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6207 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006208 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006209 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006210 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006211 BB->addSuccessor(loopMBB);
6212 BB->addSuccessor(exitMBB);
6213
6214 // exitMBB:
6215 // ...
6216 BB = exitMBB;
6217 return BB;
6218}
6219
6220MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006221PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006222 MachineBasicBlock *BB,
6223 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006224 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006225 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesena32affb2008-08-28 17:53:09 +00006226 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6227 // In 64 bit mode we have to use 64 bits for addresses, even though the
6228 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6229 // registers without caring whether they're 32 or 64, but here we're
6230 // doing actual arithmetic on the addresses.
6231 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006232 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006233
6234 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6235 MachineFunction *F = BB->getParent();
6236 MachineFunction::iterator It = BB;
6237 ++It;
6238
6239 unsigned dest = MI->getOperand(0).getReg();
6240 unsigned ptrA = MI->getOperand(1).getReg();
6241 unsigned ptrB = MI->getOperand(2).getReg();
6242 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006243 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00006244
6245 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6246 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6247 F->insert(It, loopMBB);
6248 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006249 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006250 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006251 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006252
6253 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006254 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006255 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6256 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00006257 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6258 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6259 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6260 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
6261 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6262 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6263 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6264 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6265 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
6266 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006267 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006268 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006269 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006270
6271 // thisMBB:
6272 // ...
6273 // fallthrough --> loopMBB
6274 BB->addSuccessor(loopMBB);
6275
6276 // The 4-byte load must be aligned, while a char or short may be
6277 // anywhere in the word. Hence all this nasty bookkeeping code.
6278 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6279 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006280 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00006281 // rlwinm ptr, ptr1, 0, 0, 29
6282 // slw incr2, incr, shift
6283 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6284 // slw mask, mask2, shift
6285 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00006286 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006287 // add tmp, tmpDest, incr2
6288 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00006289 // and tmp3, tmp, mask
6290 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00006291 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00006292 // bne- loopMBB
6293 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006294 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006295 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00006296 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006297 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006298 .addReg(ptrA).addReg(ptrB);
6299 } else {
6300 Ptr1Reg = ptrB;
6301 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006302 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006303 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006304 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006305 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6306 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006307 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006308 .addReg(Ptr1Reg).addImm(0).addImm(61);
6309 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006310 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006311 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006312 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006313 .addReg(incr).addReg(ShiftReg);
6314 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006315 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00006316 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006317 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6318 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00006319 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006320 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006321 .addReg(Mask2Reg).addReg(ShiftReg);
6322
6323 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006324 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006325 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006326 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006327 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006328 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006329 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006330 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006331 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006332 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006333 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006334 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00006335 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006336 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006337 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006338 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006339 BB->addSuccessor(loopMBB);
6340 BB->addSuccessor(exitMBB);
6341
6342 // exitMBB:
6343 // ...
6344 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00006345 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6346 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00006347 return BB;
6348}
6349
Hal Finkel756810f2013-03-21 21:37:52 +00006350llvm::MachineBasicBlock*
6351PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6352 MachineBasicBlock *MBB) const {
6353 DebugLoc DL = MI->getDebugLoc();
6354 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6355
6356 MachineFunction *MF = MBB->getParent();
6357 MachineRegisterInfo &MRI = MF->getRegInfo();
6358
6359 const BasicBlock *BB = MBB->getBasicBlock();
6360 MachineFunction::iterator I = MBB;
6361 ++I;
6362
6363 // Memory Reference
6364 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6365 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6366
6367 unsigned DstReg = MI->getOperand(0).getReg();
6368 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6369 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6370 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6371 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6372
6373 MVT PVT = getPointerTy();
6374 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6375 "Invalid Pointer Size!");
6376 // For v = setjmp(buf), we generate
6377 //
6378 // thisMBB:
6379 // SjLjSetup mainMBB
6380 // bl mainMBB
6381 // v_restore = 1
6382 // b sinkMBB
6383 //
6384 // mainMBB:
6385 // buf[LabelOffset] = LR
6386 // v_main = 0
6387 //
6388 // sinkMBB:
6389 // v = phi(main, restore)
6390 //
6391
6392 MachineBasicBlock *thisMBB = MBB;
6393 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6394 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6395 MF->insert(I, mainMBB);
6396 MF->insert(I, sinkMBB);
6397
6398 MachineInstrBuilder MIB;
6399
6400 // Transfer the remainder of BB and its successor edges to sinkMBB.
6401 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006402 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00006403 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6404
6405 // Note that the structure of the jmp_buf used here is not compatible
6406 // with that used by libc, and is not designed to be. Specifically, it
6407 // stores only those 'reserved' registers that LLVM does not otherwise
6408 // understand how to spill. Also, by convention, by the time this
6409 // intrinsic is called, Clang has already stored the frame address in the
6410 // first slot of the buffer and stack address in the third. Following the
6411 // X86 target code, we'll store the jump address in the second slot. We also
6412 // need to save the TOC pointer (R2) to handle jumps between shared
6413 // libraries, and that will be stored in the fourth slot. The thread
6414 // identifier (R13) is not affected.
6415
6416 // thisMBB:
6417 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6418 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006419 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006420
6421 // Prepare IP either in reg.
6422 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6423 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6424 unsigned BufReg = MI->getOperand(1).getReg();
6425
6426 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
6427 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6428 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006429 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006430 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006431 MIB.setMemRefs(MMOBegin, MMOEnd);
6432 }
6433
Hal Finkelf05d6c72013-07-17 23:50:51 +00006434 // Naked functions never have a base pointer, and so we use r1. For all
6435 // other functions, this decision must be delayed until during PEI.
6436 unsigned BaseReg;
6437 if (MF->getFunction()->getAttributes().hasAttribute(
6438 AttributeSet::FunctionIndex, Attribute::Naked))
6439 BaseReg = PPCSubTarget.isPPC64() ? PPC::X1 : PPC::R1;
6440 else
6441 BaseReg = PPCSubTarget.isPPC64() ? PPC::BP8 : PPC::BP;
6442
6443 MIB = BuildMI(*thisMBB, MI, DL,
6444 TII->get(PPCSubTarget.isPPC64() ? PPC::STD : PPC::STW))
6445 .addReg(BaseReg)
6446 .addImm(BPOffset)
6447 .addReg(BufReg);
6448 MIB.setMemRefs(MMOBegin, MMOEnd);
6449
Hal Finkel756810f2013-03-21 21:37:52 +00006450 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00006451 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00006452 const PPCRegisterInfo *TRI =
6453 static_cast<const PPCRegisterInfo*>(getTargetMachine().getRegisterInfo());
6454 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00006455
6456 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6457
6458 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6459 .addMBB(mainMBB);
6460 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6461
6462 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6463 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6464
6465 // mainMBB:
6466 // mainDstReg = 0
6467 MIB = BuildMI(mainMBB, DL,
6468 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6469
6470 // Store IP
6471 if (PPCSubTarget.isPPC64()) {
6472 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6473 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006474 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006475 .addReg(BufReg);
6476 } else {
6477 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6478 .addReg(LabelReg)
6479 .addImm(LabelOffset)
6480 .addReg(BufReg);
6481 }
6482
6483 MIB.setMemRefs(MMOBegin, MMOEnd);
6484
6485 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6486 mainMBB->addSuccessor(sinkMBB);
6487
6488 // sinkMBB:
6489 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6490 TII->get(PPC::PHI), DstReg)
6491 .addReg(mainDstReg).addMBB(mainMBB)
6492 .addReg(restoreDstReg).addMBB(thisMBB);
6493
6494 MI->eraseFromParent();
6495 return sinkMBB;
6496}
6497
6498MachineBasicBlock *
6499PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6500 MachineBasicBlock *MBB) const {
6501 DebugLoc DL = MI->getDebugLoc();
6502 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6503
6504 MachineFunction *MF = MBB->getParent();
6505 MachineRegisterInfo &MRI = MF->getRegInfo();
6506
6507 // Memory Reference
6508 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6509 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6510
6511 MVT PVT = getPointerTy();
6512 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6513 "Invalid Pointer Size!");
6514
6515 const TargetRegisterClass *RC =
6516 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6517 unsigned Tmp = MRI.createVirtualRegister(RC);
6518 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6519 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6520 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006521 unsigned BP = (PVT == MVT::i64) ? PPC::X30 : PPC::R30;
Hal Finkel756810f2013-03-21 21:37:52 +00006522
6523 MachineInstrBuilder MIB;
6524
6525 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6526 const int64_t SPOffset = 2 * PVT.getStoreSize();
6527 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006528 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006529
6530 unsigned BufReg = MI->getOperand(0).getReg();
6531
6532 // Reload FP (the jumped-to function may not have had a
6533 // frame pointer, and if so, then its r31 will be restored
6534 // as necessary).
6535 if (PVT == MVT::i64) {
6536 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6537 .addImm(0)
6538 .addReg(BufReg);
6539 } else {
6540 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6541 .addImm(0)
6542 .addReg(BufReg);
6543 }
6544 MIB.setMemRefs(MMOBegin, MMOEnd);
6545
6546 // Reload IP
6547 if (PVT == MVT::i64) {
6548 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006549 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006550 .addReg(BufReg);
6551 } else {
6552 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6553 .addImm(LabelOffset)
6554 .addReg(BufReg);
6555 }
6556 MIB.setMemRefs(MMOBegin, MMOEnd);
6557
6558 // Reload SP
6559 if (PVT == MVT::i64) {
6560 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006561 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006562 .addReg(BufReg);
6563 } else {
6564 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6565 .addImm(SPOffset)
6566 .addReg(BufReg);
6567 }
6568 MIB.setMemRefs(MMOBegin, MMOEnd);
6569
Hal Finkelf05d6c72013-07-17 23:50:51 +00006570 // Reload BP
6571 if (PVT == MVT::i64) {
6572 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
6573 .addImm(BPOffset)
6574 .addReg(BufReg);
6575 } else {
6576 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
6577 .addImm(BPOffset)
6578 .addReg(BufReg);
6579 }
6580 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00006581
6582 // Reload TOC
6583 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6584 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006585 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006586 .addReg(BufReg);
6587
6588 MIB.setMemRefs(MMOBegin, MMOEnd);
6589 }
6590
6591 // Jump
6592 BuildMI(*MBB, MI, DL,
6593 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6594 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6595
6596 MI->eraseFromParent();
6597 return MBB;
6598}
6599
Dale Johannesena32affb2008-08-28 17:53:09 +00006600MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00006601PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00006602 MachineBasicBlock *BB) const {
Hal Finkel756810f2013-03-21 21:37:52 +00006603 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6604 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6605 return emitEHSjLjSetJmp(MI, BB);
6606 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6607 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6608 return emitEHSjLjLongJmp(MI, BB);
6609 }
6610
Evan Cheng20350c42006-11-27 23:37:22 +00006611 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00006612
6613 // To "insert" these instructions we actually have to insert their
6614 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00006615 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00006616 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00006617 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00006618
Dan Gohman3b460302008-07-07 23:14:23 +00006619 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00006620
Hal Finkel460e94d2012-06-22 23:10:08 +00006621 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00006622 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6623 MI->getOpcode() == PPC::SELECT_I4 ||
6624 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00006625 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00006626 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6627 MI->getOpcode() == PPC::SELECT_CC_I8)
6628 Cond.push_back(MI->getOperand(4));
6629 else
6630 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00006631 Cond.push_back(MI->getOperand(1));
6632
Hal Finkel460e94d2012-06-22 23:10:08 +00006633 DebugLoc dl = MI->getDebugLoc();
Bill Wendling5e7656b2013-06-07 07:55:53 +00006634 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6635 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
6636 Cond, MI->getOperand(2).getReg(),
6637 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00006638 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6639 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6640 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6641 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00006642 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
6643 MI->getOpcode() == PPC::SELECT_I4 ||
6644 MI->getOpcode() == PPC::SELECT_I8 ||
6645 MI->getOpcode() == PPC::SELECT_F4 ||
6646 MI->getOpcode() == PPC::SELECT_F8 ||
6647 MI->getOpcode() == PPC::SELECT_VRRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00006648 // The incoming instruction knows the destination vreg to set, the
6649 // condition code register to branch on, the true/false values to
6650 // select between, and a branch opcode to use.
6651
6652 // thisMBB:
6653 // ...
6654 // TrueVal = ...
6655 // cmpTY ccX, r1, r2
6656 // bCC copy1MBB
6657 // fallthrough --> copy0MBB
6658 MachineBasicBlock *thisMBB = BB;
6659 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6660 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006661 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00006662 F->insert(It, copy0MBB);
6663 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006664
6665 // Transfer the remainder of BB and its successor edges to sinkMBB.
6666 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006667 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006668 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6669
Evan Cheng32e376f2008-07-12 02:23:19 +00006670 // Next, add the true and fallthrough blocks as its successors.
6671 BB->addSuccessor(copy0MBB);
6672 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006673
Hal Finkel940ab932014-02-28 00:27:01 +00006674 if (MI->getOpcode() == PPC::SELECT_I4 ||
6675 MI->getOpcode() == PPC::SELECT_I8 ||
6676 MI->getOpcode() == PPC::SELECT_F4 ||
6677 MI->getOpcode() == PPC::SELECT_F8 ||
6678 MI->getOpcode() == PPC::SELECT_VRRC) {
6679 BuildMI(BB, dl, TII->get(PPC::BC))
6680 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6681 } else {
6682 unsigned SelectPred = MI->getOperand(4).getImm();
6683 BuildMI(BB, dl, TII->get(PPC::BCC))
6684 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6685 }
Dan Gohman34396292010-07-06 20:24:04 +00006686
Evan Cheng32e376f2008-07-12 02:23:19 +00006687 // copy0MBB:
6688 // %FalseValue = ...
6689 // # fallthrough to sinkMBB
6690 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006691
Evan Cheng32e376f2008-07-12 02:23:19 +00006692 // Update machine-CFG edges
6693 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006694
Evan Cheng32e376f2008-07-12 02:23:19 +00006695 // sinkMBB:
6696 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6697 // ...
6698 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00006699 BuildMI(*BB, BB->begin(), dl,
6700 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00006701 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6702 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6703 }
Dale Johannesena32affb2008-08-28 17:53:09 +00006704 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6705 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6706 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6707 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006708 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6709 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6710 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6711 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006712
6713 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6714 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6715 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6716 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006717 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6718 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6719 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6720 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006721
6722 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6723 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6724 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6725 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006726 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6727 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6728 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6729 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006730
6731 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6732 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6733 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6734 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006735 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6736 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6737 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6738 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006739
6740 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006741 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006742 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006743 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006744 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006745 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006746 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesene5ca04e2008-09-11 02:15:03 +00006747 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006748
6749 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6750 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6751 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6752 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006753 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6754 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6755 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6756 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006757
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006758 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6759 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6760 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6761 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6762 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6763 BB = EmitAtomicBinary(MI, BB, false, 0);
6764 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6765 BB = EmitAtomicBinary(MI, BB, true, 0);
6766
Evan Cheng32e376f2008-07-12 02:23:19 +00006767 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6768 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6769 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6770
6771 unsigned dest = MI->getOperand(0).getReg();
6772 unsigned ptrA = MI->getOperand(1).getReg();
6773 unsigned ptrB = MI->getOperand(2).getReg();
6774 unsigned oldval = MI->getOperand(3).getReg();
6775 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006776 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00006777
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006778 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6779 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6780 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006781 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006782 F->insert(It, loop1MBB);
6783 F->insert(It, loop2MBB);
6784 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006785 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006786 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006787 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006788 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006789
6790 // thisMBB:
6791 // ...
6792 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006793 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006794
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006795 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00006796 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006797 // cmp[wd] dest, oldval
6798 // bne- midMBB
6799 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00006800 // st[wd]cx. newval, ptr
6801 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006802 // b exitBB
6803 // midMBB:
6804 // st[wd]cx. dest, ptr
6805 // exitBB:
6806 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006807 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00006808 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006809 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00006810 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006811 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006812 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6813 BB->addSuccessor(loop2MBB);
6814 BB->addSuccessor(midMBB);
6815
6816 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006817 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00006818 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006819 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006820 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006821 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006822 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006823 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006824
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006825 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006826 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006827 .addReg(dest).addReg(ptrA).addReg(ptrB);
6828 BB->addSuccessor(exitMBB);
6829
Evan Cheng32e376f2008-07-12 02:23:19 +00006830 // exitMBB:
6831 // ...
6832 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00006833 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6834 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6835 // We must use 64-bit registers for addresses when targeting 64-bit,
6836 // since we're actually doing arithmetic on them. Other registers
6837 // can be 32-bit.
6838 bool is64bit = PPCSubTarget.isPPC64();
6839 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6840
6841 unsigned dest = MI->getOperand(0).getReg();
6842 unsigned ptrA = MI->getOperand(1).getReg();
6843 unsigned ptrB = MI->getOperand(2).getReg();
6844 unsigned oldval = MI->getOperand(3).getReg();
6845 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006846 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00006847
6848 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6849 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6850 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6851 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6852 F->insert(It, loop1MBB);
6853 F->insert(It, loop2MBB);
6854 F->insert(It, midMBB);
6855 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006856 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006857 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006858 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00006859
6860 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006861 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006862 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6863 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00006864 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6865 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6866 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6867 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6868 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6869 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6870 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6871 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6872 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6873 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6874 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6875 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6876 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6877 unsigned Ptr1Reg;
6878 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00006879 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00006880 // thisMBB:
6881 // ...
6882 // fallthrough --> loopMBB
6883 BB->addSuccessor(loop1MBB);
6884
6885 // The 4-byte load must be aligned, while a char or short may be
6886 // anywhere in the word. Hence all this nasty bookkeeping code.
6887 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6888 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006889 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00006890 // rlwinm ptr, ptr1, 0, 0, 29
6891 // slw newval2, newval, shift
6892 // slw oldval2, oldval,shift
6893 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6894 // slw mask, mask2, shift
6895 // and newval3, newval2, mask
6896 // and oldval3, oldval2, mask
6897 // loop1MBB:
6898 // lwarx tmpDest, ptr
6899 // and tmp, tmpDest, mask
6900 // cmpw tmp, oldval3
6901 // bne- midMBB
6902 // loop2MBB:
6903 // andc tmp2, tmpDest, mask
6904 // or tmp4, tmp2, newval3
6905 // stwcx. tmp4, ptr
6906 // bne- loop1MBB
6907 // b exitBB
6908 // midMBB:
6909 // stwcx. tmpDest, ptr
6910 // exitBB:
6911 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006912 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00006913 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006914 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006915 .addReg(ptrA).addReg(ptrB);
6916 } else {
6917 Ptr1Reg = ptrB;
6918 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006919 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006920 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006921 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006922 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6923 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006924 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006925 .addReg(Ptr1Reg).addImm(0).addImm(61);
6926 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006927 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006928 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006929 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006930 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006931 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006932 .addReg(oldval).addReg(ShiftReg);
6933 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006934 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00006935 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006936 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6937 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6938 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00006939 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006940 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006941 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006942 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006943 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006944 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00006945 .addReg(OldVal2Reg).addReg(MaskReg);
6946
6947 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006948 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006949 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006950 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6951 .addReg(TmpDestReg).addReg(MaskReg);
6952 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00006953 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006954 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00006955 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6956 BB->addSuccessor(loop2MBB);
6957 BB->addSuccessor(midMBB);
6958
6959 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006960 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6961 .addReg(TmpDestReg).addReg(MaskReg);
6962 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6963 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6964 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006965 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006966 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00006967 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006968 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00006969 BB->addSuccessor(loop1MBB);
6970 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006971
Dale Johannesen340d2642008-08-30 00:08:53 +00006972 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006973 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006974 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00006975 BB->addSuccessor(exitMBB);
6976
6977 // exitMBB:
6978 // ...
6979 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00006980 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6981 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00006982 } else if (MI->getOpcode() == PPC::FADDrtz) {
6983 // This pseudo performs an FADD with rounding mode temporarily forced
6984 // to round-to-zero. We emit this via custom inserter since the FPSCR
6985 // is not modeled at the SelectionDAG level.
6986 unsigned Dest = MI->getOperand(0).getReg();
6987 unsigned Src1 = MI->getOperand(1).getReg();
6988 unsigned Src2 = MI->getOperand(2).getReg();
6989 DebugLoc dl = MI->getDebugLoc();
6990
6991 MachineRegisterInfo &RegInfo = F->getRegInfo();
6992 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6993
6994 // Save FPSCR value.
6995 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6996
6997 // Set rounding mode to round-to-zero.
6998 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6999 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7000
7001 // Perform addition.
7002 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7003
7004 // Restore FPSCR value.
7005 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007006 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7007 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7008 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7009 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7010 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7011 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7012 PPC::ANDIo8 : PPC::ANDIo;
7013 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7014 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7015
7016 MachineRegisterInfo &RegInfo = F->getRegInfo();
7017 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7018 &PPC::GPRCRegClass :
7019 &PPC::G8RCRegClass);
7020
7021 DebugLoc dl = MI->getDebugLoc();
7022 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7023 .addReg(MI->getOperand(1).getReg()).addImm(1);
7024 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7025 MI->getOperand(0).getReg())
7026 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007027 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007028 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007029 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007030
Dan Gohman34396292010-07-06 20:24:04 +00007031 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007032 return BB;
7033}
7034
Chris Lattner4211ca92006-04-14 06:01:58 +00007035//===----------------------------------------------------------------------===//
7036// Target Optimization Hooks
7037//===----------------------------------------------------------------------===//
7038
Hal Finkelb0c810f2013-04-03 17:44:56 +00007039SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
7040 DAGCombinerInfo &DCI) const {
Hal Finkel2e103312013-04-03 04:01:11 +00007041 if (DCI.isAfterLegalizeVectorOps())
7042 return SDValue();
7043
Hal Finkelb0c810f2013-04-03 17:44:56 +00007044 EVT VT = Op.getValueType();
7045
7046 if ((VT == MVT::f32 && PPCSubTarget.hasFRES()) ||
7047 (VT == MVT::f64 && PPCSubTarget.hasFRE()) ||
Hal Finkel27774d92014-03-13 07:58:58 +00007048 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec()) ||
7049 (VT == MVT::v2f64 && PPCSubTarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007050
7051 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7052 // For the reciprocal, we need to find the zero of the function:
7053 // F(X) = A X - 1 [which has a zero at X = 1/A]
7054 // =>
7055 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
7056 // does not require additional intermediate precision]
7057
7058 // Convergence is quadratic, so we essentially double the number of digits
7059 // correct after every iteration. The minimum architected relative
7060 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7061 // 23 digits and double has 52 digits.
7062 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007063 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007064 ++Iterations;
7065
7066 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007067 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007068
7069 SDValue FPOne =
Hal Finkelb0c810f2013-04-03 17:44:56 +00007070 DAG.getConstantFP(1.0, VT.getScalarType());
7071 if (VT.isVector()) {
7072 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007073 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007074 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel2e103312013-04-03 04:01:11 +00007075 FPOne, FPOne, FPOne, FPOne);
7076 }
7077
Hal Finkelb0c810f2013-04-03 17:44:56 +00007078 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007079 DCI.AddToWorklist(Est.getNode());
7080
7081 // Newton iterations: Est = Est + Est (1 - Arg * Est)
7082 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007083 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007084 DCI.AddToWorklist(NewEst.getNode());
7085
Hal Finkelb0c810f2013-04-03 17:44:56 +00007086 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007087 DCI.AddToWorklist(NewEst.getNode());
7088
Hal Finkelb0c810f2013-04-03 17:44:56 +00007089 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007090 DCI.AddToWorklist(NewEst.getNode());
7091
Hal Finkelb0c810f2013-04-03 17:44:56 +00007092 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007093 DCI.AddToWorklist(Est.getNode());
7094 }
7095
7096 return Est;
7097 }
7098
7099 return SDValue();
7100}
7101
Hal Finkelb0c810f2013-04-03 17:44:56 +00007102SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel2e103312013-04-03 04:01:11 +00007103 DAGCombinerInfo &DCI) const {
7104 if (DCI.isAfterLegalizeVectorOps())
7105 return SDValue();
7106
Hal Finkelb0c810f2013-04-03 17:44:56 +00007107 EVT VT = Op.getValueType();
7108
7109 if ((VT == MVT::f32 && PPCSubTarget.hasFRSQRTES()) ||
7110 (VT == MVT::f64 && PPCSubTarget.hasFRSQRTE()) ||
Hal Finkel27774d92014-03-13 07:58:58 +00007111 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec()) ||
7112 (VT == MVT::v2f64 && PPCSubTarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007113
7114 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7115 // For the reciprocal sqrt, we need to find the zero of the function:
7116 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
7117 // =>
7118 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
7119 // As a result, we precompute A/2 prior to the iteration loop.
7120
7121 // Convergence is quadratic, so we essentially double the number of digits
7122 // correct after every iteration. The minimum architected relative
7123 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7124 // 23 digits and double has 52 digits.
7125 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007126 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007127 ++Iterations;
7128
7129 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007130 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007131
Hal Finkelb0c810f2013-04-03 17:44:56 +00007132 SDValue FPThreeHalves =
7133 DAG.getConstantFP(1.5, VT.getScalarType());
7134 if (VT.isVector()) {
7135 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007136 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007137 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
7138 FPThreeHalves, FPThreeHalves,
7139 FPThreeHalves, FPThreeHalves);
Hal Finkel2e103312013-04-03 04:01:11 +00007140 }
7141
Hal Finkelb0c810f2013-04-03 17:44:56 +00007142 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007143 DCI.AddToWorklist(Est.getNode());
7144
7145 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
7146 // this entire sequence requires only one FP constant.
Hal Finkelb0c810f2013-04-03 17:44:56 +00007147 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007148 DCI.AddToWorklist(HalfArg.getNode());
7149
Hal Finkelb0c810f2013-04-03 17:44:56 +00007150 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007151 DCI.AddToWorklist(HalfArg.getNode());
7152
7153 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
7154 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007155 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007156 DCI.AddToWorklist(NewEst.getNode());
7157
Hal Finkelb0c810f2013-04-03 17:44:56 +00007158 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007159 DCI.AddToWorklist(NewEst.getNode());
7160
Hal Finkelb0c810f2013-04-03 17:44:56 +00007161 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007162 DCI.AddToWorklist(NewEst.getNode());
7163
Hal Finkelb0c810f2013-04-03 17:44:56 +00007164 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007165 DCI.AddToWorklist(Est.getNode());
7166 }
7167
7168 return Est;
7169 }
7170
7171 return SDValue();
7172}
7173
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007174// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7175// not enforce equality of the chain operands.
7176static bool isConsecutiveLS(LSBaseSDNode *LS, LSBaseSDNode *Base,
7177 unsigned Bytes, int Dist,
7178 SelectionDAG &DAG) {
7179 EVT VT = LS->getMemoryVT();
7180 if (VT.getSizeInBits() / 8 != Bytes)
7181 return false;
7182
7183 SDValue Loc = LS->getBasePtr();
7184 SDValue BaseLoc = Base->getBasePtr();
7185 if (Loc.getOpcode() == ISD::FrameIndex) {
7186 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7187 return false;
7188 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7189 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7190 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7191 int FS = MFI->getObjectSize(FI);
7192 int BFS = MFI->getObjectSize(BFI);
7193 if (FS != BFS || FS != (int)Bytes) return false;
7194 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7195 }
7196
7197 // Handle X+C
7198 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7199 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7200 return true;
7201
7202 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7203 const GlobalValue *GV1 = NULL;
7204 const GlobalValue *GV2 = NULL;
7205 int64_t Offset1 = 0;
7206 int64_t Offset2 = 0;
7207 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7208 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7209 if (isGA1 && isGA2 && GV1 == GV2)
7210 return Offset1 == (Offset2 + Dist*Bytes);
7211 return false;
7212}
7213
Hal Finkel7d8a6912013-05-26 18:08:30 +00007214// Return true is there is a nearyby consecutive load to the one provided
7215// (regardless of alignment). We search up and down the chain, looking though
7216// token factors and other loads (but nothing else). As a result, a true
7217// results indicates that it is safe to create a new consecutive load adjacent
7218// to the load provided.
7219static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
7220 SDValue Chain = LD->getChain();
7221 EVT VT = LD->getMemoryVT();
7222
7223 SmallSet<SDNode *, 16> LoadRoots;
7224 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
7225 SmallSet<SDNode *, 16> Visited;
7226
7227 // First, search up the chain, branching to follow all token-factor operands.
7228 // If we find a consecutive load, then we're done, otherwise, record all
7229 // nodes just above the top-level loads and token factors.
7230 while (!Queue.empty()) {
7231 SDNode *ChainNext = Queue.pop_back_val();
7232 if (!Visited.insert(ChainNext))
7233 continue;
7234
7235 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007236 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007237 return true;
7238
7239 if (!Visited.count(ChainLD->getChain().getNode()))
7240 Queue.push_back(ChainLD->getChain().getNode());
7241 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
7242 for (SDNode::op_iterator O = ChainNext->op_begin(),
7243 OE = ChainNext->op_end(); O != OE; ++O)
7244 if (!Visited.count(O->getNode()))
7245 Queue.push_back(O->getNode());
7246 } else
7247 LoadRoots.insert(ChainNext);
7248 }
7249
7250 // Second, search down the chain, starting from the top-level nodes recorded
7251 // in the first phase. These top-level nodes are the nodes just above all
7252 // loads and token factors. Starting with their uses, recursively look though
7253 // all loads (just the chain uses) and token factors to find a consecutive
7254 // load.
7255 Visited.clear();
7256 Queue.clear();
7257
7258 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
7259 IE = LoadRoots.end(); I != IE; ++I) {
7260 Queue.push_back(*I);
7261
7262 while (!Queue.empty()) {
7263 SDNode *LoadRoot = Queue.pop_back_val();
7264 if (!Visited.insert(LoadRoot))
7265 continue;
7266
7267 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007268 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007269 return true;
7270
7271 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
7272 UE = LoadRoot->use_end(); UI != UE; ++UI)
7273 if (((isa<LoadSDNode>(*UI) &&
7274 cast<LoadSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
7275 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
7276 Queue.push_back(*UI);
7277 }
7278 }
7279
7280 return false;
7281}
7282
Hal Finkel940ab932014-02-28 00:27:01 +00007283SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
7284 DAGCombinerInfo &DCI) const {
7285 SelectionDAG &DAG = DCI.DAG;
7286 SDLoc dl(N);
7287
7288 assert(PPCSubTarget.useCRBits() &&
7289 "Expecting to be tracking CR bits");
7290 // If we're tracking CR bits, we need to be careful that we don't have:
7291 // trunc(binary-ops(zext(x), zext(y)))
7292 // or
7293 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
7294 // such that we're unnecessarily moving things into GPRs when it would be
7295 // better to keep them in CR bits.
7296
7297 // Note that trunc here can be an actual i1 trunc, or can be the effective
7298 // truncation that comes from a setcc or select_cc.
7299 if (N->getOpcode() == ISD::TRUNCATE &&
7300 N->getValueType(0) != MVT::i1)
7301 return SDValue();
7302
7303 if (N->getOperand(0).getValueType() != MVT::i32 &&
7304 N->getOperand(0).getValueType() != MVT::i64)
7305 return SDValue();
7306
7307 if (N->getOpcode() == ISD::SETCC ||
7308 N->getOpcode() == ISD::SELECT_CC) {
7309 // If we're looking at a comparison, then we need to make sure that the
7310 // high bits (all except for the first) don't matter the result.
7311 ISD::CondCode CC =
7312 cast<CondCodeSDNode>(N->getOperand(
7313 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
7314 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
7315
7316 if (ISD::isSignedIntSetCC(CC)) {
7317 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
7318 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
7319 return SDValue();
7320 } else if (ISD::isUnsignedIntSetCC(CC)) {
7321 if (!DAG.MaskedValueIsZero(N->getOperand(0),
7322 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
7323 !DAG.MaskedValueIsZero(N->getOperand(1),
7324 APInt::getHighBitsSet(OpBits, OpBits-1)))
7325 return SDValue();
7326 } else {
7327 // This is neither a signed nor an unsigned comparison, just make sure
7328 // that the high bits are equal.
7329 APInt Op1Zero, Op1One;
7330 APInt Op2Zero, Op2One;
7331 DAG.ComputeMaskedBits(N->getOperand(0), Op1Zero, Op1One);
7332 DAG.ComputeMaskedBits(N->getOperand(1), Op2Zero, Op2One);
7333
7334 // We don't really care about what is known about the first bit (if
7335 // anything), so clear it in all masks prior to comparing them.
7336 Op1Zero.clearBit(0); Op1One.clearBit(0);
7337 Op2Zero.clearBit(0); Op2One.clearBit(0);
7338
7339 if (Op1Zero != Op2Zero || Op1One != Op2One)
7340 return SDValue();
7341 }
7342 }
7343
7344 // We now know that the higher-order bits are irrelevant, we just need to
7345 // make sure that all of the intermediate operations are bit operations, and
7346 // all inputs are extensions.
7347 if (N->getOperand(0).getOpcode() != ISD::AND &&
7348 N->getOperand(0).getOpcode() != ISD::OR &&
7349 N->getOperand(0).getOpcode() != ISD::XOR &&
7350 N->getOperand(0).getOpcode() != ISD::SELECT &&
7351 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
7352 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
7353 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
7354 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
7355 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
7356 return SDValue();
7357
7358 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
7359 N->getOperand(1).getOpcode() != ISD::AND &&
7360 N->getOperand(1).getOpcode() != ISD::OR &&
7361 N->getOperand(1).getOpcode() != ISD::XOR &&
7362 N->getOperand(1).getOpcode() != ISD::SELECT &&
7363 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
7364 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
7365 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
7366 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
7367 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
7368 return SDValue();
7369
7370 SmallVector<SDValue, 4> Inputs;
7371 SmallVector<SDValue, 8> BinOps, PromOps;
7372 SmallPtrSet<SDNode *, 16> Visited;
7373
7374 for (unsigned i = 0; i < 2; ++i) {
7375 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7376 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7377 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7378 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7379 isa<ConstantSDNode>(N->getOperand(i)))
7380 Inputs.push_back(N->getOperand(i));
7381 else
7382 BinOps.push_back(N->getOperand(i));
7383
7384 if (N->getOpcode() == ISD::TRUNCATE)
7385 break;
7386 }
7387
7388 // Visit all inputs, collect all binary operations (and, or, xor and
7389 // select) that are all fed by extensions.
7390 while (!BinOps.empty()) {
7391 SDValue BinOp = BinOps.back();
7392 BinOps.pop_back();
7393
7394 if (!Visited.insert(BinOp.getNode()))
7395 continue;
7396
7397 PromOps.push_back(BinOp);
7398
7399 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7400 // The condition of the select is not promoted.
7401 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7402 continue;
7403 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7404 continue;
7405
7406 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7407 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7408 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7409 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7410 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7411 Inputs.push_back(BinOp.getOperand(i));
7412 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7413 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7414 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7415 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7416 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
7417 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7418 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7419 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7420 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
7421 BinOps.push_back(BinOp.getOperand(i));
7422 } else {
7423 // We have an input that is not an extension or another binary
7424 // operation; we'll abort this transformation.
7425 return SDValue();
7426 }
7427 }
7428 }
7429
7430 // Make sure that this is a self-contained cluster of operations (which
7431 // is not quite the same thing as saying that everything has only one
7432 // use).
7433 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7434 if (isa<ConstantSDNode>(Inputs[i]))
7435 continue;
7436
7437 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7438 UE = Inputs[i].getNode()->use_end();
7439 UI != UE; ++UI) {
7440 SDNode *User = *UI;
7441 if (User != N && !Visited.count(User))
7442 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007443
7444 // Make sure that we're not going to promote the non-output-value
7445 // operand(s) or SELECT or SELECT_CC.
7446 // FIXME: Although we could sometimes handle this, and it does occur in
7447 // practice that one of the condition inputs to the select is also one of
7448 // the outputs, we currently can't deal with this.
7449 if (User->getOpcode() == ISD::SELECT) {
7450 if (User->getOperand(0) == Inputs[i])
7451 return SDValue();
7452 } else if (User->getOpcode() == ISD::SELECT_CC) {
7453 if (User->getOperand(0) == Inputs[i] ||
7454 User->getOperand(1) == Inputs[i])
7455 return SDValue();
7456 }
Hal Finkel940ab932014-02-28 00:27:01 +00007457 }
7458 }
7459
7460 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7461 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7462 UE = PromOps[i].getNode()->use_end();
7463 UI != UE; ++UI) {
7464 SDNode *User = *UI;
7465 if (User != N && !Visited.count(User))
7466 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007467
7468 // Make sure that we're not going to promote the non-output-value
7469 // operand(s) or SELECT or SELECT_CC.
7470 // FIXME: Although we could sometimes handle this, and it does occur in
7471 // practice that one of the condition inputs to the select is also one of
7472 // the outputs, we currently can't deal with this.
7473 if (User->getOpcode() == ISD::SELECT) {
7474 if (User->getOperand(0) == PromOps[i])
7475 return SDValue();
7476 } else if (User->getOpcode() == ISD::SELECT_CC) {
7477 if (User->getOperand(0) == PromOps[i] ||
7478 User->getOperand(1) == PromOps[i])
7479 return SDValue();
7480 }
Hal Finkel940ab932014-02-28 00:27:01 +00007481 }
7482 }
7483
7484 // Replace all inputs with the extension operand.
7485 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7486 // Constants may have users outside the cluster of to-be-promoted nodes,
7487 // and so we need to replace those as we do the promotions.
7488 if (isa<ConstantSDNode>(Inputs[i]))
7489 continue;
7490 else
7491 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
7492 }
7493
7494 // Replace all operations (these are all the same, but have a different
7495 // (i1) return type). DAG.getNode will validate that the types of
7496 // a binary operator match, so go through the list in reverse so that
7497 // we've likely promoted both operands first. Any intermediate truncations or
7498 // extensions disappear.
7499 while (!PromOps.empty()) {
7500 SDValue PromOp = PromOps.back();
7501 PromOps.pop_back();
7502
7503 if (PromOp.getOpcode() == ISD::TRUNCATE ||
7504 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
7505 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
7506 PromOp.getOpcode() == ISD::ANY_EXTEND) {
7507 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
7508 PromOp.getOperand(0).getValueType() != MVT::i1) {
7509 // The operand is not yet ready (see comment below).
7510 PromOps.insert(PromOps.begin(), PromOp);
7511 continue;
7512 }
7513
7514 SDValue RepValue = PromOp.getOperand(0);
7515 if (isa<ConstantSDNode>(RepValue))
7516 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
7517
7518 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
7519 continue;
7520 }
7521
7522 unsigned C;
7523 switch (PromOp.getOpcode()) {
7524 default: C = 0; break;
7525 case ISD::SELECT: C = 1; break;
7526 case ISD::SELECT_CC: C = 2; break;
7527 }
7528
7529 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7530 PromOp.getOperand(C).getValueType() != MVT::i1) ||
7531 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7532 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
7533 // The to-be-promoted operands of this node have not yet been
7534 // promoted (this should be rare because we're going through the
7535 // list backward, but if one of the operands has several users in
7536 // this cluster of to-be-promoted nodes, it is possible).
7537 PromOps.insert(PromOps.begin(), PromOp);
7538 continue;
7539 }
7540
7541 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7542 PromOp.getNode()->op_end());
7543
7544 // If there are any constant inputs, make sure they're replaced now.
7545 for (unsigned i = 0; i < 2; ++i)
7546 if (isa<ConstantSDNode>(Ops[C+i]))
7547 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
7548
7549 DAG.ReplaceAllUsesOfValueWith(PromOp,
7550 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1,
7551 Ops.data(), Ops.size()));
7552 }
7553
7554 // Now we're left with the initial truncation itself.
7555 if (N->getOpcode() == ISD::TRUNCATE)
7556 return N->getOperand(0);
7557
7558 // Otherwise, this is a comparison. The operands to be compared have just
7559 // changed type (to i1), but everything else is the same.
7560 return SDValue(N, 0);
7561}
7562
7563SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
7564 DAGCombinerInfo &DCI) const {
7565 SelectionDAG &DAG = DCI.DAG;
7566 SDLoc dl(N);
7567
Hal Finkel940ab932014-02-28 00:27:01 +00007568 // If we're tracking CR bits, we need to be careful that we don't have:
7569 // zext(binary-ops(trunc(x), trunc(y)))
7570 // or
7571 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
7572 // such that we're unnecessarily moving things into CR bits that can more
7573 // efficiently stay in GPRs. Note that if we're not certain that the high
7574 // bits are set as required by the final extension, we still may need to do
7575 // some masking to get the proper behavior.
7576
Hal Finkel46043ed2014-03-01 21:36:57 +00007577 // This same functionality is important on PPC64 when dealing with
7578 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
7579 // the return values of functions. Because it is so similar, it is handled
7580 // here as well.
7581
Hal Finkel940ab932014-02-28 00:27:01 +00007582 if (N->getValueType(0) != MVT::i32 &&
7583 N->getValueType(0) != MVT::i64)
7584 return SDValue();
7585
Hal Finkel46043ed2014-03-01 21:36:57 +00007586 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
7587 PPCSubTarget.useCRBits()) ||
7588 (N->getOperand(0).getValueType() == MVT::i32 &&
7589 PPCSubTarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00007590 return SDValue();
7591
7592 if (N->getOperand(0).getOpcode() != ISD::AND &&
7593 N->getOperand(0).getOpcode() != ISD::OR &&
7594 N->getOperand(0).getOpcode() != ISD::XOR &&
7595 N->getOperand(0).getOpcode() != ISD::SELECT &&
7596 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
7597 return SDValue();
7598
7599 SmallVector<SDValue, 4> Inputs;
7600 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
7601 SmallPtrSet<SDNode *, 16> Visited;
7602
7603 // Visit all inputs, collect all binary operations (and, or, xor and
7604 // select) that are all fed by truncations.
7605 while (!BinOps.empty()) {
7606 SDValue BinOp = BinOps.back();
7607 BinOps.pop_back();
7608
7609 if (!Visited.insert(BinOp.getNode()))
7610 continue;
7611
7612 PromOps.push_back(BinOp);
7613
7614 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7615 // The condition of the select is not promoted.
7616 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7617 continue;
7618 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7619 continue;
7620
7621 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7622 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7623 Inputs.push_back(BinOp.getOperand(i));
7624 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7625 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7626 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7627 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7628 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
7629 BinOps.push_back(BinOp.getOperand(i));
7630 } else {
7631 // We have an input that is not a truncation or another binary
7632 // operation; we'll abort this transformation.
7633 return SDValue();
7634 }
7635 }
7636 }
7637
7638 // Make sure that this is a self-contained cluster of operations (which
7639 // is not quite the same thing as saying that everything has only one
7640 // use).
7641 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7642 if (isa<ConstantSDNode>(Inputs[i]))
7643 continue;
7644
7645 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7646 UE = Inputs[i].getNode()->use_end();
7647 UI != UE; ++UI) {
7648 SDNode *User = *UI;
7649 if (User != N && !Visited.count(User))
7650 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007651
7652 // Make sure that we're not going to promote the non-output-value
7653 // operand(s) or SELECT or SELECT_CC.
7654 // FIXME: Although we could sometimes handle this, and it does occur in
7655 // practice that one of the condition inputs to the select is also one of
7656 // the outputs, we currently can't deal with this.
7657 if (User->getOpcode() == ISD::SELECT) {
7658 if (User->getOperand(0) == Inputs[i])
7659 return SDValue();
7660 } else if (User->getOpcode() == ISD::SELECT_CC) {
7661 if (User->getOperand(0) == Inputs[i] ||
7662 User->getOperand(1) == Inputs[i])
7663 return SDValue();
7664 }
Hal Finkel940ab932014-02-28 00:27:01 +00007665 }
7666 }
7667
7668 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7669 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7670 UE = PromOps[i].getNode()->use_end();
7671 UI != UE; ++UI) {
7672 SDNode *User = *UI;
7673 if (User != N && !Visited.count(User))
7674 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007675
7676 // Make sure that we're not going to promote the non-output-value
7677 // operand(s) or SELECT or SELECT_CC.
7678 // FIXME: Although we could sometimes handle this, and it does occur in
7679 // practice that one of the condition inputs to the select is also one of
7680 // the outputs, we currently can't deal with this.
7681 if (User->getOpcode() == ISD::SELECT) {
7682 if (User->getOperand(0) == PromOps[i])
7683 return SDValue();
7684 } else if (User->getOpcode() == ISD::SELECT_CC) {
7685 if (User->getOperand(0) == PromOps[i] ||
7686 User->getOperand(1) == PromOps[i])
7687 return SDValue();
7688 }
Hal Finkel940ab932014-02-28 00:27:01 +00007689 }
7690 }
7691
Hal Finkel46043ed2014-03-01 21:36:57 +00007692 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00007693 bool ReallyNeedsExt = false;
7694 if (N->getOpcode() != ISD::ANY_EXTEND) {
7695 // If all of the inputs are not already sign/zero extended, then
7696 // we'll still need to do that at the end.
7697 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7698 if (isa<ConstantSDNode>(Inputs[i]))
7699 continue;
7700
7701 unsigned OpBits =
7702 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00007703 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
7704
Hal Finkel940ab932014-02-28 00:27:01 +00007705 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
7706 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00007707 APInt::getHighBitsSet(OpBits,
7708 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00007709 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00007710 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
7711 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00007712 ReallyNeedsExt = true;
7713 break;
7714 }
7715 }
7716 }
7717
7718 // Replace all inputs, either with the truncation operand, or a
7719 // truncation or extension to the final output type.
7720 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7721 // Constant inputs need to be replaced with the to-be-promoted nodes that
7722 // use them because they might have users outside of the cluster of
7723 // promoted nodes.
7724 if (isa<ConstantSDNode>(Inputs[i]))
7725 continue;
7726
7727 SDValue InSrc = Inputs[i].getOperand(0);
7728 if (Inputs[i].getValueType() == N->getValueType(0))
7729 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
7730 else if (N->getOpcode() == ISD::SIGN_EXTEND)
7731 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7732 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
7733 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7734 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7735 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
7736 else
7737 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7738 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
7739 }
7740
7741 // Replace all operations (these are all the same, but have a different
7742 // (promoted) return type). DAG.getNode will validate that the types of
7743 // a binary operator match, so go through the list in reverse so that
7744 // we've likely promoted both operands first.
7745 while (!PromOps.empty()) {
7746 SDValue PromOp = PromOps.back();
7747 PromOps.pop_back();
7748
7749 unsigned C;
7750 switch (PromOp.getOpcode()) {
7751 default: C = 0; break;
7752 case ISD::SELECT: C = 1; break;
7753 case ISD::SELECT_CC: C = 2; break;
7754 }
7755
7756 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7757 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
7758 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7759 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
7760 // The to-be-promoted operands of this node have not yet been
7761 // promoted (this should be rare because we're going through the
7762 // list backward, but if one of the operands has several users in
7763 // this cluster of to-be-promoted nodes, it is possible).
7764 PromOps.insert(PromOps.begin(), PromOp);
7765 continue;
7766 }
7767
7768 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7769 PromOp.getNode()->op_end());
7770
7771 // If this node has constant inputs, then they'll need to be promoted here.
7772 for (unsigned i = 0; i < 2; ++i) {
7773 if (!isa<ConstantSDNode>(Ops[C+i]))
7774 continue;
7775 if (Ops[C+i].getValueType() == N->getValueType(0))
7776 continue;
7777
7778 if (N->getOpcode() == ISD::SIGN_EXTEND)
7779 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7780 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7781 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7782 else
7783 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7784 }
7785
7786 DAG.ReplaceAllUsesOfValueWith(PromOp,
7787 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0),
7788 Ops.data(), Ops.size()));
7789 }
7790
7791 // Now we're left with the initial extension itself.
7792 if (!ReallyNeedsExt)
7793 return N->getOperand(0);
7794
Hal Finkel46043ed2014-03-01 21:36:57 +00007795 // To zero extend, just mask off everything except for the first bit (in the
7796 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00007797 if (N->getOpcode() == ISD::ZERO_EXTEND)
7798 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00007799 DAG.getConstant(APInt::getLowBitsSet(
7800 N->getValueSizeInBits(0), PromBits),
7801 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00007802
7803 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
7804 "Invalid extension type");
7805 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
7806 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00007807 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00007808 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
7809 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
7810 N->getOperand(0), ShiftCst), ShiftCst);
7811}
7812
Duncan Sandsdc2dac12008-11-24 14:53:14 +00007813SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
7814 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00007815 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00007816 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007817 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00007818 switch (N->getOpcode()) {
7819 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00007820 case PPCISD::SHL:
7821 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007822 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007823 return N->getOperand(0);
7824 }
7825 break;
7826 case PPCISD::SRL:
7827 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007828 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007829 return N->getOperand(0);
7830 }
7831 break;
7832 case PPCISD::SRA:
7833 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007834 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007835 C->isAllOnesValue()) // -1 >>s V -> -1.
7836 return N->getOperand(0);
7837 }
7838 break;
Hal Finkel940ab932014-02-28 00:27:01 +00007839 case ISD::SIGN_EXTEND:
7840 case ISD::ZERO_EXTEND:
7841 case ISD::ANY_EXTEND:
7842 return DAGCombineExtBoolTrunc(N, DCI);
7843 case ISD::TRUNCATE:
7844 case ISD::SETCC:
7845 case ISD::SELECT_CC:
7846 return DAGCombineTruncBoolExt(N, DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00007847 case ISD::FDIV: {
7848 assert(TM.Options.UnsafeFPMath &&
7849 "Reciprocal estimates require UnsafeFPMath");
Scott Michelcf0da6c2009-02-17 22:15:04 +00007850
Hal Finkel2e103312013-04-03 04:01:11 +00007851 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007852 SDValue RV =
7853 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00007854 if (RV.getNode() != 0) {
7855 DCI.AddToWorklist(RV.getNode());
7856 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7857 N->getOperand(0), RV);
7858 }
Hal Finkelf96c18e2013-04-04 22:44:12 +00007859 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
7860 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
7861 SDValue RV =
7862 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
7863 DCI);
7864 if (RV.getNode() != 0) {
7865 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00007866 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00007867 N->getValueType(0), RV);
7868 DCI.AddToWorklist(RV.getNode());
7869 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7870 N->getOperand(0), RV);
7871 }
7872 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
7873 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
7874 SDValue RV =
7875 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
7876 DCI);
7877 if (RV.getNode() != 0) {
7878 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00007879 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00007880 N->getValueType(0), RV,
7881 N->getOperand(1).getOperand(1));
7882 DCI.AddToWorklist(RV.getNode());
7883 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7884 N->getOperand(0), RV);
7885 }
Hal Finkel2e103312013-04-03 04:01:11 +00007886 }
7887
Hal Finkelb0c810f2013-04-03 17:44:56 +00007888 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00007889 if (RV.getNode() != 0) {
7890 DCI.AddToWorklist(RV.getNode());
7891 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7892 N->getOperand(0), RV);
7893 }
7894
7895 }
7896 break;
7897 case ISD::FSQRT: {
7898 assert(TM.Options.UnsafeFPMath &&
7899 "Reciprocal estimates require UnsafeFPMath");
7900
7901 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
7902 // reciprocal sqrt.
Hal Finkelb0c810f2013-04-03 17:44:56 +00007903 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00007904 if (RV.getNode() != 0) {
7905 DCI.AddToWorklist(RV.getNode());
Hal Finkelb0c810f2013-04-03 17:44:56 +00007906 RV = DAGCombineFastRecip(RV, DCI);
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00007907 if (RV.getNode() != 0) {
7908 // Unfortunately, RV is now NaN if the input was exactly 0. Select out
7909 // this case and force the answer to 0.
7910
7911 EVT VT = RV.getValueType();
7912
7913 SDValue Zero = DAG.getConstantFP(0.0, VT.getScalarType());
7914 if (VT.isVector()) {
7915 assert(VT.getVectorNumElements() == 4 && "Unknown vector type");
7916 Zero = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Zero, Zero, Zero, Zero);
7917 }
7918
7919 SDValue ZeroCmp =
7920 DAG.getSetCC(dl, getSetCCResultType(*DAG.getContext(), VT),
7921 N->getOperand(0), Zero, ISD::SETEQ);
7922 DCI.AddToWorklist(ZeroCmp.getNode());
7923 DCI.AddToWorklist(RV.getNode());
7924
7925 RV = DAG.getNode(VT.isVector() ? ISD::VSELECT : ISD::SELECT, dl, VT,
7926 ZeroCmp, Zero, RV);
Hal Finkel2e103312013-04-03 04:01:11 +00007927 return RV;
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00007928 }
Hal Finkel2e103312013-04-03 04:01:11 +00007929 }
7930
7931 }
7932 break;
Chris Lattnerf4184352006-03-01 04:57:39 +00007933 case ISD::SINT_TO_FP:
Chris Lattnera35f3062006-06-16 17:34:12 +00007934 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattner4a66d692006-03-22 05:30:33 +00007935 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
7936 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
7937 // We allow the src/dst to be either f32/f64, but the intermediate
7938 // type must be i64.
Owen Anderson9f944592009-08-11 20:47:22 +00007939 if (N->getOperand(0).getValueType() == MVT::i64 &&
7940 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007941 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00007942 if (Val.getValueType() == MVT::f32) {
7943 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00007944 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00007945 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007946
Owen Anderson9f944592009-08-11 20:47:22 +00007947 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00007948 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00007949 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00007950 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00007951 if (N->getValueType(0) == MVT::f32) {
7952 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner72733e52008-01-17 07:00:52 +00007953 DAG.getIntPtrConstant(0));
Gabor Greiff304a7a2008-08-28 21:40:38 +00007954 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00007955 }
7956 return Val;
Owen Anderson9f944592009-08-11 20:47:22 +00007957 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattner4a66d692006-03-22 05:30:33 +00007958 // If the intermediate type is i32, we can avoid the load/store here
7959 // too.
Chris Lattnerf4184352006-03-01 04:57:39 +00007960 }
Chris Lattnerf4184352006-03-01 04:57:39 +00007961 }
7962 }
7963 break;
Chris Lattner27f53452006-03-01 05:50:56 +00007964 case ISD::STORE:
7965 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
7966 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00007967 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00007968 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00007969 N->getOperand(1).getValueType() == MVT::i32 &&
7970 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00007971 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00007972 if (Val.getValueType() == MVT::f32) {
7973 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00007974 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00007975 }
Owen Anderson9f944592009-08-11 20:47:22 +00007976 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00007977 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00007978
Hal Finkel60c75102013-04-01 15:37:53 +00007979 SDValue Ops[] = {
7980 N->getOperand(0), Val, N->getOperand(2),
7981 DAG.getValueType(N->getOperand(1).getValueType())
7982 };
7983
7984 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
7985 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
7986 cast<StoreSDNode>(N)->getMemoryVT(),
7987 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00007988 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00007989 return Val;
7990 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00007991
Chris Lattnera7976d32006-07-10 20:56:58 +00007992 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00007993 if (cast<StoreSDNode>(N)->isUnindexed() &&
7994 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00007995 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00007996 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00007997 N->getOperand(1).getValueType() == MVT::i16 ||
7998 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00007999 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008000 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008001 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008002 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008003 if (BSwapOp.getValueType() == MVT::i16)
8004 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008005
Dan Gohman48b185d2009-09-25 20:36:54 +00008006 SDValue Ops[] = {
8007 N->getOperand(0), BSwapOp, N->getOperand(2),
8008 DAG.getValueType(N->getOperand(1).getValueType())
8009 };
8010 return
8011 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
8012 Ops, array_lengthof(Ops),
8013 cast<StoreSDNode>(N)->getMemoryVT(),
8014 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008015 }
8016 break;
Hal Finkelcf2e9082013-05-24 23:00:14 +00008017 case ISD::LOAD: {
8018 LoadSDNode *LD = cast<LoadSDNode>(N);
8019 EVT VT = LD->getValueType(0);
8020 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8021 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
8022 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
8023 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Hal Finkel40c34782013-09-15 22:09:58 +00008024 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8025 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008026 LD->getAlignment() < ABIAlignment) {
8027 // This is a type-legal unaligned Altivec load.
8028 SDValue Chain = LD->getChain();
8029 SDValue Ptr = LD->getBasePtr();
8030
8031 // This implements the loading of unaligned vectors as described in
8032 // the venerable Apple Velocity Engine overview. Specifically:
8033 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8034 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8035 //
8036 // The general idea is to expand a sequence of one or more unaligned
8037 // loads into a alignment-based permutation-control instruction (lvsl),
8038 // a series of regular vector loads (which always truncate their
8039 // input address to an aligned address), and a series of permutations.
8040 // The results of these permutations are the requested loaded values.
8041 // The trick is that the last "extra" load is not taken from the address
8042 // you might suspect (sizeof(vector) bytes after the last requested
8043 // load), but rather sizeof(vector) - 1 bytes after the last
8044 // requested vector. The point of this is to avoid a page fault if the
Alp Tokercb402912014-01-24 17:20:08 +00008045 // base address happened to be aligned. This works because if the base
Hal Finkelcf2e9082013-05-24 23:00:14 +00008046 // address is aligned, then adding less than a full vector length will
8047 // cause the last vector in the sequence to be (re)loaded. Otherwise,
8048 // the next vector will be fetched as you might suspect was necessary.
8049
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008050 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008051 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008052 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8053 // optimization later.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008054 SDValue PermCntl = BuildIntrinsicOp(Intrinsic::ppc_altivec_lvsl, Ptr,
8055 DAG, dl, MVT::v16i8);
8056
8057 // Refine the alignment of the original load (a "new" load created here
8058 // which was identical to the first except for the alignment would be
8059 // merged with the existing node regardless).
8060 MachineFunction &MF = DAG.getMachineFunction();
8061 MachineMemOperand *MMO =
8062 MF.getMachineMemOperand(LD->getPointerInfo(),
8063 LD->getMemOperand()->getFlags(),
8064 LD->getMemoryVT().getStoreSize(),
8065 ABIAlignment);
8066 LD->refineAlignment(MMO);
8067 SDValue BaseLoad = SDValue(LD, 0);
8068
8069 // Note that the value of IncOffset (which is provided to the next
8070 // load's pointer info offset value, and thus used to calculate the
8071 // alignment), and the value of IncValue (which is actually used to
8072 // increment the pointer value) are different! This is because we
8073 // require the next load to appear to be aligned, even though it
8074 // is actually offset from the base pointer by a lesser amount.
8075 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00008076 int IncValue = IncOffset;
8077
8078 // Walk (both up and down) the chain looking for another load at the real
8079 // (aligned) offset (the alignment of the other load does not matter in
8080 // this case). If found, then do not use the offset reduction trick, as
8081 // that will prevent the loads from being later combined (as they would
8082 // otherwise be duplicates).
8083 if (!findConsecutiveLoad(LD, DAG))
8084 --IncValue;
8085
Hal Finkelcf2e9082013-05-24 23:00:14 +00008086 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
8087 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
8088
Hal Finkelcf2e9082013-05-24 23:00:14 +00008089 SDValue ExtraLoad =
8090 DAG.getLoad(VT, dl, Chain, Ptr,
8091 LD->getPointerInfo().getWithOffset(IncOffset),
8092 LD->isVolatile(), LD->isNonTemporal(),
8093 LD->isInvariant(), ABIAlignment);
8094
8095 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
8096 BaseLoad.getValue(1), ExtraLoad.getValue(1));
8097
8098 if (BaseLoad.getValueType() != MVT::v4i32)
8099 BaseLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, BaseLoad);
8100
8101 if (ExtraLoad.getValueType() != MVT::v4i32)
8102 ExtraLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ExtraLoad);
8103
8104 SDValue Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8105 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
8106
8107 if (VT != MVT::v4i32)
8108 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
8109
8110 // Now we need to be really careful about how we update the users of the
8111 // original load. We cannot just call DCI.CombineTo (or
8112 // DAG.ReplaceAllUsesWith for that matter), because the load still has
8113 // uses created here (the permutation for example) that need to stay.
8114 SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
8115 while (UI != UE) {
8116 SDUse &Use = UI.getUse();
8117 SDNode *User = *UI;
8118 // Note: BaseLoad is checked here because it might not be N, but a
8119 // bitcast of N.
8120 if (User == Perm.getNode() || User == BaseLoad.getNode() ||
8121 User == TF.getNode() || Use.getResNo() > 1) {
8122 ++UI;
8123 continue;
8124 }
8125
8126 SDValue To = Use.getResNo() ? TF : Perm;
8127 ++UI;
8128
8129 SmallVector<SDValue, 8> Ops;
8130 for (SDNode::op_iterator O = User->op_begin(),
8131 OE = User->op_end(); O != OE; ++O) {
8132 if (*O == Use)
8133 Ops.push_back(To);
8134 else
8135 Ops.push_back(*O);
8136 }
8137
8138 DAG.UpdateNodeOperands(User, Ops.data(), Ops.size());
8139 }
8140
8141 return SDValue(N, 0);
8142 }
8143 }
8144 break;
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008145 case ISD::INTRINSIC_WO_CHAIN:
8146 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() ==
8147 Intrinsic::ppc_altivec_lvsl &&
8148 N->getOperand(1)->getOpcode() == ISD::ADD) {
8149 SDValue Add = N->getOperand(1);
8150
8151 if (DAG.MaskedValueIsZero(Add->getOperand(1),
8152 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
8153 Add.getValueType().getScalarType().getSizeInBits()))) {
8154 SDNode *BasePtr = Add->getOperand(0).getNode();
8155 for (SDNode::use_iterator UI = BasePtr->use_begin(),
8156 UE = BasePtr->use_end(); UI != UE; ++UI) {
8157 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8158 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
8159 Intrinsic::ppc_altivec_lvsl) {
8160 // We've found another LVSL, and this address if an aligned
8161 // multiple of that one. The results will be the same, so use the
8162 // one we've just found instead.
8163
8164 return SDValue(*UI, 0);
8165 }
8166 }
8167 }
8168 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00008169
8170 break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008171 case ISD::BSWAP:
8172 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008173 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00008174 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008175 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
8176 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008177 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008178 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008179 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00008180 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00008181 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008182 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00008183 LD->getChain(), // Chain
8184 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008185 DAG.getValueType(N->getValueType(0)) // VT
8186 };
Dan Gohman48b185d2009-09-25 20:36:54 +00008187 SDValue BSLoad =
8188 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00008189 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
8190 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkel93492fa2013-03-28 19:43:12 +00008191 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008192
Scott Michelcf0da6c2009-02-17 22:15:04 +00008193 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008194 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00008195 if (N->getValueType(0) == MVT::i16)
8196 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008197
Chris Lattnera7976d32006-07-10 20:56:58 +00008198 // First, combine the bswap away. This makes the value produced by the
8199 // load dead.
8200 DCI.CombineTo(N, ResVal);
8201
8202 // Next, combine the load away, we give it a bogus result value but a real
8203 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008204 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00008205
Chris Lattnera7976d32006-07-10 20:56:58 +00008206 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008207 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008208 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008209
Chris Lattner27f53452006-03-01 05:50:56 +00008210 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008211 case PPCISD::VCMP: {
8212 // If a VCMPo node already exists with exactly the same operands as this
8213 // node, use its result instead of this node (VCMPo computes both a CR6 and
8214 // a normal output).
8215 //
8216 if (!N->getOperand(0).hasOneUse() &&
8217 !N->getOperand(1).hasOneUse() &&
8218 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00008219
Chris Lattnerd4058a52006-03-31 06:02:07 +00008220 // Scan all of the users of the LHS, looking for VCMPo's that match.
8221 SDNode *VCMPoNode = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008222
Gabor Greiff304a7a2008-08-28 21:40:38 +00008223 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00008224 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
8225 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008226 if (UI->getOpcode() == PPCISD::VCMPo &&
8227 UI->getOperand(1) == N->getOperand(1) &&
8228 UI->getOperand(2) == N->getOperand(2) &&
8229 UI->getOperand(0) == N->getOperand(0)) {
8230 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008231 break;
8232 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008233
Chris Lattner518834c2006-04-18 18:28:22 +00008234 // If there is no VCMPo node, or if the flag value has a single use, don't
8235 // transform this.
8236 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
8237 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008238
8239 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00008240 // chain, this transformation is more complex. Note that multiple things
8241 // could use the value result, which we should ignore.
8242 SDNode *FlagUser = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008243 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner518834c2006-04-18 18:28:22 +00008244 FlagUser == 0; ++UI) {
8245 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008246 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00008247 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008248 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00008249 FlagUser = User;
8250 break;
8251 }
8252 }
8253 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008254
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008255 // If the user is a MFOCRF instruction, we know this is safe.
8256 // Otherwise we give up for right now.
8257 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008258 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00008259 }
8260 break;
8261 }
Hal Finkel940ab932014-02-28 00:27:01 +00008262 case ISD::BRCOND: {
8263 SDValue Cond = N->getOperand(1);
8264 SDValue Target = N->getOperand(2);
8265
8266 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8267 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
8268 Intrinsic::ppc_is_decremented_ctr_nonzero) {
8269
8270 // We now need to make the intrinsic dead (it cannot be instruction
8271 // selected).
8272 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
8273 assert(Cond.getNode()->hasOneUse() &&
8274 "Counter decrement has more than one use");
8275
8276 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
8277 N->getOperand(0), Target);
8278 }
8279 }
8280 break;
Chris Lattner9754d142006-04-18 17:59:36 +00008281 case ISD::BR_CC: {
8282 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008283 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00008284 // lowering is done pre-legalize, because the legalizer lowers the predicate
8285 // compare down to code that is difficult to reassemble.
8286 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008287 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00008288
8289 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
8290 // value. If so, pass-through the AND to get to the intrinsic.
8291 if (LHS.getOpcode() == ISD::AND &&
8292 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8293 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
8294 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8295 isa<ConstantSDNode>(LHS.getOperand(1)) &&
8296 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
8297 isZero())
8298 LHS = LHS.getOperand(0);
8299
8300 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8301 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
8302 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8303 isa<ConstantSDNode>(RHS)) {
8304 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
8305 "Counter decrement comparison is not EQ or NE");
8306
8307 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
8308 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
8309 (CC == ISD::SETNE && !Val);
8310
8311 // We now need to make the intrinsic dead (it cannot be instruction
8312 // selected).
8313 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
8314 assert(LHS.getNode()->hasOneUse() &&
8315 "Counter decrement has more than one use");
8316
8317 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
8318 N->getOperand(0), N->getOperand(4));
8319 }
8320
Chris Lattner9754d142006-04-18 17:59:36 +00008321 int CompareOpc;
8322 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008323
Chris Lattner9754d142006-04-18 17:59:36 +00008324 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8325 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
8326 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
8327 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008328
Chris Lattner9754d142006-04-18 17:59:36 +00008329 // If this is a comparison against something other than 0/1, then we know
8330 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008331 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00008332 if (Val != 0 && Val != 1) {
8333 if (CC == ISD::SETEQ) // Cond never true, remove branch.
8334 return N->getOperand(0);
8335 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00008336 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00008337 N->getOperand(0), N->getOperand(4));
8338 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008339
Chris Lattner9754d142006-04-18 17:59:36 +00008340 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008341
Chris Lattner9754d142006-04-18 17:59:36 +00008342 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008343 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008344 LHS.getOperand(2), // LHS of compare
8345 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00008346 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008347 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00008348 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesenf80493b2009-02-05 22:07:54 +00008349 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008350
Chris Lattner9754d142006-04-18 17:59:36 +00008351 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008352 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00008353 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00008354 default: // Can't happen, don't crash on invalid number though.
8355 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008356 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00008357 break;
8358 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008359 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00008360 break;
8361 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008362 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00008363 break;
8364 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008365 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00008366 break;
8367 }
8368
Owen Anderson9f944592009-08-11 20:47:22 +00008369 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
8370 DAG.getConstant(CompOpc, MVT::i32),
8371 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00008372 N->getOperand(4), CompNode.getValue(1));
8373 }
8374 break;
8375 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008376 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008377
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008378 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00008379}
8380
Chris Lattner4211ca92006-04-14 06:01:58 +00008381//===----------------------------------------------------------------------===//
8382// Inline Assembly Support
8383//===----------------------------------------------------------------------===//
8384
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008385void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelcf0da6c2009-02-17 22:15:04 +00008386 APInt &KnownZero,
Dan Gohmanf990faf2008-02-13 00:35:47 +00008387 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +00008388 const SelectionDAG &DAG,
Chris Lattnerc5287c02006-04-02 06:26:07 +00008389 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00008390 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00008391 switch (Op.getOpcode()) {
8392 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008393 case PPCISD::LBRX: {
8394 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00008395 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00008396 KnownZero = 0xFFFF0000;
8397 break;
8398 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008399 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00008400 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00008401 default: break;
8402 case Intrinsic::ppc_altivec_vcmpbfp_p:
8403 case Intrinsic::ppc_altivec_vcmpeqfp_p:
8404 case Intrinsic::ppc_altivec_vcmpequb_p:
8405 case Intrinsic::ppc_altivec_vcmpequh_p:
8406 case Intrinsic::ppc_altivec_vcmpequw_p:
8407 case Intrinsic::ppc_altivec_vcmpgefp_p:
8408 case Intrinsic::ppc_altivec_vcmpgtfp_p:
8409 case Intrinsic::ppc_altivec_vcmpgtsb_p:
8410 case Intrinsic::ppc_altivec_vcmpgtsh_p:
8411 case Intrinsic::ppc_altivec_vcmpgtsw_p:
8412 case Intrinsic::ppc_altivec_vcmpgtub_p:
8413 case Intrinsic::ppc_altivec_vcmpgtuh_p:
8414 case Intrinsic::ppc_altivec_vcmpgtuw_p:
8415 KnownZero = ~1U; // All bits but the low one are known to be zero.
8416 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008417 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008418 }
8419 }
8420}
8421
8422
Chris Lattnerd6855142007-03-25 02:14:49 +00008423/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00008424/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008425PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00008426PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
8427 if (Constraint.size() == 1) {
8428 switch (Constraint[0]) {
8429 default: break;
8430 case 'b':
8431 case 'r':
8432 case 'f':
8433 case 'v':
8434 case 'y':
8435 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00008436 case 'Z':
8437 // FIXME: While Z does indicate a memory constraint, it specifically
8438 // indicates an r+r address (used in conjunction with the 'y' modifier
8439 // in the replacement string). Currently, we're forcing the base
8440 // register to be r0 in the asm printer (which is interpreted as zero)
8441 // and forming the complete address in the second register. This is
8442 // suboptimal.
8443 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00008444 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008445 } else if (Constraint == "wc") { // individual CR bits.
8446 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00008447 } else if (Constraint == "wa" || Constraint == "wd" ||
8448 Constraint == "wf" || Constraint == "ws") {
8449 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00008450 }
8451 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00008452}
8453
John Thompsone8360b72010-10-29 17:29:13 +00008454/// Examine constraint type and operand type and determine a weight value.
8455/// This object must already have been set up with the operand type
8456/// and the current alternative constraint selected.
8457TargetLowering::ConstraintWeight
8458PPCTargetLowering::getSingleConstraintMatchWeight(
8459 AsmOperandInfo &info, const char *constraint) const {
8460 ConstraintWeight weight = CW_Invalid;
8461 Value *CallOperandVal = info.CallOperandVal;
8462 // If we don't have a value, we can't do a match,
8463 // but allow it at the lowest weight.
8464 if (CallOperandVal == NULL)
8465 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00008466 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00008467
John Thompsone8360b72010-10-29 17:29:13 +00008468 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00008469 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
8470 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00008471 else if ((StringRef(constraint) == "wa" ||
8472 StringRef(constraint) == "wd" ||
8473 StringRef(constraint) == "wf") &&
8474 type->isVectorTy())
8475 return CW_Register;
8476 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
8477 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00008478
John Thompsone8360b72010-10-29 17:29:13 +00008479 switch (*constraint) {
8480 default:
8481 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
8482 break;
8483 case 'b':
8484 if (type->isIntegerTy())
8485 weight = CW_Register;
8486 break;
8487 case 'f':
8488 if (type->isFloatTy())
8489 weight = CW_Register;
8490 break;
8491 case 'd':
8492 if (type->isDoubleTy())
8493 weight = CW_Register;
8494 break;
8495 case 'v':
8496 if (type->isVectorTy())
8497 weight = CW_Register;
8498 break;
8499 case 'y':
8500 weight = CW_Register;
8501 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00008502 case 'Z':
8503 weight = CW_Memory;
8504 break;
John Thompsone8360b72010-10-29 17:29:13 +00008505 }
8506 return weight;
8507}
8508
Scott Michelcf0da6c2009-02-17 22:15:04 +00008509std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00008510PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00008511 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00008512 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00008513 // GCC RS6000 Constraint Letters
8514 switch (Constraint[0]) {
8515 case 'b': // R1-R31
Hal Finkel638a9fa2013-03-19 18:51:05 +00008516 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
8517 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
8518 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008519 case 'r': // R0-R31
Owen Anderson9f944592009-08-11 20:47:22 +00008520 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00008521 return std::make_pair(0U, &PPC::G8RCRegClass);
8522 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008523 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008524 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00008525 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008526 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00008527 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008528 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008529 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00008530 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008531 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00008532 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008533 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008534 } else if (Constraint == "wc") { // an individual CR bit.
8535 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00008536 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00008537 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00008538 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00008539 } else if (Constraint == "ws") {
8540 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008541 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008542
Hal Finkelb176acb2013-08-03 12:25:10 +00008543 std::pair<unsigned, const TargetRegisterClass*> R =
8544 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8545
8546 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
8547 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
8548 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
8549 // register.
8550 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
8551 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
8552 if (R.first && VT == MVT::i64 && PPCSubTarget.isPPC64() &&
8553 PPC::GPRCRegClass.contains(R.first)) {
8554 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
8555 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00008556 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00008557 &PPC::G8RCRegClass);
8558 }
8559
8560 return R;
Chris Lattner01513612006-01-31 19:20:21 +00008561}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008562
Chris Lattner584a11a2006-11-02 01:44:04 +00008563
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008564/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00008565/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00008566void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00008567 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008568 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00008569 SelectionDAG &DAG) const {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008570 SDValue Result(0,0);
Eric Christopher0713a9d2011-06-08 23:55:35 +00008571
Eric Christopherde9399b2011-06-02 23:16:42 +00008572 // Only support length 1 constraints.
8573 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00008574
Eric Christopherde9399b2011-06-02 23:16:42 +00008575 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008576 switch (Letter) {
8577 default: break;
8578 case 'I':
8579 case 'J':
8580 case 'K':
8581 case 'L':
8582 case 'M':
8583 case 'N':
8584 case 'O':
8585 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00008586 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008587 if (!CST) return; // Must be an immediate to match.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008588 unsigned Value = CST->getZExtValue();
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008589 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00008590 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008591 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008592 if ((short)Value == (int)Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008593 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008594 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008595 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
8596 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008597 if ((short)Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008598 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008599 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008600 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008601 if ((Value >> 16) == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008602 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008603 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008604 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008605 if (Value > 31)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008606 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008607 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008608 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008609 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008610 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008611 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008612 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008613 if (Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008614 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008615 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008616 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008617 if ((short)-Value == (int)-Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008618 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008619 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008620 }
8621 break;
8622 }
8623 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008624
Gabor Greiff304a7a2008-08-28 21:40:38 +00008625 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008626 Ops.push_back(Result);
8627 return;
8628 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008629
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008630 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00008631 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008632}
Evan Cheng2dd2c652006-03-13 23:20:37 +00008633
Chris Lattner1eb94d92007-03-30 23:15:24 +00008634// isLegalAddressingMode - Return true if the addressing mode represented
8635// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008636bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00008637 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00008638 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00008639
Chris Lattner1eb94d92007-03-30 23:15:24 +00008640 // PPC allows a sign-extended 16-bit immediate field.
8641 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
8642 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008643
Chris Lattner1eb94d92007-03-30 23:15:24 +00008644 // No global is ever allowed as a base.
8645 if (AM.BaseGV)
8646 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008647
8648 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00008649 switch (AM.Scale) {
8650 case 0: // "r+i" or just "i", depending on HasBaseReg.
8651 break;
8652 case 1:
8653 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
8654 return false;
8655 // Otherwise we have r+r or r+i.
8656 break;
8657 case 2:
8658 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
8659 return false;
8660 // Allow 2*r as r+r.
8661 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00008662 default:
8663 // No other scales are supported.
8664 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00008665 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008666
Chris Lattner1eb94d92007-03-30 23:15:24 +00008667 return true;
8668}
8669
Dan Gohman21cea8a2010-04-17 15:26:15 +00008670SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
8671 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00008672 MachineFunction &MF = DAG.getMachineFunction();
8673 MachineFrameInfo *MFI = MF.getFrameInfo();
8674 MFI->setReturnAddressIsTaken(true);
8675
Bill Wendling908bf812014-01-06 00:43:20 +00008676 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00008677 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00008678
Andrew Trickef9de2a2013-05-25 02:42:55 +00008679 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008680 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00008681
Dale Johannesen81bfca72010-05-03 22:59:34 +00008682 // Make sure the function does not optimize away the store of the RA to
8683 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00008684 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008685 FuncInfo->setLRStoreRequired();
8686 bool isPPC64 = PPCSubTarget.isPPC64();
8687 bool isDarwinABI = PPCSubTarget.isDarwinABI();
8688
8689 if (Depth > 0) {
8690 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8691 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00008692
Anton Korobeynikov2f931282011-01-10 12:39:04 +00008693 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00008694 isPPC64? MVT::i64 : MVT::i32);
8695 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
8696 DAG.getNode(ISD::ADD, dl, getPointerTy(),
8697 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008698 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008699 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00008700
Chris Lattnerf6a81562007-12-08 06:59:59 +00008701 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008702 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008703 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008704 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00008705}
8706
Dan Gohman21cea8a2010-04-17 15:26:15 +00008707SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
8708 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00008709 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008710 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00008711
Owen Anderson53aa7a92009-08-10 22:56:29 +00008712 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00008713 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008714
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00008715 MachineFunction &MF = DAG.getMachineFunction();
8716 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008717 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00008718
8719 // Naked functions never have a frame pointer, and so we use r1. For all
8720 // other functions, this decision must be delayed until during PEI.
8721 unsigned FrameReg;
8722 if (MF.getFunction()->getAttributes().hasAttribute(
8723 AttributeSet::FunctionIndex, Attribute::Naked))
8724 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
8725 else
8726 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
8727
Dale Johannesen81bfca72010-05-03 22:59:34 +00008728 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
8729 PtrVT);
8730 while (Depth--)
8731 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008732 FrameAddr, MachinePointerInfo(), false, false,
8733 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008734 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00008735}
Dan Gohmanc14e5222008-10-21 03:41:46 +00008736
8737bool
8738PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
8739 // The PowerPC target isn't yet aware of offsets.
8740 return false;
8741}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008742
Evan Chengd9929f02010-04-01 20:10:42 +00008743/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00008744/// and store operations as a result of memset, memcpy, and memmove
8745/// lowering. If DstAlign is zero that means it's safe to destination
8746/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
8747/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00008748/// probably because the source does not need to be loaded. If 'IsMemset' is
8749/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
8750/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
8751/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00008752/// It returns EVT::Other if the type should be determined using generic
8753/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00008754EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
8755 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00008756 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00008757 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00008758 MachineFunction &MF) const {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008759 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00008760 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008761 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00008762 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008763 }
8764}
Hal Finkel88ed4e32012-04-01 19:23:08 +00008765
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008766bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
Matt Arsenault25793a32014-02-05 23:15:53 +00008767 unsigned,
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008768 bool *Fast) const {
8769 if (DisablePPCUnaligned)
8770 return false;
8771
8772 // PowerPC supports unaligned memory access for simple non-vector types.
8773 // Although accessing unaligned addresses is not as efficient as accessing
8774 // aligned addresses, it is generally more efficient than manual expansion,
8775 // and generally only traps for software emulation when crossing page
8776 // boundaries.
8777
8778 if (!VT.isSimple())
8779 return false;
8780
Hal Finkel6e28e6a2014-03-26 19:39:09 +00008781 if (VT.getSimpleVT().isVector()) {
8782 if (PPCSubTarget.hasVSX()) {
8783 if (VT != MVT::v2f64 && VT != MVT::v2i64)
8784 return false;
8785 } else {
8786 return false;
8787 }
8788 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008789
8790 if (VT == MVT::ppcf128)
8791 return false;
8792
8793 if (Fast)
8794 *Fast = true;
8795
8796 return true;
8797}
8798
Stephen Lin73de7bf2013-07-09 18:16:56 +00008799bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
8800 VT = VT.getScalarType();
8801
Hal Finkel0a479ae2012-06-22 00:49:52 +00008802 if (!VT.isSimple())
8803 return false;
8804
8805 switch (VT.getSimpleVT().SimpleTy) {
8806 case MVT::f32:
8807 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +00008808 return true;
8809 default:
8810 break;
8811 }
8812
8813 return false;
8814}
8815
Hal Finkel88ed4e32012-04-01 19:23:08 +00008816Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel21442b22013-09-11 23:05:25 +00008817 if (DisableILPPref || PPCSubTarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +00008818 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +00008819
Hal Finkel4e9f1a82012-06-10 19:32:29 +00008820 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +00008821}
8822
Bill Schmidt0cf702f2013-07-30 00:50:39 +00008823// Create a fast isel object.
8824FastISel *
8825PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
8826 const TargetLibraryInfo *LibInfo) const {
8827 return PPC::createFastISel(FuncInfo, LibInfo);
8828}