blob: 45beecd7926ce8c59910cfe27ee3503071c34035 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstr64Bit.td - The PowerPC 64-bit Support ------*- tablegen -*-===//
2//
Chris Lattnerb4299832006-06-16 20:22:01 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Chris Lattnerb4299832006-06-16 20:22:01 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the PowerPC 64-bit instructions. These patterns are used
11// both when in ppc64 mode and when in "use 64-bit extensions in 32-bit" mode.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner2d4e8f72006-06-20 21:23:06 +000015//===----------------------------------------------------------------------===//
16// 64-bit operands.
17//
Chris Lattner7ecbd302006-06-26 23:53:10 +000018def s16imm64 : Operand<i64> {
19 let PrintMethod = "printS16ImmOperand";
20}
21def u16imm64 : Operand<i64> {
22 let PrintMethod = "printU16ImmOperand";
23}
Chris Lattner2d4e8f72006-06-20 21:23:06 +000024def symbolHi64 : Operand<i64> {
25 let PrintMethod = "printSymbolHi";
Chris Lattner65661122010-11-15 06:33:39 +000026 let EncoderMethod = "getHA16Encoding";
Chris Lattner2d4e8f72006-06-20 21:23:06 +000027}
28def symbolLo64 : Operand<i64> {
29 let PrintMethod = "printSymbolLo";
Chris Lattner65661122010-11-15 06:33:39 +000030 let EncoderMethod = "getLO16Encoding";
Chris Lattner2d4e8f72006-06-20 21:23:06 +000031}
Hal Finkelefe4a442012-09-05 19:22:27 +000032def tocentry : Operand<iPTR> {
Ulrich Weigandfd245442013-03-19 19:50:30 +000033 let MIOperandInfo = (ops i64imm:$imm);
Hal Finkelefe4a442012-09-05 19:22:27 +000034}
Bill Schmidtca4a0c92012-12-04 16:18:08 +000035def tlsreg : Operand<i64> {
36 let EncoderMethod = "getTLSRegEncoding";
37}
Bill Schmidtc56f1d32012-12-11 20:30:11 +000038def tlsgd : Operand<i64> {}
Chris Lattner2d4e8f72006-06-20 21:23:06 +000039
Chris Lattner52a956d2006-06-20 23:18:58 +000040//===----------------------------------------------------------------------===//
41// 64-bit transformation functions.
42//
Chris Lattner2d4e8f72006-06-20 21:23:06 +000043
Chris Lattner52a956d2006-06-20 23:18:58 +000044def SHL64 : SDNodeXForm<imm, [{
45 // Transformation function: 63 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +000046 return getI32Imm(63 - N->getZExtValue());
Chris Lattner52a956d2006-06-20 23:18:58 +000047}]>;
48
49def SRL64 : SDNodeXForm<imm, [{
50 // Transformation function: 64 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +000051 return N->getZExtValue() ? getI32Imm(64 - N->getZExtValue()) : getI32Imm(0);
Chris Lattner52a956d2006-06-20 23:18:58 +000052}]>;
53
54def HI32_48 : SDNodeXForm<imm, [{
55 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +000056 return getI32Imm((unsigned short)(N->getZExtValue() >> 32));
Chris Lattner52a956d2006-06-20 23:18:58 +000057}]>;
58
59def HI48_64 : SDNodeXForm<imm, [{
60 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +000061 return getI32Imm((unsigned short)(N->getZExtValue() >> 48));
Chris Lattner52a956d2006-06-20 23:18:58 +000062}]>;
Chris Lattner2d4e8f72006-06-20 21:23:06 +000063
Chris Lattnerb4299832006-06-16 20:22:01 +000064
65//===----------------------------------------------------------------------===//
Chris Lattner44dbdbe2006-11-14 18:44:47 +000066// Calls.
67//
68
Ulrich Weigand410a40b2013-03-26 10:53:03 +000069let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
70 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR8] in
71 def BCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
72 Requires<[In64BitMode]>;
73}
74
Chris Lattner44dbdbe2006-11-14 18:44:47 +000075let Defs = [LR8] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +000076 def MovePCtoLR8 : Pseudo<(outs), (ins), "#MovePCtoLR8", []>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +000077 PPC970_Unit_BRU;
78
Ulrich Weigand410a40b2013-03-26 10:53:03 +000079let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
80 let Defs = [CTR8], Uses = [CTR8] in {
81 def BDZ8 : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
82 "bdz $dst">;
83 def BDNZ8 : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
84 "bdnz $dst">;
85 }
86}
87
Roman Divackyef21be22012-03-06 16:41:49 +000088let isCall = 1, PPC970_Unit = 7, Defs = [LR8] in {
Chris Lattner44dbdbe2006-11-14 18:44:47 +000089 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +000090 let Uses = [RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +000091 def BL8 : IForm<18, 0, 1, (outs), (ins calltarget:$func),
92 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner44dbdbe2006-11-14 18:44:47 +000093
Ulrich Weigandf62e83f2013-03-22 15:24:13 +000094 def BLA8 : IForm<18, 1, 1, (outs), (ins aaddr:$func),
95 "bla $func", BrB, [(PPCcall (i64 imm:$func))]>;
96 }
97 let Uses = [RM], isCodeGenOnly = 1 in {
98 def BL8_NOP : IForm_and_DForm_4_zero<18, 0, 1, 24,
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +000099 (outs), (ins calltarget:$func),
Hal Finkel51861b42012-03-31 14:45:15 +0000100 "bl $func\n\tnop", BrB, []>;
101
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000102 def BL8_NOP_TLSGD : IForm_and_DForm_4_zero<18, 0, 1, 24,
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000103 (outs), (ins calltarget:$func, tlsgd:$sym),
104 "bl $func($sym)\n\tnop", BrB, []>;
105
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000106 def BL8_NOP_TLSLD : IForm_and_DForm_4_zero<18, 0, 1, 24,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000107 (outs), (ins calltarget:$func, tlsgd:$sym),
108 "bl $func($sym)\n\tnop", BrB, []>;
109
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000110 def BLA8_NOP : IForm_and_DForm_4_zero<18, 1, 1, 24,
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +0000111 (outs), (ins aaddr:$func),
Hal Finkel51861b42012-03-31 14:45:15 +0000112 "bla $func\n\tnop", BrB,
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000113 [(PPCcall_nop (i64 imm:$func))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000114 }
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000115 let Uses = [CTR8, RM] in {
116 def BCTRL8 : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
117 "bctrl", BrB, [(PPCbctrl)]>,
118 Requires<[In64BitMode]>;
Dale Johannesene395d782008-10-23 20:41:28 +0000119 }
Chris Lattner43df5b32007-02-25 05:34:32 +0000120}
121
122
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000123// Calls
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000124def : Pat<(PPCcall (i64 tglobaladdr:$dst)),
125 (BL8 tglobaladdr:$dst)>;
126def : Pat<(PPCcall_nop (i64 tglobaladdr:$dst)),
127 (BL8_NOP tglobaladdr:$dst)>;
Nicolas Geoffray89d81872007-02-27 13:01:19 +0000128
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000129def : Pat<(PPCcall (i64 texternalsym:$dst)),
130 (BL8 texternalsym:$dst)>;
131def : Pat<(PPCcall_nop (i64 texternalsym:$dst)),
132 (BL8_NOP texternalsym:$dst)>;
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000133
Evan Cheng32e376f2008-07-12 02:23:19 +0000134// Atomic operations
Dan Gohman453d64c2009-10-29 18:10:34 +0000135let usesCustomInserter = 1 in {
Jakob Stoklund Olesen86e1a652011-04-04 17:07:09 +0000136 let Defs = [CR0] in {
Evan Cheng32e376f2008-07-12 02:23:19 +0000137 def ATOMIC_LOAD_ADD_I64 : Pseudo<
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000138 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_ADD_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000139 [(set i64:$dst, (atomic_load_add_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000140 def ATOMIC_LOAD_SUB_I64 : Pseudo<
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000141 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_SUB_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000142 [(set i64:$dst, (atomic_load_sub_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000143 def ATOMIC_LOAD_OR_I64 : Pseudo<
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000144 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_OR_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000145 [(set i64:$dst, (atomic_load_or_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000146 def ATOMIC_LOAD_XOR_I64 : Pseudo<
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000147 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_XOR_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000148 [(set i64:$dst, (atomic_load_xor_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000149 def ATOMIC_LOAD_AND_I64 : Pseudo<
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000150 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_AND_i64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000151 [(set i64:$dst, (atomic_load_and_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000152 def ATOMIC_LOAD_NAND_I64 : Pseudo<
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000153 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$incr), "#ATOMIC_LOAD_NAND_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000154 [(set i64:$dst, (atomic_load_nand_64 xoaddr:$ptr, i64:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000155
Dale Johannesendec51702008-08-22 03:49:10 +0000156 def ATOMIC_CMP_SWAP_I64 : Pseudo<
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000157 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$old, G8RC:$new), "#ATOMIC_CMP_SWAP_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000158 [(set i64:$dst, (atomic_cmp_swap_64 xoaddr:$ptr, i64:$old, i64:$new))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +0000159
Dale Johannesen765065c2008-08-25 21:09:52 +0000160 def ATOMIC_SWAP_I64 : Pseudo<
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000161 (outs G8RC:$dst), (ins memrr:$ptr, G8RC:$new), "#ATOMIC_SWAP_I64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000162 [(set i64:$dst, (atomic_swap_64 xoaddr:$ptr, i64:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +0000163 }
Evan Cheng5102bd92008-04-19 02:30:38 +0000164}
165
Evan Cheng32e376f2008-07-12 02:23:19 +0000166// Instructions to support atomic operations
167def LDARX : XForm_1<31, 84, (outs G8RC:$rD), (ins memrr:$ptr),
168 "ldarx $rD, $ptr", LdStLDARX,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000169 [(set i64:$rD, (PPClarx xoaddr:$ptr))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +0000170
171let Defs = [CR0] in
172def STDCX : XForm_1<31, 214, (outs), (ins G8RC:$rS, memrr:$dst),
173 "stdcx. $rS, $dst", LdStSTDCX,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000174 [(PPCstcx i64:$rS, xoaddr:$dst)]>,
Evan Cheng32e376f2008-07-12 02:23:19 +0000175 isDOT;
176
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000177let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000178def TCRETURNdi8 :Pseudo< (outs),
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +0000179 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000180 "#TC_RETURNd8 $dst $offset",
181 []>;
182
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000183let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +0000184def TCRETURNai8 :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000185 "#TC_RETURNa8 $func $offset",
186 [(PPCtc_return (i64 imm:$func), imm:$offset)]>;
187
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000188let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +0000189def TCRETURNri8 : Pseudo<(outs), (ins CTRRC8:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000190 "#TC_RETURNr8 $dst $offset",
191 []>;
192
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000193let isCodeGenOnly = 1 in {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000194
195let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Ulrich Weigand410a40b2013-03-26 10:53:03 +0000196 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR8, RM] in
197def TAILBCTR8 : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
198 Requires<[In64BitMode]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000199
200
201let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000202 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000203def TAILB8 : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
204 "b $dst", BrB,
205 []>;
206
207
208let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000209 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000210def TAILBA8 : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
211 "ba $dst", BrB,
212 []>;
213
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000214}
215
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000216def : Pat<(PPCtc_return (i64 tglobaladdr:$dst), imm:$imm),
217 (TCRETURNdi8 tglobaladdr:$dst, imm:$imm)>;
218
219def : Pat<(PPCtc_return (i64 texternalsym:$dst), imm:$imm),
220 (TCRETURNdi8 texternalsym:$dst, imm:$imm)>;
221
222def : Pat<(PPCtc_return CTRRC8:$dst, imm:$imm),
223 (TCRETURNri8 CTRRC8:$dst, imm:$imm)>;
224
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000225
Hal Finkel25aab012013-03-28 03:38:08 +0000226// 64-bit CR instructions
Hal Finkelb47a69a2013-04-07 14:33:13 +0000227let neverHasSideEffects = 1 in {
Hal Finkelac9df3d2011-12-07 06:34:06 +0000228def MTCRF8 : XFXForm_5<31, 144, (outs crbitm:$FXM), (ins G8RC:$rS),
229 "mtcrf $FXM, $rS", BrMCRX>,
230 PPC970_MicroCode, PPC970_Unit_CRU;
231
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000232let isCodeGenOnly = 1 in
Hal Finkelac9df3d2011-12-07 06:34:06 +0000233def MFCR8pseud: XFXForm_3<31, 19, (outs G8RC:$rT), (ins crbitm:$FXM),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000234 "#MFCR8pseud", SprMFCR>,
Hal Finkelac9df3d2011-12-07 06:34:06 +0000235 PPC970_MicroCode, PPC970_Unit_CRU;
Hal Finkelb47a69a2013-04-07 14:33:13 +0000236} // neverHasSideEffects = 1
237
238// MFCR uses all CR registers, but marking that explicitly causes
239// problems because some of them appear to be undefined. Because
240// this form is used only in prologue code, just mark it as having
241// side effects.
242let /* Uses = [CR0, CR1, CR2, CR3, CR4, CR5, CR6] */ hasSideEffects = 1 in
Hal Finkelac9df3d2011-12-07 06:34:06 +0000243def MFCR8 : XFXForm_3<31, 19, (outs G8RC:$rT), (ins),
244 "mfcr $rT", SprMFCR>,
245 PPC970_MicroCode, PPC970_Unit_CRU;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000246
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000247let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel756810f2013-03-21 21:37:52 +0000248 def EH_SjLj_SetJmp64 : Pseudo<(outs GPRC:$dst), (ins memr:$buf),
249 "#EH_SJLJ_SETJMP64",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000250 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel756810f2013-03-21 21:37:52 +0000251 Requires<[In64BitMode]>;
252 let isTerminator = 1 in
253 def EH_SjLj_LongJmp64 : Pseudo<(outs), (ins memr:$buf),
254 "#EH_SJLJ_LONGJMP64",
255 [(PPCeh_sjlj_longjmp addr:$buf)]>,
256 Requires<[In64BitMode]>;
257}
258
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000259//===----------------------------------------------------------------------===//
260// 64-bit SPR manipulation instrs.
261
Dale Johannesene395d782008-10-23 20:41:28 +0000262let Uses = [CTR8] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000263def MFCTR8 : XFXForm_1_ext<31, 339, 9, (outs G8RC:$rT), (ins),
264 "mfctr $rT", SprMFSPR>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000265 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +0000266}
Ulrich Weigandc8868102013-03-25 19:05:30 +0000267let Pattern = [(PPCmtctr i64:$rS)], Defs = [CTR8] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000268def MTCTR8 : XFXForm_7_ext<31, 467, 9, (outs), (ins G8RC:$rS),
269 "mtctr $rS", SprMTSPR>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000270 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner3b587342006-06-27 18:36:44 +0000271}
Chris Lattnerd48ce272006-06-27 18:18:41 +0000272
Ulrich Weigandc8868102013-03-25 19:05:30 +0000273let Pattern = [(set i64:$rT, readcyclecounter)] in
Hal Finkel33e529d2012-08-06 21:21:44 +0000274def MFTB8 : XFXForm_1_ext<31, 339, 268, (outs G8RC:$rT), (ins),
275 "mfspr $rT, 268", SprMFTB>,
Hal Finkel70381a72012-08-04 14:10:46 +0000276 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel895a5f52012-08-07 17:04:20 +0000277// Note that encoding mftb using mfspr is now the preferred form,
278// and has been since at least ISA v2.03. The mftb instruction has
279// now been phased out. Using mfspr, however, is known not to work on
280// the POWER3.
Hal Finkel70381a72012-08-04 14:10:46 +0000281
Evan Cheng3e18e502007-09-11 19:55:27 +0000282let Defs = [X1], Uses = [X1] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000283def DYNALLOC8 : Pseudo<(outs G8RC:$result), (ins G8RC:$negsize, memri:$fpsi),"#DYNALLOC8",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000284 [(set i64:$result,
285 (PPCdynalloc i64:$negsize, iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000286
Dale Johannesene395d782008-10-23 20:41:28 +0000287let Defs = [LR8] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000288def MTLR8 : XFXForm_7_ext<31, 467, 8, (outs), (ins G8RC:$rS),
289 "mtlr $rS", SprMTSPR>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000290 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +0000291}
292let Uses = [LR8] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000293def MFLR8 : XFXForm_1_ext<31, 339, 8, (outs G8RC:$rT), (ins),
294 "mflr $rT", SprMFSPR>,
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000295 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +0000296}
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000297
Chris Lattnerd48ce272006-06-27 18:18:41 +0000298//===----------------------------------------------------------------------===//
Chris Lattnerb4299832006-06-16 20:22:01 +0000299// Fixed point instructions.
300//
301
302let PPC970_Unit = 1 in { // FXU Operations.
303
Hal Finkel686f2ee2012-08-28 02:10:33 +0000304let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000305def LI8 : DForm_2_r0<14, (outs G8RC:$rD), (ins symbolLo64:$imm),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000306 "li $rD, $imm", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000307 [(set i64:$rD, immSExt16:$imm)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000308def LIS8 : DForm_2_r0<15, (outs G8RC:$rD), (ins symbolHi64:$imm),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000309 "lis $rD, $imm", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000310 [(set i64:$rD, imm16ShiftedSExt:$imm)]>;
Hal Finkel686f2ee2012-08-28 02:10:33 +0000311}
Chris Lattner7e742e42006-06-20 22:34:10 +0000312
313// Logical ops.
Evan Cheng94b5a802007-07-19 01:14:50 +0000314def NAND8: XForm_6<31, 476, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000315 "nand $rA, $rS, $rB", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000316 [(set i64:$rA, (not (and i64:$rS, i64:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000317def AND8 : XForm_6<31, 28, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000318 "and $rA, $rS, $rB", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000319 [(set i64:$rA, (and i64:$rS, i64:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000320def ANDC8: XForm_6<31, 60, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000321 "andc $rA, $rS, $rB", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000322 [(set i64:$rA, (and i64:$rS, (not i64:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000323def OR8 : XForm_6<31, 444, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000324 "or $rA, $rS, $rB", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000325 [(set i64:$rA, (or i64:$rS, i64:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000326def NOR8 : XForm_6<31, 124, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000327 "nor $rA, $rS, $rB", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000328 [(set i64:$rA, (not (or i64:$rS, i64:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000329def ORC8 : XForm_6<31, 412, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000330 "orc $rA, $rS, $rB", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000331 [(set i64:$rA, (or i64:$rS, (not i64:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000332def EQV8 : XForm_6<31, 284, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000333 "eqv $rA, $rS, $rB", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000334 [(set i64:$rA, (not (xor i64:$rS, i64:$rB)))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000335def XOR8 : XForm_6<31, 316, (outs G8RC:$rA), (ins G8RC:$rS, G8RC:$rB),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000336 "xor $rA, $rS, $rB", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000337 [(set i64:$rA, (xor i64:$rS, i64:$rB))]>;
Chris Lattner9d65f352006-06-20 23:11:59 +0000338
339// Logical ops with immediate.
Evan Cheng94b5a802007-07-19 01:14:50 +0000340def ANDIo8 : DForm_4<28, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner7e742e42006-06-20 22:34:10 +0000341 "andi. $dst, $src1, $src2", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000342 [(set i64:$dst, (and i64:$src1, immZExt16:$src2))]>,
Chris Lattner7e742e42006-06-20 22:34:10 +0000343 isDOT;
Evan Cheng94b5a802007-07-19 01:14:50 +0000344def ANDISo8 : DForm_4<29, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner7e742e42006-06-20 22:34:10 +0000345 "andis. $dst, $src1, $src2", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000346 [(set i64:$dst, (and i64:$src1, imm16ShiftedZExt:$src2))]>,
Chris Lattner7e742e42006-06-20 22:34:10 +0000347 isDOT;
Evan Cheng94b5a802007-07-19 01:14:50 +0000348def ORI8 : DForm_4<24, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000349 "ori $dst, $src1, $src2", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000350 [(set i64:$dst, (or i64:$src1, immZExt16:$src2))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000351def ORIS8 : DForm_4<25, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000352 "oris $dst, $src1, $src2", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000353 [(set i64:$dst, (or i64:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000354def XORI8 : DForm_4<26, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000355 "xori $dst, $src1, $src2", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000356 [(set i64:$dst, (xor i64:$src1, immZExt16:$src2))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000357def XORIS8 : DForm_4<27, (outs G8RC:$dst), (ins G8RC:$src1, u16imm:$src2),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000358 "xoris $dst, $src1, $src2", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000359 [(set i64:$dst, (xor i64:$src1, imm16ShiftedZExt:$src2))]>;
Chris Lattner7e742e42006-06-20 22:34:10 +0000360
Evan Cheng94b5a802007-07-19 01:14:50 +0000361def ADD8 : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000362 "add $rT, $rA, $rB", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000363 [(set i64:$rT, (add i64:$rA, i64:$rB))]>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000364// ADD8 has a special form: reg = ADD8(reg, sym@tls) for use by the
365// initial-exec thread-local storage model.
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000366let isCodeGenOnly = 1 in
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000367def ADD8TLS : XOForm_1<31, 266, 0, (outs G8RC:$rT), (ins G8RC:$rA, tlsreg:$rB),
Bill Schmidt732eb912012-12-13 18:45:54 +0000368 "add $rT, $rA, $rB@tls", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000369 [(set i64:$rT, (add i64:$rA, tglobaltlsaddr:$rB))]>;
Chris Lattner3e549e92007-05-17 06:52:46 +0000370
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000371let Defs = [CARRY] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000372def ADDC8 : XOForm_1<31, 10, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner3e549e92007-05-17 06:52:46 +0000373 "addc $rT, $rA, $rB", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000374 [(set i64:$rT, (addc i64:$rA, i64:$rB))]>,
Chris Lattner3e549e92007-05-17 06:52:46 +0000375 PPC970_DGroup_Cracked;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000376def ADDIC8 : DForm_2<12, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
377 "addic $rD, $rA, $imm", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000378 [(set i64:$rD, (addc i64:$rA, immSExt16:$imm))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000379}
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +0000380def ADDI8 : DForm_2<14, (outs G8RC:$rD), (ins G8RC_NOX0:$rA, symbolLo64:$imm),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000381 "addi $rD, $rA, $imm", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000382 [(set i64:$rD, (add i64:$rA, immSExt16:$imm))]>;
Hal Finkel638a9fa2013-03-19 18:51:05 +0000383def ADDIS8 : DForm_2<15, (outs G8RC:$rD), (ins G8RC_NOX0:$rA, symbolHi64:$imm),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000384 "addis $rD, $rA, $imm", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000385 [(set i64:$rD, (add i64:$rA, imm16ShiftedSExt:$imm))]>;
Chris Lattner7e742e42006-06-20 22:34:10 +0000386
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000387let Defs = [CARRY] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000388def SUBFIC8: DForm_2< 8, (outs G8RC:$rD), (ins G8RC:$rA, s16imm64:$imm),
Chris Lattnerd48ce272006-06-27 18:18:41 +0000389 "subfic $rD, $rA, $imm", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000390 [(set i64:$rD, (subc immSExt16:$imm, i64:$rA))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000391def SUBFC8 : XOForm_1<31, 8, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattner3e549e92007-05-17 06:52:46 +0000392 "subfc $rT, $rA, $rB", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000393 [(set i64:$rT, (subc i64:$rB, i64:$rA))]>,
Chris Lattner3e549e92007-05-17 06:52:46 +0000394 PPC970_DGroup_Cracked;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000395}
396def SUBF8 : XOForm_1<31, 40, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
397 "subf $rT, $rA, $rB", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000398 [(set i64:$rT, (sub i64:$rB, i64:$rA))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000399def NEG8 : XOForm_3<31, 104, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000400 "neg $rT, $rA", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000401 [(set i64:$rT, (ineg i64:$rA))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000402let Uses = [CARRY], Defs = [CARRY] in {
403def ADDE8 : XOForm_1<31, 138, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
404 "adde $rT, $rA, $rB", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000405 [(set i64:$rT, (adde i64:$rA, i64:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000406def ADDME8 : XOForm_3<31, 234, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattner3e549e92007-05-17 06:52:46 +0000407 "addme $rT, $rA", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000408 [(set i64:$rT, (adde i64:$rA, -1))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000409def ADDZE8 : XOForm_3<31, 202, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattner3e549e92007-05-17 06:52:46 +0000410 "addze $rT, $rA", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000411 [(set i64:$rT, (adde i64:$rA, 0))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000412def SUBFE8 : XOForm_1<31, 136, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
413 "subfe $rT, $rA, $rB", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000414 [(set i64:$rT, (sube i64:$rB, i64:$rA))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000415def SUBFME8 : XOForm_3<31, 232, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattner3e549e92007-05-17 06:52:46 +0000416 "subfme $rT, $rA", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000417 [(set i64:$rT, (sube -1, i64:$rA))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000418def SUBFZE8 : XOForm_3<31, 200, 0, (outs G8RC:$rT), (ins G8RC:$rA),
Chris Lattner3e549e92007-05-17 06:52:46 +0000419 "subfze $rT, $rA", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000420 [(set i64:$rT, (sube 0, i64:$rA))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000421}
Chris Lattner3e549e92007-05-17 06:52:46 +0000422
Chris Lattner2d4e8f72006-06-20 21:23:06 +0000423
Evan Cheng94b5a802007-07-19 01:14:50 +0000424def MULHD : XOForm_1<31, 73, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerb4299832006-06-16 20:22:01 +0000425 "mulhd $rT, $rA, $rB", IntMulHW,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000426 [(set i64:$rT, (mulhs i64:$rA, i64:$rB))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000427def MULHDU : XOForm_1<31, 9, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerb4299832006-06-16 20:22:01 +0000428 "mulhdu $rT, $rA, $rB", IntMulHWU,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000429 [(set i64:$rT, (mulhu i64:$rA, i64:$rB))]>;
Chris Lattnerb4299832006-06-16 20:22:01 +0000430
Evan Cheng58c3c302007-08-01 23:07:38 +0000431def CMPD : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerb4299832006-06-16 20:22:01 +0000432 "cmpd $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Cheng58c3c302007-08-01 23:07:38 +0000433def CMPLD : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerb4299832006-06-16 20:22:01 +0000434 "cmpld $crD, $rA, $rB", IntCompare>, isPPC64;
Evan Cheng58c3c302007-08-01 23:07:38 +0000435def CMPDI : DForm_5_ext<11, (outs CRRC:$crD), (ins G8RC:$rA, s16imm:$imm),
Chris Lattner7ecbd302006-06-26 23:53:10 +0000436 "cmpdi $crD, $rA, $imm", IntCompare>, isPPC64;
Evan Cheng58c3c302007-08-01 23:07:38 +0000437def CMPLDI : DForm_6_ext<10, (outs CRRC:$dst), (ins G8RC:$src1, u16imm:$src2),
Chris Lattner7ecbd302006-06-26 23:53:10 +0000438 "cmpldi $dst, $src1, $src2", IntCompare>, isPPC64;
Chris Lattnerb4299832006-06-16 20:22:01 +0000439
Evan Cheng94b5a802007-07-19 01:14:50 +0000440def SLD : XForm_6<31, 27, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattnerb4299832006-06-16 20:22:01 +0000441 "sld $rA, $rS, $rB", IntRotateD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000442 [(set i64:$rA, (PPCshl i64:$rS, i32:$rB))]>, isPPC64;
Evan Cheng94b5a802007-07-19 01:14:50 +0000443def SRD : XForm_6<31, 539, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattnerb4299832006-06-16 20:22:01 +0000444 "srd $rA, $rS, $rB", IntRotateD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000445 [(set i64:$rA, (PPCsrl i64:$rS, i32:$rB))]>, isPPC64;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000446let Defs = [CARRY] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000447def SRAD : XForm_6<31, 794, (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB),
Chris Lattnerb4299832006-06-16 20:22:01 +0000448 "srad $rA, $rS, $rB", IntRotateD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000449 [(set i64:$rA, (PPCsra i64:$rS, i32:$rB))]>, isPPC64;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000450}
Chris Lattner43c0eb82006-12-06 21:46:13 +0000451
Evan Cheng94b5a802007-07-19 01:14:50 +0000452def EXTSB8 : XForm_11<31, 954, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000453 "extsb $rA, $rS", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000454 [(set i64:$rA, (sext_inreg i64:$rS, i8))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000455def EXTSH8 : XForm_11<31, 922, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000456 "extsh $rA, $rS", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000457 [(set i64:$rA, (sext_inreg i64:$rS, i16))]>;
Chris Lattner43c0eb82006-12-06 21:46:13 +0000458
Evan Cheng94b5a802007-07-19 01:14:50 +0000459def EXTSW : XForm_11<31, 986, (outs G8RC:$rA), (ins G8RC:$rS),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000460 "extsw $rA, $rS", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000461 [(set i64:$rA, (sext_inreg i64:$rS, i32))]>, isPPC64;
Evan Cheng94b5a802007-07-19 01:14:50 +0000462def EXTSW_32_64 : XForm_11<31, 986, (outs G8RC:$rA), (ins GPRC:$rS),
Hal Finkel8c33dde2012-06-12 19:01:24 +0000463 "extsw $rA, $rS", IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000464 [(set i64:$rA, (sext i32:$rS))]>, isPPC64;
Chris Lattnerb4299832006-06-16 20:22:01 +0000465
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000466let Defs = [CARRY] in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000467def SRADI : XSForm_1<31, 413, (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH),
Hal Finkel679c73c2012-08-28 02:49:14 +0000468 "sradi $rA, $rS, $SH", IntRotateDI,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000469 [(set i64:$rA, (sra i64:$rS, (i32 imm:$SH)))]>, isPPC64;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +0000470}
Evan Cheng94b5a802007-07-19 01:14:50 +0000471def CNTLZD : XForm_11<31, 58, (outs G8RC:$rA), (ins G8RC:$rS),
Chris Lattner88102412007-03-25 04:44:03 +0000472 "cntlzd $rA, $rS", IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000473 [(set i64:$rA, (ctlz i64:$rS))]>;
Hal Finkela4d07482013-03-28 13:29:47 +0000474def POPCNTD : XForm_11<31, 506, (outs G8RC:$rA), (ins G8RC:$rS),
475 "popcntd $rA, $rS", IntGeneral,
476 [(set i64:$rA, (ctpop i64:$rS))]>;
Chris Lattner88102412007-03-25 04:44:03 +0000477
Hal Finkel290376d2013-04-01 15:58:15 +0000478// popcntw also does a population count on the high 32 bits (storing the
479// results in the high 32-bits of the output). We'll ignore that here (which is
480// safe because we never separately use the high part of the 64-bit registers).
481def POPCNTW : XForm_11<31, 378, (outs GPRC:$rA), (ins GPRC:$rS),
482 "popcntw $rA, $rS", IntGeneral,
483 [(set i32:$rA, (ctpop i32:$rS))]>;
484
Evan Cheng94b5a802007-07-19 01:14:50 +0000485def DIVD : XOForm_1<31, 489, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerb4299832006-06-16 20:22:01 +0000486 "divd $rT, $rA, $rB", IntDivD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000487 [(set i64:$rT, (sdiv i64:$rA, i64:$rB))]>, isPPC64,
Chris Lattnerb4299832006-06-16 20:22:01 +0000488 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000489def DIVDU : XOForm_1<31, 457, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerb4299832006-06-16 20:22:01 +0000490 "divdu $rT, $rA, $rB", IntDivD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000491 [(set i64:$rT, (udiv i64:$rA, i64:$rB))]>, isPPC64,
Chris Lattnerb4299832006-06-16 20:22:01 +0000492 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000493def MULLD : XOForm_1<31, 233, 0, (outs G8RC:$rT), (ins G8RC:$rA, G8RC:$rB),
Chris Lattnerb4299832006-06-16 20:22:01 +0000494 "mulld $rT, $rA, $rB", IntMulHD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000495 [(set i64:$rT, (mul i64:$rA, i64:$rB))]>, isPPC64;
Chris Lattnerb4299832006-06-16 20:22:01 +0000496
Chris Lattner7ecbd302006-06-26 23:53:10 +0000497
Chris Lattner57711562006-11-15 23:24:18 +0000498let isCommutable = 1 in {
Chris Lattnerb4299832006-06-16 20:22:01 +0000499def RLDIMI : MDForm_1<30, 3,
Evan Cheng94b5a802007-07-19 01:14:50 +0000500 (outs G8RC:$rA), (ins G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Hal Finkel679c73c2012-08-28 02:49:14 +0000501 "rldimi $rA, $rS, $SH, $MB", IntRotateDI,
Chris Lattner57711562006-11-15 23:24:18 +0000502 []>, isPPC64, RegConstraint<"$rSi = $rA">,
503 NoEncode<"$rSi">;
Chris Lattnerb4299832006-06-16 20:22:01 +0000504}
505
506// Rotate instructions.
Evan Cheng4dbd9f22007-09-04 20:20:29 +0000507def RLDCL : MDForm_1<30, 0,
Adhemerval Zanella0f9cff12012-10-26 12:09:58 +0000508 (outs G8RC:$rA), (ins G8RC:$rS, GPRC:$rB, u6imm:$MBE),
509 "rldcl $rA, $rS, $rB, $MBE", IntRotateD,
Evan Cheng4dbd9f22007-09-04 20:20:29 +0000510 []>, isPPC64;
Chris Lattnerb4299832006-06-16 20:22:01 +0000511def RLDICL : MDForm_1<30, 0,
Adhemerval Zanella0f9cff12012-10-26 12:09:58 +0000512 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE),
513 "rldicl $rA, $rS, $SH, $MBE", IntRotateDI,
Chris Lattnerb4299832006-06-16 20:22:01 +0000514 []>, isPPC64;
515def RLDICR : MDForm_1<30, 1,
Adhemerval Zanella0f9cff12012-10-26 12:09:58 +0000516 (outs G8RC:$rA), (ins G8RC:$rS, u6imm:$SH, u6imm:$MBE),
517 "rldicr $rA, $rS, $SH, $MBE", IntRotateDI,
Chris Lattnerb4299832006-06-16 20:22:01 +0000518 []>, isPPC64;
Hal Finkelac9df3d2011-12-07 06:34:06 +0000519
520def RLWINM8 : MForm_2<21,
521 (outs G8RC:$rA), (ins G8RC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
522 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
523 []>;
524
Hal Finkel8fc33e52013-04-06 19:30:28 +0000525let isSelect = 1, neverHasSideEffects = 1 in
Ulrich Weigand84ee76a2012-11-13 19:14:19 +0000526def ISEL8 : AForm_4<31, 15,
Ulrich Weigand4749b1e2013-03-26 10:54:54 +0000527 (outs G8RC:$rT), (ins G8RC_NOX0:$rA, G8RC:$rB, CRBITRC:$cond),
Hal Finkel460e94d2012-06-22 23:10:08 +0000528 "isel $rT, $rA, $rB, $cond", IntGeneral,
529 []>;
Chris Lattner7ecbd302006-06-26 23:53:10 +0000530} // End FXU Operations.
Chris Lattnerb4299832006-06-16 20:22:01 +0000531
532
533//===----------------------------------------------------------------------===//
534// Load/Store instructions.
535//
536
537
Chris Lattner96aecb52006-07-14 04:42:02 +0000538// Sign extending loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000539let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000540def LHA8: DForm_1<42, (outs G8RC:$rD), (ins memri:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000541 "lha $rD, $src", LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000542 [(set i64:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000543 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000544def LWA : DSForm_1<58, 2, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner94d18df2006-06-20 00:38:36 +0000545 "lwa $rD, $src", LdStLWA,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000546 [(set i64:$rD,
Hal Finkelb09680b2013-03-18 23:00:58 +0000547 (aligned4sextloadi32 ixaddr:$src))]>, isPPC64,
Chris Lattner94d18df2006-06-20 00:38:36 +0000548 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000549def LHAX8: XForm_1<31, 343, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000550 "lhax $rD, $src", LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000551 [(set i64:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000552 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000553def LWAX : XForm_1<31, 341, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattnerb4299832006-06-16 20:22:01 +0000554 "lwax $rD, $src", LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000555 [(set i64:$rD, (sextloadi32 xaddr:$src))]>, isPPC64,
Chris Lattnerb4299832006-06-16 20:22:01 +0000556 PPC970_DGroup_Cracked;
Chris Lattner96aecb52006-07-14 04:42:02 +0000557
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000558// Update forms.
Hal Finkeld71cc3a2013-04-07 06:30:47 +0000559let mayLoad = 1, neverHasSideEffects = 1 in {
Ulrich Weigandf8030092013-03-19 19:52:30 +0000560def LHAU8 : DForm_1<43, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
561 (ins memri:$addr),
562 "lhau $rD, $addr", LdStLHAU,
563 []>, RegConstraint<"$addr.reg = $ea_result">,
Chris Lattner57711562006-11-15 23:24:18 +0000564 NoEncode<"$ea_result">;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000565// NO LWAU!
566
Hal Finkel638a9fa2013-03-19 18:51:05 +0000567def LHAUX8 : XForm_1<31, 375, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000568 (ins memrr:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000569 "lhaux $rD, $addr", LdStLHAU,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000570 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000571 NoEncode<"$ea_result">;
Hal Finkel638a9fa2013-03-19 18:51:05 +0000572def LWAUX : XForm_1<31, 373, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000573 (ins memrr:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000574 "lwaux $rD, $addr", LdStLHAU,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000575 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000576 NoEncode<"$ea_result">, isPPC64;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000577}
Ulrich Weigand01dd4c12013-03-19 19:53:27 +0000578}
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000579
Chris Lattner96aecb52006-07-14 04:42:02 +0000580// Zero extending loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000581let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000582def LBZ8 : DForm_1<34, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel59607e62012-04-01 04:44:16 +0000583 "lbz $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000584 [(set i64:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000585def LHZ8 : DForm_1<40, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel59607e62012-04-01 04:44:16 +0000586 "lhz $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000587 [(set i64:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000588def LWZ8 : DForm_1<32, (outs G8RC:$rD), (ins memri:$src),
Hal Finkel59607e62012-04-01 04:44:16 +0000589 "lwz $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000590 [(set i64:$rD, (zextloadi32 iaddr:$src))]>, isPPC64;
Chris Lattner96aecb52006-07-14 04:42:02 +0000591
Evan Cheng94b5a802007-07-19 01:14:50 +0000592def LBZX8 : XForm_1<31, 87, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel59607e62012-04-01 04:44:16 +0000593 "lbzx $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000594 [(set i64:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000595def LHZX8 : XForm_1<31, 279, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel59607e62012-04-01 04:44:16 +0000596 "lhzx $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000597 [(set i64:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000598def LWZX8 : XForm_1<31, 23, (outs G8RC:$rD), (ins memrr:$src),
Hal Finkel59607e62012-04-01 04:44:16 +0000599 "lwzx $rD, $src", LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000600 [(set i64:$rD, (zextloadi32 xaddr:$src))]>;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000601
602
603// Update forms.
Hal Finkel6efd45e2013-04-07 05:46:58 +0000604let mayLoad = 1, neverHasSideEffects = 1 in {
Hal Finkel638a9fa2013-03-19 18:51:05 +0000605def LBZU8 : DForm_1<35, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000606 "lbzu $rD, $addr", LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +0000607 []>, RegConstraint<"$addr.reg = $ea_result">,
608 NoEncode<"$ea_result">;
Hal Finkel638a9fa2013-03-19 18:51:05 +0000609def LHZU8 : DForm_1<41, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000610 "lhzu $rD, $addr", LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +0000611 []>, RegConstraint<"$addr.reg = $ea_result">,
612 NoEncode<"$ea_result">;
Hal Finkel638a9fa2013-03-19 18:51:05 +0000613def LWZU8 : DForm_1<33, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000614 "lwzu $rD, $addr", LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +0000615 []>, RegConstraint<"$addr.reg = $ea_result">,
616 NoEncode<"$ea_result">;
Hal Finkelca542be2012-06-20 15:43:03 +0000617
Hal Finkel638a9fa2013-03-19 18:51:05 +0000618def LBZUX8 : XForm_1<31, 119, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000619 (ins memrr:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000620 "lbzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000621 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000622 NoEncode<"$ea_result">;
Hal Finkel638a9fa2013-03-19 18:51:05 +0000623def LHZUX8 : XForm_1<31, 311, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000624 (ins memrr:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000625 "lhzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000626 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000627 NoEncode<"$ea_result">;
Hal Finkel638a9fa2013-03-19 18:51:05 +0000628def LWZUX8 : XForm_1<31, 55, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000629 (ins memrr:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000630 "lwzux $rD, $addr", LdStLoadUpd,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000631 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000632 NoEncode<"$ea_result">;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000633}
Dan Gohmanae3ba452008-12-03 02:30:17 +0000634}
Chris Lattner96aecb52006-07-14 04:42:02 +0000635
636
637// Full 8-byte loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +0000638let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Evan Cheng94b5a802007-07-19 01:14:50 +0000639def LD : DSForm_1<58, 0, (outs G8RC:$rD), (ins memrix:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000640 "ld $rD, $src", LdStLD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000641 [(set i64:$rD, (aligned4load ixaddr:$src))]>, isPPC64;
Bill Schmidt34627e32012-11-27 17:35:46 +0000642// The following three definitions are selected for small code model only.
643// Otherwise, we need to create two instructions to form a 32-bit offset,
644// so we have a custom matcher for TOC_ENTRY in PPCDAGToDAGIsel::Select().
Chris Lattneraa4d03d2010-11-15 03:48:58 +0000645def LDtoc: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000646 "#LDtoc",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000647 [(set i64:$rD,
648 (PPCtoc_entry tglobaladdr:$disp, i64:$reg))]>, isPPC64;
Roman Divackyace47072012-08-24 16:26:02 +0000649def LDtocJTI: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000650 "#LDtocJTI",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000651 [(set i64:$rD,
652 (PPCtoc_entry tjumptable:$disp, i64:$reg))]>, isPPC64;
Roman Divackyace47072012-08-24 16:26:02 +0000653def LDtocCPT: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC:$reg),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000654 "#LDtocCPT",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000655 [(set i64:$rD,
656 (PPCtoc_entry tconstpool:$disp, i64:$reg))]>, isPPC64;
Hal Finkela3e6ed22012-02-24 17:54:01 +0000657
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000658let hasSideEffects = 1, isCodeGenOnly = 1 in {
Adhemerval Zanella1be10dc2012-10-25 14:29:13 +0000659let RST = 2, DS = 2 in
660def LDinto_toc: DSForm_1a<58, 0, (outs), (ins G8RC:$reg),
Tilmann Scheller79fef932009-12-18 13:00:15 +0000661 "ld 2, 8($reg)", LdStLD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000662 [(PPCload_toc i64:$reg)]>, isPPC64;
Chris Lattner7077efe2010-11-14 22:48:15 +0000663
Adhemerval Zanella1be10dc2012-10-25 14:29:13 +0000664let RST = 2, DS = 10, RA = 1 in
665def LDtoc_restore : DSForm_1a<58, 0, (outs), (ins),
Tilmann Scheller79fef932009-12-18 13:00:15 +0000666 "ld 2, 40(1)", LdStLD,
Chris Lattner94f0c142010-11-14 22:22:59 +0000667 [(PPCtoc_restore)]>, isPPC64;
Hal Finkela3e6ed22012-02-24 17:54:01 +0000668}
Evan Cheng94b5a802007-07-19 01:14:50 +0000669def LDX : XForm_1<31, 21, (outs G8RC:$rD), (ins memrr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000670 "ldx $rD, $src", LdStLD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000671 [(set i64:$rD, (load xaddr:$src))]>, isPPC64;
Hal Finkel31d29562013-03-28 19:25:55 +0000672def LDBRX : XForm_1<31, 532, (outs G8RC:$rD), (ins memrr:$src),
673 "ldbrx $rD, $src", LdStLoad,
674 [(set i64:$rD, (PPClbrx xoaddr:$src, i64))]>, isPPC64;
675
Hal Finkeld71cc3a2013-04-07 06:30:47 +0000676let mayLoad = 1, neverHasSideEffects = 1 in {
Hal Finkel638a9fa2013-03-19 18:51:05 +0000677def LDU : DSForm_1<58, 1, (outs G8RC:$rD, ptr_rc_nor0:$ea_result), (ins memrix:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000678 "ldu $rD, $addr", LdStLDU,
Chris Lattner57711562006-11-15 23:24:18 +0000679 []>, RegConstraint<"$addr.reg = $ea_result">, isPPC64,
680 NoEncode<"$ea_result">;
Chris Lattnerc9fa36d2006-11-10 23:58:45 +0000681
Hal Finkel638a9fa2013-03-19 18:51:05 +0000682def LDUX : XForm_1<31, 53, (outs G8RC:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +0000683 (ins memrr:$addr),
Hal Finkel679c73c2012-08-28 02:49:14 +0000684 "ldux $rD, $addr", LdStLDU,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000685 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +0000686 NoEncode<"$ea_result">, isPPC64;
Chris Lattnerb4299832006-06-16 20:22:01 +0000687}
Hal Finkeld71cc3a2013-04-07 06:30:47 +0000688}
Chris Lattner96aecb52006-07-14 04:42:02 +0000689
Tilmann Scheller79fef932009-12-18 13:00:15 +0000690def : Pat<(PPCload ixaddr:$src),
691 (LD ixaddr:$src)>;
692def : Pat<(PPCload xaddr:$src),
693 (LDX xaddr:$src)>;
694
Bill Schmidt27917782013-02-21 17:12:27 +0000695// Support for medium and large code model.
Hal Finkel42a312b2013-03-27 05:57:56 +0000696def ADDIStocHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, tocentry:$disp),
Bill Schmidt34627e32012-11-27 17:35:46 +0000697 "#ADDIStocHA",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000698 [(set i64:$rD,
699 (PPCaddisTocHA i64:$reg, tglobaladdr:$disp))]>,
Bill Schmidt34627e32012-11-27 17:35:46 +0000700 isPPC64;
Hal Finkel573fc282013-03-27 06:36:55 +0000701def LDtocL: Pseudo<(outs G8RC:$rD), (ins tocentry:$disp, G8RC_NOX0:$reg),
Bill Schmidt34627e32012-11-27 17:35:46 +0000702 "#LDtocL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000703 [(set i64:$rD,
704 (PPCldTocL tglobaladdr:$disp, i64:$reg))]>, isPPC64;
Hal Finkel42a312b2013-03-27 05:57:56 +0000705def ADDItocL: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, tocentry:$disp),
Bill Schmidt34627e32012-11-27 17:35:46 +0000706 "#ADDItocL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000707 [(set i64:$rD,
708 (PPCaddiTocL i64:$reg, tglobaladdr:$disp))]>, isPPC64;
Bill Schmidt34627e32012-11-27 17:35:46 +0000709
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000710// Support for thread-local storage.
Hal Finkel42a312b2013-03-27 05:57:56 +0000711def ADDISgotTprelHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolHi64:$disp),
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000712 "#ADDISgotTprelHA",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000713 [(set i64:$rD,
714 (PPCaddisGotTprelHA i64:$reg,
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000715 tglobaltlsaddr:$disp))]>,
716 isPPC64;
Hal Finkel573fc282013-03-27 06:36:55 +0000717def LDgotTprelL: Pseudo<(outs G8RC:$rD), (ins symbolLo64:$disp, G8RC_NOX0:$reg),
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000718 "#LDgotTprelL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000719 [(set i64:$rD,
720 (PPCldGotTprelL tglobaltlsaddr:$disp, i64:$reg))]>,
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000721 isPPC64;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000722def : Pat<(PPCaddTls i64:$in, tglobaltlsaddr:$g),
723 (ADD8TLS $in, tglobaltlsaddr:$g)>;
Hal Finkel42a312b2013-03-27 05:57:56 +0000724def ADDIStlsgdHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolHi64:$disp),
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000725 "#ADDIStlsgdHA",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000726 [(set i64:$rD,
727 (PPCaddisTlsgdHA i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000728 isPPC64;
Hal Finkel42a312b2013-03-27 05:57:56 +0000729def ADDItlsgdL : Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolLo64:$disp),
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000730 "#ADDItlsgdL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000731 [(set i64:$rD,
732 (PPCaddiTlsgdL i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000733 isPPC64;
734def GETtlsADDR : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tlsgd:$sym),
735 "#GETtlsADDR",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000736 [(set i64:$rD,
737 (PPCgetTlsAddr i64:$reg, tglobaltlsaddr:$sym))]>,
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000738 isPPC64;
Hal Finkel42a312b2013-03-27 05:57:56 +0000739def ADDIStlsldHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolHi64:$disp),
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000740 "#ADDIStlsldHA",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000741 [(set i64:$rD,
742 (PPCaddisTlsldHA i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000743 isPPC64;
Hal Finkel42a312b2013-03-27 05:57:56 +0000744def ADDItlsldL : Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolLo64:$disp),
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000745 "#ADDItlsldL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000746 [(set i64:$rD,
747 (PPCaddiTlsldL i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000748 isPPC64;
749def GETtlsldADDR : Pseudo<(outs G8RC:$rD), (ins G8RC:$reg, tlsgd:$sym),
750 "#GETtlsldADDR",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000751 [(set i64:$rD,
752 (PPCgetTlsldAddr i64:$reg, tglobaltlsaddr:$sym))]>,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000753 isPPC64;
Hal Finkel42a312b2013-03-27 05:57:56 +0000754def ADDISdtprelHA: Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolHi64:$disp),
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000755 "#ADDISdtprelHA",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000756 [(set i64:$rD,
757 (PPCaddisDtprelHA i64:$reg,
Bill Schmidt9ed4dbc2012-12-13 20:57:10 +0000758 tglobaltlsaddr:$disp))]>,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000759 isPPC64;
Hal Finkel42a312b2013-03-27 05:57:56 +0000760def ADDIdtprelL : Pseudo<(outs G8RC:$rD), (ins G8RC_NOX0:$reg, symbolLo64:$disp),
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000761 "#ADDIdtprelL",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000762 [(set i64:$rD,
763 (PPCaddiDtprelL i64:$reg, tglobaltlsaddr:$disp))]>,
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000764 isPPC64;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000765
Chris Lattnere20f3802008-01-06 05:53:26 +0000766let PPC970_Unit = 2 in {
Chris Lattner96aecb52006-07-14 04:42:02 +0000767// Truncating stores.
Evan Cheng94b5a802007-07-19 01:14:50 +0000768def STB8 : DForm_1<38, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel59607e62012-04-01 04:44:16 +0000769 "stb $rS, $src", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000770 [(truncstorei8 i64:$rS, iaddr:$src)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000771def STH8 : DForm_1<44, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel59607e62012-04-01 04:44:16 +0000772 "sth $rS, $src", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000773 [(truncstorei16 i64:$rS, iaddr:$src)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000774def STW8 : DForm_1<36, (outs), (ins G8RC:$rS, memri:$src),
Hal Finkel59607e62012-04-01 04:44:16 +0000775 "stw $rS, $src", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000776 [(truncstorei32 i64:$rS, iaddr:$src)]>;
Evan Cheng94b5a802007-07-19 01:14:50 +0000777def STBX8 : XForm_8<31, 215, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel59607e62012-04-01 04:44:16 +0000778 "stbx $rS, $dst", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000779 [(truncstorei8 i64:$rS, xaddr:$dst)]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000780 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000781def STHX8 : XForm_8<31, 407, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel59607e62012-04-01 04:44:16 +0000782 "sthx $rS, $dst", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000783 [(truncstorei16 i64:$rS, xaddr:$dst)]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000784 PPC970_DGroup_Cracked;
Evan Cheng94b5a802007-07-19 01:14:50 +0000785def STWX8 : XForm_8<31, 151, (outs), (ins G8RC:$rS, memrr:$dst),
Hal Finkel59607e62012-04-01 04:44:16 +0000786 "stwx $rS, $dst", LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000787 [(truncstorei32 i64:$rS, xaddr:$dst)]>,
Chris Lattner96aecb52006-07-14 04:42:02 +0000788 PPC970_DGroup_Cracked;
Chris Lattnere742d9a2006-11-16 00:57:19 +0000789// Normal 8-byte stores.
Evan Cheng94b5a802007-07-19 01:14:50 +0000790def STD : DSForm_1<62, 0, (outs), (ins G8RC:$rS, memrix:$dst),
Chris Lattnere742d9a2006-11-16 00:57:19 +0000791 "std $rS, $dst", LdStSTD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000792 [(aligned4store i64:$rS, ixaddr:$dst)]>, isPPC64;
Evan Cheng94b5a802007-07-19 01:14:50 +0000793def STDX : XForm_8<31, 149, (outs), (ins G8RC:$rS, memrr:$dst),
Chris Lattnere742d9a2006-11-16 00:57:19 +0000794 "stdx $rS, $dst", LdStSTD,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000795 [(store i64:$rS, xaddr:$dst)]>, isPPC64,
Chris Lattnere742d9a2006-11-16 00:57:19 +0000796 PPC970_DGroup_Cracked;
Hal Finkel31d29562013-03-28 19:25:55 +0000797def STDBRX: XForm_8<31, 660, (outs), (ins G8RC:$rS, memrr:$dst),
798 "stdbrx $rS, $dst", LdStStore,
799 [(PPCstbrx i64:$rS, xoaddr:$dst, i64)]>, isPPC64,
800 PPC970_DGroup_Cracked;
Chris Lattnerb4299832006-06-16 20:22:01 +0000801}
802
Ulrich Weigandd8501672013-03-19 19:52:04 +0000803// Stores with Update (pre-inc).
804let PPC970_Unit = 2, mayStore = 1 in {
805def STBU8 : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst),
806 "stbu $rS, $dst", LdStStoreUpd, []>,
807 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
808def STHU8 : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst),
809 "sthu $rS, $dst", LdStStoreUpd, []>,
810 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
811def STWU8 : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memri:$dst),
812 "stwu $rS, $dst", LdStStoreUpd, []>,
813 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
814def STDU : DSForm_1<62, 1, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrix:$dst),
815 "stdu $rS, $dst", LdStSTDU, []>,
816 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">,
817 isPPC64;
818
819def STBUX8: XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
820 "stbux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000821 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +0000822 PPC970_DGroup_Cracked;
823def STHUX8: XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
824 "sthux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000825 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +0000826 PPC970_DGroup_Cracked;
827def STWUX8: XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
828 "stwux $rS, $dst", LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000829 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +0000830 PPC970_DGroup_Cracked;
831def STDUX : XForm_8<31, 181, (outs ptr_rc_nor0:$ea_res), (ins G8RC:$rS, memrr:$dst),
832 "stdux $rS, $dst", LdStSTDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +0000833 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +0000834 PPC970_DGroup_Cracked, isPPC64;
835}
836
837// Patterns to match the pre-inc stores. We can't put the patterns on
838// the instruction definitions directly as ISel wants the address base
839// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000840def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
841 (STBU8 $rS, iaddroff:$ptroff, $ptrreg)>;
842def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
843 (STHU8 $rS, iaddroff:$ptroff, $ptrreg)>;
844def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
845 (STWU8 $rS, iaddroff:$ptroff, $ptrreg)>;
846def : Pat<(aligned4pre_store i64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
847 (STDU $rS, iaddroff:$ptroff, $ptrreg)>;
Ulrich Weigandd8501672013-03-19 19:52:04 +0000848
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000849def : Pat<(pre_truncsti8 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
850 (STBUX8 $rS, $ptrreg, $ptroff)>;
851def : Pat<(pre_truncsti16 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
852 (STHUX8 $rS, $ptrreg, $ptroff)>;
853def : Pat<(pre_truncsti32 i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
854 (STWUX8 $rS, $ptrreg, $ptroff)>;
855def : Pat<(pre_store i64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
856 (STDUX $rS, $ptrreg, $ptroff)>;
Chris Lattnerb4299832006-06-16 20:22:01 +0000857
858
859//===----------------------------------------------------------------------===//
860// Floating point instructions.
861//
862
863
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000864let PPC970_Unit = 3, Uses = [RM] in { // FPU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +0000865def FCFID : XForm_26<63, 846, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattnerb4299832006-06-16 20:22:01 +0000866 "fcfid $frD, $frB", FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000867 [(set f64:$frD, (PPCfcfid f64:$frB))]>, isPPC64;
Evan Cheng94b5a802007-07-19 01:14:50 +0000868def FCTIDZ : XForm_26<63, 815, (outs F8RC:$frD), (ins F8RC:$frB),
Chris Lattnerb4299832006-06-16 20:22:01 +0000869 "fctidz $frD, $frB", FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +0000870 [(set f64:$frD, (PPCfctidz f64:$frB))]>, isPPC64;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000871
872def FCFIDU : XForm_26<63, 974, (outs F8RC:$frD), (ins F8RC:$frB),
873 "fcfidu $frD, $frB", FPGeneral,
874 [(set f64:$frD, (PPCfcfidu f64:$frB))]>, isPPC64;
875def FCFIDS : XForm_26<59, 846, (outs F4RC:$frD), (ins F8RC:$frB),
876 "fcfids $frD, $frB", FPGeneral,
877 [(set f32:$frD, (PPCfcfids f64:$frB))]>, isPPC64;
878def FCFIDUS : XForm_26<59, 974, (outs F4RC:$frD), (ins F8RC:$frB),
879 "fcfidus $frD, $frB", FPGeneral,
880 [(set f32:$frD, (PPCfcfidus f64:$frB))]>, isPPC64;
881def FCTIDUZ : XForm_26<63, 943, (outs F8RC:$frD), (ins F8RC:$frB),
882 "fctiduz $frD, $frB", FPGeneral,
883 [(set f64:$frD, (PPCfctiduz f64:$frB))]>, isPPC64;
884def FCTIWUZ : XForm_26<63, 143, (outs F8RC:$frD), (ins F8RC:$frB),
885 "fctiwuz $frD, $frB", FPGeneral,
886 [(set f64:$frD, (PPCfctiwuz f64:$frB))]>, isPPC64;
Chris Lattnerb4299832006-06-16 20:22:01 +0000887}
888
889
890//===----------------------------------------------------------------------===//
891// Instruction Patterns
892//
Chris Lattner7e742e42006-06-20 22:34:10 +0000893
Chris Lattnerb4299832006-06-16 20:22:01 +0000894// Extensions and truncates to/from 32-bit regs.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000895def : Pat<(i64 (zext i32:$in)),
896 (RLDICL (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32),
Hal Finkel2edfbdd2012-06-09 22:10:19 +0000897 0, 32)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000898def : Pat<(i64 (anyext i32:$in)),
899 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $in, sub_32)>;
900def : Pat<(i32 (trunc i64:$in)),
901 (EXTRACT_SUBREG $in, sub_32)>;
Chris Lattnerb4299832006-06-16 20:22:01 +0000902
Chris Lattner96aecb52006-07-14 04:42:02 +0000903// Extending loads with i64 targets.
Evan Chenge71fe34d2006-10-09 20:57:25 +0000904def : Pat<(zextloadi1 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000905 (LBZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +0000906def : Pat<(zextloadi1 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000907 (LBZX8 xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +0000908def : Pat<(extloadi1 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000909 (LBZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +0000910def : Pat<(extloadi1 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000911 (LBZX8 xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +0000912def : Pat<(extloadi8 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000913 (LBZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +0000914def : Pat<(extloadi8 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000915 (LBZX8 xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +0000916def : Pat<(extloadi16 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000917 (LHZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +0000918def : Pat<(extloadi16 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000919 (LHZX8 xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +0000920def : Pat<(extloadi32 iaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000921 (LWZ8 iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +0000922def : Pat<(extloadi32 xaddr:$src),
Chris Lattner96aecb52006-07-14 04:42:02 +0000923 (LWZX8 xaddr:$src)>;
924
Chris Lattner20b5a2b2008-03-07 20:18:24 +0000925// Standard shifts. These are represented separately from the real shifts above
926// so that we can distinguish between shifts that allow 6-bit and 7-bit shift
927// amounts.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000928def : Pat<(sra i64:$rS, i32:$rB),
929 (SRAD $rS, $rB)>;
930def : Pat<(srl i64:$rS, i32:$rB),
931 (SRD $rS, $rB)>;
932def : Pat<(shl i64:$rS, i32:$rB),
933 (SLD $rS, $rB)>;
Chris Lattner20b5a2b2008-03-07 20:18:24 +0000934
Chris Lattnerb4299832006-06-16 20:22:01 +0000935// SHL/SRL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000936def : Pat<(shl i64:$in, (i32 imm:$imm)),
937 (RLDICR $in, imm:$imm, (SHL64 imm:$imm))>;
938def : Pat<(srl i64:$in, (i32 imm:$imm)),
939 (RLDICL $in, (SRL64 imm:$imm), imm:$imm)>;
Chris Lattner2d4e8f72006-06-20 21:23:06 +0000940
Evan Cheng4dbd9f22007-09-04 20:20:29 +0000941// ROTL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000942def : Pat<(rotl i64:$in, i32:$sh),
943 (RLDCL $in, $sh, 0)>;
944def : Pat<(rotl i64:$in, (i32 imm:$imm)),
945 (RLDICL $in, imm:$imm, 0)>;
Evan Cheng4dbd9f22007-09-04 20:20:29 +0000946
Chris Lattner2d4e8f72006-06-20 21:23:06 +0000947// Hi and Lo for Darwin Global Addresses.
948def : Pat<(PPChi tglobaladdr:$in, 0), (LIS8 tglobaladdr:$in)>;
949def : Pat<(PPClo tglobaladdr:$in, 0), (LI8 tglobaladdr:$in)>;
950def : Pat<(PPChi tconstpool:$in , 0), (LIS8 tconstpool:$in)>;
951def : Pat<(PPClo tconstpool:$in , 0), (LI8 tconstpool:$in)>;
952def : Pat<(PPChi tjumptable:$in , 0), (LIS8 tjumptable:$in)>;
953def : Pat<(PPClo tjumptable:$in , 0), (LI8 tjumptable:$in)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +0000954def : Pat<(PPChi tblockaddress:$in, 0), (LIS8 tblockaddress:$in)>;
955def : Pat<(PPClo tblockaddress:$in, 0), (LI8 tblockaddress:$in)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000956def : Pat<(PPChi tglobaltlsaddr:$g, i64:$in),
957 (ADDIS8 $in, tglobaltlsaddr:$g)>;
958def : Pat<(PPClo tglobaltlsaddr:$g, i64:$in),
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +0000959 (ADDI8 $in, tglobaltlsaddr:$g)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000960def : Pat<(add i64:$in, (PPChi tglobaladdr:$g, 0)),
961 (ADDIS8 $in, tglobaladdr:$g)>;
962def : Pat<(add i64:$in, (PPChi tconstpool:$g, 0)),
963 (ADDIS8 $in, tconstpool:$g)>;
964def : Pat<(add i64:$in, (PPChi tjumptable:$g, 0)),
965 (ADDIS8 $in, tjumptable:$g)>;
966def : Pat<(add i64:$in, (PPChi tblockaddress:$g, 0)),
967 (ADDIS8 $in, tblockaddress:$g)>;
Hal Finkelb09680b2013-03-18 23:00:58 +0000968
969// Patterns to match r+r indexed loads and stores for
970// addresses without at least 4-byte alignment.
971def : Pat<(i64 (unaligned4sextloadi32 xoaddr:$src)),
972 (LWAX xoaddr:$src)>;
973def : Pat<(i64 (unaligned4load xoaddr:$src)),
974 (LDX xoaddr:$src)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +0000975def : Pat<(unaligned4store i64:$rS, xoaddr:$dst),
976 (STDX $rS, xoaddr:$dst)>;
Hal Finkelb09680b2013-03-18 23:00:58 +0000977