blob: bb885ac3884a61afae1a7e2d985b838726793a96 [file] [log] [blame]
Nicolai Haehnle3b572002016-07-28 11:39:24 +00001; RUN: llc < %s -march=amdgcn -mcpu=verde -verify-machineinstrs | FileCheck %s
2; RUN: llc < %s -march=amdgcn -mcpu=tonga -verify-machineinstrs | FileCheck %s
3
4; CHECK-LABEL: {{^}}else_no_execfix:
5; CHECK: ; %Flow
6; CHECK-NEXT: s_or_saveexec_b64 [[DST:s\[[0-9]+:[0-9]+\]]],
7; CHECK-NEXT: s_xor_b64 exec, exec, [[DST]]
8; CHECK-NEXT: ; mask branch
9define amdgpu_ps float @else_no_execfix(i32 %z, float %v) {
10main_body:
11 %cc = icmp sgt i32 %z, 5
12 br i1 %cc, label %if, label %else
13
14if:
15 %v.if = fmul float %v, 2.0
16 br label %end
17
18else:
19 %v.else = fmul float %v, 3.0
20 br label %end
21
22end:
23 %r = phi float [ %v.if, %if ], [ %v.else, %else ]
24 ret float %r
25}
26
27; CHECK-LABEL: {{^}}else_execfix_leave_wqm:
28; CHECK: ; %Flow
29; CHECK-NEXT: s_or_saveexec_b64 [[DST:s\[[0-9]+:[0-9]+\]]],
30; CHECK-NEXT: s_and_b64 exec, exec,
31; CHECK-NEXT: s_and_b64 [[DST]], exec, [[DST]]
32; CHECK-NEXT: s_xor_b64 exec, exec, [[DST]]
33; CHECK-NEXT: ; mask branch
34define amdgpu_ps void @else_execfix_leave_wqm(i32 %z, float %v) {
35main_body:
36 %cc = icmp sgt i32 %z, 5
37 br i1 %cc, label %if, label %else
38
39if:
40 %v.if = fmul float %v, 2.0
41 br label %end
42
43else:
44 %c = fmul float %v, 3.0
45 %c.i = bitcast float %c to i32
46 %tex = call <4 x float> @llvm.SI.image.sample.i32(i32 %c.i, <8 x i32> undef, <4 x i32> undef, i32 15, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0, i32 0)
47 %v.else = extractelement <4 x float> %tex, i32 0
48 br label %end
49
50end:
51 %r = phi float [ %v.if, %if ], [ %v.else, %else ]
52 call void @llvm.amdgcn.buffer.store.f32(float %r, <4 x i32> undef, i32 0, i32 0, i1 0, i1 0)
53 ret void
54}
55
56declare void @llvm.amdgcn.buffer.store.f32(float, <4 x i32>, i32, i32, i1, i1) nounwind
57
58declare <4 x float> @llvm.SI.image.sample.i32(i32, <8 x i32>, <4 x i32>, i32, i32, i32, i32, i32, i32, i32, i32) nounwind readnone