blob: d51419083d06f661551cedddce344cb6daf7a4b2 [file] [log] [blame]
Chris Lattnercab0b442003-01-13 20:01:16 +00001//===-- PhiElimination.cpp - Eliminate PHI nodes by inserting copies ------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnercab0b442003-01-13 20:01:16 +00009//
10// This pass eliminates machine instruction PHI nodes by inserting copy
11// instructions. This destroys SSA information, but is the desired input for
12// some register allocators.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner43df6c22004-02-23 18:38:20 +000016#include "llvm/CodeGen/Passes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "PHIEliminationUtils.h"
18#include "llvm/ADT/STLExtras.h"
19#include "llvm/ADT/SmallPtrSet.h"
20#include "llvm/ADT/Statistic.h"
Cameron Zwarich16b64cb2013-02-10 06:42:36 +000021#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesen15ca0092009-11-14 00:38:06 +000023#include "llvm/CodeGen/MachineDominators.h"
Chris Lattnercab0b442003-01-13 20:01:16 +000024#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng33281862008-04-11 17:54:45 +000025#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chengf259efd2010-08-17 01:20:36 +000026#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/Function.h"
Cameron Zwarich79304072011-03-10 05:59:17 +000029#include "llvm/Support/CommandLine.h"
Chris Lattner3d27be12006-08-27 12:54:02 +000030#include "llvm/Support/Compiler.h"
Jakob Stoklund Olesen4453dc92009-11-10 22:01:05 +000031#include "llvm/Support/Debug.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000032#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/Target/TargetInstrInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000034#include "llvm/Target/TargetSubtargetInfo.h"
Chris Lattner57b21f92005-10-03 07:22:07 +000035#include <algorithm>
Chris Lattner43df6c22004-02-23 18:38:20 +000036using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000037
Chandler Carruth1b9dde02014-04-22 02:02:50 +000038#define DEBUG_TYPE "phielim"
39
Cameron Zwarich79304072011-03-10 05:59:17 +000040static cl::opt<bool>
41DisableEdgeSplitting("disable-phi-elim-edge-splitting", cl::init(false),
42 cl::Hidden, cl::desc("Disable critical edge splitting "
43 "during PHI elimination"));
44
Cameron Zwarich15eb9252013-02-12 03:49:25 +000045static cl::opt<bool>
46SplitAllCriticalEdges("phi-elim-split-all-critical-edges", cl::init(false),
47 cl::Hidden, cl::desc("Split all critical edges during "
48 "PHI elimination"));
49
Daniel Jasper8f239f82015-03-03 10:23:11 +000050static cl::opt<bool> NoPhiElimLiveOutEarlyExit(
51 "no-phi-elim-live-out-early-exit", cl::init(false), cl::Hidden,
52 cl::desc("Do not use an early exit if isLiveOutPastPHIs returns true."));
53
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +000054namespace {
55 class PHIElimination : public MachineFunctionPass {
56 MachineRegisterInfo *MRI; // Machine register information
Cameron Zwariche0966732013-02-10 06:42:30 +000057 LiveVariables *LV;
Cameron Zwarich16b64cb2013-02-10 06:42:36 +000058 LiveIntervals *LIS;
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +000059
60 public:
61 static char ID; // Pass identification, replacement for typeid
62 PHIElimination() : MachineFunctionPass(ID) {
63 initializePHIEliminationPass(*PassRegistry::getPassRegistry());
64 }
65
Craig Topper4584cd52014-03-07 09:26:03 +000066 bool runOnMachineFunction(MachineFunction &Fn) override;
67 void getAnalysisUsage(AnalysisUsage &AU) const override;
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +000068
69 private:
70 /// EliminatePHINodes - Eliminate phi nodes by inserting copy instructions
71 /// in predecessor basic blocks.
72 ///
73 bool EliminatePHINodes(MachineFunction &MF, MachineBasicBlock &MBB);
Cameron Zwaricha158d392013-02-10 06:42:32 +000074 void LowerPHINode(MachineBasicBlock &MBB,
Cameron Zwarich867bfcd2013-07-01 19:42:46 +000075 MachineBasicBlock::iterator LastPHIIt);
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +000076
77 /// analyzePHINodes - Gather information about the PHI nodes in
78 /// here. In particular, we want to map the number of uses of a virtual
79 /// register which is used in a PHI node. We map that to the BB the
80 /// vreg is coming from. This is used later to determine when the vreg
81 /// is killed in the BB.
82 ///
83 void analyzePHINodes(const MachineFunction& Fn);
84
85 /// Split critical edges where necessary for good coalescer performance.
86 bool SplitPHIEdges(MachineFunction &MF, MachineBasicBlock &MBB,
Cameron Zwariche0966732013-02-10 06:42:30 +000087 MachineLoopInfo *MLI);
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +000088
Cameron Zwarichbb9ad312013-02-10 23:29:49 +000089 // These functions are temporary abstractions around LiveVariables and
90 // LiveIntervals, so they can go away when LiveVariables does.
91 bool isLiveIn(unsigned Reg, MachineBasicBlock *MBB);
92 bool isLiveOutPastPHIs(unsigned Reg, MachineBasicBlock *MBB);
93
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +000094 typedef std::pair<unsigned, unsigned> BBVRegPair;
95 typedef DenseMap<BBVRegPair, unsigned> VRegPHIUse;
96
97 VRegPHIUse VRegPHIUseCount;
98
99 // Defs of PHI sources which are implicit_def.
100 SmallPtrSet<MachineInstr*, 4> ImpDefs;
101
102 // Map reusable lowered PHI node -> incoming join register.
103 typedef DenseMap<MachineInstr*, unsigned,
104 MachineInstrExpressionTrait> LoweredPHIMap;
105 LoweredPHIMap LoweredPHIs;
106 };
107}
108
Cameron Zwaricha158d392013-02-10 06:42:32 +0000109STATISTIC(NumLowered, "Number of phis lowered");
Cameron Zwarich87903962011-02-14 02:09:11 +0000110STATISTIC(NumCriticalEdgesSplit, "Number of critical edges split");
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000111STATISTIC(NumReused, "Number of reused lowered phis");
Jakob Stoklund Olesen4453dc92009-11-10 22:01:05 +0000112
Lang Hamesaa037752009-07-21 23:47:33 +0000113char PHIElimination::ID = 0;
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +0000114char& llvm::PHIEliminationID = PHIElimination::ID;
Chris Lattnercab0b442003-01-13 20:01:16 +0000115
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000116INITIALIZE_PASS_BEGIN(PHIElimination, "phi-node-elimination",
117 "Eliminate PHI nodes for register allocation",
118 false, false)
119INITIALIZE_PASS_DEPENDENCY(LiveVariables)
120INITIALIZE_PASS_END(PHIElimination, "phi-node-elimination",
121 "Eliminate PHI nodes for register allocation", false, false)
122
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +0000123void PHIElimination::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman04023152009-07-31 23:37:33 +0000124 AU.addPreserved<LiveVariables>();
Cameron Zwarich37ca2e82013-02-20 06:46:28 +0000125 AU.addPreserved<SlotIndexes>();
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000126 AU.addPreserved<LiveIntervals>();
Jakob Stoklund Olesen15ca0092009-11-14 00:38:06 +0000127 AU.addPreserved<MachineDominatorTree>();
Evan Cheng16bfe5b2010-08-17 21:00:37 +0000128 AU.addPreserved<MachineLoopInfo>();
Dan Gohman04023152009-07-31 23:37:33 +0000129 MachineFunctionPass::getAnalysisUsage(AU);
130}
Lang Hamesaa037752009-07-21 23:47:33 +0000131
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +0000132bool PHIElimination::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga5c0cc32010-05-04 17:12:26 +0000133 MRI = &MF.getRegInfo();
Cameron Zwariche0966732013-02-10 06:42:30 +0000134 LV = getAnalysisIfAvailable<LiveVariables>();
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000135 LIS = getAnalysisIfAvailable<LiveIntervals>();
Evan Chengaacf4f12008-04-03 16:38:20 +0000136
Evan Chengaacf4f12008-04-03 16:38:20 +0000137 bool Changed = false;
138
Jakob Stoklund Olesen9760f042011-07-29 22:51:22 +0000139 // This pass takes the function out of SSA form.
140 MRI->leaveSSA();
141
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000142 // Split critical edges to help the coalescer. This does not yet support
143 // updating LiveIntervals, so we disable it.
Cameron Zwarichb47fb382013-02-11 09:24:47 +0000144 if (!DisableEdgeSplitting && (LV || LIS)) {
Cameron Zwariche0966732013-02-10 06:42:30 +0000145 MachineLoopInfo *MLI = getAnalysisIfAvailable<MachineLoopInfo>();
146 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
147 Changed |= SplitPHIEdges(MF, *I, MLI);
Evan Cheng16bfe5b2010-08-17 21:00:37 +0000148 }
Jakob Stoklund Olesen4f7fd3b2009-11-11 19:31:31 +0000149
150 // Populate VRegPHIUseCount
Evan Chenga5c0cc32010-05-04 17:12:26 +0000151 analyzePHINodes(MF);
Jakob Stoklund Olesen4f7fd3b2009-11-11 19:31:31 +0000152
Evan Chengaacf4f12008-04-03 16:38:20 +0000153 // Eliminate PHI instructions by inserting copies into predecessor blocks.
Evan Chenga5c0cc32010-05-04 17:12:26 +0000154 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
155 Changed |= EliminatePHINodes(MF, *I);
Evan Chengaacf4f12008-04-03 16:38:20 +0000156
157 // Remove dead IMPLICIT_DEF instructions.
Craig Topper46276792014-08-24 23:23:06 +0000158 for (MachineInstr *DefMI : ImpDefs) {
Evan Chengaacf4f12008-04-03 16:38:20 +0000159 unsigned DefReg = DefMI->getOperand(0).getReg();
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000160 if (MRI->use_nodbg_empty(DefReg)) {
161 if (LIS)
162 LIS->RemoveMachineInstrFromMaps(DefMI);
Evan Chengaacf4f12008-04-03 16:38:20 +0000163 DefMI->eraseFromParent();
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000164 }
Evan Chengaacf4f12008-04-03 16:38:20 +0000165 }
166
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000167 // Clean up the lowered PHI instructions.
168 for (LoweredPHIMap::iterator I = LoweredPHIs.begin(), E = LoweredPHIs.end();
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000169 I != E; ++I) {
Cameron Zwarich4ee9aef2013-02-12 05:48:56 +0000170 if (LIS)
171 LIS->RemoveMachineInstrFromMaps(I->first);
Evan Chenga5c0cc32010-05-04 17:12:26 +0000172 MF.DeleteMachineInstr(I->first);
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000173 }
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000174
Bill Wendling819c3562009-12-17 23:42:32 +0000175 LoweredPHIs.clear();
Evan Chengaacf4f12008-04-03 16:38:20 +0000176 ImpDefs.clear();
177 VRegPHIUseCount.clear();
Evan Chenga5c0cc32010-05-04 17:12:26 +0000178
Evan Chengaacf4f12008-04-03 16:38:20 +0000179 return Changed;
180}
181
Chris Lattnercab0b442003-01-13 20:01:16 +0000182/// EliminatePHINodes - Eliminate phi nodes by inserting copy instructions in
183/// predecessor basic blocks.
184///
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +0000185bool PHIElimination::EliminatePHINodes(MachineFunction &MF,
Lang Hamesaa037752009-07-21 23:47:33 +0000186 MachineBasicBlock &MBB) {
Chris Lattnerb06015a2010-02-09 19:54:29 +0000187 if (MBB.empty() || !MBB.front().isPHI())
Chris Lattner5f096e22005-10-03 04:47:08 +0000188 return false; // Quick exit for basic blocks without PHIs.
Chris Lattnercab0b442003-01-13 20:01:16 +0000189
Chris Lattnera2f7b9b2004-05-10 18:47:18 +0000190 // Get an iterator to the first instruction after the last PHI node (this may
Chris Lattner5f096e22005-10-03 04:47:08 +0000191 // also be the end of the basic block).
Cameron Zwarich867bfcd2013-07-01 19:42:46 +0000192 MachineBasicBlock::iterator LastPHIIt =
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000193 std::prev(MBB.SkipPHIsAndLabels(MBB.begin()));
Chris Lattnera2f7b9b2004-05-10 18:47:18 +0000194
Chris Lattnerb06015a2010-02-09 19:54:29 +0000195 while (MBB.front().isPHI())
Cameron Zwarich867bfcd2013-07-01 19:42:46 +0000196 LowerPHINode(MBB, LastPHIIt);
Bill Wendling5d409822006-09-28 07:10:24 +0000197
Chris Lattner5f096e22005-10-03 04:47:08 +0000198 return true;
199}
Misha Brukman835702a2005-04-21 22:36:52 +0000200
Jakob Stoklund Olesen70ed9242012-06-25 03:36:12 +0000201/// isImplicitlyDefined - Return true if all defs of VirtReg are implicit-defs.
202/// This includes registers with no defs.
203static bool isImplicitlyDefined(unsigned VirtReg,
204 const MachineRegisterInfo *MRI) {
Owen Andersonb36376e2014-03-17 19:36:09 +0000205 for (MachineInstr &DI : MRI->def_instructions(VirtReg))
206 if (!DI.isImplicitDef())
Jakob Stoklund Olesen70ed9242012-06-25 03:36:12 +0000207 return false;
208 return true;
209}
210
Evan Cheng18e46d42008-06-19 01:21:26 +0000211/// isSourceDefinedByImplicitDef - Return true if all sources of the phi node
212/// are implicit_def's.
Bill Wendling6b8bd512008-05-12 22:15:05 +0000213static bool isSourceDefinedByImplicitDef(const MachineInstr *MPhi,
Evan Cheng18e46d42008-06-19 01:21:26 +0000214 const MachineRegisterInfo *MRI) {
Jakob Stoklund Olesen70ed9242012-06-25 03:36:12 +0000215 for (unsigned i = 1; i != MPhi->getNumOperands(); i += 2)
216 if (!isImplicitlyDefined(MPhi->getOperand(i).getReg(), MRI))
Evan Chengbec201f2008-05-10 00:17:50 +0000217 return false;
Evan Chengbec201f2008-05-10 00:17:50 +0000218 return true;
Evan Cheng33281862008-04-11 17:54:45 +0000219}
220
Evan Cheng94419d62009-03-13 22:59:14 +0000221
Cameron Zwaricha158d392013-02-10 06:42:32 +0000222/// LowerPHINode - Lower the PHI node at the top of the specified block,
Jakob Stoklund Olesen19f235e2009-11-10 22:00:56 +0000223///
Cameron Zwaricha158d392013-02-10 06:42:32 +0000224void PHIElimination::LowerPHINode(MachineBasicBlock &MBB,
Cameron Zwarich867bfcd2013-07-01 19:42:46 +0000225 MachineBasicBlock::iterator LastPHIIt) {
Cameron Zwaricha158d392013-02-10 06:42:32 +0000226 ++NumLowered;
Cameron Zwarich867bfcd2013-07-01 19:42:46 +0000227
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000228 MachineBasicBlock::iterator AfterPHIsIt = std::next(LastPHIIt);
Cameron Zwarich867bfcd2013-07-01 19:42:46 +0000229
Chris Lattner5f096e22005-10-03 04:47:08 +0000230 // Unlink the PHI node from the basic block, but don't delete the PHI yet.
231 MachineInstr *MPhi = MBB.remove(MBB.begin());
Chris Lattnercab0b442003-01-13 20:01:16 +0000232
Evan Cheng33281862008-04-11 17:54:45 +0000233 unsigned NumSrcs = (MPhi->getNumOperands() - 1) / 2;
Chris Lattner5f096e22005-10-03 04:47:08 +0000234 unsigned DestReg = MPhi->getOperand(0).getReg();
Jakob Stoklund Olesen952a6212010-08-18 16:09:47 +0000235 assert(MPhi->getOperand(0).getSubReg() == 0 && "Can't handle sub-reg PHIs");
Evan Cheng7d98a482008-07-03 09:09:37 +0000236 bool isDead = MPhi->getOperand(0).isDead();
Misha Brukman835702a2005-04-21 22:36:52 +0000237
Bill Wendling5d409822006-09-28 07:10:24 +0000238 // Create a new register for the incoming PHI arguments.
Chris Lattner5f096e22005-10-03 04:47:08 +0000239 MachineFunction &MF = *MBB.getParent();
Evan Cheng7d98a482008-07-03 09:09:37 +0000240 unsigned IncomingReg = 0;
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000241 bool reusedIncoming = false; // Is IncomingReg reused from an earlier PHI?
Chris Lattnercab0b442003-01-13 20:01:16 +0000242
Bill Wendling6b8bd512008-05-12 22:15:05 +0000243 // Insert a register to register copy at the top of the current block (but
Chris Lattner5f096e22005-10-03 04:47:08 +0000244 // after any remaining phi nodes) which copies the new incoming register
245 // into the phi node destination.
Eric Christopherfc6de422014-08-05 02:39:49 +0000246 const TargetInstrInfo *TII = MF.getSubtarget().getInstrInfo();
Evan Chengbec201f2008-05-10 00:17:50 +0000247 if (isSourceDefinedByImplicitDef(MPhi, MRI))
Evan Cheng7d98a482008-07-03 09:09:37 +0000248 // If all sources of a PHI node are implicit_def, just emit an
249 // implicit_def instead of a copy.
Bill Wendling67cd3952009-02-03 02:29:34 +0000250 BuildMI(MBB, AfterPHIsIt, MPhi->getDebugLoc(),
Chris Lattnerb06015a2010-02-09 19:54:29 +0000251 TII->get(TargetOpcode::IMPLICIT_DEF), DestReg);
Evan Cheng7d98a482008-07-03 09:09:37 +0000252 else {
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000253 // Can we reuse an earlier PHI node? This only happens for critical edges,
254 // typically those created by tail duplication.
255 unsigned &entry = LoweredPHIs[MPhi];
256 if (entry) {
257 // An identical PHI node was already lowered. Reuse the incoming register.
258 IncomingReg = entry;
259 reusedIncoming = true;
260 ++NumReused;
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000261 DEBUG(dbgs() << "Reusing " << PrintReg(IncomingReg) << " for " << *MPhi);
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000262 } else {
Jakob Stoklund Olesene50d30d2010-07-10 19:08:25 +0000263 const TargetRegisterClass *RC = MF.getRegInfo().getRegClass(DestReg);
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000264 entry = IncomingReg = MF.getRegInfo().createVirtualRegister(RC);
265 }
Jakob Stoklund Olesene50d30d2010-07-10 19:08:25 +0000266 BuildMI(MBB, AfterPHIsIt, MPhi->getDebugLoc(),
267 TII->get(TargetOpcode::COPY), DestReg)
268 .addReg(IncomingReg);
Evan Cheng7d98a482008-07-03 09:09:37 +0000269 }
Chris Lattner5f096e22005-10-03 04:47:08 +0000270
Bill Wendling6b8bd512008-05-12 22:15:05 +0000271 // Update live variable information if there is any.
Chris Lattner5f096e22005-10-03 04:47:08 +0000272 if (LV) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000273 MachineInstr *PHICopy = std::prev(AfterPHIsIt);
Chris Lattner5f096e22005-10-03 04:47:08 +0000274
Evan Cheng7d98a482008-07-03 09:09:37 +0000275 if (IncomingReg) {
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000276 LiveVariables::VarInfo &VI = LV->getVarInfo(IncomingReg);
277
Evan Cheng7d98a482008-07-03 09:09:37 +0000278 // Increment use count of the newly created virtual register.
Jakob Stoklund Olesen38b76e22010-02-23 22:43:58 +0000279 LV->setPHIJoin(IncomingReg);
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000280
281 // When we are reusing the incoming register, it may already have been
282 // killed in this block. The old kill will also have been inserted at
283 // AfterPHIsIt, so it appears before the current PHICopy.
284 if (reusedIncoming)
285 if (MachineInstr *OldKill = VI.findKill(&MBB)) {
David Greene25552922010-01-05 01:24:24 +0000286 DEBUG(dbgs() << "Remove old kill from " << *OldKill);
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000287 LV->removeVirtualRegisterKilled(IncomingReg, OldKill);
288 DEBUG(MBB.dump());
289 }
Evan Chenga5a0c7c2007-04-18 00:36:11 +0000290
Evan Cheng7d98a482008-07-03 09:09:37 +0000291 // Add information to LiveVariables to know that the incoming value is
292 // killed. Note that because the value is defined in several places (once
293 // each for each incoming block), the "def" block and instruction fields
294 // for the VarInfo is not filled in.
295 LV->addVirtualRegisterKilled(IncomingReg, PHICopy);
Evan Cheng7d98a482008-07-03 09:09:37 +0000296 }
Misha Brukman835702a2005-04-21 22:36:52 +0000297
Bill Wendling6b8bd512008-05-12 22:15:05 +0000298 // Since we are going to be deleting the PHI node, if it is the last use of
299 // any registers, or if the value itself is dead, we need to move this
Chris Lattner5f096e22005-10-03 04:47:08 +0000300 // information over to the new copy we just inserted.
Chris Lattner5f096e22005-10-03 04:47:08 +0000301 LV->removeVirtualRegistersKilled(MPhi);
Chris Lattnercab0b442003-01-13 20:01:16 +0000302
Chris Lattner57b21f92005-10-03 07:22:07 +0000303 // If the result is dead, update LV.
Evan Cheng7d98a482008-07-03 09:09:37 +0000304 if (isDead) {
Chris Lattner57b21f92005-10-03 07:22:07 +0000305 LV->addVirtualRegisterDead(DestReg, PHICopy);
Evan Cheng7d98a482008-07-03 09:09:37 +0000306 LV->removeVirtualRegisterDead(DestReg, MPhi);
Chris Lattner5f096e22005-10-03 04:47:08 +0000307 }
308 }
Chris Lattnercab0b442003-01-13 20:01:16 +0000309
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000310 // Update LiveIntervals for the new copy or implicit def.
311 if (LIS) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000312 MachineInstr *NewInstr = std::prev(AfterPHIsIt);
Cameron Zwarich68fbc4f2013-02-20 06:46:32 +0000313 SlotIndex DestCopyIndex = LIS->InsertMachineInstrInMaps(NewInstr);
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000314
315 SlotIndex MBBStartIndex = LIS->getMBBStartIdx(&MBB);
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000316 if (IncomingReg) {
317 // Add the region from the beginning of MBB to the copy instruction to
318 // IncomingReg's live interval.
Mark Lacey9d8103d2013-08-14 23:50:16 +0000319 LiveInterval &IncomingLI = LIS->createEmptyInterval(IncomingReg);
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000320 VNInfo *IncomingVNI = IncomingLI.getVNInfoAt(MBBStartIndex);
321 if (!IncomingVNI)
322 IncomingVNI = IncomingLI.getNextValue(MBBStartIndex,
323 LIS->getVNInfoAllocator());
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000324 IncomingLI.addSegment(LiveInterval::Segment(MBBStartIndex,
325 DestCopyIndex.getRegSlot(),
326 IncomingVNI));
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000327 }
328
Cameron Zwarichd1132922013-02-21 08:51:55 +0000329 LiveInterval &DestLI = LIS->getInterval(DestReg);
Cameron Zwarich3ab4c4b2013-02-21 08:51:58 +0000330 assert(DestLI.begin() != DestLI.end() &&
331 "PHIs should have nonempty LiveIntervals.");
332 if (DestLI.endIndex().isDead()) {
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000333 // A dead PHI's live range begins and ends at the start of the MBB, but
334 // the lowered copy, which will still be dead, needs to begin and end at
335 // the copy instruction.
336 VNInfo *OrigDestVNI = DestLI.getVNInfoAt(MBBStartIndex);
337 assert(OrigDestVNI && "PHI destination should be live at block entry.");
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000338 DestLI.removeSegment(MBBStartIndex, MBBStartIndex.getDeadSlot());
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000339 DestLI.createDeadDef(DestCopyIndex.getRegSlot(),
340 LIS->getVNInfoAllocator());
341 DestLI.removeValNo(OrigDestVNI);
342 } else {
343 // Otherwise, remove the region from the beginning of MBB to the copy
344 // instruction from DestReg's live interval.
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000345 DestLI.removeSegment(MBBStartIndex, DestCopyIndex.getRegSlot());
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000346 VNInfo *DestVNI = DestLI.getVNInfoAt(DestCopyIndex.getRegSlot());
347 assert(DestVNI && "PHI destination should be live at its definition.");
348 DestVNI->def = DestCopyIndex.getRegSlot();
349 }
350 }
351
Bill Wendling6b8bd512008-05-12 22:15:05 +0000352 // Adjust the VRegPHIUseCount map to account for the removal of this PHI node.
Chris Lattner5f096e22005-10-03 04:47:08 +0000353 for (unsigned i = 1; i != MPhi->getNumOperands(); i += 2)
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000354 --VRegPHIUseCount[BBVRegPair(MPhi->getOperand(i+1).getMBB()->getNumber(),
Chris Lattnera5bb3702007-12-30 23:10:15 +0000355 MPhi->getOperand(i).getReg())];
Chris Lattner51ae8172003-05-12 14:28:28 +0000356
Bill Wendling6b8bd512008-05-12 22:15:05 +0000357 // Now loop over all of the incoming arguments, changing them to copy into the
358 // IncomingReg register in the corresponding predecessor basic block.
Evan Chengaacf4f12008-04-03 16:38:20 +0000359 SmallPtrSet<MachineBasicBlock*, 8> MBBsInsertedInto;
Evan Cheng33281862008-04-11 17:54:45 +0000360 for (int i = NumSrcs - 1; i >= 0; --i) {
361 unsigned SrcReg = MPhi->getOperand(i*2+1).getReg();
Jakob Stoklund Olesen952a6212010-08-18 16:09:47 +0000362 unsigned SrcSubReg = MPhi->getOperand(i*2+1).getSubReg();
Jakob Stoklund Olesen70ed9242012-06-25 03:36:12 +0000363 bool SrcUndef = MPhi->getOperand(i*2+1).isUndef() ||
364 isImplicitlyDefined(SrcReg, MRI);
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000365 assert(TargetRegisterInfo::isVirtualRegister(SrcReg) &&
Chris Lattner57b21f92005-10-03 07:22:07 +0000366 "Machine PHI Operands must all be virtual registers!");
Chris Lattner5f096e22005-10-03 04:47:08 +0000367
Lang Hamesa77a3c32009-07-23 04:34:03 +0000368 // Get the MachineBasicBlock equivalent of the BasicBlock that is the source
369 // path the PHI.
370 MachineBasicBlock &opBlock = *MPhi->getOperand(i*2+2).getMBB();
371
Chris Lattner5f096e22005-10-03 04:47:08 +0000372 // Check to make sure we haven't already emitted the copy for this block.
Bill Wendling6b8bd512008-05-12 22:15:05 +0000373 // This can happen because PHI nodes may have multiple entries for the same
374 // basic block.
David Blaikie70573dc2014-11-19 07:49:26 +0000375 if (!MBBsInsertedInto.insert(&opBlock).second)
Chris Lattner57b21f92005-10-03 07:22:07 +0000376 continue; // If the copy has already been emitted, we're done.
Jakob Stoklund Olesen19f235e2009-11-10 22:00:56 +0000377
Bill Wendling6b8bd512008-05-12 22:15:05 +0000378 // Find a safe location to insert the copy, this may be the first terminator
379 // in the block (or end()).
Jakob Stoklund Olesenad205d62009-11-13 21:56:15 +0000380 MachineBasicBlock::iterator InsertPos =
Cameron Zwarichda592a9e2010-12-05 19:51:05 +0000381 findPHICopyInsertPoint(&opBlock, &MBB, SrcReg);
Evan Cheng94419d62009-03-13 22:59:14 +0000382
Chris Lattner57b21f92005-10-03 07:22:07 +0000383 // Insert the copy.
Craig Topperc0196b12014-04-14 00:51:57 +0000384 MachineInstr *NewSrcInstr = nullptr;
Jakob Stoklund Olesen70ed9242012-06-25 03:36:12 +0000385 if (!reusedIncoming && IncomingReg) {
386 if (SrcUndef) {
387 // The source register is undefined, so there is no need for a real
388 // COPY, but we still need to ensure joint dominance by defs.
389 // Insert an IMPLICIT_DEF instruction.
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000390 NewSrcInstr = BuildMI(opBlock, InsertPos, MPhi->getDebugLoc(),
391 TII->get(TargetOpcode::IMPLICIT_DEF),
392 IncomingReg);
Jakob Stoklund Olesen70ed9242012-06-25 03:36:12 +0000393
394 // Clean up the old implicit-def, if there even was one.
395 if (MachineInstr *DefMI = MRI->getVRegDef(SrcReg))
396 if (DefMI->isImplicitDef())
397 ImpDefs.insert(DefMI);
398 } else {
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000399 NewSrcInstr = BuildMI(opBlock, InsertPos, MPhi->getDebugLoc(),
400 TII->get(TargetOpcode::COPY), IncomingReg)
401 .addReg(SrcReg, 0, SrcSubReg);
Jakob Stoklund Olesen70ed9242012-06-25 03:36:12 +0000402 }
403 }
Chris Lattner5f096e22005-10-03 04:47:08 +0000404
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000405 // We only need to update the LiveVariables kill of SrcReg if this was the
406 // last PHI use of SrcReg to be lowered on this CFG edge and it is not live
407 // out of the predecessor. We can also ignore undef sources.
408 if (LV && !SrcUndef &&
409 !VRegPHIUseCount[BBVRegPair(opBlock.getNumber(), SrcReg)] &&
410 !LV->isLiveOut(SrcReg, opBlock)) {
411 // We want to be able to insert a kill of the register if this PHI (aka,
412 // the copy we just inserted) is the last use of the source value. Live
413 // variable analysis conservatively handles this by saying that the value
414 // is live until the end of the block the PHI entry lives in. If the value
415 // really is dead at the PHI copy, there will be no successor blocks which
416 // have the value live-in.
Jakob Stoklund Olesen19f235e2009-11-10 22:00:56 +0000417
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000418 // Okay, if we now know that the value is not live out of the block, we
419 // can add a kill marker in this block saying that it kills the incoming
420 // value!
Chris Lattner57b21f92005-10-03 07:22:07 +0000421
Chris Lattner227e9362006-01-04 07:12:21 +0000422 // In our final twist, we have to decide which instruction kills the
Jakob Stoklund Olesen2d827d62012-07-04 19:52:05 +0000423 // register. In most cases this is the copy, however, terminator
424 // instructions at the end of the block may also use the value. In this
425 // case, we should mark the last such terminator as being the killing
426 // block, not the copy.
427 MachineBasicBlock::iterator KillInst = opBlock.end();
428 MachineBasicBlock::iterator FirstTerm = opBlock.getFirstTerminator();
429 for (MachineBasicBlock::iterator Term = FirstTerm;
430 Term != opBlock.end(); ++Term) {
431 if (Term->readsRegister(SrcReg))
432 KillInst = Term;
433 }
Jakob Stoklund Olesen19f235e2009-11-10 22:00:56 +0000434
Jakob Stoklund Olesen2d827d62012-07-04 19:52:05 +0000435 if (KillInst == opBlock.end()) {
436 // No terminator uses the register.
437
438 if (reusedIncoming || !IncomingReg) {
439 // We may have to rewind a bit if we didn't insert a copy this time.
440 KillInst = FirstTerm;
441 while (KillInst != opBlock.begin()) {
442 --KillInst;
443 if (KillInst->isDebugValue())
444 continue;
445 if (KillInst->readsRegister(SrcReg))
446 break;
447 }
448 } else {
449 // We just inserted this copy.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000450 KillInst = std::prev(InsertPos);
Chris Lattner227e9362006-01-04 07:12:21 +0000451 }
Chris Lattner227e9362006-01-04 07:12:21 +0000452 }
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000453 assert(KillInst->readsRegister(SrcReg) && "Cannot find kill instruction");
Jakob Stoklund Olesen19f235e2009-11-10 22:00:56 +0000454
Chris Lattner227e9362006-01-04 07:12:21 +0000455 // Finally, mark it killed.
456 LV->addVirtualRegisterKilled(SrcReg, KillInst);
Chris Lattner57b21f92005-10-03 07:22:07 +0000457
458 // This vreg no longer lives all of the way through opBlock.
459 unsigned opBlockNum = opBlock.getNumber();
Jakob Stoklund Olesen19f235e2009-11-10 22:00:56 +0000460 LV->getVarInfo(SrcReg).AliveBlocks.reset(opBlockNum);
Chris Lattnercab0b442003-01-13 20:01:16 +0000461 }
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000462
463 if (LIS) {
464 if (NewSrcInstr) {
465 LIS->InsertMachineInstrInMaps(NewSrcInstr);
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000466 LIS->addSegmentToEndOfBlock(IncomingReg, NewSrcInstr);
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000467 }
468
469 if (!SrcUndef &&
470 !VRegPHIUseCount[BBVRegPair(opBlock.getNumber(), SrcReg)]) {
471 LiveInterval &SrcLI = LIS->getInterval(SrcReg);
472
473 bool isLiveOut = false;
474 for (MachineBasicBlock::succ_iterator SI = opBlock.succ_begin(),
475 SE = opBlock.succ_end(); SI != SE; ++SI) {
Cameron Zwarich7c85c942013-02-12 05:48:58 +0000476 SlotIndex startIdx = LIS->getMBBStartIdx(*SI);
477 VNInfo *VNI = SrcLI.getVNInfoAt(startIdx);
478
479 // Definitions by other PHIs are not truly live-in for our purposes.
480 if (VNI && VNI->def != startIdx) {
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000481 isLiveOut = true;
482 break;
483 }
484 }
485
486 if (!isLiveOut) {
487 MachineBasicBlock::iterator KillInst = opBlock.end();
488 MachineBasicBlock::iterator FirstTerm = opBlock.getFirstTerminator();
489 for (MachineBasicBlock::iterator Term = FirstTerm;
490 Term != opBlock.end(); ++Term) {
491 if (Term->readsRegister(SrcReg))
492 KillInst = Term;
493 }
494
495 if (KillInst == opBlock.end()) {
496 // No terminator uses the register.
497
498 if (reusedIncoming || !IncomingReg) {
499 // We may have to rewind a bit if we didn't just insert a copy.
500 KillInst = FirstTerm;
501 while (KillInst != opBlock.begin()) {
502 --KillInst;
503 if (KillInst->isDebugValue())
504 continue;
505 if (KillInst->readsRegister(SrcReg))
506 break;
507 }
508 } else {
509 // We just inserted this copy.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000510 KillInst = std::prev(InsertPos);
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000511 }
512 }
513 assert(KillInst->readsRegister(SrcReg) &&
514 "Cannot find kill instruction");
515
516 SlotIndex LastUseIndex = LIS->getInstructionIndex(KillInst);
Matthias Braun13ddb7c2013-10-10 21:28:43 +0000517 SrcLI.removeSegment(LastUseIndex.getRegSlot(),
518 LIS->getMBBEndIdx(&opBlock));
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000519 }
520 }
521 }
Chris Lattnercab0b442003-01-13 20:01:16 +0000522 }
Jakob Stoklund Olesen19f235e2009-11-10 22:00:56 +0000523
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000524 // Really delete the PHI instruction now, if it is not in the LoweredPHIs map.
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000525 if (reusedIncoming || !IncomingReg) {
526 if (LIS)
527 LIS->RemoveMachineInstrFromMaps(MPhi);
Jakob Stoklund Olesenec20a882009-12-16 18:55:53 +0000528 MF.DeleteMachineInstr(MPhi);
Cameron Zwarich16b64cb2013-02-10 06:42:36 +0000529 }
Chris Lattnercab0b442003-01-13 20:01:16 +0000530}
Bill Wendling5d409822006-09-28 07:10:24 +0000531
532/// analyzePHINodes - Gather information about the PHI nodes in here. In
533/// particular, we want to map the number of uses of a virtual register which is
534/// used in a PHI node. We map that to the BB the vreg is coming from. This is
535/// used later to determine when the vreg is killed in the BB.
536///
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +0000537void PHIElimination::analyzePHINodes(const MachineFunction& MF) {
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000538 for (const auto &MBB : MF)
Alexey Samsonovf74bde62014-04-30 22:17:38 +0000539 for (const auto &BBI : MBB) {
540 if (!BBI.isPHI())
541 break;
542 for (unsigned i = 1, e = BBI.getNumOperands(); i != e; i += 2)
543 ++VRegPHIUseCount[BBVRegPair(BBI.getOperand(i+1).getMBB()->getNumber(),
544 BBI.getOperand(i).getReg())];
545 }
Bill Wendling5d409822006-09-28 07:10:24 +0000546}
Jakob Stoklund Olesen19f235e2009-11-10 22:00:56 +0000547
Cameron Zwaricha3fb8cb2010-12-05 21:39:42 +0000548bool PHIElimination::SplitPHIEdges(MachineFunction &MF,
Cameron Zwarichecd44922011-02-17 06:13:46 +0000549 MachineBasicBlock &MBB,
Cameron Zwarichecd44922011-02-17 06:13:46 +0000550 MachineLoopInfo *MLI) {
Chris Lattnerb06015a2010-02-09 19:54:29 +0000551 if (MBB.empty() || !MBB.front().isPHI() || MBB.isLandingPad())
Jakob Stoklund Olesen4f7fd3b2009-11-11 19:31:31 +0000552 return false; // Quick exit for basic blocks without PHIs.
Jakob Stoklund Olesen736888f2009-11-18 18:01:35 +0000553
Craig Topperc0196b12014-04-14 00:51:57 +0000554 const MachineLoop *CurLoop = MLI ? MLI->getLoopFor(&MBB) : nullptr;
Jakob Stoklund Olesenf62c07f2012-07-20 20:49:53 +0000555 bool IsLoopHeader = CurLoop && &MBB == CurLoop->getHeader();
556
Evan Chengf259efd2010-08-17 01:20:36 +0000557 bool Changed = false;
Evan Cheng2a81dd42011-12-06 22:12:01 +0000558 for (MachineBasicBlock::iterator BBI = MBB.begin(), BBE = MBB.end();
Chris Lattnerb06015a2010-02-09 19:54:29 +0000559 BBI != BBE && BBI->isPHI(); ++BBI) {
Jakob Stoklund Olesen4453dc92009-11-10 22:01:05 +0000560 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2) {
561 unsigned Reg = BBI->getOperand(i).getReg();
562 MachineBasicBlock *PreMBB = BBI->getOperand(i+1).getMBB();
Jakob Stoklund Olesenf62c07f2012-07-20 20:49:53 +0000563 // Is there a critical edge from PreMBB to MBB?
564 if (PreMBB->succ_size() == 1)
565 continue;
566
Evan Cheng647c5592010-08-17 17:43:50 +0000567 // Avoid splitting backedges of loops. It would introduce small
568 // out-of-line blocks into the loop which is very bad for code placement.
Cameron Zwarich15eb9252013-02-12 03:49:25 +0000569 if (PreMBB == &MBB && !SplitAllCriticalEdges)
Jakob Stoklund Olesenf62c07f2012-07-20 20:49:53 +0000570 continue;
Craig Topperc0196b12014-04-14 00:51:57 +0000571 const MachineLoop *PreLoop = MLI ? MLI->getLoopFor(PreMBB) : nullptr;
Cameron Zwarich15eb9252013-02-12 03:49:25 +0000572 if (IsLoopHeader && PreLoop == CurLoop && !SplitAllCriticalEdges)
Jakob Stoklund Olesenf62c07f2012-07-20 20:49:53 +0000573 continue;
574
575 // LV doesn't consider a phi use live-out, so isLiveOut only returns true
576 // when the source register is live-out for some other reason than a phi
577 // use. That means the copy we will insert in PreMBB won't be a kill, and
578 // there is a risk it may not be coalesced away.
579 //
580 // If the copy would be a kill, there is no need to split the edge.
Daniel Jasper8f239f82015-03-03 10:23:11 +0000581 bool ShouldSplit = isLiveOutPastPHIs(Reg, PreMBB);
582 if (!ShouldSplit && !NoPhiElimLiveOutEarlyExit)
Jakob Stoklund Olesenf62c07f2012-07-20 20:49:53 +0000583 continue;
Daniel Jasper8f239f82015-03-03 10:23:11 +0000584 if (ShouldSplit) {
585 DEBUG(dbgs() << PrintReg(Reg) << " live-out before critical edge BB#"
586 << PreMBB->getNumber() << " -> BB#" << MBB.getNumber()
587 << ": " << *BBI);
588 }
Jakob Stoklund Olesenf62c07f2012-07-20 20:49:53 +0000589
590 // If Reg is not live-in to MBB, it means it must be live-in to some
591 // other PreMBB successor, and we can avoid the interference by splitting
592 // the edge.
593 //
594 // If Reg *is* live-in to MBB, the interference is inevitable and a copy
595 // is likely to be left after coalescing. If we are looking at a loop
596 // exiting edge, split it so we won't insert code in the loop, otherwise
597 // don't bother.
Daniel Jasper8f239f82015-03-03 10:23:11 +0000598 ShouldSplit = ShouldSplit && !isLiveIn(Reg, &MBB);
Jakob Stoklund Olesenf62c07f2012-07-20 20:49:53 +0000599
600 // Check for a loop exiting edge.
601 if (!ShouldSplit && CurLoop != PreLoop) {
602 DEBUG({
603 dbgs() << "Split wouldn't help, maybe avoid loop copies?\n";
604 if (PreLoop) dbgs() << "PreLoop: " << *PreLoop;
605 if (CurLoop) dbgs() << "CurLoop: " << *CurLoop;
606 });
607 // This edge could be entering a loop, exiting a loop, or it could be
608 // both: Jumping directly form one loop to the header of a sibling
609 // loop.
610 // Split unless this edge is entering CurLoop from an outer loop.
611 ShouldSplit = PreLoop && !PreLoop->contains(CurLoop);
Evan Cheng647c5592010-08-17 17:43:50 +0000612 }
Daniel Jasper8f239f82015-03-03 10:23:11 +0000613 if (!ShouldSplit && !SplitAllCriticalEdges)
Jakob Stoklund Olesenf62c07f2012-07-20 20:49:53 +0000614 continue;
615 if (!PreMBB->SplitCriticalEdge(&MBB, this)) {
Matt Arsenaultd850a062014-01-22 02:38:23 +0000616 DEBUG(dbgs() << "Failed to split critical edge.\n");
Jakob Stoklund Olesenf62c07f2012-07-20 20:49:53 +0000617 continue;
618 }
619 Changed = true;
620 ++NumCriticalEdgesSplit;
Jakob Stoklund Olesen4453dc92009-11-10 22:01:05 +0000621 }
622 }
Cameron Zwarich0b0cc4d2011-02-17 06:13:43 +0000623 return Changed;
Jakob Stoklund Olesen4453dc92009-11-10 22:01:05 +0000624}
Cameron Zwarichbb9ad312013-02-10 23:29:49 +0000625
626bool PHIElimination::isLiveIn(unsigned Reg, MachineBasicBlock *MBB) {
627 assert((LV || LIS) &&
628 "isLiveIn() requires either LiveVariables or LiveIntervals");
629 if (LIS)
630 return LIS->isLiveInToMBB(LIS->getInterval(Reg), MBB);
631 else
632 return LV->isLiveIn(Reg, *MBB);
633}
634
635bool PHIElimination::isLiveOutPastPHIs(unsigned Reg, MachineBasicBlock *MBB) {
636 assert((LV || LIS) &&
637 "isLiveOutPastPHIs() requires either LiveVariables or LiveIntervals");
638 // LiveVariables considers uses in PHIs to be in the predecessor basic block,
639 // so that a register used only in a PHI is not live out of the block. In
640 // contrast, LiveIntervals considers uses in PHIs to be on the edge rather than
641 // in the predecessor basic block, so that a register used only in a PHI is live
642 // out of the block.
643 if (LIS) {
644 const LiveInterval &LI = LIS->getInterval(Reg);
645 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
646 SE = MBB->succ_end(); SI != SE; ++SI) {
647 if (LI.liveAt(LIS->getMBBStartIdx(*SI)))
648 return true;
649 }
650 return false;
651 } else {
652 return LV->isLiveOut(Reg, *MBB);
653 }
654}