blob: 424f4d0e6e61e7756232133ccd3fbbdfb405cc7e [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.cpp - AMDGPU Common DAG lowering functions -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief This is the parent TargetLowering class for hardware code gen
12/// targets.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUISelLowering.h"
Tom Stellarded882c22013-06-03 17:40:11 +000017#include "AMDGPU.h"
Tom Stellard81d871d2013-11-13 23:36:50 +000018#include "AMDGPUFrameLowering.h"
Matt Arsenaultc791f392014-06-23 18:00:31 +000019#include "AMDGPUIntrinsicInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000020#include "AMDGPURegisterInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000021#include "AMDGPUSubtarget.h"
Tom Stellardacfeebf2013-07-23 01:48:05 +000022#include "R600MachineFunctionInfo.h"
Tom Stellarded882c22013-06-03 17:40:11 +000023#include "SIMachineFunctionInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000024#include "llvm/CodeGen/CallingConvLower.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineRegisterInfo.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Tom Stellardc026e8b2013-06-28 15:47:08 +000029#include "llvm/IR/DataLayout.h"
Oliver Stannard7e7d9832016-02-02 13:52:43 +000030#include "llvm/IR/DiagnosticInfo.h"
Matt Arsenault6e3a4512016-01-18 22:01:13 +000031#include "SIInstrInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000032using namespace llvm;
Matt Arsenault16353872014-04-22 16:42:00 +000033
Tom Stellardaf775432013-10-23 00:44:32 +000034static bool allocateStack(unsigned ValNo, MVT ValVT, MVT LocVT,
35 CCValAssign::LocInfo LocInfo,
36 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Matt Arsenault52226f92013-12-14 18:21:59 +000037 unsigned Offset = State.AllocateStack(ValVT.getStoreSize(),
38 ArgFlags.getOrigAlign());
39 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Tom Stellardaf775432013-10-23 00:44:32 +000040
41 return true;
42}
Tom Stellard75aadc22012-12-11 21:25:42 +000043
Christian Konig2c8f6d52013-03-07 09:03:52 +000044#include "AMDGPUGenCallingConv.inc"
45
Matt Arsenaultc9df7942014-06-11 03:29:54 +000046// Find a larger type to do a load / store of a vector with.
47EVT AMDGPUTargetLowering::getEquivalentMemType(LLVMContext &Ctx, EVT VT) {
48 unsigned StoreSize = VT.getStoreSizeInBits();
49 if (StoreSize <= 32)
50 return EVT::getIntegerVT(Ctx, StoreSize);
51
52 assert(StoreSize % 32 == 0 && "Store size not a multiple of 32");
53 return EVT::getVectorVT(Ctx, MVT::i32, StoreSize / 32);
54}
55
56// Type for a vector that will be loaded to.
57EVT AMDGPUTargetLowering::getEquivalentLoadRegType(LLVMContext &Ctx, EVT VT) {
58 unsigned StoreSize = VT.getStoreSizeInBits();
59 if (StoreSize <= 32)
60 return EVT::getIntegerVT(Ctx, 32);
61
62 return EVT::getVectorVT(Ctx, MVT::i32, StoreSize / 32);
63}
64
Eric Christopher7792e322015-01-30 23:24:40 +000065AMDGPUTargetLowering::AMDGPUTargetLowering(TargetMachine &TM,
66 const AMDGPUSubtarget &STI)
67 : TargetLowering(TM), Subtarget(&STI) {
Matt Arsenaulte54e1c32014-06-23 18:00:44 +000068 setOperationAction(ISD::Constant, MVT::i32, Legal);
69 setOperationAction(ISD::Constant, MVT::i64, Legal);
70 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
71 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
72
73 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
74 setOperationAction(ISD::BRIND, MVT::Other, Expand);
75
Matt Arsenault19c54882015-08-26 18:37:13 +000076 // This is totally unsupported, just custom lower to produce an error.
77 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
78
Tom Stellard75aadc22012-12-11 21:25:42 +000079 // We need to custom lower some of the intrinsics
80 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
81
82 // Library functions. These default to Expand, but we have instructions
83 // for them.
84 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
85 setOperationAction(ISD::FEXP2, MVT::f32, Legal);
86 setOperationAction(ISD::FPOW, MVT::f32, Legal);
87 setOperationAction(ISD::FLOG2, MVT::f32, Legal);
88 setOperationAction(ISD::FABS, MVT::f32, Legal);
89 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
90 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Tom Stellardeddfa692013-12-20 05:11:55 +000091 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Jan Vesely452b0362015-04-12 23:45:05 +000092 setOperationAction(ISD::FMINNUM, MVT::f32, Legal);
93 setOperationAction(ISD::FMAXNUM, MVT::f32, Legal);
Tom Stellard75aadc22012-12-11 21:25:42 +000094
Matt Arsenaultb0055482015-01-21 18:18:25 +000095 setOperationAction(ISD::FROUND, MVT::f32, Custom);
96 setOperationAction(ISD::FROUND, MVT::f64, Custom);
97
Matt Arsenault16e31332014-09-10 21:44:27 +000098 setOperationAction(ISD::FREM, MVT::f32, Custom);
99 setOperationAction(ISD::FREM, MVT::f64, Custom);
100
Matt Arsenault8d630032015-02-20 22:10:41 +0000101 // v_mad_f32 does not support denormals according to some sources.
102 if (!Subtarget->hasFP32Denormals())
103 setOperationAction(ISD::FMAD, MVT::f32, Legal);
104
Matt Arsenault20711b72015-02-20 22:10:45 +0000105 // Expand to fneg + fadd.
106 setOperationAction(ISD::FSUB, MVT::f64, Expand);
107
Tom Stellard75aadc22012-12-11 21:25:42 +0000108 // Lower floating point store/load to integer store/load to reduce the number
109 // of patterns in tablegen.
110 setOperationAction(ISD::STORE, MVT::f32, Promote);
111 AddPromotedToType(ISD::STORE, MVT::f32, MVT::i32);
112
Tom Stellarded2f6142013-07-18 21:43:42 +0000113 setOperationAction(ISD::STORE, MVT::v2f32, Promote);
114 AddPromotedToType(ISD::STORE, MVT::v2f32, MVT::v2i32);
115
Tom Stellard75aadc22012-12-11 21:25:42 +0000116 setOperationAction(ISD::STORE, MVT::v4f32, Promote);
117 AddPromotedToType(ISD::STORE, MVT::v4f32, MVT::v4i32);
118
Tom Stellardaf775432013-10-23 00:44:32 +0000119 setOperationAction(ISD::STORE, MVT::v8f32, Promote);
120 AddPromotedToType(ISD::STORE, MVT::v8f32, MVT::v8i32);
121
122 setOperationAction(ISD::STORE, MVT::v16f32, Promote);
123 AddPromotedToType(ISD::STORE, MVT::v16f32, MVT::v16i32);
124
Tom Stellard7512c082013-07-12 18:14:56 +0000125 setOperationAction(ISD::STORE, MVT::f64, Promote);
126 AddPromotedToType(ISD::STORE, MVT::f64, MVT::i64);
127
Matt Arsenaulte8a076a2014-05-08 18:01:56 +0000128 setOperationAction(ISD::STORE, MVT::v2f64, Promote);
129 AddPromotedToType(ISD::STORE, MVT::v2f64, MVT::v2i64);
130
Tom Stellard2ffc3302013-08-26 15:05:44 +0000131 // Custom lowering of vector stores is required for local address space
132 // stores.
133 setOperationAction(ISD::STORE, MVT::v4i32, Custom);
Tom Stellard2ffc3302013-08-26 15:05:44 +0000134
Tom Stellardfbab8272013-08-16 01:12:11 +0000135 setTruncStoreAction(MVT::v2i32, MVT::v2i16, Custom);
136 setTruncStoreAction(MVT::v2i32, MVT::v2i8, Custom);
137 setTruncStoreAction(MVT::v4i32, MVT::v4i8, Custom);
Matt Arsenaulte389dd52014-03-12 18:45:52 +0000138
Tom Stellardfbab8272013-08-16 01:12:11 +0000139 // XXX: This can be change to Custom, once ExpandVectorStores can
140 // handle 64-bit stores.
141 setTruncStoreAction(MVT::v4i32, MVT::v4i16, Expand);
142
Tom Stellard605e1162014-05-02 15:41:46 +0000143 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
144 setTruncStoreAction(MVT::i64, MVT::i8, Expand);
Matt Arsenaulte389dd52014-03-12 18:45:52 +0000145 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
146 setTruncStoreAction(MVT::v2i64, MVT::v2i1, Expand);
147 setTruncStoreAction(MVT::v4i64, MVT::v4i1, Expand);
148
149
Tom Stellard75aadc22012-12-11 21:25:42 +0000150 setOperationAction(ISD::LOAD, MVT::f32, Promote);
151 AddPromotedToType(ISD::LOAD, MVT::f32, MVT::i32);
152
Tom Stellardadf732c2013-07-18 21:43:48 +0000153 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
154 AddPromotedToType(ISD::LOAD, MVT::v2f32, MVT::v2i32);
155
Tom Stellard75aadc22012-12-11 21:25:42 +0000156 setOperationAction(ISD::LOAD, MVT::v4f32, Promote);
157 AddPromotedToType(ISD::LOAD, MVT::v4f32, MVT::v4i32);
158
Tom Stellardaf775432013-10-23 00:44:32 +0000159 setOperationAction(ISD::LOAD, MVT::v8f32, Promote);
160 AddPromotedToType(ISD::LOAD, MVT::v8f32, MVT::v8i32);
161
162 setOperationAction(ISD::LOAD, MVT::v16f32, Promote);
163 AddPromotedToType(ISD::LOAD, MVT::v16f32, MVT::v16i32);
164
Tom Stellard7512c082013-07-12 18:14:56 +0000165 setOperationAction(ISD::LOAD, MVT::f64, Promote);
166 AddPromotedToType(ISD::LOAD, MVT::f64, MVT::i64);
167
Matt Arsenaulte8a076a2014-05-08 18:01:56 +0000168 setOperationAction(ISD::LOAD, MVT::v2f64, Promote);
169 AddPromotedToType(ISD::LOAD, MVT::v2f64, MVT::v2i64);
170
Tom Stellardd86003e2013-08-14 23:25:00 +0000171 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
172 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f32, Custom);
Tom Stellard967bf582014-02-13 23:34:15 +0000173 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
174 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
Tom Stellardd86003e2013-08-14 23:25:00 +0000175 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2f32, Custom);
Tom Stellard967bf582014-02-13 23:34:15 +0000176 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2i32, Custom);
177 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4f32, Custom);
178 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4i32, Custom);
179 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8f32, Custom);
180 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8i32, Custom);
Tom Stellard0344cdf2013-08-01 15:23:42 +0000181
Matt Arsenaultbd223422015-01-14 01:35:17 +0000182 // There are no 64-bit extloads. These should be done as a 32-bit extload and
183 // an extension to 64-bit.
184 for (MVT VT : MVT::integer_valuetypes()) {
185 setLoadExtAction(ISD::EXTLOAD, MVT::i64, VT, Expand);
186 setLoadExtAction(ISD::SEXTLOAD, MVT::i64, VT, Expand);
187 setLoadExtAction(ISD::ZEXTLOAD, MVT::i64, VT, Expand);
188 }
189
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000190 for (MVT VT : MVT::integer_vector_valuetypes()) {
191 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v2i8, Expand);
192 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v2i8, Expand);
193 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v2i8, Expand);
194 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v4i8, Expand);
195 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v4i8, Expand);
196 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v4i8, Expand);
197 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v2i16, Expand);
198 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v2i16, Expand);
199 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v2i16, Expand);
200 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v4i16, Expand);
201 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v4i16, Expand);
202 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v4i16, Expand);
203 }
Tom Stellardb03edec2013-08-16 01:12:16 +0000204
Tom Stellardaeb45642014-02-04 17:18:43 +0000205 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
206
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000207 if (Subtarget->getGeneration() < AMDGPUSubtarget::SEA_ISLANDS) {
Matt Arsenault46010932014-06-18 17:05:30 +0000208 setOperationAction(ISD::FCEIL, MVT::f64, Custom);
209 setOperationAction(ISD::FTRUNC, MVT::f64, Custom);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000210 setOperationAction(ISD::FRINT, MVT::f64, Custom);
Matt Arsenault46010932014-06-18 17:05:30 +0000211 setOperationAction(ISD::FFLOOR, MVT::f64, Custom);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000212 }
213
Matt Arsenault6e439652014-06-10 19:00:20 +0000214 if (!Subtarget->hasBFI()) {
215 // fcopysign can be done in a single instruction with BFI.
216 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
217 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
218 }
219
Tim Northoverf861de32014-07-18 08:43:24 +0000220 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
221
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000222 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f16, Expand);
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000223 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, MVT::v2f16, Expand);
224 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, MVT::v4f16, Expand);
225 setLoadExtAction(ISD::EXTLOAD, MVT::v8f32, MVT::v8f16, Expand);
226
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000227 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f16, Expand);
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000228 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f16, Expand);
229 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f16, Expand);
230 setLoadExtAction(ISD::EXTLOAD, MVT::v8f64, MVT::v8f16, Expand);
231
Tim Northover00fdbbb2014-07-18 13:01:37 +0000232 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000233 setTruncStoreAction(MVT::v2f32, MVT::v2f16, Expand);
234 setTruncStoreAction(MVT::v4f32, MVT::v4f16, Expand);
235 setTruncStoreAction(MVT::v8f32, MVT::v8f16, Expand);
236
Tim Northover00fdbbb2014-07-18 13:01:37 +0000237 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000238 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Tim Northover00fdbbb2014-07-18 13:01:37 +0000239
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000240 const MVT ScalarIntVTs[] = { MVT::i32, MVT::i64 };
241 for (MVT VT : ScalarIntVTs) {
Matt Arsenault717c1d02014-06-15 21:08:58 +0000242 setOperationAction(ISD::SREM, VT, Expand);
Jan Vesely4a33bc62014-08-12 17:31:17 +0000243 setOperationAction(ISD::SDIV, VT, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000244
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000245 // GPU does not have divrem function for signed or unsigned.
Jan Vesely109efdf2014-06-22 21:43:00 +0000246 setOperationAction(ISD::SDIVREM, VT, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000247 setOperationAction(ISD::UDIVREM, VT, Custom);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000248
249 // GPU does not have [S|U]MUL_LOHI functions as a single instruction.
250 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
251 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
252
253 setOperationAction(ISD::BSWAP, VT, Expand);
254 setOperationAction(ISD::CTTZ, VT, Expand);
255 setOperationAction(ISD::CTLZ, VT, Expand);
256 }
257
Matt Arsenault60425062014-06-10 19:18:28 +0000258 if (!Subtarget->hasBCNT(32))
259 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
260
261 if (!Subtarget->hasBCNT(64))
262 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
263
Matt Arsenault717c1d02014-06-15 21:08:58 +0000264 // The hardware supports 32-bit ROTR, but not ROTL.
265 setOperationAction(ISD::ROTL, MVT::i32, Expand);
266 setOperationAction(ISD::ROTL, MVT::i64, Expand);
267 setOperationAction(ISD::ROTR, MVT::i64, Expand);
268
269 setOperationAction(ISD::MUL, MVT::i64, Expand);
270 setOperationAction(ISD::MULHU, MVT::i64, Expand);
271 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000272 setOperationAction(ISD::UDIV, MVT::i32, Expand);
273 setOperationAction(ISD::UREM, MVT::i32, Expand);
274 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +0000275 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Matt Arsenaultc9961752014-10-03 23:54:56 +0000276 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
277 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000278 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000279
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000280 setOperationAction(ISD::SMIN, MVT::i32, Legal);
281 setOperationAction(ISD::UMIN, MVT::i32, Legal);
282 setOperationAction(ISD::SMAX, MVT::i32, Legal);
283 setOperationAction(ISD::UMAX, MVT::i32, Legal);
284
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000285 if (Subtarget->hasFFBH())
286 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Custom);
287 else
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000288 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
289
290 if (!Subtarget->hasFFBL())
291 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
292
Matt Arsenault5ca3c722016-01-11 16:37:46 +0000293 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
294
Matt Arsenaultf058d672016-01-11 16:50:29 +0000295 setOperationAction(ISD::CTLZ, MVT::i64, Custom);
296 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
297
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000298 static const MVT::SimpleValueType VectorIntTypes[] = {
Tom Stellardf6d80232013-08-21 22:14:17 +0000299 MVT::v2i32, MVT::v4i32
Aaron Watry0a794a462013-06-25 13:55:57 +0000300 };
Aaron Watry0a794a462013-06-25 13:55:57 +0000301
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000302 for (MVT VT : VectorIntTypes) {
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000303 // Expand the following operations for the current type by default.
Aaron Watry0a794a462013-06-25 13:55:57 +0000304 setOperationAction(ISD::ADD, VT, Expand);
305 setOperationAction(ISD::AND, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000306 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
307 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000308 setOperationAction(ISD::MUL, VT, Expand);
309 setOperationAction(ISD::OR, VT, Expand);
310 setOperationAction(ISD::SHL, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000311 setOperationAction(ISD::SRA, VT, Expand);
Matt Arsenault825fb0b2014-06-13 04:00:30 +0000312 setOperationAction(ISD::SRL, VT, Expand);
313 setOperationAction(ISD::ROTL, VT, Expand);
314 setOperationAction(ISD::ROTR, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000315 setOperationAction(ISD::SUB, VT, Expand);
Matt Arsenault825fb0b2014-06-13 04:00:30 +0000316 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000317 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
Jan Vesely109efdf2014-06-22 21:43:00 +0000318 setOperationAction(ISD::SDIV, VT, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000319 setOperationAction(ISD::UDIV, VT, Expand);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000320 setOperationAction(ISD::SREM, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000321 setOperationAction(ISD::UREM, VT, Expand);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000322 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
323 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
Jan Vesely109efdf2014-06-22 21:43:00 +0000324 setOperationAction(ISD::SDIVREM, VT, Custom);
Artyom Skrobov63471332015-10-15 09:18:47 +0000325 setOperationAction(ISD::UDIVREM, VT, Expand);
Matt Arsenaultc4d3d3a2014-06-23 18:00:49 +0000326 setOperationAction(ISD::ADDC, VT, Expand);
327 setOperationAction(ISD::SUBC, VT, Expand);
328 setOperationAction(ISD::ADDE, VT, Expand);
329 setOperationAction(ISD::SUBE, VT, Expand);
Matt Arsenault9fe669c2014-03-06 17:34:03 +0000330 setOperationAction(ISD::SELECT, VT, Expand);
Tom Stellard67ae4762013-07-18 21:43:35 +0000331 setOperationAction(ISD::VSELECT, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000332 setOperationAction(ISD::SELECT_CC, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000333 setOperationAction(ISD::XOR, VT, Expand);
Matt Arsenault13ccc8f2014-06-09 16:20:25 +0000334 setOperationAction(ISD::BSWAP, VT, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000335 setOperationAction(ISD::CTPOP, VT, Expand);
336 setOperationAction(ISD::CTTZ, VT, Expand);
Matt Arsenault85796012014-06-17 17:36:24 +0000337 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000338 setOperationAction(ISD::CTLZ, VT, Expand);
Matt Arsenault85796012014-06-17 17:36:24 +0000339 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000340 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000341 }
Tom Stellarda92ff872013-08-16 23:51:24 +0000342
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000343 static const MVT::SimpleValueType FloatVectorTypes[] = {
Tom Stellardf6d80232013-08-21 22:14:17 +0000344 MVT::v2f32, MVT::v4f32
Tom Stellarda92ff872013-08-16 23:51:24 +0000345 };
Tom Stellarda92ff872013-08-16 23:51:24 +0000346
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000347 for (MVT VT : FloatVectorTypes) {
Tom Stellard175e7a82013-11-27 21:23:39 +0000348 setOperationAction(ISD::FABS, VT, Expand);
Matt Arsenault7c936902014-10-21 23:01:01 +0000349 setOperationAction(ISD::FMINNUM, VT, Expand);
350 setOperationAction(ISD::FMAXNUM, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000351 setOperationAction(ISD::FADD, VT, Expand);
Jan Vesely85f0dbc2014-06-18 17:57:29 +0000352 setOperationAction(ISD::FCEIL, VT, Expand);
Tom Stellard3dbf1f82014-05-02 15:41:47 +0000353 setOperationAction(ISD::FCOS, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000354 setOperationAction(ISD::FDIV, VT, Expand);
Tom Stellard5222a882014-06-20 17:06:05 +0000355 setOperationAction(ISD::FEXP2, VT, Expand);
Tom Stellarda79e9f02014-06-20 17:06:07 +0000356 setOperationAction(ISD::FLOG2, VT, Expand);
Matt Arsenault16e31332014-09-10 21:44:27 +0000357 setOperationAction(ISD::FREM, VT, Expand);
Tom Stellardbfebd1f2014-02-04 17:18:37 +0000358 setOperationAction(ISD::FPOW, VT, Expand);
Tom Stellardad3aff22013-08-16 23:51:29 +0000359 setOperationAction(ISD::FFLOOR, VT, Expand);
Tom Stellardeddfa692013-12-20 05:11:55 +0000360 setOperationAction(ISD::FTRUNC, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000361 setOperationAction(ISD::FMUL, VT, Expand);
Matt Arsenaultc6f8fdb2014-06-26 01:28:05 +0000362 setOperationAction(ISD::FMA, VT, Expand);
Tom Stellardb249b752013-08-16 23:51:33 +0000363 setOperationAction(ISD::FRINT, VT, Expand);
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000364 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Tom Stellarde118b8b2013-10-29 16:37:20 +0000365 setOperationAction(ISD::FSQRT, VT, Expand);
Tom Stellard3dbf1f82014-05-02 15:41:47 +0000366 setOperationAction(ISD::FSIN, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000367 setOperationAction(ISD::FSUB, VT, Expand);
Matt Arsenault616a8e42014-06-01 07:38:21 +0000368 setOperationAction(ISD::FNEG, VT, Expand);
Matt Arsenault9fe669c2014-03-06 17:34:03 +0000369 setOperationAction(ISD::SELECT, VT, Expand);
Matt Arsenault616a8e42014-06-01 07:38:21 +0000370 setOperationAction(ISD::VSELECT, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000371 setOperationAction(ISD::SELECT_CC, VT, Expand);
Matt Arsenault6e439652014-06-10 19:00:20 +0000372 setOperationAction(ISD::FCOPYSIGN, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000373 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000374 }
Matt Arsenaultfae02982014-03-17 18:58:11 +0000375
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000376 setOperationAction(ISD::FNEARBYINT, MVT::f32, Custom);
377 setOperationAction(ISD::FNEARBYINT, MVT::f64, Custom);
378
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000379 setTargetDAGCombine(ISD::AND);
Matt Arsenault24692112015-07-14 18:20:33 +0000380 setTargetDAGCombine(ISD::SHL);
Matt Arsenault33e3ece2016-01-18 22:09:04 +0000381 setTargetDAGCombine(ISD::SRA);
Matt Arsenault80edab92016-01-18 21:43:36 +0000382 setTargetDAGCombine(ISD::SRL);
Tom Stellard50122a52014-04-07 19:45:41 +0000383 setTargetDAGCombine(ISD::MUL);
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000384 setTargetDAGCombine(ISD::SELECT);
Tom Stellardafa8b532014-05-09 16:42:16 +0000385 setTargetDAGCombine(ISD::SELECT_CC);
Matt Arsenaultca3976f2014-07-15 02:06:31 +0000386 setTargetDAGCombine(ISD::STORE);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000387
Matt Arsenault8d630032015-02-20 22:10:41 +0000388 setTargetDAGCombine(ISD::FADD);
389 setTargetDAGCombine(ISD::FSUB);
390
Matt Arsenaultfcdddf92014-11-26 21:23:15 +0000391 setBooleanContents(ZeroOrNegativeOneBooleanContent);
392 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
393
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000394 setSchedulingPreference(Sched::RegPressure);
395 setJumpIsExpensive(true);
396
Matt Arsenault996a0ef2014-08-09 03:46:58 +0000397 // SI at least has hardware support for floating point exceptions, but no way
398 // of using or handling them is implemented. They are also optional in OpenCL
399 // (Section 7.3)
Matt Arsenaultf639c322016-01-28 20:53:42 +0000400 setHasFloatingPointExceptions(Subtarget->hasFPExceptions());
Matt Arsenault996a0ef2014-08-09 03:46:58 +0000401
Matt Arsenaultd5f91fd2014-06-23 18:00:52 +0000402 setSelectIsExpensive(false);
403 PredictableSelectIsExpensive = false;
404
Matt Arsenaultbf0db912015-01-13 20:53:23 +0000405 setFsqrtIsCheap(true);
Matt Arsenaultcf9a9a12014-06-15 19:48:16 +0000406
Matt Arsenault4d801cd2015-11-24 12:05:03 +0000407 // We want to find all load dependencies for long chains of stores to enable
408 // merging into very wide vectors. The problem is with vectors with > 4
409 // elements. MergeConsecutiveStores will attempt to merge these because x8/x16
410 // vectors are a legal type, even though we have to split the loads
411 // usually. When we can more precisely specify load legality per address
412 // space, we should be able to make FindBetterChain/MergeConsecutiveStores
413 // smarter so that they can figure out what to do in 2 iterations without all
414 // N > 4 stores on the same chain.
415 GatherAllAliasesMaxDepth = 16;
416
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000417 // FIXME: Need to really handle these.
418 MaxStoresPerMemcpy = 4096;
419 MaxStoresPerMemmove = 4096;
420 MaxStoresPerMemset = 4096;
Tom Stellard75aadc22012-12-11 21:25:42 +0000421}
422
Tom Stellard28d06de2013-08-05 22:22:07 +0000423//===----------------------------------------------------------------------===//
424// Target Information
425//===----------------------------------------------------------------------===//
426
Mehdi Amini44ede332015-07-09 02:09:04 +0000427MVT AMDGPUTargetLowering::getVectorIdxTy(const DataLayout &) const {
Tom Stellard28d06de2013-08-05 22:22:07 +0000428 return MVT::i32;
429}
430
Matt Arsenaultd5f91fd2014-06-23 18:00:52 +0000431bool AMDGPUTargetLowering::isSelectSupported(SelectSupportKind SelType) const {
432 return true;
433}
434
Matt Arsenault14d46452014-06-15 20:23:38 +0000435// The backend supports 32 and 64 bit floating point immediates.
436// FIXME: Why are we reporting vectors of FP immediates as legal?
437bool AMDGPUTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
438 EVT ScalarVT = VT.getScalarType();
Matt Arsenault2a60de52014-06-15 21:22:52 +0000439 return (ScalarVT == MVT::f32 || ScalarVT == MVT::f64);
Matt Arsenault14d46452014-06-15 20:23:38 +0000440}
441
442// We don't want to shrink f64 / f32 constants.
443bool AMDGPUTargetLowering::ShouldShrinkFPConstant(EVT VT) const {
444 EVT ScalarVT = VT.getScalarType();
445 return (ScalarVT != MVT::f32 && ScalarVT != MVT::f64);
446}
447
Matt Arsenault810cb622014-12-12 00:00:24 +0000448bool AMDGPUTargetLowering::shouldReduceLoadWidth(SDNode *N,
449 ISD::LoadExtType,
450 EVT NewVT) const {
451
452 unsigned NewSize = NewVT.getStoreSizeInBits();
453
454 // If we are reducing to a 32-bit load, this is always better.
455 if (NewSize == 32)
456 return true;
457
458 EVT OldVT = N->getValueType(0);
459 unsigned OldSize = OldVT.getStoreSizeInBits();
460
461 // Don't produce extloads from sub 32-bit types. SI doesn't have scalar
462 // extloads, so doing one requires using a buffer_load. In cases where we
463 // still couldn't use a scalar load, using the wider load shouldn't really
464 // hurt anything.
465
466 // If the old size already had to be an extload, there's no harm in continuing
467 // to reduce the width.
468 return (OldSize < 32);
469}
470
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000471bool AMDGPUTargetLowering::isLoadBitCastBeneficial(EVT LoadTy,
472 EVT CastTy) const {
473 if (LoadTy.getSizeInBits() != CastTy.getSizeInBits())
474 return true;
475
476 unsigned LScalarSize = LoadTy.getScalarType().getSizeInBits();
477 unsigned CastScalarSize = CastTy.getScalarType().getSizeInBits();
478
479 return ((LScalarSize <= CastScalarSize) ||
480 (CastScalarSize >= 32) ||
481 (LScalarSize < 32));
482}
Tom Stellard28d06de2013-08-05 22:22:07 +0000483
Matt Arsenaultb56d8432015-01-13 19:46:48 +0000484// SI+ has instructions for cttz / ctlz for 32-bit values. This is probably also
485// profitable with the expansion for 64-bit since it's generally good to
486// speculate things.
487// FIXME: These should really have the size as a parameter.
488bool AMDGPUTargetLowering::isCheapToSpeculateCttz() const {
489 return true;
490}
491
492bool AMDGPUTargetLowering::isCheapToSpeculateCtlz() const {
493 return true;
494}
495
Tom Stellard75aadc22012-12-11 21:25:42 +0000496//===---------------------------------------------------------------------===//
Tom Stellardc54731a2013-07-23 23:55:03 +0000497// Target Properties
498//===---------------------------------------------------------------------===//
499
500bool AMDGPUTargetLowering::isFAbsFree(EVT VT) const {
501 assert(VT.isFloatingPoint());
Matt Arsenaulta1474382014-08-15 18:42:15 +0000502 return VT == MVT::f32 || VT == MVT::f64;
Tom Stellardc54731a2013-07-23 23:55:03 +0000503}
504
505bool AMDGPUTargetLowering::isFNegFree(EVT VT) const {
506 assert(VT.isFloatingPoint());
Matt Arsenault13623d02014-08-15 18:42:18 +0000507 return VT == MVT::f32 || VT == MVT::f64;
Tom Stellardc54731a2013-07-23 23:55:03 +0000508}
509
Matt Arsenault65ad1602015-05-24 00:51:27 +0000510bool AMDGPUTargetLowering:: storeOfVectorConstantIsCheap(EVT MemVT,
511 unsigned NumElem,
512 unsigned AS) const {
513 return true;
514}
515
Matt Arsenault61dc2352015-10-12 23:59:50 +0000516bool AMDGPUTargetLowering::aggressivelyPreferBuildVectorSources(EVT VecVT) const {
517 // There are few operations which truly have vector input operands. Any vector
518 // operation is going to involve operations on each component, and a
519 // build_vector will be a copy per element, so it always makes sense to use a
520 // build_vector input in place of the extracted element to avoid a copy into a
521 // super register.
522 //
523 // We should probably only do this if all users are extracts only, but this
524 // should be the common case.
525 return true;
526}
527
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000528bool AMDGPUTargetLowering::isTruncateFree(EVT Source, EVT Dest) const {
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000529 // Truncate is just accessing a subregister.
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000530 return Dest.bitsLT(Source) && (Dest.getSizeInBits() % 32 == 0);
531}
532
533bool AMDGPUTargetLowering::isTruncateFree(Type *Source, Type *Dest) const {
534 // Truncate is just accessing a subregister.
535 return Dest->getPrimitiveSizeInBits() < Source->getPrimitiveSizeInBits() &&
536 (Dest->getPrimitiveSizeInBits() % 32 == 0);
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000537}
538
Matt Arsenaultb517c812014-03-27 17:23:31 +0000539bool AMDGPUTargetLowering::isZExtFree(Type *Src, Type *Dest) const {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000540 unsigned SrcSize = Src->getScalarSizeInBits();
541 unsigned DestSize = Dest->getScalarSizeInBits();
Matt Arsenaultb517c812014-03-27 17:23:31 +0000542
543 return SrcSize == 32 && DestSize == 64;
544}
545
546bool AMDGPUTargetLowering::isZExtFree(EVT Src, EVT Dest) const {
547 // Any register load of a 64-bit value really requires 2 32-bit moves. For all
548 // practical purposes, the extra mov 0 to load a 64-bit is free. As used,
549 // this will enable reducing 64-bit operations the 32-bit, which is always
550 // good.
551 return Src == MVT::i32 && Dest == MVT::i64;
552}
553
Aaron Ballman3c81e462014-06-26 13:45:47 +0000554bool AMDGPUTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
555 return isZExtFree(Val.getValueType(), VT2);
556}
557
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000558bool AMDGPUTargetLowering::isNarrowingProfitable(EVT SrcVT, EVT DestVT) const {
559 // There aren't really 64-bit registers, but pairs of 32-bit ones and only a
560 // limited number of native 64-bit operations. Shrinking an operation to fit
561 // in a single 32-bit register should always be helpful. As currently used,
562 // this is much less general than the name suggests, and is only used in
563 // places trying to reduce the sizes of loads. Shrinking loads to < 32-bits is
564 // not profitable, and may actually be harmful.
565 return SrcVT.getSizeInBits() > 32 && DestVT.getSizeInBits() == 32;
566}
567
Tom Stellardc54731a2013-07-23 23:55:03 +0000568//===---------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000569// TargetLowering Callbacks
570//===---------------------------------------------------------------------===//
571
Christian Konig2c8f6d52013-03-07 09:03:52 +0000572void AMDGPUTargetLowering::AnalyzeFormalArguments(CCState &State,
573 const SmallVectorImpl<ISD::InputArg> &Ins) const {
574
575 State.AnalyzeFormalArguments(Ins, CC_AMDGPU);
Tom Stellard75aadc22012-12-11 21:25:42 +0000576}
577
Marek Olsak8a0f3352016-01-13 17:23:04 +0000578void AMDGPUTargetLowering::AnalyzeReturn(CCState &State,
579 const SmallVectorImpl<ISD::OutputArg> &Outs) const {
580
581 State.AnalyzeReturn(Outs, RetCC_SI);
582}
583
Tom Stellard75aadc22012-12-11 21:25:42 +0000584SDValue AMDGPUTargetLowering::LowerReturn(
585 SDValue Chain,
586 CallingConv::ID CallConv,
587 bool isVarArg,
588 const SmallVectorImpl<ISD::OutputArg> &Outs,
589 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000590 SDLoc DL, SelectionDAG &DAG) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000591 return DAG.getNode(AMDGPUISD::RET_FLAG, DL, MVT::Other, Chain);
592}
593
594//===---------------------------------------------------------------------===//
595// Target specific lowering
596//===---------------------------------------------------------------------===//
597
Matt Arsenault16353872014-04-22 16:42:00 +0000598SDValue AMDGPUTargetLowering::LowerCall(CallLoweringInfo &CLI,
599 SmallVectorImpl<SDValue> &InVals) const {
600 SDValue Callee = CLI.Callee;
601 SelectionDAG &DAG = CLI.DAG;
602
603 const Function &Fn = *DAG.getMachineFunction().getFunction();
604
605 StringRef FuncName("<unknown>");
606
Matt Arsenaultde1c34102014-04-25 22:22:01 +0000607 if (const ExternalSymbolSDNode *G = dyn_cast<ExternalSymbolSDNode>(Callee))
608 FuncName = G->getSymbol();
609 else if (const GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Matt Arsenault16353872014-04-22 16:42:00 +0000610 FuncName = G->getGlobal()->getName();
611
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000612 DiagnosticInfoUnsupported NoCalls(
613 Fn, "unsupported call to function " + FuncName, CLI.DL.getDebugLoc());
Matt Arsenault16353872014-04-22 16:42:00 +0000614 DAG.getContext()->diagnose(NoCalls);
615 return SDValue();
616}
617
Matt Arsenault19c54882015-08-26 18:37:13 +0000618SDValue AMDGPUTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
619 SelectionDAG &DAG) const {
620 const Function &Fn = *DAG.getMachineFunction().getFunction();
621
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000622 DiagnosticInfoUnsupported NoDynamicAlloca(Fn, "unsupported dynamic alloca",
623 SDLoc(Op).getDebugLoc());
Matt Arsenault19c54882015-08-26 18:37:13 +0000624 DAG.getContext()->diagnose(NoDynamicAlloca);
625 return SDValue();
626}
627
Matt Arsenault14d46452014-06-15 20:23:38 +0000628SDValue AMDGPUTargetLowering::LowerOperation(SDValue Op,
629 SelectionDAG &DAG) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000630 switch (Op.getOpcode()) {
631 default:
632 Op.getNode()->dump();
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +0000633 llvm_unreachable("Custom lowering code for this"
634 "instruction is not implemented yet!");
Tom Stellard75aadc22012-12-11 21:25:42 +0000635 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000636 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Tom Stellardd86003e2013-08-14 23:25:00 +0000637 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
638 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
Tom Stellard81d871d2013-11-13 23:36:50 +0000639 case ISD::FrameIndex: return LowerFrameIndex(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000640 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
641 case ISD::UDIVREM: return LowerUDIVREM(Op, DAG);
Jan Vesely109efdf2014-06-22 21:43:00 +0000642 case ISD::SDIVREM: return LowerSDIVREM(Op, DAG);
Matt Arsenault16e31332014-09-10 21:44:27 +0000643 case ISD::FREM: return LowerFREM(Op, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +0000644 case ISD::FCEIL: return LowerFCEIL(Op, DAG);
645 case ISD::FTRUNC: return LowerFTRUNC(Op, DAG);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000646 case ISD::FRINT: return LowerFRINT(Op, DAG);
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000647 case ISD::FNEARBYINT: return LowerFNEARBYINT(Op, DAG);
Matt Arsenaultb0055482015-01-21 18:18:25 +0000648 case ISD::FROUND: return LowerFROUND(Op, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +0000649 case ISD::FFLOOR: return LowerFFLOOR(Op, DAG);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +0000650 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Tom Stellardc947d8c2013-10-30 17:22:05 +0000651 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Matt Arsenaultc9961752014-10-03 23:54:56 +0000652 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
653 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Matt Arsenaultf058d672016-01-11 16:50:29 +0000654 case ISD::CTLZ:
655 case ISD::CTLZ_ZERO_UNDEF:
656 return LowerCTLZ(Op, DAG);
Matt Arsenault19c54882015-08-26 18:37:13 +0000657 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000658 }
659 return Op;
660}
661
Matt Arsenaultd125d742014-03-27 17:23:24 +0000662void AMDGPUTargetLowering::ReplaceNodeResults(SDNode *N,
663 SmallVectorImpl<SDValue> &Results,
664 SelectionDAG &DAG) const {
665 switch (N->getOpcode()) {
666 case ISD::SIGN_EXTEND_INREG:
667 // Different parts of legalization seem to interpret which type of
668 // sign_extend_inreg is the one to check for custom lowering. The extended
669 // from type is what really matters, but some places check for custom
670 // lowering of the result type. This results in trying to use
671 // ReplaceNodeResults to sext_in_reg to an illegal type, so we'll just do
672 // nothing here and let the illegal result integer be handled normally.
673 return;
Matt Arsenaultd125d742014-03-27 17:23:24 +0000674 default:
675 return;
676 }
677}
678
Matt Arsenault40100882014-05-21 22:59:17 +0000679// FIXME: This implements accesses to initialized globals in the constant
680// address space by copying them to private and accessing that. It does not
681// properly handle illegal types or vectors. The private vector loads are not
682// scalarized, and the illegal scalars hit an assertion. This technique will not
683// work well with large initializers, and this should eventually be
684// removed. Initialized globals should be placed into a data section that the
685// runtime will load into a buffer before the kernel is executed. Uses of the
686// global need to be replaced with a pointer loaded from an implicit kernel
687// argument into this buffer holding the copy of the data, which will remove the
688// need for any of this.
Tom Stellard04c0e982014-01-22 19:24:21 +0000689SDValue AMDGPUTargetLowering::LowerConstantInitializer(const Constant* Init,
690 const GlobalValue *GV,
691 const SDValue &InitPtr,
692 SDValue Chain,
693 SelectionDAG &DAG) const {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000694 const DataLayout &TD = DAG.getDataLayout();
Tom Stellard04c0e982014-01-22 19:24:21 +0000695 SDLoc DL(InitPtr);
Matt Arsenault41aa27c2014-06-14 04:26:01 +0000696 Type *InitTy = Init->getType();
697
Tom Stellard04c0e982014-01-22 19:24:21 +0000698 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Init)) {
Matt Arsenault41aa27c2014-06-14 04:26:01 +0000699 EVT VT = EVT::getEVT(InitTy);
700 PointerType *PtrTy = PointerType::get(InitTy, AMDGPUAS::PRIVATE_ADDRESS);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000701 return DAG.getStore(Chain, DL, DAG.getConstant(*CI, DL, VT), InitPtr,
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000702 MachinePointerInfo(UndefValue::get(PtrTy)), false,
703 false, TD.getPrefTypeAlignment(InitTy));
Matt Arsenault46013d92014-05-11 21:24:41 +0000704 }
705
706 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(Init)) {
Tom Stellard04c0e982014-01-22 19:24:21 +0000707 EVT VT = EVT::getEVT(CFP->getType());
708 PointerType *PtrTy = PointerType::get(CFP->getType(), 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000709 return DAG.getStore(Chain, DL, DAG.getConstantFP(*CFP, DL, VT), InitPtr,
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000710 MachinePointerInfo(UndefValue::get(PtrTy)), false,
711 false, TD.getPrefTypeAlignment(CFP->getType()));
Matt Arsenault46013d92014-05-11 21:24:41 +0000712 }
713
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000714 if (StructType *ST = dyn_cast<StructType>(InitTy)) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000715 const StructLayout *SL = TD.getStructLayout(ST);
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000716
Tom Stellard04c0e982014-01-22 19:24:21 +0000717 EVT PtrVT = InitPtr.getValueType();
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000718 SmallVector<SDValue, 8> Chains;
719
720 for (unsigned I = 0, N = ST->getNumElements(); I != N; ++I) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000721 SDValue Offset = DAG.getConstant(SL->getElementOffset(I), DL, PtrVT);
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000722 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, InitPtr, Offset);
723
724 Constant *Elt = Init->getAggregateElement(I);
725 Chains.push_back(LowerConstantInitializer(Elt, GV, Ptr, Chain, DAG));
726 }
727
728 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
729 }
730
731 if (SequentialType *SeqTy = dyn_cast<SequentialType>(InitTy)) {
732 EVT PtrVT = InitPtr.getValueType();
733
734 unsigned NumElements;
735 if (ArrayType *AT = dyn_cast<ArrayType>(SeqTy))
736 NumElements = AT->getNumElements();
737 else if (VectorType *VT = dyn_cast<VectorType>(SeqTy))
738 NumElements = VT->getNumElements();
739 else
740 llvm_unreachable("Unexpected type");
741
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000742 unsigned EltSize = TD.getTypeAllocSize(SeqTy->getElementType());
Tom Stellard04c0e982014-01-22 19:24:21 +0000743 SmallVector<SDValue, 8> Chains;
744 for (unsigned i = 0; i < NumElements; ++i) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000745 SDValue Offset = DAG.getConstant(i * EltSize, DL, PtrVT);
Tom Stellard04c0e982014-01-22 19:24:21 +0000746 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, InitPtr, Offset);
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000747
748 Constant *Elt = Init->getAggregateElement(i);
749 Chains.push_back(LowerConstantInitializer(Elt, GV, Ptr, Chain, DAG));
Tom Stellard04c0e982014-01-22 19:24:21 +0000750 }
Matt Arsenault46013d92014-05-11 21:24:41 +0000751
Craig Topper48d114b2014-04-26 18:35:24 +0000752 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Tom Stellard04c0e982014-01-22 19:24:21 +0000753 }
Matt Arsenault46013d92014-05-11 21:24:41 +0000754
Matt Arsenaulte682a192014-06-14 04:26:05 +0000755 if (isa<UndefValue>(Init)) {
756 EVT VT = EVT::getEVT(InitTy);
757 PointerType *PtrTy = PointerType::get(InitTy, AMDGPUAS::PRIVATE_ADDRESS);
758 return DAG.getStore(Chain, DL, DAG.getUNDEF(VT), InitPtr,
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000759 MachinePointerInfo(UndefValue::get(PtrTy)), false,
760 false, TD.getPrefTypeAlignment(InitTy));
Matt Arsenaulte682a192014-06-14 04:26:05 +0000761 }
762
Matt Arsenault46013d92014-05-11 21:24:41 +0000763 Init->dump();
764 llvm_unreachable("Unhandled constant initializer");
Tom Stellard04c0e982014-01-22 19:24:21 +0000765}
766
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000767static bool hasDefinedInitializer(const GlobalValue *GV) {
768 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
769 if (!GVar || !GVar->hasInitializer())
770 return false;
771
772 if (isa<UndefValue>(GVar->getInitializer()))
773 return false;
774
775 return true;
776}
777
Tom Stellardc026e8b2013-06-28 15:47:08 +0000778SDValue AMDGPUTargetLowering::LowerGlobalAddress(AMDGPUMachineFunction* MFI,
779 SDValue Op,
780 SelectionDAG &DAG) const {
781
Mehdi Amini44ede332015-07-09 02:09:04 +0000782 const DataLayout &DL = DAG.getDataLayout();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000783 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Op);
Tom Stellardc026e8b2013-06-28 15:47:08 +0000784 const GlobalValue *GV = G->getGlobal();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000785
Tom Stellard04c0e982014-01-22 19:24:21 +0000786 switch (G->getAddressSpace()) {
Tom Stellard04c0e982014-01-22 19:24:21 +0000787 case AMDGPUAS::LOCAL_ADDRESS: {
788 // XXX: What does the value of G->getOffset() mean?
789 assert(G->getOffset() == 0 &&
790 "Do not know what to do with an non-zero offset");
Tom Stellardc026e8b2013-06-28 15:47:08 +0000791
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000792 // TODO: We could emit code to handle the initialization somewhere.
793 if (hasDefinedInitializer(GV))
794 break;
795
Tom Stellard04c0e982014-01-22 19:24:21 +0000796 unsigned Offset;
797 if (MFI->LocalMemoryObjects.count(GV) == 0) {
Matt Arsenault7f833972016-02-05 19:47:29 +0000798 unsigned Align = GV->getAlignment();
799 if (Align == 0)
800 Align = DL.getABITypeAlignment(GV->getValueType());
801
802 /// TODO: We should sort these to minimize wasted space due to alignment
803 /// padding. Currently the padding is decided by the first encountered use
804 /// during lowering.
805 Offset = MFI->LDSSize = alignTo(MFI->LDSSize, Align);
Tom Stellard04c0e982014-01-22 19:24:21 +0000806 MFI->LocalMemoryObjects[GV] = Offset;
Matt Arsenault7f833972016-02-05 19:47:29 +0000807 MFI->LDSSize += DL.getTypeAllocSize(GV->getValueType());
Tom Stellard04c0e982014-01-22 19:24:21 +0000808 } else {
809 Offset = MFI->LocalMemoryObjects[GV];
810 }
811
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000812 return DAG.getConstant(Offset, SDLoc(Op),
Mehdi Amini44ede332015-07-09 02:09:04 +0000813 getPointerTy(DL, AMDGPUAS::LOCAL_ADDRESS));
Tom Stellard04c0e982014-01-22 19:24:21 +0000814 }
815 case AMDGPUAS::CONSTANT_ADDRESS: {
816 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
Manuel Jacob5f6eaac2016-01-16 20:30:46 +0000817 Type *EltType = GV->getValueType();
Mehdi Amini44ede332015-07-09 02:09:04 +0000818 unsigned Size = DL.getTypeAllocSize(EltType);
819 unsigned Alignment = DL.getPrefTypeAlignment(EltType);
Tom Stellard04c0e982014-01-22 19:24:21 +0000820
Mehdi Amini44ede332015-07-09 02:09:04 +0000821 MVT PrivPtrVT = getPointerTy(DL, AMDGPUAS::PRIVATE_ADDRESS);
822 MVT ConstPtrVT = getPointerTy(DL, AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenaulte682a192014-06-14 04:26:05 +0000823
Tom Stellard04c0e982014-01-22 19:24:21 +0000824 int FI = FrameInfo->CreateStackObject(Size, Alignment, false);
Matt Arsenaulte682a192014-06-14 04:26:05 +0000825 SDValue InitPtr = DAG.getFrameIndex(FI, PrivPtrVT);
826
827 const GlobalVariable *Var = cast<GlobalVariable>(GV);
828 if (!Var->hasInitializer()) {
829 // This has no use, but bugpoint will hit it.
830 return DAG.getZExtOrTrunc(InitPtr, SDLoc(Op), ConstPtrVT);
831 }
832
833 const Constant *Init = Var->getInitializer();
Tom Stellard04c0e982014-01-22 19:24:21 +0000834 SmallVector<SDNode*, 8> WorkList;
835
836 for (SDNode::use_iterator I = DAG.getEntryNode()->use_begin(),
837 E = DAG.getEntryNode()->use_end(); I != E; ++I) {
838 if (I->getOpcode() != AMDGPUISD::REGISTER_LOAD && I->getOpcode() != ISD::LOAD)
839 continue;
840 WorkList.push_back(*I);
841 }
842 SDValue Chain = LowerConstantInitializer(Init, GV, InitPtr, DAG.getEntryNode(), DAG);
843 for (SmallVector<SDNode*, 8>::iterator I = WorkList.begin(),
844 E = WorkList.end(); I != E; ++I) {
845 SmallVector<SDValue, 8> Ops;
846 Ops.push_back(Chain);
847 for (unsigned i = 1; i < (*I)->getNumOperands(); ++i) {
848 Ops.push_back((*I)->getOperand(i));
849 }
Craig Topper8c0b4d02014-04-28 05:57:50 +0000850 DAG.UpdateNodeOperands(*I, Ops);
Tom Stellard04c0e982014-01-22 19:24:21 +0000851 }
Matt Arsenaulte682a192014-06-14 04:26:05 +0000852 return DAG.getZExtOrTrunc(InitPtr, SDLoc(Op), ConstPtrVT);
Tom Stellard04c0e982014-01-22 19:24:21 +0000853 }
854 }
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000855
856 const Function &Fn = *DAG.getMachineFunction().getFunction();
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000857 DiagnosticInfoUnsupported BadInit(
858 Fn, "unsupported initializer for address space", SDLoc(Op).getDebugLoc());
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000859 DAG.getContext()->diagnose(BadInit);
860 return SDValue();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000861}
862
Tom Stellardd86003e2013-08-14 23:25:00 +0000863SDValue AMDGPUTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
864 SelectionDAG &DAG) const {
865 SmallVector<SDValue, 8> Args;
Tom Stellardd86003e2013-08-14 23:25:00 +0000866
Tom Stellardff5cf0e2015-04-23 22:59:24 +0000867 for (const SDUse &U : Op->ops())
868 DAG.ExtractVectorElements(U.get(), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000869
Craig Topper48d114b2014-04-26 18:35:24 +0000870 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000871}
872
873SDValue AMDGPUTargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op,
874 SelectionDAG &DAG) const {
875
876 SmallVector<SDValue, 8> Args;
Tom Stellardd86003e2013-08-14 23:25:00 +0000877 unsigned Start = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Matt Arsenault9ec3cf22014-04-11 17:47:30 +0000878 EVT VT = Op.getValueType();
879 DAG.ExtractVectorElements(Op.getOperand(0), Args, Start,
880 VT.getVectorNumElements());
Tom Stellardd86003e2013-08-14 23:25:00 +0000881
Craig Topper48d114b2014-04-26 18:35:24 +0000882 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000883}
884
Tom Stellard81d871d2013-11-13 23:36:50 +0000885SDValue AMDGPUTargetLowering::LowerFrameIndex(SDValue Op,
886 SelectionDAG &DAG) const {
887
888 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopher7792e322015-01-30 23:24:40 +0000889 const AMDGPUFrameLowering *TFL = Subtarget->getFrameLowering();
Tom Stellard81d871d2013-11-13 23:36:50 +0000890
Matt Arsenault10da3b22014-06-11 03:30:06 +0000891 FrameIndexSDNode *FIN = cast<FrameIndexSDNode>(Op);
Tom Stellard81d871d2013-11-13 23:36:50 +0000892
893 unsigned FrameIndex = FIN->getIndex();
James Y Knight5567baf2015-08-15 02:32:35 +0000894 unsigned IgnoredFrameReg;
895 unsigned Offset =
896 TFL->getFrameIndexReference(MF, FrameIndex, IgnoredFrameReg);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000897 return DAG.getConstant(Offset * 4 * TFL->getStackWidth(MF), SDLoc(Op),
Tom Stellard81d871d2013-11-13 23:36:50 +0000898 Op.getValueType());
899}
Tom Stellardd86003e2013-08-14 23:25:00 +0000900
Tom Stellard75aadc22012-12-11 21:25:42 +0000901SDValue AMDGPUTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
902 SelectionDAG &DAG) const {
903 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000904 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000905 EVT VT = Op.getValueType();
906
907 switch (IntrinsicID) {
908 default: return Op;
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000909 case AMDGPUIntrinsic::AMDGPU_clamp:
910 case AMDGPUIntrinsic::AMDIL_clamp: // Legacy name.
911 return DAG.getNode(AMDGPUISD::CLAMP, DL, VT,
912 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
913
Matt Arsenaultbef34e22016-01-22 21:30:34 +0000914 case Intrinsic::AMDGPU_ldexp: // Legacy name
Matt Arsenault2e7cc482014-08-15 17:30:25 +0000915 return DAG.getNode(AMDGPUISD::LDEXP, DL, VT, Op.getOperand(1),
916 Op.getOperand(2));
917
Matt Arsenault4c537172014-03-31 18:21:18 +0000918 case AMDGPUIntrinsic::AMDGPU_bfe_i32:
919 return DAG.getNode(AMDGPUISD::BFE_I32, DL, VT,
920 Op.getOperand(1),
921 Op.getOperand(2),
922 Op.getOperand(3));
923
924 case AMDGPUIntrinsic::AMDGPU_bfe_u32:
925 return DAG.getNode(AMDGPUISD::BFE_U32, DL, VT,
926 Op.getOperand(1),
927 Op.getOperand(2),
928 Op.getOperand(3));
929
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000930 case AMDGPUIntrinsic::AMDIL_exp: // Legacy name.
931 return DAG.getNode(ISD::FEXP2, DL, VT, Op.getOperand(1));
932
Matt Arsenaultd0792852015-12-14 17:25:38 +0000933 case AMDGPUIntrinsic::AMDGPU_brev: // Legacy name
934 return DAG.getNode(ISD::BITREVERSE, DL, VT, Op.getOperand(1));
Tom Stellard75aadc22012-12-11 21:25:42 +0000935 }
936}
937
Tom Stellard75aadc22012-12-11 21:25:42 +0000938/// \brief Generate Min/Max node
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000939SDValue AMDGPUTargetLowering::CombineFMinMaxLegacy(SDLoc DL,
940 EVT VT,
941 SDValue LHS,
942 SDValue RHS,
943 SDValue True,
944 SDValue False,
945 SDValue CC,
946 DAGCombinerInfo &DCI) const {
947 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
948 return SDValue();
949
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000950 if (!(LHS == True && RHS == False) && !(LHS == False && RHS == True))
951 return SDValue();
Tom Stellard75aadc22012-12-11 21:25:42 +0000952
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000953 SelectionDAG &DAG = DCI.DAG;
Tom Stellard75aadc22012-12-11 21:25:42 +0000954 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(CC)->get();
955 switch (CCOpcode) {
956 case ISD::SETOEQ:
957 case ISD::SETONE:
958 case ISD::SETUNE:
959 case ISD::SETNE:
960 case ISD::SETUEQ:
961 case ISD::SETEQ:
962 case ISD::SETFALSE:
963 case ISD::SETFALSE2:
964 case ISD::SETTRUE:
965 case ISD::SETTRUE2:
966 case ISD::SETUO:
967 case ISD::SETO:
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000968 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000969 case ISD::SETULE:
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000970 case ISD::SETULT: {
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000971 if (LHS == True)
972 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
973 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
974 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000975 case ISD::SETOLE:
976 case ISD::SETOLT:
977 case ISD::SETLE:
978 case ISD::SETLT: {
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000979 // Ordered. Assume ordered for undefined.
980
981 // Only do this after legalization to avoid interfering with other combines
982 // which might occur.
983 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG &&
984 !DCI.isCalledByLegalizer())
985 return SDValue();
Marek Olsakbe047802014-12-07 12:19:03 +0000986
Matt Arsenault36094d72014-11-15 05:02:57 +0000987 // We need to permute the operands to get the correct NaN behavior. The
988 // selected operand is the second one based on the failing compare with NaN,
989 // so permute it based on the compare type the hardware uses.
990 if (LHS == True)
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000991 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
992 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000993 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000994 case ISD::SETUGE:
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000995 case ISD::SETUGT: {
Matt Arsenault36094d72014-11-15 05:02:57 +0000996 if (LHS == True)
997 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
998 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000999 }
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001000 case ISD::SETGT:
1001 case ISD::SETGE:
1002 case ISD::SETOGE:
1003 case ISD::SETOGT: {
1004 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG &&
1005 !DCI.isCalledByLegalizer())
1006 return SDValue();
1007
1008 if (LHS == True)
1009 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
1010 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
1011 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001012 case ISD::SETCC_INVALID:
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +00001013 llvm_unreachable("Invalid setcc condcode!");
Tom Stellard75aadc22012-12-11 21:25:42 +00001014 }
Tom Stellardafa8b532014-05-09 16:42:16 +00001015 return SDValue();
Tom Stellard75aadc22012-12-11 21:25:42 +00001016}
1017
Matt Arsenault6e3a4512016-01-18 22:01:13 +00001018std::pair<SDValue, SDValue>
1019AMDGPUTargetLowering::split64BitValue(SDValue Op, SelectionDAG &DAG) const {
1020 SDLoc SL(Op);
1021
1022 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1023
1024 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1025 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1026
1027 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
1028 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
1029
1030 return std::make_pair(Lo, Hi);
1031}
1032
Matt Arsenault33e3ece2016-01-18 22:09:04 +00001033SDValue AMDGPUTargetLowering::getLoHalf64(SDValue Op, SelectionDAG &DAG) const {
1034 SDLoc SL(Op);
1035
1036 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1037 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1038 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
1039}
1040
1041SDValue AMDGPUTargetLowering::getHiHalf64(SDValue Op, SelectionDAG &DAG) const {
1042 SDLoc SL(Op);
1043
1044 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1045 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1046 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
1047}
1048
Matt Arsenault83e60582014-07-24 17:10:35 +00001049SDValue AMDGPUTargetLowering::ScalarizeVectorLoad(const SDValue Op,
1050 SelectionDAG &DAG) const {
1051 LoadSDNode *Load = cast<LoadSDNode>(Op);
1052 EVT MemVT = Load->getMemoryVT();
1053 EVT MemEltVT = MemVT.getVectorElementType();
1054
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001055 EVT LoadVT = Op.getValueType();
Matt Arsenault83e60582014-07-24 17:10:35 +00001056 EVT EltVT = LoadVT.getVectorElementType();
Tom Stellard35bb18c2013-08-26 15:06:04 +00001057 EVT PtrVT = Load->getBasePtr().getValueType();
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001058
Tom Stellard35bb18c2013-08-26 15:06:04 +00001059 unsigned NumElts = Load->getMemoryVT().getVectorNumElements();
1060 SmallVector<SDValue, 8> Loads;
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001061 SmallVector<SDValue, 8> Chains;
1062
Tom Stellard35bb18c2013-08-26 15:06:04 +00001063 SDLoc SL(Op);
Matt Arsenault16f7bcb2016-02-12 02:22:21 +00001064 unsigned BaseAlign = Load->getAlignment();
Matt Arsenault83e60582014-07-24 17:10:35 +00001065 unsigned MemEltSize = MemEltVT.getStoreSize();
Matt Arsenault16f7bcb2016-02-12 02:22:21 +00001066
Matt Arsenault83e60582014-07-24 17:10:35 +00001067 MachinePointerInfo SrcValue(Load->getMemOperand()->getValue());
Tom Stellard35bb18c2013-08-26 15:06:04 +00001068
Matt Arsenault83e60582014-07-24 17:10:35 +00001069 for (unsigned i = 0; i < NumElts; ++i) {
Tom Stellard35bb18c2013-08-26 15:06:04 +00001070 SDValue Ptr = DAG.getNode(ISD::ADD, SL, PtrVT, Load->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001071 DAG.getConstant(i * MemEltSize, SL, PtrVT));
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001072
1073 SDValue NewLoad
1074 = DAG.getExtLoad(Load->getExtensionType(), SL, EltVT,
1075 Load->getChain(), Ptr,
Matt Arsenault83e60582014-07-24 17:10:35 +00001076 SrcValue.getWithOffset(i * MemEltSize),
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001077 MemEltVT, Load->isVolatile(), Load->isNonTemporal(),
Matt Arsenault16f7bcb2016-02-12 02:22:21 +00001078 Load->isInvariant(), MinAlign(BaseAlign, i * MemEltSize));
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001079 Loads.push_back(NewLoad.getValue(0));
1080 Chains.push_back(NewLoad.getValue(1));
Tom Stellard35bb18c2013-08-26 15:06:04 +00001081 }
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001082
1083 SDValue Ops[] = {
1084 DAG.getNode(ISD::BUILD_VECTOR, SL, LoadVT, Loads),
1085 DAG.getNode(ISD::TokenFactor, SL, MVT::Other, Chains)
1086 };
1087
1088 return DAG.getMergeValues(Ops, SL);
Tom Stellard35bb18c2013-08-26 15:06:04 +00001089}
1090
Matt Arsenault83e60582014-07-24 17:10:35 +00001091SDValue AMDGPUTargetLowering::SplitVectorLoad(const SDValue Op,
1092 SelectionDAG &DAG) const {
1093 EVT VT = Op.getValueType();
1094
1095 // If this is a 2 element vector, we really want to scalarize and not create
1096 // weird 1 element vectors.
1097 if (VT.getVectorNumElements() == 2)
1098 return ScalarizeVectorLoad(Op, DAG);
1099
1100 LoadSDNode *Load = cast<LoadSDNode>(Op);
1101 SDValue BasePtr = Load->getBasePtr();
1102 EVT PtrVT = BasePtr.getValueType();
1103 EVT MemVT = Load->getMemoryVT();
1104 SDLoc SL(Op);
Matt Arsenault52a52a52015-12-14 16:59:40 +00001105
1106 const MachinePointerInfo &SrcValue = Load->getMemOperand()->getPointerInfo();
Matt Arsenault83e60582014-07-24 17:10:35 +00001107
1108 EVT LoVT, HiVT;
1109 EVT LoMemVT, HiMemVT;
1110 SDValue Lo, Hi;
1111
1112 std::tie(LoVT, HiVT) = DAG.GetSplitDestVTs(VT);
1113 std::tie(LoMemVT, HiMemVT) = DAG.GetSplitDestVTs(MemVT);
1114 std::tie(Lo, Hi) = DAG.SplitVector(Op, SL, LoVT, HiVT);
Matt Arsenault52a52a52015-12-14 16:59:40 +00001115
1116 unsigned Size = LoMemVT.getStoreSize();
1117 unsigned BaseAlign = Load->getAlignment();
1118 unsigned HiAlign = MinAlign(BaseAlign, Size);
1119
Matt Arsenault83e60582014-07-24 17:10:35 +00001120 SDValue LoLoad
1121 = DAG.getExtLoad(Load->getExtensionType(), SL, LoVT,
1122 Load->getChain(), BasePtr,
1123 SrcValue,
1124 LoMemVT, Load->isVolatile(), Load->isNonTemporal(),
Matt Arsenault52a52a52015-12-14 16:59:40 +00001125 Load->isInvariant(), BaseAlign);
Matt Arsenault83e60582014-07-24 17:10:35 +00001126
1127 SDValue HiPtr = DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
Matt Arsenault52a52a52015-12-14 16:59:40 +00001128 DAG.getConstant(Size, SL, PtrVT));
Matt Arsenault83e60582014-07-24 17:10:35 +00001129
1130 SDValue HiLoad
1131 = DAG.getExtLoad(Load->getExtensionType(), SL, HiVT,
1132 Load->getChain(), HiPtr,
1133 SrcValue.getWithOffset(LoMemVT.getStoreSize()),
1134 HiMemVT, Load->isVolatile(), Load->isNonTemporal(),
Matt Arsenault52a52a52015-12-14 16:59:40 +00001135 Load->isInvariant(), HiAlign);
Matt Arsenault83e60582014-07-24 17:10:35 +00001136
1137 SDValue Ops[] = {
1138 DAG.getNode(ISD::CONCAT_VECTORS, SL, VT, LoLoad, HiLoad),
1139 DAG.getNode(ISD::TokenFactor, SL, MVT::Other,
1140 LoLoad.getValue(1), HiLoad.getValue(1))
1141 };
1142
1143 return DAG.getMergeValues(Ops, SL);
1144}
1145
Matt Arsenault95245662016-02-11 05:32:46 +00001146// FIXME: This isn't doing anything for SI. This should be used in a target
1147// combine during type legalization.
Tom Stellard2ffc3302013-08-26 15:05:44 +00001148SDValue AMDGPUTargetLowering::MergeVectorStore(const SDValue &Op,
1149 SelectionDAG &DAG) const {
Matt Arsenault10da3b22014-06-11 03:30:06 +00001150 StoreSDNode *Store = cast<StoreSDNode>(Op);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001151 EVT MemVT = Store->getMemoryVT();
1152 unsigned MemBits = MemVT.getSizeInBits();
Tom Stellard75aadc22012-12-11 21:25:42 +00001153
Matt Arsenaultca6dcfc2014-03-05 21:47:22 +00001154 // Byte stores are really expensive, so if possible, try to pack 32-bit vector
1155 // truncating store into an i32 store.
1156 // XXX: We could also handle optimize other vector bitwidths.
Tom Stellard2ffc3302013-08-26 15:05:44 +00001157 if (!MemVT.isVector() || MemBits > 32) {
1158 return SDValue();
1159 }
1160
1161 SDLoc DL(Op);
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001162 SDValue Value = Store->getValue();
Tom Stellard2ffc3302013-08-26 15:05:44 +00001163 EVT VT = Value.getValueType();
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001164 EVT ElemVT = VT.getVectorElementType();
1165 SDValue Ptr = Store->getBasePtr();
Tom Stellard2ffc3302013-08-26 15:05:44 +00001166 EVT MemEltVT = MemVT.getVectorElementType();
1167 unsigned MemEltBits = MemEltVT.getSizeInBits();
1168 unsigned MemNumElements = MemVT.getVectorNumElements();
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001169 unsigned PackedSize = MemVT.getStoreSizeInBits();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001170 SDValue Mask = DAG.getConstant((1 << MemEltBits) - 1, DL, MVT::i32);
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001171
1172 assert(Value.getValueType().getScalarSizeInBits() >= 32);
Matt Arsenault02117142014-03-11 01:38:53 +00001173
Tom Stellard2ffc3302013-08-26 15:05:44 +00001174 SDValue PackedValue;
1175 for (unsigned i = 0; i < MemNumElements; ++i) {
Tom Stellard2ffc3302013-08-26 15:05:44 +00001176 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, ElemVT, Value,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001177 DAG.getConstant(i, DL, MVT::i32));
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001178 Elt = DAG.getZExtOrTrunc(Elt, DL, MVT::i32);
1179 Elt = DAG.getNode(ISD::AND, DL, MVT::i32, Elt, Mask); // getZeroExtendInReg
1180
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001181 SDValue Shift = DAG.getConstant(MemEltBits * i, DL, MVT::i32);
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001182 Elt = DAG.getNode(ISD::SHL, DL, MVT::i32, Elt, Shift);
1183
Tom Stellard2ffc3302013-08-26 15:05:44 +00001184 if (i == 0) {
1185 PackedValue = Elt;
1186 } else {
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001187 PackedValue = DAG.getNode(ISD::OR, DL, MVT::i32, PackedValue, Elt);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001188 }
1189 }
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001190
1191 if (PackedSize < 32) {
1192 EVT PackedVT = EVT::getIntegerVT(*DAG.getContext(), PackedSize);
1193 return DAG.getTruncStore(Store->getChain(), DL, PackedValue, Ptr,
1194 Store->getMemOperand()->getPointerInfo(),
1195 PackedVT,
1196 Store->isNonTemporal(), Store->isVolatile(),
1197 Store->getAlignment());
1198 }
1199
Tom Stellard2ffc3302013-08-26 15:05:44 +00001200 return DAG.getStore(Store->getChain(), DL, PackedValue, Ptr,
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001201 Store->getMemOperand()->getPointerInfo(),
Tom Stellard2ffc3302013-08-26 15:05:44 +00001202 Store->isVolatile(), Store->isNonTemporal(),
1203 Store->getAlignment());
1204}
1205
Matt Arsenault83e60582014-07-24 17:10:35 +00001206SDValue AMDGPUTargetLowering::ScalarizeVectorStore(SDValue Op,
1207 SelectionDAG &DAG) const {
Tom Stellard2ffc3302013-08-26 15:05:44 +00001208 StoreSDNode *Store = cast<StoreSDNode>(Op);
1209 EVT MemEltVT = Store->getMemoryVT().getVectorElementType();
1210 EVT EltVT = Store->getValue().getValueType().getVectorElementType();
1211 EVT PtrVT = Store->getBasePtr().getValueType();
1212 unsigned NumElts = Store->getMemoryVT().getVectorNumElements();
1213 SDLoc SL(Op);
1214
1215 SmallVector<SDValue, 8> Chains;
1216
Matt Arsenault16f7bcb2016-02-12 02:22:21 +00001217 unsigned BaseAlign = Store->getAlignment();
Matt Arsenault83e60582014-07-24 17:10:35 +00001218 unsigned EltSize = MemEltVT.getStoreSize();
1219 MachinePointerInfo SrcValue(Store->getMemOperand()->getValue());
1220
Tom Stellard2ffc3302013-08-26 15:05:44 +00001221 for (unsigned i = 0, e = NumElts; i != e; ++i) {
1222 SDValue Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, EltVT,
Matt Arsenault83e60582014-07-24 17:10:35 +00001223 Store->getValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001224 DAG.getConstant(i, SL, MVT::i32));
Matt Arsenault83e60582014-07-24 17:10:35 +00001225
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001226 SDValue Offset = DAG.getConstant(i * MemEltVT.getStoreSize(), SL, PtrVT);
Matt Arsenault83e60582014-07-24 17:10:35 +00001227 SDValue Ptr = DAG.getNode(ISD::ADD, SL, PtrVT, Store->getBasePtr(), Offset);
1228 SDValue NewStore =
1229 DAG.getTruncStore(Store->getChain(), SL, Val, Ptr,
1230 SrcValue.getWithOffset(i * EltSize),
1231 MemEltVT, Store->isNonTemporal(), Store->isVolatile(),
Matt Arsenault16f7bcb2016-02-12 02:22:21 +00001232 MinAlign(BaseAlign, i * EltSize));
Matt Arsenault83e60582014-07-24 17:10:35 +00001233 Chains.push_back(NewStore);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001234 }
Matt Arsenault83e60582014-07-24 17:10:35 +00001235
Craig Topper48d114b2014-04-26 18:35:24 +00001236 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, Chains);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001237}
1238
Matt Arsenault83e60582014-07-24 17:10:35 +00001239SDValue AMDGPUTargetLowering::SplitVectorStore(SDValue Op,
1240 SelectionDAG &DAG) const {
1241 StoreSDNode *Store = cast<StoreSDNode>(Op);
1242 SDValue Val = Store->getValue();
1243 EVT VT = Val.getValueType();
1244
1245 // If this is a 2 element vector, we really want to scalarize and not create
1246 // weird 1 element vectors.
1247 if (VT.getVectorNumElements() == 2)
1248 return ScalarizeVectorStore(Op, DAG);
1249
1250 EVT MemVT = Store->getMemoryVT();
1251 SDValue Chain = Store->getChain();
1252 SDValue BasePtr = Store->getBasePtr();
1253 SDLoc SL(Op);
1254
1255 EVT LoVT, HiVT;
1256 EVT LoMemVT, HiMemVT;
1257 SDValue Lo, Hi;
1258
1259 std::tie(LoVT, HiVT) = DAG.GetSplitDestVTs(VT);
1260 std::tie(LoMemVT, HiMemVT) = DAG.GetSplitDestVTs(MemVT);
1261 std::tie(Lo, Hi) = DAG.SplitVector(Val, SL, LoVT, HiVT);
1262
1263 EVT PtrVT = BasePtr.getValueType();
1264 SDValue HiPtr = DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001265 DAG.getConstant(LoMemVT.getStoreSize(), SL,
1266 PtrVT));
Matt Arsenault83e60582014-07-24 17:10:35 +00001267
Matt Arsenault52a52a52015-12-14 16:59:40 +00001268 const MachinePointerInfo &SrcValue = Store->getMemOperand()->getPointerInfo();
1269 unsigned BaseAlign = Store->getAlignment();
1270 unsigned Size = LoMemVT.getStoreSize();
1271 unsigned HiAlign = MinAlign(BaseAlign, Size);
1272
Matt Arsenault83e60582014-07-24 17:10:35 +00001273 SDValue LoStore
1274 = DAG.getTruncStore(Chain, SL, Lo,
1275 BasePtr,
1276 SrcValue,
1277 LoMemVT,
1278 Store->isNonTemporal(),
1279 Store->isVolatile(),
Matt Arsenault52a52a52015-12-14 16:59:40 +00001280 BaseAlign);
Matt Arsenault83e60582014-07-24 17:10:35 +00001281 SDValue HiStore
1282 = DAG.getTruncStore(Chain, SL, Hi,
1283 HiPtr,
Matt Arsenault52a52a52015-12-14 16:59:40 +00001284 SrcValue.getWithOffset(Size),
Matt Arsenault83e60582014-07-24 17:10:35 +00001285 HiMemVT,
1286 Store->isNonTemporal(),
1287 Store->isVolatile(),
Matt Arsenault52a52a52015-12-14 16:59:40 +00001288 HiAlign);
Matt Arsenault83e60582014-07-24 17:10:35 +00001289
1290 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, LoStore, HiStore);
1291}
1292
Matt Arsenault0daeb632014-07-24 06:59:20 +00001293// This is a shortcut for integer division because we have fast i32<->f32
1294// conversions, and fast f32 reciprocal instructions. The fractional part of a
1295// float is enough to accurately represent up to a 24-bit integer.
Jan Veselye5ca27d2014-08-12 17:31:20 +00001296SDValue AMDGPUTargetLowering::LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const {
Matt Arsenault1578aa72014-06-15 20:08:02 +00001297 SDLoc DL(Op);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001298 EVT VT = Op.getValueType();
Matt Arsenault1578aa72014-06-15 20:08:02 +00001299 SDValue LHS = Op.getOperand(0);
1300 SDValue RHS = Op.getOperand(1);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001301 MVT IntVT = MVT::i32;
1302 MVT FltVT = MVT::f32;
1303
Jan Veselye5ca27d2014-08-12 17:31:20 +00001304 ISD::NodeType ToFp = sign ? ISD::SINT_TO_FP : ISD::UINT_TO_FP;
1305 ISD::NodeType ToInt = sign ? ISD::FP_TO_SINT : ISD::FP_TO_UINT;
1306
Matt Arsenault0daeb632014-07-24 06:59:20 +00001307 if (VT.isVector()) {
1308 unsigned NElts = VT.getVectorNumElements();
1309 IntVT = MVT::getVectorVT(MVT::i32, NElts);
1310 FltVT = MVT::getVectorVT(MVT::f32, NElts);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001311 }
Matt Arsenault0daeb632014-07-24 06:59:20 +00001312
1313 unsigned BitSize = VT.getScalarType().getSizeInBits();
1314
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001315 SDValue jq = DAG.getConstant(1, DL, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001316
Jan Veselye5ca27d2014-08-12 17:31:20 +00001317 if (sign) {
1318 // char|short jq = ia ^ ib;
1319 jq = DAG.getNode(ISD::XOR, DL, VT, LHS, RHS);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001320
Jan Veselye5ca27d2014-08-12 17:31:20 +00001321 // jq = jq >> (bitsize - 2)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001322 jq = DAG.getNode(ISD::SRA, DL, VT, jq,
1323 DAG.getConstant(BitSize - 2, DL, VT));
Matt Arsenault1578aa72014-06-15 20:08:02 +00001324
Jan Veselye5ca27d2014-08-12 17:31:20 +00001325 // jq = jq | 0x1
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001326 jq = DAG.getNode(ISD::OR, DL, VT, jq, DAG.getConstant(1, DL, VT));
Jan Veselye5ca27d2014-08-12 17:31:20 +00001327
1328 // jq = (int)jq
1329 jq = DAG.getSExtOrTrunc(jq, DL, IntVT);
1330 }
Matt Arsenault1578aa72014-06-15 20:08:02 +00001331
1332 // int ia = (int)LHS;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001333 SDValue ia = sign ?
1334 DAG.getSExtOrTrunc(LHS, DL, IntVT) : DAG.getZExtOrTrunc(LHS, DL, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001335
1336 // int ib, (int)RHS;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001337 SDValue ib = sign ?
1338 DAG.getSExtOrTrunc(RHS, DL, IntVT) : DAG.getZExtOrTrunc(RHS, DL, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001339
1340 // float fa = (float)ia;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001341 SDValue fa = DAG.getNode(ToFp, DL, FltVT, ia);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001342
1343 // float fb = (float)ib;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001344 SDValue fb = DAG.getNode(ToFp, DL, FltVT, ib);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001345
Sanjay Patela2607012015-09-16 16:31:21 +00001346 // TODO: Should this propagate fast-math-flags?
Matt Arsenault1578aa72014-06-15 20:08:02 +00001347 // float fq = native_divide(fa, fb);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001348 SDValue fq = DAG.getNode(ISD::FMUL, DL, FltVT,
1349 fa, DAG.getNode(AMDGPUISD::RCP, DL, FltVT, fb));
Matt Arsenault1578aa72014-06-15 20:08:02 +00001350
1351 // fq = trunc(fq);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001352 fq = DAG.getNode(ISD::FTRUNC, DL, FltVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001353
1354 // float fqneg = -fq;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001355 SDValue fqneg = DAG.getNode(ISD::FNEG, DL, FltVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001356
1357 // float fr = mad(fqneg, fb, fa);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001358 SDValue fr = DAG.getNode(ISD::FADD, DL, FltVT,
1359 DAG.getNode(ISD::FMUL, DL, FltVT, fqneg, fb), fa);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001360
1361 // int iq = (int)fq;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001362 SDValue iq = DAG.getNode(ToInt, DL, IntVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001363
1364 // fr = fabs(fr);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001365 fr = DAG.getNode(ISD::FABS, DL, FltVT, fr);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001366
1367 // fb = fabs(fb);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001368 fb = DAG.getNode(ISD::FABS, DL, FltVT, fb);
1369
Mehdi Amini44ede332015-07-09 02:09:04 +00001370 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001371
1372 // int cv = fr >= fb;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001373 SDValue cv = DAG.getSetCC(DL, SetCCVT, fr, fb, ISD::SETOGE);
1374
Matt Arsenault1578aa72014-06-15 20:08:02 +00001375 // jq = (cv ? jq : 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001376 jq = DAG.getNode(ISD::SELECT, DL, VT, cv, jq, DAG.getConstant(0, DL, VT));
Matt Arsenault0daeb632014-07-24 06:59:20 +00001377
Jan Veselye5ca27d2014-08-12 17:31:20 +00001378 // dst = trunc/extend to legal type
1379 iq = sign ? DAG.getSExtOrTrunc(iq, DL, VT) : DAG.getZExtOrTrunc(iq, DL, VT);
Jan Vesely4a33bc62014-08-12 17:31:17 +00001380
Jan Veselye5ca27d2014-08-12 17:31:20 +00001381 // dst = iq + jq;
Jan Vesely4a33bc62014-08-12 17:31:17 +00001382 SDValue Div = DAG.getNode(ISD::ADD, DL, VT, iq, jq);
1383
Jan Veselye5ca27d2014-08-12 17:31:20 +00001384 // Rem needs compensation, it's easier to recompute it
Jan Vesely4a33bc62014-08-12 17:31:17 +00001385 SDValue Rem = DAG.getNode(ISD::MUL, DL, VT, Div, RHS);
1386 Rem = DAG.getNode(ISD::SUB, DL, VT, LHS, Rem);
1387
1388 SDValue Res[2] = {
1389 Div,
1390 Rem
1391 };
1392 return DAG.getMergeValues(Res, DL);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001393}
1394
Tom Stellardbf69d762014-11-15 01:07:53 +00001395void AMDGPUTargetLowering::LowerUDIVREM64(SDValue Op,
1396 SelectionDAG &DAG,
1397 SmallVectorImpl<SDValue> &Results) const {
1398 assert(Op.getValueType() == MVT::i64);
1399
1400 SDLoc DL(Op);
1401 EVT VT = Op.getValueType();
1402 EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
1403
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001404 SDValue one = DAG.getConstant(1, DL, HalfVT);
1405 SDValue zero = DAG.getConstant(0, DL, HalfVT);
Tom Stellardbf69d762014-11-15 01:07:53 +00001406
1407 //HiLo split
1408 SDValue LHS = Op.getOperand(0);
1409 SDValue LHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, zero);
1410 SDValue LHS_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, one);
1411
1412 SDValue RHS = Op.getOperand(1);
1413 SDValue RHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, zero);
1414 SDValue RHS_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, one);
1415
Jan Vesely5f715d32015-01-22 23:42:43 +00001416 if (VT == MVT::i64 &&
1417 DAG.MaskedValueIsZero(RHS, APInt::getHighBitsSet(64, 32)) &&
1418 DAG.MaskedValueIsZero(LHS, APInt::getHighBitsSet(64, 32))) {
1419
1420 SDValue Res = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(HalfVT, HalfVT),
1421 LHS_Lo, RHS_Lo);
1422
1423 SDValue DIV = DAG.getNode(ISD::BUILD_PAIR, DL, VT, Res.getValue(0), zero);
1424 SDValue REM = DAG.getNode(ISD::BUILD_PAIR, DL, VT, Res.getValue(1), zero);
1425 Results.push_back(DIV);
1426 Results.push_back(REM);
1427 return;
1428 }
1429
Tom Stellardbf69d762014-11-15 01:07:53 +00001430 // Get Speculative values
1431 SDValue DIV_Part = DAG.getNode(ISD::UDIV, DL, HalfVT, LHS_Hi, RHS_Lo);
1432 SDValue REM_Part = DAG.getNode(ISD::UREM, DL, HalfVT, LHS_Hi, RHS_Lo);
1433
Tom Stellardbf69d762014-11-15 01:07:53 +00001434 SDValue REM_Lo = DAG.getSelectCC(DL, RHS_Hi, zero, REM_Part, LHS_Hi, ISD::SETEQ);
Jan Veselyf7987ca2015-01-22 23:42:39 +00001435 SDValue REM = DAG.getNode(ISD::BUILD_PAIR, DL, VT, REM_Lo, zero);
Tom Stellardbf69d762014-11-15 01:07:53 +00001436
1437 SDValue DIV_Hi = DAG.getSelectCC(DL, RHS_Hi, zero, DIV_Part, zero, ISD::SETEQ);
1438 SDValue DIV_Lo = zero;
1439
1440 const unsigned halfBitWidth = HalfVT.getSizeInBits();
1441
1442 for (unsigned i = 0; i < halfBitWidth; ++i) {
Jan Veselyf7987ca2015-01-22 23:42:39 +00001443 const unsigned bitPos = halfBitWidth - i - 1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001444 SDValue POS = DAG.getConstant(bitPos, DL, HalfVT);
Jan Veselyf7987ca2015-01-22 23:42:39 +00001445 // Get value of high bit
Jan Vesely811ef522015-04-12 23:45:01 +00001446 SDValue HBit = DAG.getNode(ISD::SRL, DL, HalfVT, LHS_Lo, POS);
1447 HBit = DAG.getNode(ISD::AND, DL, HalfVT, HBit, one);
Jan Veselyf7987ca2015-01-22 23:42:39 +00001448 HBit = DAG.getNode(ISD::ZERO_EXTEND, DL, VT, HBit);
Tom Stellardbf69d762014-11-15 01:07:53 +00001449
Jan Veselyf7987ca2015-01-22 23:42:39 +00001450 // Shift
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001451 REM = DAG.getNode(ISD::SHL, DL, VT, REM, DAG.getConstant(1, DL, VT));
Jan Veselyf7987ca2015-01-22 23:42:39 +00001452 // Add LHS high bit
1453 REM = DAG.getNode(ISD::OR, DL, VT, REM, HBit);
Tom Stellardbf69d762014-11-15 01:07:53 +00001454
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001455 SDValue BIT = DAG.getConstant(1 << bitPos, DL, HalfVT);
Tom Stellard83171b32014-11-15 01:07:57 +00001456 SDValue realBIT = DAG.getSelectCC(DL, REM, RHS, BIT, zero, ISD::SETUGE);
Tom Stellardbf69d762014-11-15 01:07:53 +00001457
1458 DIV_Lo = DAG.getNode(ISD::OR, DL, HalfVT, DIV_Lo, realBIT);
1459
1460 // Update REM
Tom Stellardbf69d762014-11-15 01:07:53 +00001461 SDValue REM_sub = DAG.getNode(ISD::SUB, DL, VT, REM, RHS);
Tom Stellard83171b32014-11-15 01:07:57 +00001462 REM = DAG.getSelectCC(DL, REM, RHS, REM_sub, REM, ISD::SETUGE);
Tom Stellardbf69d762014-11-15 01:07:53 +00001463 }
1464
Tom Stellardbf69d762014-11-15 01:07:53 +00001465 SDValue DIV = DAG.getNode(ISD::BUILD_PAIR, DL, VT, DIV_Lo, DIV_Hi);
1466 Results.push_back(DIV);
1467 Results.push_back(REM);
1468}
1469
Tom Stellard75aadc22012-12-11 21:25:42 +00001470SDValue AMDGPUTargetLowering::LowerUDIVREM(SDValue Op,
Matt Arsenault46013d92014-05-11 21:24:41 +00001471 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001472 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00001473 EVT VT = Op.getValueType();
1474
Tom Stellardbf69d762014-11-15 01:07:53 +00001475 if (VT == MVT::i64) {
1476 SmallVector<SDValue, 2> Results;
1477 LowerUDIVREM64(Op, DAG, Results);
1478 return DAG.getMergeValues(Results, DL);
1479 }
1480
Tom Stellard75aadc22012-12-11 21:25:42 +00001481 SDValue Num = Op.getOperand(0);
1482 SDValue Den = Op.getOperand(1);
1483
Jan Veselye5ca27d2014-08-12 17:31:20 +00001484 if (VT == MVT::i32) {
Jan Vesely5f715d32015-01-22 23:42:43 +00001485 if (DAG.MaskedValueIsZero(Num, APInt::getHighBitsSet(32, 8)) &&
1486 DAG.MaskedValueIsZero(Den, APInt::getHighBitsSet(32, 8))) {
Jan Veselye5ca27d2014-08-12 17:31:20 +00001487 // TODO: We technically could do this for i64, but shouldn't that just be
1488 // handled by something generally reducing 64-bit division on 32-bit
1489 // values to 32-bit?
1490 return LowerDIVREM24(Op, DAG, false);
1491 }
1492 }
1493
Tom Stellard75aadc22012-12-11 21:25:42 +00001494 // RCP = URECIP(Den) = 2^32 / Den + e
1495 // e is rounding error.
1496 SDValue RCP = DAG.getNode(AMDGPUISD::URECIP, DL, VT, Den);
1497
Tom Stellard4349b192014-09-22 15:35:30 +00001498 // RCP_LO = mul(RCP, Den) */
1499 SDValue RCP_LO = DAG.getNode(ISD::MUL, DL, VT, RCP, Den);
Tom Stellard75aadc22012-12-11 21:25:42 +00001500
1501 // RCP_HI = mulhu (RCP, Den) */
1502 SDValue RCP_HI = DAG.getNode(ISD::MULHU, DL, VT, RCP, Den);
1503
1504 // NEG_RCP_LO = -RCP_LO
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001505 SDValue NEG_RCP_LO = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001506 RCP_LO);
1507
1508 // ABS_RCP_LO = (RCP_HI == 0 ? NEG_RCP_LO : RCP_LO)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001509 SDValue ABS_RCP_LO = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001510 NEG_RCP_LO, RCP_LO,
1511 ISD::SETEQ);
1512 // Calculate the rounding error from the URECIP instruction
1513 // E = mulhu(ABS_RCP_LO, RCP)
1514 SDValue E = DAG.getNode(ISD::MULHU, DL, VT, ABS_RCP_LO, RCP);
1515
1516 // RCP_A_E = RCP + E
1517 SDValue RCP_A_E = DAG.getNode(ISD::ADD, DL, VT, RCP, E);
1518
1519 // RCP_S_E = RCP - E
1520 SDValue RCP_S_E = DAG.getNode(ISD::SUB, DL, VT, RCP, E);
1521
1522 // Tmp0 = (RCP_HI == 0 ? RCP_A_E : RCP_SUB_E)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001523 SDValue Tmp0 = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001524 RCP_A_E, RCP_S_E,
1525 ISD::SETEQ);
1526 // Quotient = mulhu(Tmp0, Num)
1527 SDValue Quotient = DAG.getNode(ISD::MULHU, DL, VT, Tmp0, Num);
1528
1529 // Num_S_Remainder = Quotient * Den
Tom Stellard4349b192014-09-22 15:35:30 +00001530 SDValue Num_S_Remainder = DAG.getNode(ISD::MUL, DL, VT, Quotient, Den);
Tom Stellard75aadc22012-12-11 21:25:42 +00001531
1532 // Remainder = Num - Num_S_Remainder
1533 SDValue Remainder = DAG.getNode(ISD::SUB, DL, VT, Num, Num_S_Remainder);
1534
1535 // Remainder_GE_Den = (Remainder >= Den ? -1 : 0)
1536 SDValue Remainder_GE_Den = DAG.getSelectCC(DL, Remainder, Den,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001537 DAG.getConstant(-1, DL, VT),
1538 DAG.getConstant(0, DL, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +00001539 ISD::SETUGE);
1540 // Remainder_GE_Zero = (Num >= Num_S_Remainder ? -1 : 0)
1541 SDValue Remainder_GE_Zero = DAG.getSelectCC(DL, Num,
1542 Num_S_Remainder,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001543 DAG.getConstant(-1, DL, VT),
1544 DAG.getConstant(0, DL, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +00001545 ISD::SETUGE);
Tom Stellard75aadc22012-12-11 21:25:42 +00001546 // Tmp1 = Remainder_GE_Den & Remainder_GE_Zero
1547 SDValue Tmp1 = DAG.getNode(ISD::AND, DL, VT, Remainder_GE_Den,
1548 Remainder_GE_Zero);
1549
1550 // Calculate Division result:
1551
1552 // Quotient_A_One = Quotient + 1
1553 SDValue Quotient_A_One = DAG.getNode(ISD::ADD, DL, VT, Quotient,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001554 DAG.getConstant(1, DL, VT));
Tom Stellard75aadc22012-12-11 21:25:42 +00001555
1556 // Quotient_S_One = Quotient - 1
1557 SDValue Quotient_S_One = DAG.getNode(ISD::SUB, DL, VT, Quotient,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001558 DAG.getConstant(1, DL, VT));
Tom Stellard75aadc22012-12-11 21:25:42 +00001559
1560 // Div = (Tmp1 == 0 ? Quotient : Quotient_A_One)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001561 SDValue Div = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001562 Quotient, Quotient_A_One, ISD::SETEQ);
1563
1564 // Div = (Remainder_GE_Zero == 0 ? Quotient_S_One : Div)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001565 Div = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001566 Quotient_S_One, Div, ISD::SETEQ);
1567
1568 // Calculate Rem result:
1569
1570 // Remainder_S_Den = Remainder - Den
1571 SDValue Remainder_S_Den = DAG.getNode(ISD::SUB, DL, VT, Remainder, Den);
1572
1573 // Remainder_A_Den = Remainder + Den
1574 SDValue Remainder_A_Den = DAG.getNode(ISD::ADD, DL, VT, Remainder, Den);
1575
1576 // Rem = (Tmp1 == 0 ? Remainder : Remainder_S_Den)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001577 SDValue Rem = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001578 Remainder, Remainder_S_Den, ISD::SETEQ);
1579
1580 // Rem = (Remainder_GE_Zero == 0 ? Remainder_A_Den : Rem)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001581 Rem = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001582 Remainder_A_Den, Rem, ISD::SETEQ);
Matt Arsenault7939acd2014-04-07 16:44:24 +00001583 SDValue Ops[2] = {
1584 Div,
1585 Rem
1586 };
Craig Topper64941d92014-04-27 19:20:57 +00001587 return DAG.getMergeValues(Ops, DL);
Tom Stellard75aadc22012-12-11 21:25:42 +00001588}
1589
Jan Vesely109efdf2014-06-22 21:43:00 +00001590SDValue AMDGPUTargetLowering::LowerSDIVREM(SDValue Op,
1591 SelectionDAG &DAG) const {
1592 SDLoc DL(Op);
1593 EVT VT = Op.getValueType();
1594
Jan Vesely109efdf2014-06-22 21:43:00 +00001595 SDValue LHS = Op.getOperand(0);
1596 SDValue RHS = Op.getOperand(1);
1597
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001598 SDValue Zero = DAG.getConstant(0, DL, VT);
1599 SDValue NegOne = DAG.getConstant(-1, DL, VT);
Jan Vesely4a33bc62014-08-12 17:31:17 +00001600
Jan Vesely5f715d32015-01-22 23:42:43 +00001601 if (VT == MVT::i32 &&
1602 DAG.ComputeNumSignBits(LHS) > 8 &&
1603 DAG.ComputeNumSignBits(RHS) > 8) {
1604 return LowerDIVREM24(Op, DAG, true);
1605 }
1606 if (VT == MVT::i64 &&
1607 DAG.ComputeNumSignBits(LHS) > 32 &&
1608 DAG.ComputeNumSignBits(RHS) > 32) {
1609 EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
1610
1611 //HiLo split
1612 SDValue LHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, Zero);
1613 SDValue RHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, Zero);
1614 SDValue DIVREM = DAG.getNode(ISD::SDIVREM, DL, DAG.getVTList(HalfVT, HalfVT),
1615 LHS_Lo, RHS_Lo);
1616 SDValue Res[2] = {
1617 DAG.getNode(ISD::SIGN_EXTEND, DL, VT, DIVREM.getValue(0)),
1618 DAG.getNode(ISD::SIGN_EXTEND, DL, VT, DIVREM.getValue(1))
1619 };
1620 return DAG.getMergeValues(Res, DL);
1621 }
1622
Jan Vesely109efdf2014-06-22 21:43:00 +00001623 SDValue LHSign = DAG.getSelectCC(DL, LHS, Zero, NegOne, Zero, ISD::SETLT);
1624 SDValue RHSign = DAG.getSelectCC(DL, RHS, Zero, NegOne, Zero, ISD::SETLT);
1625 SDValue DSign = DAG.getNode(ISD::XOR, DL, VT, LHSign, RHSign);
1626 SDValue RSign = LHSign; // Remainder sign is the same as LHS
1627
1628 LHS = DAG.getNode(ISD::ADD, DL, VT, LHS, LHSign);
1629 RHS = DAG.getNode(ISD::ADD, DL, VT, RHS, RHSign);
1630
1631 LHS = DAG.getNode(ISD::XOR, DL, VT, LHS, LHSign);
1632 RHS = DAG.getNode(ISD::XOR, DL, VT, RHS, RHSign);
1633
1634 SDValue Div = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(VT, VT), LHS, RHS);
1635 SDValue Rem = Div.getValue(1);
1636
1637 Div = DAG.getNode(ISD::XOR, DL, VT, Div, DSign);
1638 Rem = DAG.getNode(ISD::XOR, DL, VT, Rem, RSign);
1639
1640 Div = DAG.getNode(ISD::SUB, DL, VT, Div, DSign);
1641 Rem = DAG.getNode(ISD::SUB, DL, VT, Rem, RSign);
1642
1643 SDValue Res[2] = {
1644 Div,
1645 Rem
1646 };
1647 return DAG.getMergeValues(Res, DL);
1648}
1649
Matt Arsenault16e31332014-09-10 21:44:27 +00001650// (frem x, y) -> (fsub x, (fmul (ftrunc (fdiv x, y)), y))
1651SDValue AMDGPUTargetLowering::LowerFREM(SDValue Op, SelectionDAG &DAG) const {
1652 SDLoc SL(Op);
1653 EVT VT = Op.getValueType();
1654 SDValue X = Op.getOperand(0);
1655 SDValue Y = Op.getOperand(1);
1656
Sanjay Patela2607012015-09-16 16:31:21 +00001657 // TODO: Should this propagate fast-math-flags?
1658
Matt Arsenault16e31332014-09-10 21:44:27 +00001659 SDValue Div = DAG.getNode(ISD::FDIV, SL, VT, X, Y);
1660 SDValue Floor = DAG.getNode(ISD::FTRUNC, SL, VT, Div);
1661 SDValue Mul = DAG.getNode(ISD::FMUL, SL, VT, Floor, Y);
1662
1663 return DAG.getNode(ISD::FSUB, SL, VT, X, Mul);
1664}
1665
Matt Arsenault46010932014-06-18 17:05:30 +00001666SDValue AMDGPUTargetLowering::LowerFCEIL(SDValue Op, SelectionDAG &DAG) const {
1667 SDLoc SL(Op);
1668 SDValue Src = Op.getOperand(0);
1669
1670 // result = trunc(src)
1671 // if (src > 0.0 && src != result)
1672 // result += 1.0
1673
1674 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
1675
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001676 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f64);
1677 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001678
Mehdi Amini44ede332015-07-09 02:09:04 +00001679 EVT SetCCVT =
1680 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001681
1682 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOGT);
1683 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
1684 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
1685
1686 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, One, Zero);
Sanjay Patela2607012015-09-16 16:31:21 +00001687 // TODO: Should this propagate fast-math-flags?
Matt Arsenault46010932014-06-18 17:05:30 +00001688 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
1689}
1690
Matt Arsenaultb0055482015-01-21 18:18:25 +00001691static SDValue extractF64Exponent(SDValue Hi, SDLoc SL, SelectionDAG &DAG) {
1692 const unsigned FractBits = 52;
1693 const unsigned ExpBits = 11;
1694
1695 SDValue ExpPart = DAG.getNode(AMDGPUISD::BFE_U32, SL, MVT::i32,
1696 Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001697 DAG.getConstant(FractBits - 32, SL, MVT::i32),
1698 DAG.getConstant(ExpBits, SL, MVT::i32));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001699 SDValue Exp = DAG.getNode(ISD::SUB, SL, MVT::i32, ExpPart,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001700 DAG.getConstant(1023, SL, MVT::i32));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001701
1702 return Exp;
1703}
1704
Matt Arsenault46010932014-06-18 17:05:30 +00001705SDValue AMDGPUTargetLowering::LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const {
1706 SDLoc SL(Op);
1707 SDValue Src = Op.getOperand(0);
1708
1709 assert(Op.getValueType() == MVT::f64);
1710
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001711 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1712 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001713
1714 SDValue VecSrc = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
1715
1716 // Extract the upper half, since this is where we will find the sign and
1717 // exponent.
1718 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, VecSrc, One);
1719
Matt Arsenaultb0055482015-01-21 18:18:25 +00001720 SDValue Exp = extractF64Exponent(Hi, SL, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +00001721
Matt Arsenaultb0055482015-01-21 18:18:25 +00001722 const unsigned FractBits = 52;
Matt Arsenault46010932014-06-18 17:05:30 +00001723
1724 // Extract the sign bit.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001725 const SDValue SignBitMask = DAG.getConstant(UINT32_C(1) << 31, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001726 SDValue SignBit = DAG.getNode(ISD::AND, SL, MVT::i32, Hi, SignBitMask);
1727
1728 // Extend back to to 64-bits.
1729 SDValue SignBit64 = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
1730 Zero, SignBit);
1731 SignBit64 = DAG.getNode(ISD::BITCAST, SL, MVT::i64, SignBit64);
1732
1733 SDValue BcInt = DAG.getNode(ISD::BITCAST, SL, MVT::i64, Src);
Matt Arsenault2b0fa432014-06-18 22:11:03 +00001734 const SDValue FractMask
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001735 = DAG.getConstant((UINT64_C(1) << FractBits) - 1, SL, MVT::i64);
Matt Arsenault46010932014-06-18 17:05:30 +00001736
1737 SDValue Shr = DAG.getNode(ISD::SRA, SL, MVT::i64, FractMask, Exp);
1738 SDValue Not = DAG.getNOT(SL, Shr, MVT::i64);
1739 SDValue Tmp0 = DAG.getNode(ISD::AND, SL, MVT::i64, BcInt, Not);
1740
Mehdi Amini44ede332015-07-09 02:09:04 +00001741 EVT SetCCVT =
1742 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001743
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001744 const SDValue FiftyOne = DAG.getConstant(FractBits - 1, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001745
1746 SDValue ExpLt0 = DAG.getSetCC(SL, SetCCVT, Exp, Zero, ISD::SETLT);
1747 SDValue ExpGt51 = DAG.getSetCC(SL, SetCCVT, Exp, FiftyOne, ISD::SETGT);
1748
1749 SDValue Tmp1 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpLt0, SignBit64, Tmp0);
1750 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpGt51, BcInt, Tmp1);
1751
1752 return DAG.getNode(ISD::BITCAST, SL, MVT::f64, Tmp2);
1753}
1754
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001755SDValue AMDGPUTargetLowering::LowerFRINT(SDValue Op, SelectionDAG &DAG) const {
1756 SDLoc SL(Op);
1757 SDValue Src = Op.getOperand(0);
1758
1759 assert(Op.getValueType() == MVT::f64);
1760
Matt Arsenaultd22626f2014-06-18 17:45:58 +00001761 APFloat C1Val(APFloat::IEEEdouble, "0x1.0p+52");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001762 SDValue C1 = DAG.getConstantFP(C1Val, SL, MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001763 SDValue CopySign = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f64, C1, Src);
1764
Sanjay Patela2607012015-09-16 16:31:21 +00001765 // TODO: Should this propagate fast-math-flags?
1766
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001767 SDValue Tmp1 = DAG.getNode(ISD::FADD, SL, MVT::f64, Src, CopySign);
1768 SDValue Tmp2 = DAG.getNode(ISD::FSUB, SL, MVT::f64, Tmp1, CopySign);
1769
1770 SDValue Fabs = DAG.getNode(ISD::FABS, SL, MVT::f64, Src);
Matt Arsenaultd22626f2014-06-18 17:45:58 +00001771
1772 APFloat C2Val(APFloat::IEEEdouble, "0x1.fffffffffffffp+51");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001773 SDValue C2 = DAG.getConstantFP(C2Val, SL, MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001774
Mehdi Amini44ede332015-07-09 02:09:04 +00001775 EVT SetCCVT =
1776 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001777 SDValue Cond = DAG.getSetCC(SL, SetCCVT, Fabs, C2, ISD::SETOGT);
1778
1779 return DAG.getSelect(SL, MVT::f64, Cond, Src, Tmp2);
1780}
1781
Matt Arsenault692bd5e2014-06-18 22:03:45 +00001782SDValue AMDGPUTargetLowering::LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const {
1783 // FNEARBYINT and FRINT are the same, except in their handling of FP
1784 // exceptions. Those aren't really meaningful for us, and OpenCL only has
1785 // rint, so just treat them as equivalent.
1786 return DAG.getNode(ISD::FRINT, SDLoc(Op), Op.getValueType(), Op.getOperand(0));
1787}
1788
Matt Arsenaultb0055482015-01-21 18:18:25 +00001789// XXX - May require not supporting f32 denormals?
1790SDValue AMDGPUTargetLowering::LowerFROUND32(SDValue Op, SelectionDAG &DAG) const {
1791 SDLoc SL(Op);
1792 SDValue X = Op.getOperand(0);
1793
1794 SDValue T = DAG.getNode(ISD::FTRUNC, SL, MVT::f32, X);
1795
Sanjay Patela2607012015-09-16 16:31:21 +00001796 // TODO: Should this propagate fast-math-flags?
1797
Matt Arsenaultb0055482015-01-21 18:18:25 +00001798 SDValue Diff = DAG.getNode(ISD::FSUB, SL, MVT::f32, X, T);
1799
1800 SDValue AbsDiff = DAG.getNode(ISD::FABS, SL, MVT::f32, Diff);
1801
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001802 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f32);
1803 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
1804 const SDValue Half = DAG.getConstantFP(0.5, SL, MVT::f32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001805
1806 SDValue SignOne = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f32, One, X);
1807
Mehdi Amini44ede332015-07-09 02:09:04 +00001808 EVT SetCCVT =
1809 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001810
1811 SDValue Cmp = DAG.getSetCC(SL, SetCCVT, AbsDiff, Half, ISD::SETOGE);
1812
1813 SDValue Sel = DAG.getNode(ISD::SELECT, SL, MVT::f32, Cmp, SignOne, Zero);
1814
1815 return DAG.getNode(ISD::FADD, SL, MVT::f32, T, Sel);
1816}
1817
1818SDValue AMDGPUTargetLowering::LowerFROUND64(SDValue Op, SelectionDAG &DAG) const {
1819 SDLoc SL(Op);
1820 SDValue X = Op.getOperand(0);
1821
1822 SDValue L = DAG.getNode(ISD::BITCAST, SL, MVT::i64, X);
1823
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001824 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1825 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1826 const SDValue NegOne = DAG.getConstant(-1, SL, MVT::i32);
1827 const SDValue FiftyOne = DAG.getConstant(51, SL, MVT::i32);
Mehdi Amini44ede332015-07-09 02:09:04 +00001828 EVT SetCCVT =
1829 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::i32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001830
1831 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, X);
1832
1833 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC, One);
1834
1835 SDValue Exp = extractF64Exponent(Hi, SL, DAG);
1836
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001837 const SDValue Mask = DAG.getConstant(INT64_C(0x000fffffffffffff), SL,
1838 MVT::i64);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001839
1840 SDValue M = DAG.getNode(ISD::SRA, SL, MVT::i64, Mask, Exp);
1841 SDValue D = DAG.getNode(ISD::SRA, SL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001842 DAG.getConstant(INT64_C(0x0008000000000000), SL,
1843 MVT::i64),
Matt Arsenaultb0055482015-01-21 18:18:25 +00001844 Exp);
1845
1846 SDValue Tmp0 = DAG.getNode(ISD::AND, SL, MVT::i64, L, M);
1847 SDValue Tmp1 = DAG.getSetCC(SL, SetCCVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001848 DAG.getConstant(0, SL, MVT::i64), Tmp0,
Matt Arsenaultb0055482015-01-21 18:18:25 +00001849 ISD::SETNE);
1850
1851 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, Tmp1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001852 D, DAG.getConstant(0, SL, MVT::i64));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001853 SDValue K = DAG.getNode(ISD::ADD, SL, MVT::i64, L, Tmp2);
1854
1855 K = DAG.getNode(ISD::AND, SL, MVT::i64, K, DAG.getNOT(SL, M, MVT::i64));
1856 K = DAG.getNode(ISD::BITCAST, SL, MVT::f64, K);
1857
1858 SDValue ExpLt0 = DAG.getSetCC(SL, SetCCVT, Exp, Zero, ISD::SETLT);
1859 SDValue ExpGt51 = DAG.getSetCC(SL, SetCCVT, Exp, FiftyOne, ISD::SETGT);
1860 SDValue ExpEqNegOne = DAG.getSetCC(SL, SetCCVT, NegOne, Exp, ISD::SETEQ);
1861
1862 SDValue Mag = DAG.getNode(ISD::SELECT, SL, MVT::f64,
1863 ExpEqNegOne,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001864 DAG.getConstantFP(1.0, SL, MVT::f64),
1865 DAG.getConstantFP(0.0, SL, MVT::f64));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001866
1867 SDValue S = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f64, Mag, X);
1868
1869 K = DAG.getNode(ISD::SELECT, SL, MVT::f64, ExpLt0, S, K);
1870 K = DAG.getNode(ISD::SELECT, SL, MVT::f64, ExpGt51, X, K);
1871
1872 return K;
1873}
1874
1875SDValue AMDGPUTargetLowering::LowerFROUND(SDValue Op, SelectionDAG &DAG) const {
1876 EVT VT = Op.getValueType();
1877
1878 if (VT == MVT::f32)
1879 return LowerFROUND32(Op, DAG);
1880
1881 if (VT == MVT::f64)
1882 return LowerFROUND64(Op, DAG);
1883
1884 llvm_unreachable("unhandled type");
1885}
1886
Matt Arsenault46010932014-06-18 17:05:30 +00001887SDValue AMDGPUTargetLowering::LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const {
1888 SDLoc SL(Op);
1889 SDValue Src = Op.getOperand(0);
1890
1891 // result = trunc(src);
1892 // if (src < 0.0 && src != result)
1893 // result += -1.0.
1894
1895 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
1896
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001897 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f64);
1898 const SDValue NegOne = DAG.getConstantFP(-1.0, SL, MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001899
Mehdi Amini44ede332015-07-09 02:09:04 +00001900 EVT SetCCVT =
1901 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001902
1903 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOLT);
1904 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
1905 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
1906
1907 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, NegOne, Zero);
Sanjay Patela2607012015-09-16 16:31:21 +00001908 // TODO: Should this propagate fast-math-flags?
Matt Arsenault46010932014-06-18 17:05:30 +00001909 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
1910}
1911
Matt Arsenaultf058d672016-01-11 16:50:29 +00001912SDValue AMDGPUTargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
1913 SDLoc SL(Op);
1914 SDValue Src = Op.getOperand(0);
Matt Arsenaultf058d672016-01-11 16:50:29 +00001915 bool ZeroUndef = Op.getOpcode() == ISD::CTLZ_ZERO_UNDEF;
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00001916
1917 if (ZeroUndef && Src.getValueType() == MVT::i32)
1918 return DAG.getNode(AMDGPUISD::FFBH_U32, SL, MVT::i32, Src);
1919
Matt Arsenaultf058d672016-01-11 16:50:29 +00001920 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
1921
1922 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1923 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1924
1925 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
1926 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
1927
1928 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(),
1929 *DAG.getContext(), MVT::i32);
1930
1931 SDValue Hi0 = DAG.getSetCC(SL, SetCCVT, Hi, Zero, ISD::SETEQ);
1932
1933 SDValue CtlzLo = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, SL, MVT::i32, Lo);
1934 SDValue CtlzHi = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, SL, MVT::i32, Hi);
1935
1936 const SDValue Bits32 = DAG.getConstant(32, SL, MVT::i32);
1937 SDValue Add = DAG.getNode(ISD::ADD, SL, MVT::i32, CtlzLo, Bits32);
1938
1939 // ctlz(x) = hi_32(x) == 0 ? ctlz(lo_32(x)) + 32 : ctlz(hi_32(x))
1940 SDValue NewCtlz = DAG.getNode(ISD::SELECT, SL, MVT::i32, Hi0, Add, CtlzHi);
1941
1942 if (!ZeroUndef) {
1943 // Test if the full 64-bit input is zero.
1944
1945 // FIXME: DAG combines turn what should be an s_and_b64 into a v_or_b32,
1946 // which we probably don't want.
1947 SDValue Lo0 = DAG.getSetCC(SL, SetCCVT, Lo, Zero, ISD::SETEQ);
1948 SDValue SrcIsZero = DAG.getNode(ISD::AND, SL, SetCCVT, Lo0, Hi0);
1949
1950 // TODO: If i64 setcc is half rate, it can result in 1 fewer instruction
1951 // with the same cycles, otherwise it is slower.
1952 // SDValue SrcIsZero = DAG.getSetCC(SL, SetCCVT, Src,
1953 // DAG.getConstant(0, SL, MVT::i64), ISD::SETEQ);
1954
1955 const SDValue Bits32 = DAG.getConstant(64, SL, MVT::i32);
1956
1957 // The instruction returns -1 for 0 input, but the defined intrinsic
1958 // behavior is to return the number of bits.
1959 NewCtlz = DAG.getNode(ISD::SELECT, SL, MVT::i32,
1960 SrcIsZero, Bits32, NewCtlz);
1961 }
1962
1963 return DAG.getNode(ISD::ZERO_EXTEND, SL, MVT::i64, NewCtlz);
1964}
1965
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00001966SDValue AMDGPUTargetLowering::LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG,
1967 bool Signed) const {
1968 // Unsigned
1969 // cul2f(ulong u)
1970 //{
1971 // uint lz = clz(u);
1972 // uint e = (u != 0) ? 127U + 63U - lz : 0;
1973 // u = (u << lz) & 0x7fffffffffffffffUL;
1974 // ulong t = u & 0xffffffffffUL;
1975 // uint v = (e << 23) | (uint)(u >> 40);
1976 // uint r = t > 0x8000000000UL ? 1U : (t == 0x8000000000UL ? v & 1U : 0U);
1977 // return as_float(v + r);
1978 //}
1979 // Signed
1980 // cl2f(long l)
1981 //{
1982 // long s = l >> 63;
1983 // float r = cul2f((l + s) ^ s);
1984 // return s ? -r : r;
1985 //}
1986
1987 SDLoc SL(Op);
1988 SDValue Src = Op.getOperand(0);
1989 SDValue L = Src;
1990
1991 SDValue S;
1992 if (Signed) {
1993 const SDValue SignBit = DAG.getConstant(63, SL, MVT::i64);
1994 S = DAG.getNode(ISD::SRA, SL, MVT::i64, L, SignBit);
1995
1996 SDValue LPlusS = DAG.getNode(ISD::ADD, SL, MVT::i64, L, S);
1997 L = DAG.getNode(ISD::XOR, SL, MVT::i64, LPlusS, S);
1998 }
1999
2000 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(),
2001 *DAG.getContext(), MVT::f32);
2002
2003
2004 SDValue ZeroI32 = DAG.getConstant(0, SL, MVT::i32);
2005 SDValue ZeroI64 = DAG.getConstant(0, SL, MVT::i64);
2006 SDValue LZ = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, SL, MVT::i64, L);
2007 LZ = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, LZ);
2008
2009 SDValue K = DAG.getConstant(127U + 63U, SL, MVT::i32);
2010 SDValue E = DAG.getSelect(SL, MVT::i32,
2011 DAG.getSetCC(SL, SetCCVT, L, ZeroI64, ISD::SETNE),
2012 DAG.getNode(ISD::SUB, SL, MVT::i32, K, LZ),
2013 ZeroI32);
2014
2015 SDValue U = DAG.getNode(ISD::AND, SL, MVT::i64,
2016 DAG.getNode(ISD::SHL, SL, MVT::i64, L, LZ),
2017 DAG.getConstant((-1ULL) >> 1, SL, MVT::i64));
2018
2019 SDValue T = DAG.getNode(ISD::AND, SL, MVT::i64, U,
2020 DAG.getConstant(0xffffffffffULL, SL, MVT::i64));
2021
2022 SDValue UShl = DAG.getNode(ISD::SRL, SL, MVT::i64,
2023 U, DAG.getConstant(40, SL, MVT::i64));
2024
2025 SDValue V = DAG.getNode(ISD::OR, SL, MVT::i32,
2026 DAG.getNode(ISD::SHL, SL, MVT::i32, E, DAG.getConstant(23, SL, MVT::i32)),
2027 DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, UShl));
2028
2029 SDValue C = DAG.getConstant(0x8000000000ULL, SL, MVT::i64);
2030 SDValue RCmp = DAG.getSetCC(SL, SetCCVT, T, C, ISD::SETUGT);
2031 SDValue TCmp = DAG.getSetCC(SL, SetCCVT, T, C, ISD::SETEQ);
2032
2033 SDValue One = DAG.getConstant(1, SL, MVT::i32);
2034
2035 SDValue VTrunc1 = DAG.getNode(ISD::AND, SL, MVT::i32, V, One);
2036
2037 SDValue R = DAG.getSelect(SL, MVT::i32,
2038 RCmp,
2039 One,
2040 DAG.getSelect(SL, MVT::i32, TCmp, VTrunc1, ZeroI32));
2041 R = DAG.getNode(ISD::ADD, SL, MVT::i32, V, R);
2042 R = DAG.getNode(ISD::BITCAST, SL, MVT::f32, R);
2043
2044 if (!Signed)
2045 return R;
2046
2047 SDValue RNeg = DAG.getNode(ISD::FNEG, SL, MVT::f32, R);
2048 return DAG.getSelect(SL, MVT::f32, DAG.getSExtOrTrunc(S, SL, SetCCVT), RNeg, R);
2049}
2050
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002051SDValue AMDGPUTargetLowering::LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG,
2052 bool Signed) const {
2053 SDLoc SL(Op);
2054 SDValue Src = Op.getOperand(0);
2055
2056 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
2057
2058 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002059 DAG.getConstant(0, SL, MVT::i32));
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002060 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002061 DAG.getConstant(1, SL, MVT::i32));
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002062
2063 SDValue CvtHi = DAG.getNode(Signed ? ISD::SINT_TO_FP : ISD::UINT_TO_FP,
2064 SL, MVT::f64, Hi);
2065
2066 SDValue CvtLo = DAG.getNode(ISD::UINT_TO_FP, SL, MVT::f64, Lo);
2067
2068 SDValue LdExp = DAG.getNode(AMDGPUISD::LDEXP, SL, MVT::f64, CvtHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002069 DAG.getConstant(32, SL, MVT::i32));
Sanjay Patela2607012015-09-16 16:31:21 +00002070 // TODO: Should this propagate fast-math-flags?
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002071 return DAG.getNode(ISD::FADD, SL, MVT::f64, LdExp, CvtLo);
2072}
2073
Tom Stellardc947d8c2013-10-30 17:22:05 +00002074SDValue AMDGPUTargetLowering::LowerUINT_TO_FP(SDValue Op,
2075 SelectionDAG &DAG) const {
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00002076 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
2077 "operation should be legal");
Tom Stellardc947d8c2013-10-30 17:22:05 +00002078
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002079 EVT DestVT = Op.getValueType();
2080 if (DestVT == MVT::f64)
2081 return LowerINT_TO_FP64(Op, DAG, false);
2082
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00002083 if (DestVT == MVT::f32)
2084 return LowerINT_TO_FP32(Op, DAG, false);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002085
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00002086 return SDValue();
Tom Stellardc947d8c2013-10-30 17:22:05 +00002087}
Tom Stellardfbab8272013-08-16 01:12:11 +00002088
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002089SDValue AMDGPUTargetLowering::LowerSINT_TO_FP(SDValue Op,
2090 SelectionDAG &DAG) const {
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00002091 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
2092 "operation should be legal");
2093
2094 EVT DestVT = Op.getValueType();
2095 if (DestVT == MVT::f32)
2096 return LowerINT_TO_FP32(Op, DAG, true);
2097
2098 if (DestVT == MVT::f64)
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002099 return LowerINT_TO_FP64(Op, DAG, true);
2100
2101 return SDValue();
2102}
2103
Matt Arsenaultc9961752014-10-03 23:54:56 +00002104SDValue AMDGPUTargetLowering::LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG,
2105 bool Signed) const {
2106 SDLoc SL(Op);
2107
2108 SDValue Src = Op.getOperand(0);
2109
2110 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
2111
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002112 SDValue K0 = DAG.getConstantFP(BitsToDouble(UINT64_C(0x3df0000000000000)), SL,
2113 MVT::f64);
2114 SDValue K1 = DAG.getConstantFP(BitsToDouble(UINT64_C(0xc1f0000000000000)), SL,
2115 MVT::f64);
Sanjay Patela2607012015-09-16 16:31:21 +00002116 // TODO: Should this propagate fast-math-flags?
Matt Arsenaultc9961752014-10-03 23:54:56 +00002117 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f64, Trunc, K0);
2118
2119 SDValue FloorMul = DAG.getNode(ISD::FFLOOR, SL, MVT::f64, Mul);
2120
2121
2122 SDValue Fma = DAG.getNode(ISD::FMA, SL, MVT::f64, FloorMul, K1, Trunc);
2123
2124 SDValue Hi = DAG.getNode(Signed ? ISD::FP_TO_SINT : ISD::FP_TO_UINT, SL,
2125 MVT::i32, FloorMul);
2126 SDValue Lo = DAG.getNode(ISD::FP_TO_UINT, SL, MVT::i32, Fma);
2127
2128 SDValue Result = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32, Lo, Hi);
2129
2130 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Result);
2131}
2132
2133SDValue AMDGPUTargetLowering::LowerFP_TO_SINT(SDValue Op,
2134 SelectionDAG &DAG) const {
2135 SDValue Src = Op.getOperand(0);
2136
2137 if (Op.getValueType() == MVT::i64 && Src.getValueType() == MVT::f64)
2138 return LowerFP64_TO_INT(Op, DAG, true);
2139
2140 return SDValue();
2141}
2142
2143SDValue AMDGPUTargetLowering::LowerFP_TO_UINT(SDValue Op,
2144 SelectionDAG &DAG) const {
2145 SDValue Src = Op.getOperand(0);
2146
2147 if (Op.getValueType() == MVT::i64 && Src.getValueType() == MVT::f64)
2148 return LowerFP64_TO_INT(Op, DAG, false);
2149
2150 return SDValue();
2151}
2152
Matt Arsenaultfae02982014-03-17 18:58:11 +00002153SDValue AMDGPUTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
2154 SelectionDAG &DAG) const {
2155 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
2156 MVT VT = Op.getSimpleValueType();
2157 MVT ScalarVT = VT.getScalarType();
2158
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002159 if (!VT.isVector())
2160 return SDValue();
Matt Arsenaultfae02982014-03-17 18:58:11 +00002161
2162 SDValue Src = Op.getOperand(0);
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002163 SDLoc DL(Op);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002164
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002165 // TODO: Don't scalarize on Evergreen?
2166 unsigned NElts = VT.getVectorNumElements();
2167 SmallVector<SDValue, 8> Args;
2168 DAG.ExtractVectorElements(Src, Args, 0, NElts);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002169
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002170 SDValue VTOp = DAG.getValueType(ExtraVT.getScalarType());
2171 for (unsigned I = 0; I < NElts; ++I)
2172 Args[I] = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, ScalarVT, Args[I], VTOp);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002173
Craig Topper48d114b2014-04-26 18:35:24 +00002174 return DAG.getNode(ISD::BUILD_VECTOR, DL, VT, Args);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002175}
2176
Tom Stellard75aadc22012-12-11 21:25:42 +00002177//===----------------------------------------------------------------------===//
Tom Stellard50122a52014-04-07 19:45:41 +00002178// Custom DAG optimizations
2179//===----------------------------------------------------------------------===//
2180
2181static bool isU24(SDValue Op, SelectionDAG &DAG) {
2182 APInt KnownZero, KnownOne;
2183 EVT VT = Op.getValueType();
Jay Foada0653a32014-05-14 21:14:37 +00002184 DAG.computeKnownBits(Op, KnownZero, KnownOne);
Tom Stellard50122a52014-04-07 19:45:41 +00002185
2186 return (VT.getSizeInBits() - KnownZero.countLeadingOnes()) <= 24;
2187}
2188
2189static bool isI24(SDValue Op, SelectionDAG &DAG) {
2190 EVT VT = Op.getValueType();
2191
2192 // In order for this to be a signed 24-bit value, bit 23, must
2193 // be a sign bit.
2194 return VT.getSizeInBits() >= 24 && // Types less than 24-bit should be treated
2195 // as unsigned 24-bit values.
2196 (VT.getSizeInBits() - DAG.ComputeNumSignBits(Op)) < 24;
2197}
2198
2199static void simplifyI24(SDValue Op, TargetLowering::DAGCombinerInfo &DCI) {
2200
2201 SelectionDAG &DAG = DCI.DAG;
2202 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2203 EVT VT = Op.getValueType();
2204
2205 APInt Demanded = APInt::getLowBitsSet(VT.getSizeInBits(), 24);
2206 APInt KnownZero, KnownOne;
2207 TargetLowering::TargetLoweringOpt TLO(DAG, true, true);
2208 if (TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
2209 DCI.CommitTargetLoweringOpt(TLO);
2210}
2211
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002212template <typename IntTy>
2213static SDValue constantFoldBFE(SelectionDAG &DAG, IntTy Src0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002214 uint32_t Offset, uint32_t Width, SDLoc DL) {
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002215 if (Width + Offset < 32) {
Matt Arsenault46cbc432014-09-19 00:42:06 +00002216 uint32_t Shl = static_cast<uint32_t>(Src0) << (32 - Offset - Width);
2217 IntTy Result = static_cast<IntTy>(Shl) >> (32 - Width);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002218 return DAG.getConstant(Result, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002219 }
2220
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002221 return DAG.getConstant(Src0 >> Offset, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002222}
2223
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002224static bool usesAllNormalStores(SDNode *LoadVal) {
2225 for (SDNode::use_iterator I = LoadVal->use_begin(); !I.atEnd(); ++I) {
2226 if (!ISD::isNormalStore(*I))
2227 return false;
2228 }
2229
2230 return true;
2231}
2232
2233// If we have a copy of an illegal type, replace it with a load / store of an
2234// equivalently sized legal type. This avoids intermediate bit pack / unpack
2235// instructions emitted when handling extloads and truncstores. Ideally we could
2236// recognize the pack / unpack pattern to eliminate it.
2237SDValue AMDGPUTargetLowering::performStoreCombine(SDNode *N,
2238 DAGCombinerInfo &DCI) const {
2239 if (!DCI.isBeforeLegalize())
2240 return SDValue();
2241
2242 StoreSDNode *SN = cast<StoreSDNode>(N);
2243 SDValue Value = SN->getValue();
2244 EVT VT = Value.getValueType();
2245
Matt Arsenault28638f12014-11-23 02:57:52 +00002246 if (isTypeLegal(VT) || SN->isVolatile() ||
2247 !ISD::isNormalLoad(Value.getNode()) || VT.getSizeInBits() < 8)
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002248 return SDValue();
2249
2250 LoadSDNode *LoadVal = cast<LoadSDNode>(Value);
2251 if (LoadVal->isVolatile() || !usesAllNormalStores(LoadVal))
2252 return SDValue();
2253
2254 EVT MemVT = LoadVal->getMemoryVT();
2255
2256 SDLoc SL(N);
2257 SelectionDAG &DAG = DCI.DAG;
2258 EVT LoadVT = getEquivalentMemType(*DAG.getContext(), MemVT);
2259
2260 SDValue NewLoad = DAG.getLoad(ISD::UNINDEXED, ISD::NON_EXTLOAD,
2261 LoadVT, SL,
2262 LoadVal->getChain(),
2263 LoadVal->getBasePtr(),
2264 LoadVal->getOffset(),
2265 LoadVT,
2266 LoadVal->getMemOperand());
2267
2268 SDValue CastLoad = DAG.getNode(ISD::BITCAST, SL, VT, NewLoad.getValue(0));
2269 DCI.CombineTo(LoadVal, CastLoad, NewLoad.getValue(1), false);
2270
2271 return DAG.getStore(SN->getChain(), SL, NewLoad,
2272 SN->getBasePtr(), SN->getMemOperand());
2273}
2274
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002275// TODO: Should repeat for other bit ops.
2276SDValue AMDGPUTargetLowering::performAndCombine(SDNode *N,
2277 DAGCombinerInfo &DCI) const {
2278 if (N->getValueType(0) != MVT::i64)
2279 return SDValue();
2280
2281 // Break up 64-bit and of a constant into two 32-bit ands. This will typically
2282 // happen anyway for a VALU 64-bit and. This exposes other 32-bit integer
2283 // combine opportunities since most 64-bit operations are decomposed this way.
2284 // TODO: We won't want this for SALU especially if it is an inline immediate.
2285 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
2286 if (!RHS)
2287 return SDValue();
2288
2289 uint64_t Val = RHS->getZExtValue();
2290 if (Lo_32(Val) != 0 && Hi_32(Val) != 0 && !RHS->hasOneUse()) {
2291 // If either half of the constant is 0, this is really a 32-bit and, so
2292 // split it. If we can re-use the full materialized constant, keep it.
2293 return SDValue();
2294 }
2295
2296 SDLoc SL(N);
2297 SelectionDAG &DAG = DCI.DAG;
2298
2299 SDValue Lo, Hi;
2300 std::tie(Lo, Hi) = split64BitValue(N->getOperand(0), DAG);
2301
2302 SDValue LoRHS = DAG.getConstant(Lo_32(Val), SL, MVT::i32);
2303 SDValue HiRHS = DAG.getConstant(Hi_32(Val), SL, MVT::i32);
2304
2305 SDValue LoAnd = DAG.getNode(ISD::AND, SL, MVT::i32, Lo, LoRHS);
2306 SDValue HiAnd = DAG.getNode(ISD::AND, SL, MVT::i32, Hi, HiRHS);
2307
2308 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32, LoAnd, HiAnd);
2309 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
2310}
2311
Matt Arsenault24692112015-07-14 18:20:33 +00002312SDValue AMDGPUTargetLowering::performShlCombine(SDNode *N,
2313 DAGCombinerInfo &DCI) const {
2314 if (N->getValueType(0) != MVT::i64)
2315 return SDValue();
2316
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002317 // i64 (shl x, C) -> (build_pair 0, (shl x, C -32))
Matt Arsenault24692112015-07-14 18:20:33 +00002318
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002319 // On some subtargets, 64-bit shift is a quarter rate instruction. In the
2320 // common case, splitting this into a move and a 32-bit shift is faster and
2321 // the same code size.
Matt Arsenault24692112015-07-14 18:20:33 +00002322 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002323 if (!RHS)
2324 return SDValue();
2325
2326 unsigned RHSVal = RHS->getZExtValue();
2327 if (RHSVal < 32)
Matt Arsenault24692112015-07-14 18:20:33 +00002328 return SDValue();
2329
2330 SDValue LHS = N->getOperand(0);
2331
2332 SDLoc SL(N);
2333 SelectionDAG &DAG = DCI.DAG;
2334
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002335 SDValue ShiftAmt = DAG.getConstant(RHSVal - 32, SL, MVT::i32);
2336
Matt Arsenault24692112015-07-14 18:20:33 +00002337 SDValue Lo = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, LHS);
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002338 SDValue NewShift = DAG.getNode(ISD::SHL, SL, MVT::i32, Lo, ShiftAmt);
Matt Arsenault24692112015-07-14 18:20:33 +00002339
2340 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
Matt Arsenault80edab92016-01-18 21:43:36 +00002341
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002342 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32, Zero, NewShift);
2343 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
Matt Arsenault24692112015-07-14 18:20:33 +00002344}
2345
Matt Arsenault33e3ece2016-01-18 22:09:04 +00002346SDValue AMDGPUTargetLowering::performSraCombine(SDNode *N,
2347 DAGCombinerInfo &DCI) const {
2348 if (N->getValueType(0) != MVT::i64)
2349 return SDValue();
2350
2351 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
2352 if (!RHS)
2353 return SDValue();
2354
2355 SelectionDAG &DAG = DCI.DAG;
2356 SDLoc SL(N);
2357 unsigned RHSVal = RHS->getZExtValue();
2358
2359 // (sra i64:x, 32) -> build_pair x, (sra hi_32(x), 31)
2360 if (RHSVal == 32) {
2361 SDValue Hi = getHiHalf64(N->getOperand(0), DAG);
2362 SDValue NewShift = DAG.getNode(ISD::SRA, SL, MVT::i32, Hi,
2363 DAG.getConstant(31, SL, MVT::i32));
2364
2365 SDValue BuildVec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
2366 Hi, NewShift);
2367 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildVec);
2368 }
2369
2370 // (sra i64:x, 63) -> build_pair (sra hi_32(x), 31), (sra hi_32(x), 31)
2371 if (RHSVal == 63) {
2372 SDValue Hi = getHiHalf64(N->getOperand(0), DAG);
2373 SDValue NewShift = DAG.getNode(ISD::SRA, SL, MVT::i32, Hi,
2374 DAG.getConstant(31, SL, MVT::i32));
2375 SDValue BuildVec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
2376 NewShift, NewShift);
2377 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildVec);
2378 }
2379
2380 return SDValue();
2381}
2382
Matt Arsenault80edab92016-01-18 21:43:36 +00002383SDValue AMDGPUTargetLowering::performSrlCombine(SDNode *N,
2384 DAGCombinerInfo &DCI) const {
2385 if (N->getValueType(0) != MVT::i64)
2386 return SDValue();
2387
2388 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
2389 if (!RHS)
2390 return SDValue();
2391
2392 unsigned ShiftAmt = RHS->getZExtValue();
2393 if (ShiftAmt < 32)
2394 return SDValue();
2395
2396 // srl i64:x, C for C >= 32
2397 // =>
2398 // build_pair (srl hi_32(x), C - 32), 0
2399
2400 SelectionDAG &DAG = DCI.DAG;
2401 SDLoc SL(N);
2402
2403 SDValue One = DAG.getConstant(1, SL, MVT::i32);
2404 SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
2405
2406 SDValue VecOp = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, N->getOperand(0));
2407 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32,
2408 VecOp, One);
2409
2410 SDValue NewConst = DAG.getConstant(ShiftAmt - 32, SL, MVT::i32);
2411 SDValue NewShift = DAG.getNode(ISD::SRL, SL, MVT::i32, Hi, NewConst);
2412
2413 SDValue BuildPair = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
2414 NewShift, Zero);
2415
2416 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildPair);
2417}
2418
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002419SDValue AMDGPUTargetLowering::performMulCombine(SDNode *N,
2420 DAGCombinerInfo &DCI) const {
2421 EVT VT = N->getValueType(0);
2422
2423 if (VT.isVector() || VT.getSizeInBits() > 32)
2424 return SDValue();
2425
2426 SelectionDAG &DAG = DCI.DAG;
2427 SDLoc DL(N);
2428
2429 SDValue N0 = N->getOperand(0);
2430 SDValue N1 = N->getOperand(1);
2431 SDValue Mul;
2432
2433 if (Subtarget->hasMulU24() && isU24(N0, DAG) && isU24(N1, DAG)) {
2434 N0 = DAG.getZExtOrTrunc(N0, DL, MVT::i32);
2435 N1 = DAG.getZExtOrTrunc(N1, DL, MVT::i32);
2436 Mul = DAG.getNode(AMDGPUISD::MUL_U24, DL, MVT::i32, N0, N1);
2437 } else if (Subtarget->hasMulI24() && isI24(N0, DAG) && isI24(N1, DAG)) {
2438 N0 = DAG.getSExtOrTrunc(N0, DL, MVT::i32);
2439 N1 = DAG.getSExtOrTrunc(N1, DL, MVT::i32);
2440 Mul = DAG.getNode(AMDGPUISD::MUL_I24, DL, MVT::i32, N0, N1);
2441 } else {
2442 return SDValue();
2443 }
2444
2445 // We need to use sext even for MUL_U24, because MUL_U24 is used
2446 // for signed multiply of 8 and 16-bit types.
2447 return DAG.getSExtOrTrunc(Mul, DL, VT);
2448}
2449
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002450static bool isNegativeOne(SDValue Val) {
2451 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Val))
2452 return C->isAllOnesValue();
2453 return false;
2454}
2455
2456static bool isCtlzOpc(unsigned Opc) {
2457 return Opc == ISD::CTLZ || Opc == ISD::CTLZ_ZERO_UNDEF;
2458}
2459
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002460// Get FFBH node if the incoming op may have been type legalized from a smaller
2461// type VT.
2462// Need to match pre-legalized type because the generic legalization inserts the
2463// add/sub between the select and compare.
2464static SDValue getFFBH_U32(const TargetLowering &TLI,
2465 SelectionDAG &DAG, SDLoc SL, SDValue Op) {
2466 EVT VT = Op.getValueType();
2467 EVT LegalVT = TLI.getTypeToTransformTo(*DAG.getContext(), VT);
2468 if (LegalVT != MVT::i32)
2469 return SDValue();
2470
2471 if (VT != MVT::i32)
2472 Op = DAG.getNode(ISD::ZERO_EXTEND, SL, MVT::i32, Op);
2473
2474 SDValue FFBH = DAG.getNode(AMDGPUISD::FFBH_U32, SL, MVT::i32, Op);
2475 if (VT != MVT::i32)
2476 FFBH = DAG.getNode(ISD::TRUNCATE, SL, VT, FFBH);
2477
2478 return FFBH;
2479}
2480
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002481// The native instructions return -1 on 0 input. Optimize out a select that
2482// produces -1 on 0.
2483//
2484// TODO: If zero is not undef, we could also do this if the output is compared
2485// against the bitwidth.
2486//
2487// TODO: Should probably combine against FFBH_U32 instead of ctlz directly.
2488SDValue AMDGPUTargetLowering::performCtlzCombine(SDLoc SL,
2489 SDValue Cond,
2490 SDValue LHS,
2491 SDValue RHS,
2492 DAGCombinerInfo &DCI) const {
2493 ConstantSDNode *CmpRhs = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2494 if (!CmpRhs || !CmpRhs->isNullValue())
2495 return SDValue();
2496
2497 SelectionDAG &DAG = DCI.DAG;
2498 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
2499 SDValue CmpLHS = Cond.getOperand(0);
2500
2501 // select (setcc x, 0, eq), -1, (ctlz_zero_undef x) -> ffbh_u32 x
2502 if (CCOpcode == ISD::SETEQ &&
2503 isCtlzOpc(RHS.getOpcode()) &&
2504 RHS.getOperand(0) == CmpLHS &&
2505 isNegativeOne(LHS)) {
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002506 return getFFBH_U32(*this, DAG, SL, CmpLHS);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002507 }
2508
2509 // select (setcc x, 0, ne), (ctlz_zero_undef x), -1 -> ffbh_u32 x
2510 if (CCOpcode == ISD::SETNE &&
2511 isCtlzOpc(LHS.getOpcode()) &&
2512 LHS.getOperand(0) == CmpLHS &&
2513 isNegativeOne(RHS)) {
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002514 return getFFBH_U32(*this, DAG, SL, CmpLHS);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002515 }
2516
2517 return SDValue();
2518}
2519
2520SDValue AMDGPUTargetLowering::performSelectCombine(SDNode *N,
2521 DAGCombinerInfo &DCI) const {
2522 SDValue Cond = N->getOperand(0);
2523 if (Cond.getOpcode() != ISD::SETCC)
2524 return SDValue();
2525
2526 EVT VT = N->getValueType(0);
2527 SDValue LHS = Cond.getOperand(0);
2528 SDValue RHS = Cond.getOperand(1);
2529 SDValue CC = Cond.getOperand(2);
2530
2531 SDValue True = N->getOperand(1);
2532 SDValue False = N->getOperand(2);
2533
Matt Arsenault5b39b342016-01-28 20:53:48 +00002534 if (VT == MVT::f32 && Cond.hasOneUse()) {
2535 SDValue MinMax
2536 = CombineFMinMaxLegacy(SDLoc(N), VT, LHS, RHS, True, False, CC, DCI);
2537 // Revisit this node so we can catch min3/max3/med3 patterns.
2538 //DCI.AddToWorklist(MinMax.getNode());
2539 return MinMax;
2540 }
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002541
2542 // There's no reason to not do this if the condition has other uses.
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002543 return performCtlzCombine(SDLoc(N), Cond, True, False, DCI);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002544}
2545
Tom Stellard50122a52014-04-07 19:45:41 +00002546SDValue AMDGPUTargetLowering::PerformDAGCombine(SDNode *N,
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002547 DAGCombinerInfo &DCI) const {
Tom Stellard50122a52014-04-07 19:45:41 +00002548 SelectionDAG &DAG = DCI.DAG;
2549 SDLoc DL(N);
2550
2551 switch(N->getOpcode()) {
Matt Arsenault24e33d12015-07-03 23:33:38 +00002552 default:
2553 break;
Matt Arsenault24692112015-07-14 18:20:33 +00002554 case ISD::SHL: {
2555 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2556 break;
2557
2558 return performShlCombine(N, DCI);
2559 }
Matt Arsenault80edab92016-01-18 21:43:36 +00002560 case ISD::SRL: {
2561 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2562 break;
2563
2564 return performSrlCombine(N, DCI);
2565 }
Matt Arsenault33e3ece2016-01-18 22:09:04 +00002566 case ISD::SRA: {
2567 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2568 break;
2569
2570 return performSraCombine(N, DCI);
2571 }
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002572 case ISD::AND: {
2573 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2574 break;
2575
2576 return performAndCombine(N, DCI);
2577 }
Matt Arsenault24e33d12015-07-03 23:33:38 +00002578 case ISD::MUL:
2579 return performMulCombine(N, DCI);
2580 case AMDGPUISD::MUL_I24:
2581 case AMDGPUISD::MUL_U24: {
2582 SDValue N0 = N->getOperand(0);
2583 SDValue N1 = N->getOperand(1);
2584 simplifyI24(N0, DCI);
2585 simplifyI24(N1, DCI);
2586 return SDValue();
2587 }
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002588 case ISD::SELECT:
2589 return performSelectCombine(N, DCI);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002590 case AMDGPUISD::BFE_I32:
2591 case AMDGPUISD::BFE_U32: {
2592 assert(!N->getValueType(0).isVector() &&
2593 "Vector handling of BFE not implemented");
2594 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
2595 if (!Width)
2596 break;
2597
2598 uint32_t WidthVal = Width->getZExtValue() & 0x1f;
2599 if (WidthVal == 0)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002600 return DAG.getConstant(0, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002601
2602 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
2603 if (!Offset)
2604 break;
2605
2606 SDValue BitsFrom = N->getOperand(0);
2607 uint32_t OffsetVal = Offset->getZExtValue() & 0x1f;
2608
2609 bool Signed = N->getOpcode() == AMDGPUISD::BFE_I32;
2610
2611 if (OffsetVal == 0) {
2612 // This is already sign / zero extended, so try to fold away extra BFEs.
2613 unsigned SignBits = Signed ? (32 - WidthVal + 1) : (32 - WidthVal);
2614
2615 unsigned OpSignBits = DAG.ComputeNumSignBits(BitsFrom);
2616 if (OpSignBits >= SignBits)
2617 return BitsFrom;
Matt Arsenault05e96f42014-05-22 18:09:12 +00002618
2619 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), WidthVal);
2620 if (Signed) {
2621 // This is a sign_extend_inreg. Replace it to take advantage of existing
2622 // DAG Combines. If not eliminated, we will match back to BFE during
2623 // selection.
2624
2625 // TODO: The sext_inreg of extended types ends, although we can could
2626 // handle them in a single BFE.
2627 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, MVT::i32, BitsFrom,
2628 DAG.getValueType(SmallVT));
2629 }
2630
2631 return DAG.getZeroExtendInReg(BitsFrom, DL, SmallVT);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002632 }
2633
Matt Arsenaultf1794202014-10-15 05:07:00 +00002634 if (ConstantSDNode *CVal = dyn_cast<ConstantSDNode>(BitsFrom)) {
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002635 if (Signed) {
2636 return constantFoldBFE<int32_t>(DAG,
Matt Arsenault46cbc432014-09-19 00:42:06 +00002637 CVal->getSExtValue(),
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002638 OffsetVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002639 WidthVal,
2640 DL);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002641 }
2642
2643 return constantFoldBFE<uint32_t>(DAG,
Matt Arsenault6462f942014-09-18 15:52:26 +00002644 CVal->getZExtValue(),
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002645 OffsetVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002646 WidthVal,
2647 DL);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002648 }
2649
Matt Arsenault05e96f42014-05-22 18:09:12 +00002650 if ((OffsetVal + WidthVal) >= 32) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002651 SDValue ShiftVal = DAG.getConstant(OffsetVal, DL, MVT::i32);
Matt Arsenault05e96f42014-05-22 18:09:12 +00002652 return DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2653 BitsFrom, ShiftVal);
2654 }
2655
Matt Arsenault7b68fdf2014-10-15 17:58:34 +00002656 if (BitsFrom.hasOneUse()) {
Matt Arsenault6de7af42014-10-15 23:37:42 +00002657 APInt Demanded = APInt::getBitsSet(32,
2658 OffsetVal,
2659 OffsetVal + WidthVal);
2660
Matt Arsenault7b68fdf2014-10-15 17:58:34 +00002661 APInt KnownZero, KnownOne;
2662 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
2663 !DCI.isBeforeLegalizeOps());
2664 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2665 if (TLO.ShrinkDemandedConstant(BitsFrom, Demanded) ||
2666 TLI.SimplifyDemandedBits(BitsFrom, Demanded,
2667 KnownZero, KnownOne, TLO)) {
2668 DCI.CommitTargetLoweringOpt(TLO);
2669 }
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002670 }
2671
2672 break;
2673 }
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002674
2675 case ISD::STORE:
2676 return performStoreCombine(N, DCI);
Tom Stellard50122a52014-04-07 19:45:41 +00002677 }
2678 return SDValue();
2679}
2680
2681//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002682// Helper functions
2683//===----------------------------------------------------------------------===//
2684
Tom Stellardaf775432013-10-23 00:44:32 +00002685void AMDGPUTargetLowering::getOriginalFunctionArgs(
2686 SelectionDAG &DAG,
2687 const Function *F,
2688 const SmallVectorImpl<ISD::InputArg> &Ins,
2689 SmallVectorImpl<ISD::InputArg> &OrigIns) const {
2690
2691 for (unsigned i = 0, e = Ins.size(); i < e; ++i) {
2692 if (Ins[i].ArgVT == Ins[i].VT) {
2693 OrigIns.push_back(Ins[i]);
2694 continue;
2695 }
2696
2697 EVT VT;
2698 if (Ins[i].ArgVT.isVector() && !Ins[i].VT.isVector()) {
2699 // Vector has been split into scalars.
2700 VT = Ins[i].ArgVT.getVectorElementType();
2701 } else if (Ins[i].VT.isVector() && Ins[i].ArgVT.isVector() &&
2702 Ins[i].ArgVT.getVectorElementType() !=
2703 Ins[i].VT.getVectorElementType()) {
2704 // Vector elements have been promoted
2705 VT = Ins[i].ArgVT;
2706 } else {
2707 // Vector has been spilt into smaller vectors.
2708 VT = Ins[i].VT;
2709 }
2710
2711 ISD::InputArg Arg(Ins[i].Flags, VT, VT, Ins[i].Used,
2712 Ins[i].OrigArgIndex, Ins[i].PartOffset);
2713 OrigIns.push_back(Arg);
2714 }
2715}
2716
Tom Stellard75aadc22012-12-11 21:25:42 +00002717bool AMDGPUTargetLowering::isHWTrueValue(SDValue Op) const {
2718 if (ConstantFPSDNode * CFP = dyn_cast<ConstantFPSDNode>(Op)) {
2719 return CFP->isExactlyValue(1.0);
2720 }
Artyom Skrobov314ee042015-11-25 19:41:11 +00002721 return isAllOnesConstant(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00002722}
2723
2724bool AMDGPUTargetLowering::isHWFalseValue(SDValue Op) const {
2725 if (ConstantFPSDNode * CFP = dyn_cast<ConstantFPSDNode>(Op)) {
2726 return CFP->getValueAPF().isZero();
2727 }
Artyom Skrobov314ee042015-11-25 19:41:11 +00002728 return isNullConstant(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00002729}
2730
2731SDValue AMDGPUTargetLowering::CreateLiveInRegister(SelectionDAG &DAG,
2732 const TargetRegisterClass *RC,
2733 unsigned Reg, EVT VT) const {
2734 MachineFunction &MF = DAG.getMachineFunction();
2735 MachineRegisterInfo &MRI = MF.getRegInfo();
2736 unsigned VirtualRegister;
2737 if (!MRI.isLiveIn(Reg)) {
2738 VirtualRegister = MRI.createVirtualRegister(RC);
2739 MRI.addLiveIn(Reg, VirtualRegister);
2740 } else {
2741 VirtualRegister = MRI.getLiveInVirtReg(Reg);
2742 }
2743 return DAG.getRegister(VirtualRegister, VT);
2744}
2745
Tom Stellarddcb9f092015-07-09 21:20:37 +00002746uint32_t AMDGPUTargetLowering::getImplicitParameterOffset(
2747 const AMDGPUMachineFunction *MFI, const ImplicitParameter Param) const {
2748 uint64_t ArgOffset = MFI->ABIArgOffset;
2749 switch (Param) {
2750 case GRID_DIM:
2751 return ArgOffset;
2752 case GRID_OFFSET:
2753 return ArgOffset + 4;
2754 }
2755 llvm_unreachable("unexpected implicit parameter type");
2756}
2757
Tom Stellard75aadc22012-12-11 21:25:42 +00002758#define NODE_NAME_CASE(node) case AMDGPUISD::node: return #node;
2759
2760const char* AMDGPUTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00002761 switch ((AMDGPUISD::NodeType)Opcode) {
2762 case AMDGPUISD::FIRST_NUMBER: break;
Tom Stellard75aadc22012-12-11 21:25:42 +00002763 // AMDIL DAG nodes
Tom Stellard75aadc22012-12-11 21:25:42 +00002764 NODE_NAME_CASE(CALL);
2765 NODE_NAME_CASE(UMUL);
Tom Stellard75aadc22012-12-11 21:25:42 +00002766 NODE_NAME_CASE(RET_FLAG);
2767 NODE_NAME_CASE(BRANCH_COND);
2768
2769 // AMDGPU DAG nodes
2770 NODE_NAME_CASE(DWORDADDR)
2771 NODE_NAME_CASE(FRACT)
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002772 NODE_NAME_CASE(CLAMP)
Matthias Braund04893f2015-05-07 21:33:59 +00002773 NODE_NAME_CASE(COS_HW)
2774 NODE_NAME_CASE(SIN_HW)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002775 NODE_NAME_CASE(FMAX_LEGACY)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002776 NODE_NAME_CASE(FMIN_LEGACY)
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00002777 NODE_NAME_CASE(FMAX3)
2778 NODE_NAME_CASE(SMAX3)
2779 NODE_NAME_CASE(UMAX3)
2780 NODE_NAME_CASE(FMIN3)
2781 NODE_NAME_CASE(SMIN3)
2782 NODE_NAME_CASE(UMIN3)
Matt Arsenaultf639c322016-01-28 20:53:42 +00002783 NODE_NAME_CASE(FMED3)
2784 NODE_NAME_CASE(SMED3)
2785 NODE_NAME_CASE(UMED3)
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002786 NODE_NAME_CASE(URECIP)
2787 NODE_NAME_CASE(DIV_SCALE)
2788 NODE_NAME_CASE(DIV_FMAS)
2789 NODE_NAME_CASE(DIV_FIXUP)
2790 NODE_NAME_CASE(TRIG_PREOP)
2791 NODE_NAME_CASE(RCP)
2792 NODE_NAME_CASE(RSQ)
Matt Arsenault257d48d2014-06-24 22:13:39 +00002793 NODE_NAME_CASE(RSQ_LEGACY)
Matt Arsenault79963e82016-02-13 01:03:00 +00002794 NODE_NAME_CASE(RSQ_CLAMP)
Matt Arsenault2e7cc482014-08-15 17:30:25 +00002795 NODE_NAME_CASE(LDEXP)
Matt Arsenault4831ce52015-01-06 23:00:37 +00002796 NODE_NAME_CASE(FP_CLASS)
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002797 NODE_NAME_CASE(DOT4)
Matthias Braund04893f2015-05-07 21:33:59 +00002798 NODE_NAME_CASE(CARRY)
2799 NODE_NAME_CASE(BORROW)
Matt Arsenaultfae02982014-03-17 18:58:11 +00002800 NODE_NAME_CASE(BFE_U32)
2801 NODE_NAME_CASE(BFE_I32)
Matt Arsenaultb3458362014-03-31 18:21:13 +00002802 NODE_NAME_CASE(BFI)
2803 NODE_NAME_CASE(BFM)
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002804 NODE_NAME_CASE(FFBH_U32)
Tom Stellard50122a52014-04-07 19:45:41 +00002805 NODE_NAME_CASE(MUL_U24)
2806 NODE_NAME_CASE(MUL_I24)
Matt Arsenaulteb260202014-05-22 18:00:15 +00002807 NODE_NAME_CASE(MAD_U24)
2808 NODE_NAME_CASE(MAD_I24)
Matthias Braund04893f2015-05-07 21:33:59 +00002809 NODE_NAME_CASE(TEXTURE_FETCH)
Tom Stellard75aadc22012-12-11 21:25:42 +00002810 NODE_NAME_CASE(EXPORT)
Tom Stellardff62c352013-01-23 02:09:03 +00002811 NODE_NAME_CASE(CONST_ADDRESS)
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002812 NODE_NAME_CASE(REGISTER_LOAD)
2813 NODE_NAME_CASE(REGISTER_STORE)
Tom Stellard9fa17912013-08-14 23:24:45 +00002814 NODE_NAME_CASE(LOAD_CONSTANT)
2815 NODE_NAME_CASE(LOAD_INPUT)
2816 NODE_NAME_CASE(SAMPLE)
2817 NODE_NAME_CASE(SAMPLEB)
2818 NODE_NAME_CASE(SAMPLED)
2819 NODE_NAME_CASE(SAMPLEL)
Matt Arsenault364a6742014-06-11 17:50:44 +00002820 NODE_NAME_CASE(CVT_F32_UBYTE0)
2821 NODE_NAME_CASE(CVT_F32_UBYTE1)
2822 NODE_NAME_CASE(CVT_F32_UBYTE2)
2823 NODE_NAME_CASE(CVT_F32_UBYTE3)
Tom Stellard880a80a2014-06-17 16:53:14 +00002824 NODE_NAME_CASE(BUILD_VERTICAL_VECTOR)
Tom Stellard067c8152014-07-21 14:01:14 +00002825 NODE_NAME_CASE(CONST_DATA_PTR)
Matthias Braund04893f2015-05-07 21:33:59 +00002826 case AMDGPUISD::FIRST_MEM_OPCODE_NUMBER: break;
Tom Stellardfc92e772015-05-12 14:18:14 +00002827 NODE_NAME_CASE(SENDMSG)
Tom Stellard2a9d9472015-05-12 15:00:46 +00002828 NODE_NAME_CASE(INTERP_MOV)
2829 NODE_NAME_CASE(INTERP_P1)
2830 NODE_NAME_CASE(INTERP_P2)
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002831 NODE_NAME_CASE(STORE_MSKOR)
Tom Stellardafcf12f2013-09-12 02:55:14 +00002832 NODE_NAME_CASE(TBUFFER_STORE_FORMAT)
Matthias Braund04893f2015-05-07 21:33:59 +00002833 case AMDGPUISD::LAST_AMDGPU_ISD_NUMBER: break;
Tom Stellard75aadc22012-12-11 21:25:42 +00002834 }
Matthias Braund04893f2015-05-07 21:33:59 +00002835 return nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +00002836}
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002837
Matt Arsenaulte93d06a2015-01-13 20:53:18 +00002838SDValue AMDGPUTargetLowering::getRsqrtEstimate(SDValue Operand,
2839 DAGCombinerInfo &DCI,
2840 unsigned &RefinementSteps,
2841 bool &UseOneConstNR) const {
2842 SelectionDAG &DAG = DCI.DAG;
2843 EVT VT = Operand.getValueType();
2844
2845 if (VT == MVT::f32) {
2846 RefinementSteps = 0;
2847 return DAG.getNode(AMDGPUISD::RSQ, SDLoc(Operand), VT, Operand);
2848 }
2849
2850 // TODO: There is also f64 rsq instruction, but the documentation is less
2851 // clear on its precision.
2852
2853 return SDValue();
2854}
2855
Matt Arsenaultbf0db912015-01-13 20:53:23 +00002856SDValue AMDGPUTargetLowering::getRecipEstimate(SDValue Operand,
2857 DAGCombinerInfo &DCI,
2858 unsigned &RefinementSteps) const {
2859 SelectionDAG &DAG = DCI.DAG;
2860 EVT VT = Operand.getValueType();
2861
2862 if (VT == MVT::f32) {
2863 // Reciprocal, < 1 ulp error.
2864 //
2865 // This reciprocal approximation converges to < 0.5 ulp error with one
2866 // newton rhapson performed with two fused multiple adds (FMAs).
2867
2868 RefinementSteps = 0;
2869 return DAG.getNode(AMDGPUISD::RCP, SDLoc(Operand), VT, Operand);
2870 }
2871
2872 // TODO: There is also f64 rcp instruction, but the documentation is less
2873 // clear on its precision.
2874
2875 return SDValue();
2876}
2877
Jay Foada0653a32014-05-14 21:14:37 +00002878void AMDGPUTargetLowering::computeKnownBitsForTargetNode(
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002879 const SDValue Op,
2880 APInt &KnownZero,
2881 APInt &KnownOne,
2882 const SelectionDAG &DAG,
2883 unsigned Depth) const {
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002884
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002885 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0); // Don't know anything.
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002886
2887 APInt KnownZero2;
2888 APInt KnownOne2;
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002889 unsigned Opc = Op.getOpcode();
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002890
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002891 switch (Opc) {
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002892 default:
2893 break;
Jan Vesely808fff52015-04-30 17:15:56 +00002894 case AMDGPUISD::CARRY:
2895 case AMDGPUISD::BORROW: {
2896 KnownZero = APInt::getHighBitsSet(32, 31);
2897 break;
2898 }
2899
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002900 case AMDGPUISD::BFE_I32:
2901 case AMDGPUISD::BFE_U32: {
2902 ConstantSDNode *CWidth = dyn_cast<ConstantSDNode>(Op.getOperand(2));
2903 if (!CWidth)
2904 return;
2905
2906 unsigned BitWidth = 32;
2907 uint32_t Width = CWidth->getZExtValue() & 0x1f;
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002908
Matt Arsenaulta3fe7c62014-10-16 20:07:40 +00002909 if (Opc == AMDGPUISD::BFE_U32)
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002910 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - Width);
2911
Matt Arsenault378bf9c2014-03-31 19:35:33 +00002912 break;
2913 }
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00002914 }
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002915}
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00002916
2917unsigned AMDGPUTargetLowering::ComputeNumSignBitsForTargetNode(
2918 SDValue Op,
2919 const SelectionDAG &DAG,
2920 unsigned Depth) const {
2921 switch (Op.getOpcode()) {
2922 case AMDGPUISD::BFE_I32: {
2923 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
2924 if (!Width)
2925 return 1;
2926
2927 unsigned SignBits = 32 - Width->getZExtValue() + 1;
Artyom Skrobov314ee042015-11-25 19:41:11 +00002928 if (!isNullConstant(Op.getOperand(1)))
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00002929 return SignBits;
2930
2931 // TODO: Could probably figure something out with non-0 offsets.
2932 unsigned Op0SignBits = DAG.ComputeNumSignBits(Op.getOperand(0), Depth + 1);
2933 return std::max(SignBits, Op0SignBits);
2934 }
2935
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002936 case AMDGPUISD::BFE_U32: {
2937 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
2938 return Width ? 32 - (Width->getZExtValue() & 0x1f) : 1;
2939 }
2940
Jan Vesely808fff52015-04-30 17:15:56 +00002941 case AMDGPUISD::CARRY:
2942 case AMDGPUISD::BORROW:
2943 return 31;
2944
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00002945 default:
2946 return 1;
2947 }
2948}