Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 1 | //===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
| 11 | /// \brief The AMDGPU target machine contains all of the hardware specific |
| 12 | /// information needed to emit code for R600 and SI GPUs. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| 16 | #include "AMDGPUTargetMachine.h" |
| 17 | #include "AMDGPU.h" |
Stanislav Mekhanoshin | 8e45acf | 2017-03-17 23:56:58 +0000 | [diff] [blame] | 18 | #include "AMDGPUAliasAnalysis.h" |
Matt Arsenault | eb9025d | 2016-06-28 17:42:09 +0000 | [diff] [blame] | 19 | #include "AMDGPUCallLowering.h" |
Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 20 | #include "AMDGPUInstructionSelector.h" |
| 21 | #include "AMDGPULegalizerInfo.h" |
Matt Arsenault | 9aa45f0 | 2017-07-06 20:57:05 +0000 | [diff] [blame] | 22 | #include "AMDGPUMacroFusion.h" |
Matt Arsenault | eb9025d | 2016-06-28 17:42:09 +0000 | [diff] [blame] | 23 | #include "AMDGPUTargetObjectFile.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 24 | #include "AMDGPUTargetTransformInfo.h" |
Valery Pykhtin | fd4c410 | 2017-03-21 13:15:46 +0000 | [diff] [blame] | 25 | #include "GCNIterativeScheduler.h" |
Tom Stellard | 0d23ebe | 2016-08-29 19:42:52 +0000 | [diff] [blame] | 26 | #include "GCNSchedStrategy.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 27 | #include "R600MachineScheduler.h" |
Matt Arsenault | 2ffe8fd | 2016-08-11 19:18:50 +0000 | [diff] [blame] | 28 | #include "SIMachineScheduler.h" |
Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/GlobalISel/IRTranslator.h" |
Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/GlobalISel/InstructionSelect.h" |
Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/GlobalISel/Legalizer.h" |
| 32 | #include "llvm/CodeGen/GlobalISel/RegBankSelect.h" |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/Passes.h" |
Matthias Braun | 31d19d4 | 2016-05-10 03:21:59 +0000 | [diff] [blame] | 34 | #include "llvm/CodeGen/TargetPassConfig.h" |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 35 | #include "llvm/IR/Attributes.h" |
| 36 | #include "llvm/IR/Function.h" |
Stanislav Mekhanoshin | 50ea93a | 2016-12-08 19:46:04 +0000 | [diff] [blame] | 37 | #include "llvm/IR/LegacyPassManager.h" |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 38 | #include "llvm/Pass.h" |
| 39 | #include "llvm/Support/CommandLine.h" |
| 40 | #include "llvm/Support/Compiler.h" |
Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 41 | #include "llvm/Support/TargetRegistry.h" |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 42 | #include "llvm/Target/TargetLoweringObjectFile.h" |
Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 43 | #include "llvm/Transforms/IPO.h" |
| 44 | #include "llvm/Transforms/IPO/AlwaysInliner.h" |
| 45 | #include "llvm/Transforms/IPO/PassManagerBuilder.h" |
| 46 | #include "llvm/Transforms/Scalar.h" |
| 47 | #include "llvm/Transforms/Scalar/GVN.h" |
| 48 | #include "llvm/Transforms/Vectorize.h" |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 49 | #include <memory> |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 50 | |
| 51 | using namespace llvm; |
| 52 | |
Matt Arsenault | c581611 | 2016-06-24 06:30:22 +0000 | [diff] [blame] | 53 | static cl::opt<bool> EnableR600StructurizeCFG( |
| 54 | "r600-ir-structurize", |
| 55 | cl::desc("Use StructurizeCFG IR pass"), |
| 56 | cl::init(true)); |
| 57 | |
Matt Arsenault | 03d8584 | 2016-06-27 20:32:13 +0000 | [diff] [blame] | 58 | static cl::opt<bool> EnableSROA( |
| 59 | "amdgpu-sroa", |
| 60 | cl::desc("Run SROA after promote alloca pass"), |
| 61 | cl::ReallyHidden, |
| 62 | cl::init(true)); |
| 63 | |
Matt Arsenault | 9f5e0ef | 2017-01-25 04:25:02 +0000 | [diff] [blame] | 64 | static cl::opt<bool> |
| 65 | EnableEarlyIfConversion("amdgpu-early-ifcvt", cl::Hidden, |
| 66 | cl::desc("Run early if-conversion"), |
| 67 | cl::init(false)); |
| 68 | |
Matt Arsenault | 03d8584 | 2016-06-27 20:32:13 +0000 | [diff] [blame] | 69 | static cl::opt<bool> EnableR600IfConvert( |
| 70 | "r600-if-convert", |
| 71 | cl::desc("Use if conversion pass"), |
| 72 | cl::ReallyHidden, |
| 73 | cl::init(true)); |
| 74 | |
Matt Arsenault | 908b9e2 | 2016-07-01 03:33:52 +0000 | [diff] [blame] | 75 | // Option to disable vectorizer for tests. |
| 76 | static cl::opt<bool> EnableLoadStoreVectorizer( |
| 77 | "amdgpu-load-store-vectorizer", |
| 78 | cl::desc("Enable load store vectorizer"), |
Matt Arsenault | 0efdd06 | 2016-09-09 22:29:28 +0000 | [diff] [blame] | 79 | cl::init(true), |
Matt Arsenault | 908b9e2 | 2016-07-01 03:33:52 +0000 | [diff] [blame] | 80 | cl::Hidden); |
| 81 | |
Alexander Timofeev | 1800956 | 2016-12-08 17:28:47 +0000 | [diff] [blame] | 82 | // Option to to control global loads scalarization |
| 83 | static cl::opt<bool> ScalarizeGlobal( |
| 84 | "amdgpu-scalarize-global-loads", |
| 85 | cl::desc("Enable global load scalarization"), |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 86 | cl::init(true), |
Alexander Timofeev | 1800956 | 2016-12-08 17:28:47 +0000 | [diff] [blame] | 87 | cl::Hidden); |
| 88 | |
Stanislav Mekhanoshin | a3b7279 | 2017-01-30 21:05:18 +0000 | [diff] [blame] | 89 | // Option to run internalize pass. |
| 90 | static cl::opt<bool> InternalizeSymbols( |
| 91 | "amdgpu-internalize-symbols", |
| 92 | cl::desc("Enable elimination of non-kernel functions and unused globals"), |
| 93 | cl::init(false), |
| 94 | cl::Hidden); |
| 95 | |
Stanislav Mekhanoshin | 9053f22 | 2017-03-28 18:23:24 +0000 | [diff] [blame] | 96 | // Option to inline all early. |
| 97 | static cl::opt<bool> EarlyInlineAll( |
| 98 | "amdgpu-early-inline-all", |
| 99 | cl::desc("Inline all functions early"), |
| 100 | cl::init(false), |
| 101 | cl::Hidden); |
| 102 | |
Sam Kolton | f60ad58 | 2017-03-21 12:51:34 +0000 | [diff] [blame] | 103 | static cl::opt<bool> EnableSDWAPeephole( |
| 104 | "amdgpu-sdwa-peephole", |
| 105 | cl::desc("Enable SDWA peepholer"), |
Sam Kolton | 9fa1696 | 2017-04-06 15:03:28 +0000 | [diff] [blame] | 106 | cl::init(true)); |
Sam Kolton | f60ad58 | 2017-03-21 12:51:34 +0000 | [diff] [blame] | 107 | |
Stanislav Mekhanoshin | 8e45acf | 2017-03-17 23:56:58 +0000 | [diff] [blame] | 108 | // Enable address space based alias analysis |
| 109 | static cl::opt<bool> EnableAMDGPUAliasAnalysis("enable-amdgpu-aa", cl::Hidden, |
| 110 | cl::desc("Enable AMDGPU Alias Analysis"), |
| 111 | cl::init(true)); |
| 112 | |
Kannan Narayanan | acb089e | 2017-04-12 03:25:12 +0000 | [diff] [blame] | 113 | // Option to enable new waitcnt insertion pass. |
| 114 | static cl::opt<bool> EnableSIInsertWaitcntsPass( |
| 115 | "enable-si-insert-waitcnts", |
| 116 | cl::desc("Use new waitcnt insertion pass"), |
Mark Searles | 70359ac | 2017-06-02 14:19:25 +0000 | [diff] [blame] | 117 | cl::init(true)); |
Kannan Narayanan | acb089e | 2017-04-12 03:25:12 +0000 | [diff] [blame] | 118 | |
Jan Sjodin | a06bfe0 | 2017-05-15 20:18:37 +0000 | [diff] [blame] | 119 | // Option to run late CFG structurizer |
| 120 | static cl::opt<bool> LateCFGStructurize( |
| 121 | "amdgpu-late-structurize", |
| 122 | cl::desc("Enable late CFG structurization"), |
| 123 | cl::init(false), |
| 124 | cl::Hidden); |
| 125 | |
Matt Arsenault | b62a4eb | 2017-08-01 19:54:18 +0000 | [diff] [blame] | 126 | static cl::opt<bool> EnableAMDGPUFunctionCalls( |
| 127 | "amdgpu-function-calls", |
| 128 | cl::Hidden, |
| 129 | cl::desc("Enable AMDGPU function call support"), |
| 130 | cl::init(false)); |
| 131 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 132 | extern "C" void LLVMInitializeAMDGPUTarget() { |
| 133 | // Register the target |
Mehdi Amini | f42454b | 2016-10-09 23:00:34 +0000 | [diff] [blame] | 134 | RegisterTargetMachine<R600TargetMachine> X(getTheAMDGPUTarget()); |
| 135 | RegisterTargetMachine<GCNTargetMachine> Y(getTheGCNTarget()); |
Matt Arsenault | b87fc22 | 2015-10-01 22:10:03 +0000 | [diff] [blame] | 136 | |
| 137 | PassRegistry *PR = PassRegistry::getPassRegistry(); |
Tom Stellard | a2f57be | 2017-08-02 22:19:45 +0000 | [diff] [blame] | 138 | initializeR600ClauseMergePassPass(*PR); |
| 139 | initializeR600ControlFlowFinalizerPass(*PR); |
| 140 | initializeR600PacketizerPass(*PR); |
| 141 | initializeR600ExpandSpecialInstrsPassPass(*PR); |
| 142 | initializeR600VectorRegMergerPass(*PR); |
Matt Arsenault | 8c0ef8b | 2015-10-12 17:43:59 +0000 | [diff] [blame] | 143 | initializeSILowerI1CopiesPass(*PR); |
Matt Arsenault | 782c03b | 2015-11-03 22:30:13 +0000 | [diff] [blame] | 144 | initializeSIFixSGPRCopiesPass(*PR); |
Stanislav Mekhanoshin | 22a56f2 | 2017-01-24 17:46:17 +0000 | [diff] [blame] | 145 | initializeSIFixVGPRCopiesPass(*PR); |
Matt Arsenault | 8c0ef8b | 2015-10-12 17:43:59 +0000 | [diff] [blame] | 146 | initializeSIFoldOperandsPass(*PR); |
Sam Kolton | f60ad58 | 2017-03-21 12:51:34 +0000 | [diff] [blame] | 147 | initializeSIPeepholeSDWAPass(*PR); |
Matt Arsenault | c3a01ec | 2016-06-09 23:18:47 +0000 | [diff] [blame] | 148 | initializeSIShrinkInstructionsPass(*PR); |
Matt Arsenault | 187276f | 2015-10-07 00:42:53 +0000 | [diff] [blame] | 149 | initializeSIFixControlFlowLiveIntervalsPass(*PR); |
Stanislav Mekhanoshin | 37e7f95 | 2017-08-01 23:14:32 +0000 | [diff] [blame] | 150 | initializeSIOptimizeExecMaskingPreRAPass(*PR); |
Matt Arsenault | 187276f | 2015-10-07 00:42:53 +0000 | [diff] [blame] | 151 | initializeSILoadStoreOptimizerPass(*PR); |
Matt Arsenault | 746e065 | 2017-06-02 18:02:42 +0000 | [diff] [blame] | 152 | initializeAMDGPUAlwaysInlinePass(*PR); |
Matt Arsenault | 3931948 | 2015-11-06 18:01:57 +0000 | [diff] [blame] | 153 | initializeAMDGPUAnnotateKernelFeaturesPass(*PR); |
Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 154 | initializeAMDGPUAnnotateUniformValuesPass(*PR); |
Matt Arsenault | 0699ef3 | 2017-02-09 22:00:42 +0000 | [diff] [blame] | 155 | initializeAMDGPULowerIntrinsicsPass(*PR); |
Matt Arsenault | e013246 | 2016-01-30 05:19:45 +0000 | [diff] [blame] | 156 | initializeAMDGPUPromoteAllocaPass(*PR); |
Matt Arsenault | 86de486 | 2016-06-24 07:07:55 +0000 | [diff] [blame] | 157 | initializeAMDGPUCodeGenPreparePass(*PR); |
Matt Arsenault | c06574f | 2017-07-28 18:40:05 +0000 | [diff] [blame] | 158 | initializeAMDGPURewriteOutArgumentsPass(*PR); |
Stanislav Mekhanoshin | 50ea93a | 2016-12-08 19:46:04 +0000 | [diff] [blame] | 159 | initializeAMDGPUUnifyMetadataPass(*PR); |
Tom Stellard | 77a1777 | 2016-01-20 15:48:27 +0000 | [diff] [blame] | 160 | initializeSIAnnotateControlFlowPass(*PR); |
Tom Stellard | 6e1967e | 2016-02-05 17:42:38 +0000 | [diff] [blame] | 161 | initializeSIInsertWaitsPass(*PR); |
Kannan Narayanan | acb089e | 2017-04-12 03:25:12 +0000 | [diff] [blame] | 162 | initializeSIInsertWaitcntsPass(*PR); |
Nicolai Haehnle | 213e87f | 2016-03-21 20:28:33 +0000 | [diff] [blame] | 163 | initializeSIWholeQuadModePass(*PR); |
Matt Arsenault | 55d49cf | 2016-02-12 02:16:10 +0000 | [diff] [blame] | 164 | initializeSILowerControlFlowPass(*PR); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 165 | initializeSIInsertSkipsPass(*PR); |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 166 | initializeSIMemoryLegalizerPass(*PR); |
Matt Arsenault | d3e4c64 | 2016-06-02 00:04:22 +0000 | [diff] [blame] | 167 | initializeSIDebuggerInsertNopsPass(*PR); |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 168 | initializeSIOptimizeExecMaskingPass(*PR); |
Matt Arsenault | b8f8dbc | 2017-03-24 19:52:05 +0000 | [diff] [blame] | 169 | initializeAMDGPUUnifyDivergentExitNodesPass(*PR); |
Stanislav Mekhanoshin | 8e45acf | 2017-03-17 23:56:58 +0000 | [diff] [blame] | 170 | initializeAMDGPUAAWrapperPassPass(*PR); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 171 | } |
| 172 | |
Tom Stellard | e135ffd | 2015-09-25 21:41:28 +0000 | [diff] [blame] | 173 | static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) { |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 174 | return llvm::make_unique<AMDGPUTargetObjectFile>(); |
Tom Stellard | e135ffd | 2015-09-25 21:41:28 +0000 | [diff] [blame] | 175 | } |
| 176 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 177 | static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) { |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 178 | return new ScheduleDAGMILive(C, llvm::make_unique<R600SchedStrategy>()); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 179 | } |
| 180 | |
Matt Arsenault | 2ffe8fd | 2016-08-11 19:18:50 +0000 | [diff] [blame] | 181 | static ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C) { |
| 182 | return new SIScheduleDAGMI(C); |
| 183 | } |
| 184 | |
Tom Stellard | 0d23ebe | 2016-08-29 19:42:52 +0000 | [diff] [blame] | 185 | static ScheduleDAGInstrs * |
| 186 | createGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) { |
| 187 | ScheduleDAGMILive *DAG = |
Stanislav Mekhanoshin | 582a523 | 2017-02-15 17:19:50 +0000 | [diff] [blame] | 188 | new GCNScheduleDAGMILive(C, make_unique<GCNMaxOccupancySchedStrategy>(C)); |
Matthias Braun | 115efcd | 2016-11-28 20:11:54 +0000 | [diff] [blame] | 189 | DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI)); |
| 190 | DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI)); |
Matt Arsenault | 9aa45f0 | 2017-07-06 20:57:05 +0000 | [diff] [blame] | 191 | DAG->addMutation(createAMDGPUMacroFusionDAGMutation()); |
Tom Stellard | 0d23ebe | 2016-08-29 19:42:52 +0000 | [diff] [blame] | 192 | return DAG; |
| 193 | } |
| 194 | |
Valery Pykhtin | fd4c410 | 2017-03-21 13:15:46 +0000 | [diff] [blame] | 195 | static ScheduleDAGInstrs * |
| 196 | createIterativeGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) { |
| 197 | auto DAG = new GCNIterativeScheduler(C, |
| 198 | GCNIterativeScheduler::SCHEDULE_LEGACYMAXOCCUPANCY); |
| 199 | DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI)); |
| 200 | DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI)); |
| 201 | return DAG; |
| 202 | } |
| 203 | |
| 204 | static ScheduleDAGInstrs *createMinRegScheduler(MachineSchedContext *C) { |
| 205 | return new GCNIterativeScheduler(C, |
| 206 | GCNIterativeScheduler::SCHEDULE_MINREGFORCED); |
| 207 | } |
| 208 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 209 | static MachineSchedRegistry |
Nicolai Haehnle | 02c3291 | 2016-01-13 16:10:10 +0000 | [diff] [blame] | 210 | R600SchedRegistry("r600", "Run R600's custom scheduler", |
| 211 | createR600MachineScheduler); |
| 212 | |
| 213 | static MachineSchedRegistry |
| 214 | SISchedRegistry("si", "Run SI's custom scheduler", |
| 215 | createSIMachineScheduler); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 216 | |
Tom Stellard | 0d23ebe | 2016-08-29 19:42:52 +0000 | [diff] [blame] | 217 | static MachineSchedRegistry |
| 218 | GCNMaxOccupancySchedRegistry("gcn-max-occupancy", |
| 219 | "Run GCN scheduler to maximize occupancy", |
| 220 | createGCNMaxOccupancyMachineScheduler); |
| 221 | |
Valery Pykhtin | fd4c410 | 2017-03-21 13:15:46 +0000 | [diff] [blame] | 222 | static MachineSchedRegistry |
| 223 | IterativeGCNMaxOccupancySchedRegistry("gcn-max-occupancy-experimental", |
| 224 | "Run GCN scheduler to maximize occupancy (experimental)", |
| 225 | createIterativeGCNMaxOccupancyMachineScheduler); |
| 226 | |
| 227 | static MachineSchedRegistry |
| 228 | GCNMinRegSchedRegistry("gcn-minreg", |
| 229 | "Run GCN iterative scheduler for minimal register usage (experimental)", |
| 230 | createMinRegScheduler); |
| 231 | |
Matt Arsenault | ec30eb5 | 2016-05-31 16:57:45 +0000 | [diff] [blame] | 232 | static StringRef computeDataLayout(const Triple &TT) { |
| 233 | if (TT.getArch() == Triple::r600) { |
| 234 | // 32-bit pointers. |
| 235 | return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128" |
| 236 | "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64"; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 237 | } |
| 238 | |
Matt Arsenault | ec30eb5 | 2016-05-31 16:57:45 +0000 | [diff] [blame] | 239 | // 32-bit private, local, and region pointers. 64-bit global, constant and |
| 240 | // flat. |
Yaxun Liu | 14834c3 | 2017-03-25 02:05:44 +0000 | [diff] [blame] | 241 | if (TT.getEnvironmentName() == "amdgiz" || |
| 242 | TT.getEnvironmentName() == "amdgizcl") |
Yaxun Liu | 76ae47c | 2017-04-06 19:17:32 +0000 | [diff] [blame] | 243 | return "e-p:64:64-p1:64:64-p2:64:64-p3:32:32-p4:32:32-p5:32:32" |
Matt Arsenault | ec30eb5 | 2016-05-31 16:57:45 +0000 | [diff] [blame] | 244 | "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128" |
Yaxun Liu | e95df71 | 2017-04-11 17:18:13 +0000 | [diff] [blame] | 245 | "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-A5"; |
Yaxun Liu | 14834c3 | 2017-03-25 02:05:44 +0000 | [diff] [blame] | 246 | return "e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32" |
| 247 | "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128" |
| 248 | "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64"; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 249 | } |
| 250 | |
Matt Arsenault | b22828f | 2016-01-27 02:17:49 +0000 | [diff] [blame] | 251 | LLVM_READNONE |
| 252 | static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) { |
| 253 | if (!GPU.empty()) |
| 254 | return GPU; |
| 255 | |
| 256 | // HSA only supports CI+, so change the default GPU to a CI for HSA. |
| 257 | if (TT.getArch() == Triple::amdgcn) |
| 258 | return (TT.getOS() == Triple::AMDHSA) ? "kaveri" : "tahiti"; |
| 259 | |
Matt Arsenault | 8e00194 | 2016-06-02 18:37:16 +0000 | [diff] [blame] | 260 | return "r600"; |
Matt Arsenault | b22828f | 2016-01-27 02:17:49 +0000 | [diff] [blame] | 261 | } |
| 262 | |
Rafael Espindola | 8c34dd8 | 2016-05-18 22:04:49 +0000 | [diff] [blame] | 263 | static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) { |
Tom Stellard | 418beb7 | 2016-07-13 14:23:33 +0000 | [diff] [blame] | 264 | // The AMDGPU toolchain only supports generating shared objects, so we |
| 265 | // must always use PIC. |
| 266 | return Reloc::PIC_; |
Rafael Espindola | 8c34dd8 | 2016-05-18 22:04:49 +0000 | [diff] [blame] | 267 | } |
| 268 | |
Rafael Espindola | 79e238a | 2017-08-03 02:16:21 +0000 | [diff] [blame^] | 269 | static CodeModel::Model getEffectiveCodeModel(Optional<CodeModel::Model> CM) { |
| 270 | if (CM) |
| 271 | return *CM; |
| 272 | return CodeModel::Small; |
| 273 | } |
| 274 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 275 | AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT, |
| 276 | StringRef CPU, StringRef FS, |
Rafael Espindola | 8c34dd8 | 2016-05-18 22:04:49 +0000 | [diff] [blame] | 277 | TargetOptions Options, |
| 278 | Optional<Reloc::Model> RM, |
Rafael Espindola | 79e238a | 2017-08-03 02:16:21 +0000 | [diff] [blame^] | 279 | Optional<CodeModel::Model> CM, |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 280 | CodeGenOpt::Level OptLevel) |
Rafael Espindola | 79e238a | 2017-08-03 02:16:21 +0000 | [diff] [blame^] | 281 | : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU), |
| 282 | FS, Options, getEffectiveRelocModel(RM), |
| 283 | getEffectiveCodeModel(CM), OptLevel), |
| 284 | TLOF(createTLOF(getTargetTriple())) { |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 285 | AS = AMDGPU::getAMDGPUAS(TT); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 286 | initAsmInfo(); |
| 287 | } |
| 288 | |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 289 | AMDGPUTargetMachine::~AMDGPUTargetMachine() = default; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 290 | |
Matt Arsenault | b62a4eb | 2017-08-01 19:54:18 +0000 | [diff] [blame] | 291 | bool AMDGPUTargetMachine::enableFunctionCalls() const { |
| 292 | return EnableAMDGPUFunctionCalls && |
| 293 | getTargetTriple().getArch() == Triple::amdgcn; |
| 294 | } |
| 295 | |
Matt Arsenault | 59c0ffa | 2016-06-27 20:48:03 +0000 | [diff] [blame] | 296 | StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const { |
| 297 | Attribute GPUAttr = F.getFnAttribute("target-cpu"); |
| 298 | return GPUAttr.hasAttribute(Attribute::None) ? |
| 299 | getTargetCPU() : GPUAttr.getValueAsString(); |
| 300 | } |
| 301 | |
| 302 | StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const { |
| 303 | Attribute FSAttr = F.getFnAttribute("target-features"); |
| 304 | |
| 305 | return FSAttr.hasAttribute(Attribute::None) ? |
| 306 | getTargetFeatureString() : |
| 307 | FSAttr.getValueAsString(); |
| 308 | } |
| 309 | |
Stanislav Mekhanoshin | a27b2ca | 2017-03-24 18:01:14 +0000 | [diff] [blame] | 310 | static ImmutablePass *createAMDGPUExternalAAWrapperPass() { |
| 311 | return createExternalAAWrapperPass([](Pass &P, Function &, AAResults &AAR) { |
| 312 | if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>()) |
| 313 | AAR.addAAResult(WrapperPass->getResult()); |
| 314 | }); |
| 315 | } |
| 316 | |
Stanislav Mekhanoshin | 8159811 | 2017-01-26 16:49:08 +0000 | [diff] [blame] | 317 | void AMDGPUTargetMachine::adjustPassManager(PassManagerBuilder &Builder) { |
Stanislav Mekhanoshin | ee2dd78 | 2017-03-17 17:13:41 +0000 | [diff] [blame] | 318 | Builder.DivergentTarget = true; |
| 319 | |
Stanislav Mekhanoshin | a3b7279 | 2017-01-30 21:05:18 +0000 | [diff] [blame] | 320 | bool Internalize = InternalizeSymbols && |
| 321 | (getOptLevel() > CodeGenOpt::None) && |
| 322 | (getTargetTriple().getArch() == Triple::amdgcn); |
Stanislav Mekhanoshin | 9053f22 | 2017-03-28 18:23:24 +0000 | [diff] [blame] | 323 | bool EarlyInline = EarlyInlineAll && |
| 324 | (getOptLevel() > CodeGenOpt::None); |
Stanislav Mekhanoshin | a27b2ca | 2017-03-24 18:01:14 +0000 | [diff] [blame] | 325 | bool AMDGPUAA = EnableAMDGPUAliasAnalysis && getOptLevel() > CodeGenOpt::None; |
| 326 | |
Stanislav Mekhanoshin | 8159811 | 2017-01-26 16:49:08 +0000 | [diff] [blame] | 327 | Builder.addExtension( |
Stanislav Mekhanoshin | f6c1feb | 2017-01-27 16:38:10 +0000 | [diff] [blame] | 328 | PassManagerBuilder::EP_ModuleOptimizerEarly, |
Stanislav Mekhanoshin | 9053f22 | 2017-03-28 18:23:24 +0000 | [diff] [blame] | 329 | [Internalize, EarlyInline, AMDGPUAA](const PassManagerBuilder &, |
| 330 | legacy::PassManagerBase &PM) { |
Stanislav Mekhanoshin | a27b2ca | 2017-03-24 18:01:14 +0000 | [diff] [blame] | 331 | if (AMDGPUAA) { |
| 332 | PM.add(createAMDGPUAAWrapperPass()); |
| 333 | PM.add(createAMDGPUExternalAAWrapperPass()); |
| 334 | } |
Stanislav Mekhanoshin | 8159811 | 2017-01-26 16:49:08 +0000 | [diff] [blame] | 335 | PM.add(createAMDGPUUnifyMetadataPass()); |
Stanislav Mekhanoshin | a3b7279 | 2017-01-30 21:05:18 +0000 | [diff] [blame] | 336 | if (Internalize) { |
| 337 | PM.add(createInternalizePass([=](const GlobalValue &GV) -> bool { |
| 338 | if (const Function *F = dyn_cast<Function>(&GV)) { |
| 339 | if (F->isDeclaration()) |
| 340 | return true; |
| 341 | switch (F->getCallingConv()) { |
| 342 | default: |
| 343 | return false; |
| 344 | case CallingConv::AMDGPU_VS: |
Marek Olsak | a302a736 | 2017-05-02 15:41:10 +0000 | [diff] [blame] | 345 | case CallingConv::AMDGPU_HS: |
Stanislav Mekhanoshin | a3b7279 | 2017-01-30 21:05:18 +0000 | [diff] [blame] | 346 | case CallingConv::AMDGPU_GS: |
| 347 | case CallingConv::AMDGPU_PS: |
| 348 | case CallingConv::AMDGPU_CS: |
| 349 | case CallingConv::AMDGPU_KERNEL: |
| 350 | case CallingConv::SPIR_KERNEL: |
| 351 | return true; |
| 352 | } |
| 353 | } |
| 354 | return !GV.use_empty(); |
| 355 | })); |
| 356 | PM.add(createGlobalDCEPass()); |
| 357 | } |
Stanislav Mekhanoshin | 9053f22 | 2017-03-28 18:23:24 +0000 | [diff] [blame] | 358 | if (EarlyInline) |
Stanislav Mekhanoshin | 89653df | 2017-03-30 20:16:02 +0000 | [diff] [blame] | 359 | PM.add(createAMDGPUAlwaysInlinePass(false)); |
Stanislav Mekhanoshin | a3b7279 | 2017-01-30 21:05:18 +0000 | [diff] [blame] | 360 | }); |
Stanislav Mekhanoshin | a27b2ca | 2017-03-24 18:01:14 +0000 | [diff] [blame] | 361 | |
| 362 | Builder.addExtension( |
| 363 | PassManagerBuilder::EP_EarlyAsPossible, |
| 364 | [AMDGPUAA](const PassManagerBuilder &, legacy::PassManagerBase &PM) { |
| 365 | if (AMDGPUAA) { |
| 366 | PM.add(createAMDGPUAAWrapperPass()); |
| 367 | PM.add(createAMDGPUExternalAAWrapperPass()); |
| 368 | } |
| 369 | }); |
Stanislav Mekhanoshin | 50c2f25 | 2017-06-19 23:17:36 +0000 | [diff] [blame] | 370 | |
| 371 | Builder.addExtension( |
| 372 | PassManagerBuilder::EP_CGSCCOptimizerLate, |
| 373 | [](const PassManagerBuilder &, legacy::PassManagerBase &PM) { |
| 374 | // Add infer address spaces pass to the opt pipeline after inlining |
| 375 | // but before SROA to increase SROA opportunities. |
| 376 | PM.add(createInferAddressSpacesPass()); |
| 377 | }); |
Stanislav Mekhanoshin | 50ea93a | 2016-12-08 19:46:04 +0000 | [diff] [blame] | 378 | } |
| 379 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 380 | //===----------------------------------------------------------------------===// |
| 381 | // R600 Target Machine (R600 -> Cayman) |
| 382 | //===----------------------------------------------------------------------===// |
| 383 | |
| 384 | R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT, |
Tom Stellard | 5dde1d2 | 2016-02-05 18:29:17 +0000 | [diff] [blame] | 385 | StringRef CPU, StringRef FS, |
Rafael Espindola | 8c34dd8 | 2016-05-18 22:04:49 +0000 | [diff] [blame] | 386 | TargetOptions Options, |
| 387 | Optional<Reloc::Model> RM, |
Rafael Espindola | 79e238a | 2017-08-03 02:16:21 +0000 | [diff] [blame^] | 388 | Optional<CodeModel::Model> CM, |
| 389 | CodeGenOpt::Level OL, bool JIT) |
| 390 | : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) { |
Matt Arsenault | ad55ee5 | 2016-12-06 01:02:51 +0000 | [diff] [blame] | 391 | setRequiresStructuredCFG(true); |
| 392 | } |
Matt Arsenault | 59c0ffa | 2016-06-27 20:48:03 +0000 | [diff] [blame] | 393 | |
| 394 | const R600Subtarget *R600TargetMachine::getSubtargetImpl( |
| 395 | const Function &F) const { |
| 396 | StringRef GPU = getGPUName(F); |
| 397 | StringRef FS = getFeatureString(F); |
| 398 | |
| 399 | SmallString<128> SubtargetKey(GPU); |
| 400 | SubtargetKey.append(FS); |
| 401 | |
| 402 | auto &I = SubtargetMap[SubtargetKey]; |
| 403 | if (!I) { |
| 404 | // This needs to be done before we create a new subtarget since any |
| 405 | // creation will depend on the TM and the code generation flags on the |
| 406 | // function that reside in TargetOptions. |
| 407 | resetTargetOptions(F); |
| 408 | I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this); |
| 409 | } |
| 410 | |
| 411 | return I.get(); |
| 412 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 413 | |
| 414 | //===----------------------------------------------------------------------===// |
| 415 | // GCN Target Machine (SI+) |
| 416 | //===----------------------------------------------------------------------===// |
| 417 | |
| 418 | GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT, |
Tom Stellard | 5dde1d2 | 2016-02-05 18:29:17 +0000 | [diff] [blame] | 419 | StringRef CPU, StringRef FS, |
Rafael Espindola | 8c34dd8 | 2016-05-18 22:04:49 +0000 | [diff] [blame] | 420 | TargetOptions Options, |
| 421 | Optional<Reloc::Model> RM, |
Rafael Espindola | 79e238a | 2017-08-03 02:16:21 +0000 | [diff] [blame^] | 422 | Optional<CodeModel::Model> CM, |
| 423 | CodeGenOpt::Level OL, bool JIT) |
| 424 | : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {} |
Matt Arsenault | 59c0ffa | 2016-06-27 20:48:03 +0000 | [diff] [blame] | 425 | |
| 426 | const SISubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const { |
| 427 | StringRef GPU = getGPUName(F); |
| 428 | StringRef FS = getFeatureString(F); |
| 429 | |
| 430 | SmallString<128> SubtargetKey(GPU); |
| 431 | SubtargetKey.append(FS); |
| 432 | |
| 433 | auto &I = SubtargetMap[SubtargetKey]; |
| 434 | if (!I) { |
| 435 | // This needs to be done before we create a new subtarget since any |
| 436 | // creation will depend on the TM and the code generation flags on the |
| 437 | // function that reside in TargetOptions. |
| 438 | resetTargetOptions(F); |
| 439 | I = llvm::make_unique<SISubtarget>(TargetTriple, GPU, FS, *this); |
Matt Arsenault | 59c0ffa | 2016-06-27 20:48:03 +0000 | [diff] [blame] | 440 | } |
| 441 | |
Alexander Timofeev | 1800956 | 2016-12-08 17:28:47 +0000 | [diff] [blame] | 442 | I->setScalarizeGlobalBehavior(ScalarizeGlobal); |
| 443 | |
Matt Arsenault | 59c0ffa | 2016-06-27 20:48:03 +0000 | [diff] [blame] | 444 | return I.get(); |
| 445 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 446 | |
| 447 | //===----------------------------------------------------------------------===// |
| 448 | // AMDGPU Pass Setup |
| 449 | //===----------------------------------------------------------------------===// |
| 450 | |
| 451 | namespace { |
Tom Stellard | cc7067a6 | 2016-03-03 03:53:29 +0000 | [diff] [blame] | 452 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 453 | class AMDGPUPassConfig : public TargetPassConfig { |
| 454 | public: |
Matthias Braun | 5e394c3 | 2017-05-30 21:36:41 +0000 | [diff] [blame] | 455 | AMDGPUPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM) |
Matt Arsenault | 0a10900 | 2015-09-25 17:41:20 +0000 | [diff] [blame] | 456 | : TargetPassConfig(TM, PM) { |
Matt Arsenault | 0a10900 | 2015-09-25 17:41:20 +0000 | [diff] [blame] | 457 | // Exceptions and StackMaps are not supported, so these passes will never do |
| 458 | // anything. |
| 459 | disablePass(&StackMapLivenessID); |
| 460 | disablePass(&FuncletLayoutID); |
| 461 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 462 | |
| 463 | AMDGPUTargetMachine &getAMDGPUTargetMachine() const { |
| 464 | return getTM<AMDGPUTargetMachine>(); |
| 465 | } |
| 466 | |
Matthias Braun | 115efcd | 2016-11-28 20:11:54 +0000 | [diff] [blame] | 467 | ScheduleDAGInstrs * |
| 468 | createMachineScheduler(MachineSchedContext *C) const override { |
| 469 | ScheduleDAGMILive *DAG = createGenericSchedLive(C); |
| 470 | DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI)); |
| 471 | DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI)); |
| 472 | return DAG; |
| 473 | } |
| 474 | |
Matt Arsenault | f42c692 | 2016-06-15 00:11:01 +0000 | [diff] [blame] | 475 | void addEarlyCSEOrGVNPass(); |
| 476 | void addStraightLineScalarOptimizationPasses(); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 477 | void addIRPasses() override; |
Matt Arsenault | 908b9e2 | 2016-07-01 03:33:52 +0000 | [diff] [blame] | 478 | void addCodeGenPrepare() override; |
Matt Arsenault | 0a10900 | 2015-09-25 17:41:20 +0000 | [diff] [blame] | 479 | bool addPreISel() override; |
| 480 | bool addInstSelector() override; |
| 481 | bool addGCPasses() override; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 482 | }; |
| 483 | |
Matt Arsenault | 6b6a2c3 | 2016-03-11 08:00:27 +0000 | [diff] [blame] | 484 | class R600PassConfig final : public AMDGPUPassConfig { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 485 | public: |
Matthias Braun | 5e394c3 | 2017-05-30 21:36:41 +0000 | [diff] [blame] | 486 | R600PassConfig(LLVMTargetMachine &TM, PassManagerBase &PM) |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 487 | : AMDGPUPassConfig(TM, PM) {} |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 488 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 489 | ScheduleDAGInstrs *createMachineScheduler( |
| 490 | MachineSchedContext *C) const override { |
| 491 | return createR600MachineScheduler(C); |
| 492 | } |
| 493 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 494 | bool addPreISel() override; |
| 495 | void addPreRegAlloc() override; |
| 496 | void addPreSched2() override; |
| 497 | void addPreEmitPass() override; |
| 498 | }; |
| 499 | |
Matt Arsenault | 6b6a2c3 | 2016-03-11 08:00:27 +0000 | [diff] [blame] | 500 | class GCNPassConfig final : public AMDGPUPassConfig { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 501 | public: |
Matthias Braun | 5e394c3 | 2017-05-30 21:36:41 +0000 | [diff] [blame] | 502 | GCNPassConfig(LLVMTargetMachine &TM, PassManagerBase &PM) |
Matt Arsenault | 6ed7b9b | 2017-08-02 01:31:28 +0000 | [diff] [blame] | 503 | : AMDGPUPassConfig(TM, PM) { |
| 504 | // It is necessary to know the register usage of the entire call graph. |
| 505 | setRequiresCodeGenSCCOrder(EnableAMDGPUFunctionCalls); |
| 506 | } |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 507 | |
| 508 | GCNTargetMachine &getGCNTargetMachine() const { |
| 509 | return getTM<GCNTargetMachine>(); |
| 510 | } |
| 511 | |
| 512 | ScheduleDAGInstrs * |
Matt Arsenault | 03d8584 | 2016-06-27 20:32:13 +0000 | [diff] [blame] | 513 | createMachineScheduler(MachineSchedContext *C) const override; |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 514 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 515 | bool addPreISel() override; |
Matt Arsenault | 3d1c1de | 2016-04-14 21:58:24 +0000 | [diff] [blame] | 516 | void addMachineSSAOptimization() override; |
Matt Arsenault | 9f5e0ef | 2017-01-25 04:25:02 +0000 | [diff] [blame] | 517 | bool addILPOpts() override; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 518 | bool addInstSelector() override; |
Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 519 | #ifdef LLVM_BUILD_GLOBAL_ISEL |
| 520 | bool addIRTranslator() override; |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 521 | bool addLegalizeMachineIR() override; |
Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 522 | bool addRegBankSelect() override; |
Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 523 | bool addGlobalInstructionSelect() override; |
Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 524 | #endif |
Matt Arsenault | b87fc22 | 2015-10-01 22:10:03 +0000 | [diff] [blame] | 525 | void addFastRegAlloc(FunctionPass *RegAllocPass) override; |
| 526 | void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 527 | void addPreRegAlloc() override; |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 528 | void addPostRegAlloc() override; |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 529 | void addPreSched2() override; |
| 530 | void addPreEmitPass() override; |
| 531 | }; |
| 532 | |
Eugene Zelenko | 6a9226d | 2016-12-12 22:23:53 +0000 | [diff] [blame] | 533 | } // end anonymous namespace |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 534 | |
| 535 | TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() { |
Eric Christopher | a4e5d3c | 2015-09-16 23:38:13 +0000 | [diff] [blame] | 536 | return TargetIRAnalysis([this](const Function &F) { |
Matt Arsenault | 59c0ffa | 2016-06-27 20:48:03 +0000 | [diff] [blame] | 537 | return TargetTransformInfo(AMDGPUTTIImpl(this, F)); |
Mehdi Amini | 5010ebf | 2015-07-09 02:08:42 +0000 | [diff] [blame] | 538 | }); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 539 | } |
| 540 | |
Matt Arsenault | f42c692 | 2016-06-15 00:11:01 +0000 | [diff] [blame] | 541 | void AMDGPUPassConfig::addEarlyCSEOrGVNPass() { |
| 542 | if (getOptLevel() == CodeGenOpt::Aggressive) |
| 543 | addPass(createGVNPass()); |
| 544 | else |
| 545 | addPass(createEarlyCSEPass()); |
| 546 | } |
| 547 | |
| 548 | void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() { |
| 549 | addPass(createSeparateConstOffsetFromGEPPass()); |
| 550 | addPass(createSpeculativeExecutionPass()); |
| 551 | // ReassociateGEPs exposes more opportunites for SLSR. See |
| 552 | // the example in reassociate-geps-and-slsr.ll. |
| 553 | addPass(createStraightLineStrengthReducePass()); |
| 554 | // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or |
| 555 | // EarlyCSE can reuse. |
| 556 | addEarlyCSEOrGVNPass(); |
| 557 | // Run NaryReassociate after EarlyCSE/GVN to be more effective. |
| 558 | addPass(createNaryReassociatePass()); |
| 559 | // NaryReassociate on GEPs creates redundant common expressions, so run |
| 560 | // EarlyCSE after it. |
| 561 | addPass(createEarlyCSEPass()); |
| 562 | } |
| 563 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 564 | void AMDGPUPassConfig::addIRPasses() { |
Stanislav Mekhanoshin | c90347d | 2017-04-12 20:48:56 +0000 | [diff] [blame] | 565 | const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine(); |
| 566 | |
Matt Arsenault | bde8034 | 2016-05-18 15:41:07 +0000 | [diff] [blame] | 567 | // There is no reason to run these. |
| 568 | disablePass(&StackMapLivenessID); |
| 569 | disablePass(&FuncletLayoutID); |
| 570 | disablePass(&PatchableFunctionID); |
| 571 | |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 572 | addPass(createAMDGPULowerIntrinsicsPass()); |
Matt Arsenault | 0699ef3 | 2017-02-09 22:00:42 +0000 | [diff] [blame] | 573 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 574 | // Function calls are not supported, so make sure we inline everything. |
| 575 | addPass(createAMDGPUAlwaysInlinePass()); |
Chandler Carruth | 67fc52f | 2016-08-17 02:56:20 +0000 | [diff] [blame] | 576 | addPass(createAlwaysInlinerLegacyPass()); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 577 | // We need to add the barrier noop pass, otherwise adding the function |
| 578 | // inlining pass will cause all of the PassConfigs passes to be run |
| 579 | // one function at a time, which means if we have a nodule with two |
| 580 | // functions, then we will generate code for the first function |
| 581 | // without ever running any passes on the second. |
| 582 | addPass(createBarrierNoopPass()); |
Matt Arsenault | 3931948 | 2015-11-06 18:01:57 +0000 | [diff] [blame] | 583 | |
Matt Arsenault | 0c32938 | 2017-01-30 18:40:29 +0000 | [diff] [blame] | 584 | if (TM.getTargetTriple().getArch() == Triple::amdgcn) { |
| 585 | // TODO: May want to move later or split into an early and late one. |
| 586 | |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 587 | addPass(createAMDGPUCodeGenPreparePass()); |
Matt Arsenault | 0c32938 | 2017-01-30 18:40:29 +0000 | [diff] [blame] | 588 | } |
| 589 | |
Tom Stellard | fd25395 | 2015-08-07 23:19:30 +0000 | [diff] [blame] | 590 | // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments. |
| 591 | addPass(createAMDGPUOpenCLImageTypeLoweringPass()); |
Matt Arsenault | 3931948 | 2015-11-06 18:01:57 +0000 | [diff] [blame] | 592 | |
Matt Arsenault | 03d8584 | 2016-06-27 20:32:13 +0000 | [diff] [blame] | 593 | if (TM.getOptLevel() > CodeGenOpt::None) { |
Matt Arsenault | 417e007 | 2017-02-08 06:16:04 +0000 | [diff] [blame] | 594 | addPass(createInferAddressSpacesPass()); |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 595 | addPass(createAMDGPUPromoteAlloca()); |
Matt Arsenault | 03d8584 | 2016-06-27 20:32:13 +0000 | [diff] [blame] | 596 | |
| 597 | if (EnableSROA) |
| 598 | addPass(createSROAPass()); |
Matt Arsenault | f42c692 | 2016-06-15 00:11:01 +0000 | [diff] [blame] | 599 | |
Konstantin Zhuravlyov | 4658e5f | 2016-09-30 16:39:24 +0000 | [diff] [blame] | 600 | addStraightLineScalarOptimizationPasses(); |
Stanislav Mekhanoshin | 8e45acf | 2017-03-17 23:56:58 +0000 | [diff] [blame] | 601 | |
| 602 | if (EnableAMDGPUAliasAnalysis) { |
| 603 | addPass(createAMDGPUAAWrapperPass()); |
| 604 | addPass(createExternalAAWrapperPass([](Pass &P, Function &, |
| 605 | AAResults &AAR) { |
| 606 | if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>()) |
| 607 | AAR.addAAResult(WrapperPass->getResult()); |
| 608 | })); |
| 609 | } |
Konstantin Zhuravlyov | 4658e5f | 2016-09-30 16:39:24 +0000 | [diff] [blame] | 610 | } |
Matt Arsenault | f42c692 | 2016-06-15 00:11:01 +0000 | [diff] [blame] | 611 | |
| 612 | TargetPassConfig::addIRPasses(); |
| 613 | |
| 614 | // EarlyCSE is not always strong enough to clean up what LSR produces. For |
| 615 | // example, GVN can combine |
| 616 | // |
| 617 | // %0 = add %a, %b |
| 618 | // %1 = add %b, %a |
| 619 | // |
| 620 | // and |
| 621 | // |
| 622 | // %0 = shl nsw %a, 2 |
| 623 | // %1 = shl %a, 2 |
| 624 | // |
| 625 | // but EarlyCSE can do neither of them. |
| 626 | if (getOptLevel() != CodeGenOpt::None) |
| 627 | addEarlyCSEOrGVNPass(); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 628 | } |
| 629 | |
Matt Arsenault | 908b9e2 | 2016-07-01 03:33:52 +0000 | [diff] [blame] | 630 | void AMDGPUPassConfig::addCodeGenPrepare() { |
| 631 | TargetPassConfig::addCodeGenPrepare(); |
| 632 | |
| 633 | if (EnableLoadStoreVectorizer) |
| 634 | addPass(createLoadStoreVectorizerPass()); |
| 635 | } |
| 636 | |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 637 | bool AMDGPUPassConfig::addPreISel() { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 638 | addPass(createFlattenCFGPass()); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 639 | return false; |
| 640 | } |
| 641 | |
| 642 | bool AMDGPUPassConfig::addInstSelector() { |
Konstantin Zhuravlyov | 60a8373 | 2016-10-03 18:47:26 +0000 | [diff] [blame] | 643 | addPass(createAMDGPUISelDag(getAMDGPUTargetMachine(), getOptLevel())); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 644 | return false; |
| 645 | } |
| 646 | |
Matt Arsenault | 0a10900 | 2015-09-25 17:41:20 +0000 | [diff] [blame] | 647 | bool AMDGPUPassConfig::addGCPasses() { |
| 648 | // Do nothing. GC is not supported. |
| 649 | return false; |
| 650 | } |
| 651 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 652 | //===----------------------------------------------------------------------===// |
| 653 | // R600 Pass Setup |
| 654 | //===----------------------------------------------------------------------===// |
| 655 | |
| 656 | bool R600PassConfig::addPreISel() { |
| 657 | AMDGPUPassConfig::addPreISel(); |
Matt Arsenault | c581611 | 2016-06-24 06:30:22 +0000 | [diff] [blame] | 658 | |
| 659 | if (EnableR600StructurizeCFG) |
Tom Stellard | bc4497b | 2016-02-12 23:45:29 +0000 | [diff] [blame] | 660 | addPass(createStructurizeCFGPass()); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 661 | return false; |
| 662 | } |
| 663 | |
| 664 | void R600PassConfig::addPreRegAlloc() { |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 665 | addPass(createR600VectorRegMerger()); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 666 | } |
| 667 | |
| 668 | void R600PassConfig::addPreSched2() { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 669 | addPass(createR600EmitClauseMarkers(), false); |
Matt Arsenault | 03d8584 | 2016-06-27 20:32:13 +0000 | [diff] [blame] | 670 | if (EnableR600IfConvert) |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 671 | addPass(&IfConverterID, false); |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 672 | addPass(createR600ClauseMergePass(), false); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 673 | } |
| 674 | |
| 675 | void R600PassConfig::addPreEmitPass() { |
| 676 | addPass(createAMDGPUCFGStructurizerPass(), false); |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 677 | addPass(createR600ExpandSpecialInstrsPass(), false); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 678 | addPass(&FinalizeMachineBundlesID, false); |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 679 | addPass(createR600Packetizer(), false); |
| 680 | addPass(createR600ControlFlowFinalizer(), false); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 681 | } |
| 682 | |
| 683 | TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) { |
Matthias Braun | 5e394c3 | 2017-05-30 21:36:41 +0000 | [diff] [blame] | 684 | return new R600PassConfig(*this, PM); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 685 | } |
| 686 | |
| 687 | //===----------------------------------------------------------------------===// |
| 688 | // GCN Pass Setup |
| 689 | //===----------------------------------------------------------------------===// |
| 690 | |
Matt Arsenault | 03d8584 | 2016-06-27 20:32:13 +0000 | [diff] [blame] | 691 | ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler( |
| 692 | MachineSchedContext *C) const { |
| 693 | const SISubtarget &ST = C->MF->getSubtarget<SISubtarget>(); |
| 694 | if (ST.enableSIScheduler()) |
| 695 | return createSIMachineScheduler(C); |
Tom Stellard | 0d23ebe | 2016-08-29 19:42:52 +0000 | [diff] [blame] | 696 | return createGCNMaxOccupancyMachineScheduler(C); |
Matt Arsenault | 03d8584 | 2016-06-27 20:32:13 +0000 | [diff] [blame] | 697 | } |
| 698 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 699 | bool GCNPassConfig::addPreISel() { |
| 700 | AMDGPUPassConfig::addPreISel(); |
Matt Arsenault | 3931948 | 2015-11-06 18:01:57 +0000 | [diff] [blame] | 701 | |
| 702 | // FIXME: We need to run a pass to propagate the attributes when calls are |
| 703 | // supported. |
Francis Visoiu Mistrih | 8b61764 | 2017-05-18 17:21:13 +0000 | [diff] [blame] | 704 | addPass(createAMDGPUAnnotateKernelFeaturesPass()); |
Matt Arsenault | b8f8dbc | 2017-03-24 19:52:05 +0000 | [diff] [blame] | 705 | |
| 706 | // Merge divergent exit nodes. StructurizeCFG won't recognize the multi-exit |
| 707 | // regions formed by them. |
| 708 | addPass(&AMDGPUUnifyDivergentExitNodesID); |
Jan Sjodin | a06bfe0 | 2017-05-15 20:18:37 +0000 | [diff] [blame] | 709 | if (!LateCFGStructurize) { |
| 710 | addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions |
| 711 | } |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 712 | addPass(createSinkingPass()); |
Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 713 | addPass(createAMDGPUAnnotateUniformValues()); |
Jan Sjodin | a06bfe0 | 2017-05-15 20:18:37 +0000 | [diff] [blame] | 714 | if (!LateCFGStructurize) { |
| 715 | addPass(createSIAnnotateControlFlowPass()); |
| 716 | } |
Tom Stellard | a6f24c6 | 2015-12-15 20:55:55 +0000 | [diff] [blame] | 717 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 718 | return false; |
| 719 | } |
| 720 | |
Matt Arsenault | 3d1c1de | 2016-04-14 21:58:24 +0000 | [diff] [blame] | 721 | void GCNPassConfig::addMachineSSAOptimization() { |
| 722 | TargetPassConfig::addMachineSSAOptimization(); |
| 723 | |
| 724 | // We want to fold operands after PeepholeOptimizer has run (or as part of |
| 725 | // it), because it will eliminate extra copies making it easier to fold the |
| 726 | // real source operand. We want to eliminate dead instructions after, so that |
| 727 | // we see fewer uses of the copies. We then need to clean up the dead |
| 728 | // instructions leftover after the operands are folded as well. |
| 729 | // |
| 730 | // XXX - Can we get away without running DeadMachineInstructionElim again? |
| 731 | addPass(&SIFoldOperandsID); |
| 732 | addPass(&DeadMachineInstructionElimID); |
Tom Stellard | c2ff0eb | 2016-08-29 19:15:22 +0000 | [diff] [blame] | 733 | addPass(&SILoadStoreOptimizerID); |
Sam Kolton | 6e79529 | 2017-04-07 10:53:12 +0000 | [diff] [blame] | 734 | if (EnableSDWAPeephole) { |
| 735 | addPass(&SIPeepholeSDWAID); |
Stanislav Mekhanoshin | 56ea488 | 2017-05-30 16:49:24 +0000 | [diff] [blame] | 736 | addPass(&MachineLICMID); |
| 737 | addPass(&MachineCSEID); |
| 738 | addPass(&SIFoldOperandsID); |
Sam Kolton | 6e79529 | 2017-04-07 10:53:12 +0000 | [diff] [blame] | 739 | addPass(&DeadMachineInstructionElimID); |
| 740 | } |
Stanislav Mekhanoshin | 0330660 | 2017-06-03 17:39:47 +0000 | [diff] [blame] | 741 | addPass(createSIShrinkInstructionsPass()); |
Matt Arsenault | 3d1c1de | 2016-04-14 21:58:24 +0000 | [diff] [blame] | 742 | } |
| 743 | |
Matt Arsenault | 9f5e0ef | 2017-01-25 04:25:02 +0000 | [diff] [blame] | 744 | bool GCNPassConfig::addILPOpts() { |
| 745 | if (EnableEarlyIfConversion) |
| 746 | addPass(&EarlyIfConverterID); |
| 747 | |
| 748 | TargetPassConfig::addILPOpts(); |
| 749 | return false; |
| 750 | } |
| 751 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 752 | bool GCNPassConfig::addInstSelector() { |
| 753 | AMDGPUPassConfig::addInstSelector(); |
| 754 | addPass(createSILowerI1CopiesPass()); |
Matt Arsenault | 782c03b | 2015-11-03 22:30:13 +0000 | [diff] [blame] | 755 | addPass(&SIFixSGPRCopiesID); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 756 | return false; |
| 757 | } |
| 758 | |
Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 759 | #ifdef LLVM_BUILD_GLOBAL_ISEL |
| 760 | bool GCNPassConfig::addIRTranslator() { |
| 761 | addPass(new IRTranslator()); |
| 762 | return false; |
| 763 | } |
| 764 | |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 765 | bool GCNPassConfig::addLegalizeMachineIR() { |
Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 766 | addPass(new Legalizer()); |
Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 767 | return false; |
| 768 | } |
| 769 | |
Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 770 | bool GCNPassConfig::addRegBankSelect() { |
Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 771 | addPass(new RegBankSelect()); |
Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 772 | return false; |
| 773 | } |
Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 774 | |
| 775 | bool GCNPassConfig::addGlobalInstructionSelect() { |
Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 776 | addPass(new InstructionSelect()); |
Ahmed Bougacha | 6756a2c | 2016-07-27 14:31:55 +0000 | [diff] [blame] | 777 | return false; |
| 778 | } |
Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 779 | |
Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 780 | #endif |
| 781 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 782 | void GCNPassConfig::addPreRegAlloc() { |
Jan Sjodin | a06bfe0 | 2017-05-15 20:18:37 +0000 | [diff] [blame] | 783 | if (LateCFGStructurize) { |
| 784 | addPass(createAMDGPUMachineCFGStructurizerPass()); |
| 785 | } |
Nicolai Haehnle | 213e87f | 2016-03-21 20:28:33 +0000 | [diff] [blame] | 786 | addPass(createSIWholeQuadModePass()); |
Matt Arsenault | b87fc22 | 2015-10-01 22:10:03 +0000 | [diff] [blame] | 787 | } |
| 788 | |
| 789 | void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) { |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 790 | // FIXME: We have to disable the verifier here because of PHIElimination + |
| 791 | // TwoAddressInstructions disabling it. |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 792 | |
| 793 | // This must be run immediately after phi elimination and before |
| 794 | // TwoAddressInstructions, otherwise the processing of the tied operand of |
| 795 | // SI_ELSE will introduce a copy of the tied operand source after the else. |
| 796 | insertPass(&PHIEliminationID, &SILowerControlFlowID, false); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 797 | |
Matt Arsenault | b87fc22 | 2015-10-01 22:10:03 +0000 | [diff] [blame] | 798 | TargetPassConfig::addFastRegAlloc(RegAllocPass); |
| 799 | } |
| 800 | |
| 801 | void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) { |
Stanislav Mekhanoshin | 37e7f95 | 2017-08-01 23:14:32 +0000 | [diff] [blame] | 802 | if (getOptLevel() > CodeGenOpt::None) |
| 803 | insertPass(&MachineSchedulerID, &SIOptimizeExecMaskingPreRAID); |
| 804 | |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 805 | // This needs to be run directly before register allocation because earlier |
| 806 | // passes might recompute live intervals. |
| 807 | insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID); |
| 808 | |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 809 | // This must be run immediately after phi elimination and before |
| 810 | // TwoAddressInstructions, otherwise the processing of the tied operand of |
| 811 | // SI_ELSE will introduce a copy of the tied operand source after the else. |
| 812 | insertPass(&PHIEliminationID, &SILowerControlFlowID, false); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 813 | |
Matt Arsenault | b87fc22 | 2015-10-01 22:10:03 +0000 | [diff] [blame] | 814 | TargetPassConfig::addOptimizedRegAlloc(RegAllocPass); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 815 | } |
| 816 | |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 817 | void GCNPassConfig::addPostRegAlloc() { |
Stanislav Mekhanoshin | 22a56f2 | 2017-01-24 17:46:17 +0000 | [diff] [blame] | 818 | addPass(&SIFixVGPRCopiesID); |
Matt Arsenault | e674075 | 2016-09-29 01:44:16 +0000 | [diff] [blame] | 819 | addPass(&SIOptimizeExecMaskingID); |
| 820 | TargetPassConfig::addPostRegAlloc(); |
| 821 | } |
| 822 | |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 823 | void GCNPassConfig::addPreSched2() { |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 824 | } |
| 825 | |
| 826 | void GCNPassConfig::addPreEmitPass() { |
Tom Stellard | cb6ba62 | 2016-04-30 00:23:06 +0000 | [diff] [blame] | 827 | // The hazard recognizer that runs as part of the post-ra scheduler does not |
Matt Arsenault | 254a645 | 2016-06-28 16:59:53 +0000 | [diff] [blame] | 828 | // guarantee to be able handle all hazards correctly. This is because if there |
| 829 | // are multiple scheduling regions in a basic block, the regions are scheduled |
| 830 | // bottom up, so when we begin to schedule a region we don't know what |
| 831 | // instructions were emitted directly before it. |
Tom Stellard | cb6ba62 | 2016-04-30 00:23:06 +0000 | [diff] [blame] | 832 | // |
Matt Arsenault | 254a645 | 2016-06-28 16:59:53 +0000 | [diff] [blame] | 833 | // Here we add a stand-alone hazard recognizer pass which can handle all |
| 834 | // cases. |
Tom Stellard | cb6ba62 | 2016-04-30 00:23:06 +0000 | [diff] [blame] | 835 | addPass(&PostRAHazardRecognizerID); |
| 836 | |
Kannan Narayanan | acb089e | 2017-04-12 03:25:12 +0000 | [diff] [blame] | 837 | if (EnableSIInsertWaitcntsPass) |
| 838 | addPass(createSIInsertWaitcntsPass()); |
| 839 | else |
| 840 | addPass(createSIInsertWaitsPass()); |
Matt Arsenault | cf2744f | 2016-04-29 20:23:42 +0000 | [diff] [blame] | 841 | addPass(createSIShrinkInstructionsPass()); |
Matt Arsenault | 78fc9da | 2016-08-22 19:33:16 +0000 | [diff] [blame] | 842 | addPass(&SIInsertSkipsPassID); |
Konstantin Zhuravlyov | e9a5a77 | 2017-07-21 21:19:23 +0000 | [diff] [blame] | 843 | addPass(createSIMemoryLegalizerPass()); |
Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 844 | addPass(createSIDebuggerInsertNopsPass()); |
Matt Arsenault | 6bc43d8 | 2016-10-06 16:20:41 +0000 | [diff] [blame] | 845 | addPass(&BranchRelaxationPassID); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 846 | } |
| 847 | |
| 848 | TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) { |
Matthias Braun | 5e394c3 | 2017-05-30 21:36:41 +0000 | [diff] [blame] | 849 | return new GCNPassConfig(*this, PM); |
Tom Stellard | 45bb48e | 2015-06-13 03:28:10 +0000 | [diff] [blame] | 850 | } |
Yaxun Liu | 1a14bfa | 2017-03-27 14:04:01 +0000 | [diff] [blame] | 851 | |