blob: 371042d8b4c14fa2f96c1a499ff5879e8882a0a9 [file] [log] [blame]
Matt Arsenault382d9452016-01-26 04:49:22 +00001//===-- AMDGPU.td - AMDGPU Tablegen files --------*- tablegen -*-===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Matt Arsenault382d9452016-01-26 04:49:22 +00008//===------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00009
Tom Stellardbc5b5372014-06-13 16:38:59 +000010include "llvm/Target/Target.td"
Tom Stellard75aadc22012-12-11 21:25:42 +000011
Matt Arsenault382d9452016-01-26 04:49:22 +000012//===------------------------------------------------------------===//
13// Subtarget Features (device properties)
14//===------------------------------------------------------------===//
Tom Stellard783893a2013-11-18 19:43:33 +000015
Matt Arsenaultf5e29972014-06-20 06:50:05 +000016def FeatureFP64 : SubtargetFeature<"fp64",
Matt Arsenault382d9452016-01-26 04:49:22 +000017 "FP64",
18 "true",
19 "Enable double precision operations"
20>;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000021
Matt Arsenaultb035a572015-01-29 19:34:25 +000022def FeatureFastFMAF32 : SubtargetFeature<"fast-fmaf",
Matt Arsenault382d9452016-01-26 04:49:22 +000023 "FastFMAF32",
24 "true",
25 "Assuming f32 fma is at least as fast as mul + add"
26>;
Matt Arsenaultb035a572015-01-29 19:34:25 +000027
Matt Arsenaulte83690c2016-01-18 21:13:50 +000028def HalfRate64Ops : SubtargetFeature<"half-rate-64-ops",
Matt Arsenault382d9452016-01-26 04:49:22 +000029 "HalfRate64Ops",
30 "true",
31 "Most fp64 instructions are half rate instead of quarter"
32>;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000033
Tom Stellard99792772013-06-07 20:28:49 +000034def FeatureR600ALUInst : SubtargetFeature<"R600ALUInst",
Matt Arsenault382d9452016-01-26 04:49:22 +000035 "R600ALUInst",
36 "false",
37 "Older version of ALU instructions encoding"
38>;
Tom Stellard99792772013-06-07 20:28:49 +000039
40def FeatureVertexCache : SubtargetFeature<"HasVertexCache",
Matt Arsenault382d9452016-01-26 04:49:22 +000041 "HasVertexCache",
42 "true",
43 "Specify use of dedicated vertex cache"
44>;
Tom Stellard99792772013-06-07 20:28:49 +000045
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000046def FeatureCaymanISA : SubtargetFeature<"caymanISA",
Matt Arsenault382d9452016-01-26 04:49:22 +000047 "CaymanISA",
48 "true",
49 "Use Cayman ISA"
50>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000051
Tom Stellard348273d2014-01-23 16:18:02 +000052def FeatureCFALUBug : SubtargetFeature<"cfalubug",
Matt Arsenault382d9452016-01-26 04:49:22 +000053 "CFALUBug",
54 "true",
55 "GPU has CF_ALU bug"
56>;
Changpeng Fangb41574a2015-12-22 20:55:23 +000057
Matt Arsenault3f981402014-09-15 15:41:53 +000058def FeatureFlatAddressSpace : SubtargetFeature<"flat-address-space",
Matt Arsenault382d9452016-01-26 04:49:22 +000059 "FlatAddressSpace",
60 "true",
61 "Support flat address space"
62>;
Matt Arsenault3f981402014-09-15 15:41:53 +000063
Matt Arsenault7f681ac2016-07-01 23:03:44 +000064def FeatureUnalignedBufferAccess : SubtargetFeature<"unaligned-buffer-access",
65 "UnalignedBufferAccess",
66 "true",
67 "Support unaligned global loads and stores"
68>;
69
Tom Stellard64a9d082016-10-14 18:10:39 +000070def FeatureUnalignedScratchAccess : SubtargetFeature<"unaligned-scratch-access",
71 "UnalignedScratchAccess",
72 "true",
73 "Support unaligned scratch loads and stores"
74>;
75
Marek Olsak0f55fba2016-12-09 19:49:54 +000076// XNACK is disabled if SH_MEM_CONFIG.ADDRESS_MODE = GPUVM on chips that support
77// XNACK. The current default kernel driver setting is:
78// - graphics ring: XNACK disabled
79// - compute ring: XNACK enabled
80//
81// If XNACK is enabled, the VMEM latency can be worse.
82// If XNACK is disabled, the 2 SGPRs can be used for general purposes.
Nicolai Haehnle5b504972016-01-04 23:35:53 +000083def FeatureXNACK : SubtargetFeature<"xnack",
Matt Arsenault382d9452016-01-26 04:49:22 +000084 "EnableXNACK",
85 "true",
86 "Enable XNACK support"
87>;
Tom Stellarde99fb652015-01-20 19:33:04 +000088
Marek Olsak4d00dd22015-03-09 15:48:09 +000089def FeatureSGPRInitBug : SubtargetFeature<"sgpr-init-bug",
Matt Arsenault382d9452016-01-26 04:49:22 +000090 "SGPRInitBug",
91 "true",
92 "VI SGPR initilization bug requiring a fixed SGPR allocation size"
93>;
Tom Stellardde008d32016-01-21 04:28:34 +000094
Tom Stellard3498e4f2013-06-07 20:28:55 +000095class SubtargetFeatureFetchLimit <string Value> :
96 SubtargetFeature <"fetch"#Value,
Matt Arsenault382d9452016-01-26 04:49:22 +000097 "TexVTXClauseSize",
98 Value,
99 "Limit the maximum number of fetches in a clause to "#Value
100>;
Tom Stellard99792772013-06-07 20:28:49 +0000101
Tom Stellard3498e4f2013-06-07 20:28:55 +0000102def FeatureFetchLimit8 : SubtargetFeatureFetchLimit <"8">;
103def FeatureFetchLimit16 : SubtargetFeatureFetchLimit <"16">;
104
Tom Stellard8c347b02014-01-22 21:55:40 +0000105class SubtargetFeatureWavefrontSize <int Value> : SubtargetFeature<
Matt Arsenault382d9452016-01-26 04:49:22 +0000106 "wavefrontsize"#Value,
107 "WavefrontSize",
108 !cast<string>(Value),
109 "The number of threads per wavefront"
110>;
Tom Stellard8c347b02014-01-22 21:55:40 +0000111
112def FeatureWavefrontSize16 : SubtargetFeatureWavefrontSize<16>;
113def FeatureWavefrontSize32 : SubtargetFeatureWavefrontSize<32>;
114def FeatureWavefrontSize64 : SubtargetFeatureWavefrontSize<64>;
115
Tom Stellardec87f842015-05-25 16:15:54 +0000116class SubtargetFeatureLDSBankCount <int Value> : SubtargetFeature <
Matt Arsenault382d9452016-01-26 04:49:22 +0000117 "ldsbankcount"#Value,
118 "LDSBankCount",
119 !cast<string>(Value),
120 "The number of LDS banks per compute unit."
121>;
Tom Stellardec87f842015-05-25 16:15:54 +0000122
123def FeatureLDSBankCount16 : SubtargetFeatureLDSBankCount<16>;
124def FeatureLDSBankCount32 : SubtargetFeatureLDSBankCount<32>;
125
Tom Stellard880a80a2014-06-17 16:53:14 +0000126class SubtargetFeatureLocalMemorySize <int Value> : SubtargetFeature<
Matt Arsenault382d9452016-01-26 04:49:22 +0000127 "localmemorysize"#Value,
128 "LocalMemorySize",
129 !cast<string>(Value),
130 "The size of local memory in bytes"
131>;
Tom Stellard880a80a2014-06-17 16:53:14 +0000132
Tom Stellardd7e6f132015-04-08 01:09:26 +0000133def FeatureGCN : SubtargetFeature<"gcn",
Matt Arsenault382d9452016-01-26 04:49:22 +0000134 "IsGCN",
135 "true",
136 "GCN or newer GPU"
137>;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000138
139def FeatureGCN1Encoding : SubtargetFeature<"gcn1-encoding",
Matt Arsenault382d9452016-01-26 04:49:22 +0000140 "GCN1Encoding",
141 "true",
142 "Encoding format for SI and CI"
143>;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000144
145def FeatureGCN3Encoding : SubtargetFeature<"gcn3-encoding",
Matt Arsenault382d9452016-01-26 04:49:22 +0000146 "GCN3Encoding",
147 "true",
148 "Encoding format for VI"
149>;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000150
151def FeatureCIInsts : SubtargetFeature<"ci-insts",
Matt Arsenault382d9452016-01-26 04:49:22 +0000152 "CIInsts",
153 "true",
154 "Additional intstructions for CI+"
155>;
156
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000157def FeatureSMemRealTime : SubtargetFeature<"s-memrealtime",
158 "HasSMemRealTime",
Matt Arsenault61738cb2016-02-27 08:53:46 +0000159 "true",
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000160 "Has s_memrealtime instruction"
161>;
162
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000163def FeatureInv2PiInlineImm : SubtargetFeature<"inv-2pi-inline-imm",
164 "HasInv2PiInlineImm",
165 "true",
166 "Has 1 / (2 * pi) as inline immediate"
167>;
168
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000169def Feature16BitInsts : SubtargetFeature<"16-bit-insts",
170 "Has16BitInsts",
171 "true",
172 "Has i16/f16 instructions"
Matt Arsenault61738cb2016-02-27 08:53:46 +0000173>;
174
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000175def FeatureMovrel : SubtargetFeature<"movrel",
176 "HasMovrel",
177 "true",
178 "Has v_movrel*_b32 instructions"
179>;
180
181def FeatureVGPRIndexMode : SubtargetFeature<"vgpr-index-mode",
182 "HasVGPRIndexMode",
183 "true",
184 "Has VGPR mode register indexing"
185>;
186
Matt Arsenault7b647552016-10-28 21:55:15 +0000187def FeatureScalarStores : SubtargetFeature<"scalar-stores",
188 "HasScalarStores",
189 "true",
190 "Has store scalar memory instructions"
191>;
192
Sam Kolton07dbde22017-01-20 10:01:25 +0000193def FeatureSDWA : SubtargetFeature<"sdwa",
194 "HasSDWA",
195 "true",
196 "Support SDWA (Sub-DWORD Addressing) extension"
197>;
198
199def FeatureDPP : SubtargetFeature<"dpp",
200 "HasDPP",
201 "true",
202 "Support DPP (Data Parallel Primitives) extension"
203>;
204
Matt Arsenault382d9452016-01-26 04:49:22 +0000205//===------------------------------------------------------------===//
206// Subtarget Features (options and debugging)
207//===------------------------------------------------------------===//
208
209// Some instructions do not support denormals despite this flag. Using
210// fp32 denormals also causes instructions to run at the double
211// precision rate for the device.
212def FeatureFP32Denormals : SubtargetFeature<"fp32-denormals",
213 "FP32Denormals",
214 "true",
215 "Enable single precision denormal handling"
216>;
217
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000218// Denormal handling for fp64 and fp16 is controlled by the same
219// config register when fp16 supported.
220// TODO: Do we need a separate f16 setting when not legal?
221def FeatureFP64FP16Denormals : SubtargetFeature<"fp64-fp16-denormals",
222 "FP64FP16Denormals",
Matt Arsenault382d9452016-01-26 04:49:22 +0000223 "true",
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000224 "Enable double and half precision denormal handling",
Matt Arsenault382d9452016-01-26 04:49:22 +0000225 [FeatureFP64]
226>;
227
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000228def FeatureFP64Denormals : SubtargetFeature<"fp64-denormals",
229 "FP64FP16Denormals",
230 "true",
231 "Enable double and half precision denormal handling",
232 [FeatureFP64, FeatureFP64FP16Denormals]
233>;
234
235def FeatureFP16Denormals : SubtargetFeature<"fp16-denormals",
236 "FP64FP16Denormals",
237 "true",
238 "Enable half precision denormal handling",
239 [FeatureFP64FP16Denormals]
240>;
241
Matt Arsenaultf639c322016-01-28 20:53:42 +0000242def FeatureFPExceptions : SubtargetFeature<"fp-exceptions",
243 "FPExceptions",
244 "true",
245 "Enable floating point exceptions"
246>;
247
Matt Arsenault24ee0782016-02-12 02:40:47 +0000248class FeatureMaxPrivateElementSize<int size> : SubtargetFeature<
249 "max-private-element-size-"#size,
250 "MaxPrivateElementSize",
251 !cast<string>(size),
252 "Maximum private access size may be "#size
253>;
254
255def FeatureMaxPrivateElementSize4 : FeatureMaxPrivateElementSize<4>;
256def FeatureMaxPrivateElementSize8 : FeatureMaxPrivateElementSize<8>;
257def FeatureMaxPrivateElementSize16 : FeatureMaxPrivateElementSize<16>;
258
Matt Arsenault382d9452016-01-26 04:49:22 +0000259def FeatureVGPRSpilling : SubtargetFeature<"vgpr-spilling",
260 "EnableVGPRSpilling",
261 "true",
262 "Enable spilling of VGPRs to scratch memory"
263>;
264
265def FeatureDumpCode : SubtargetFeature <"DumpCode",
266 "DumpCode",
267 "true",
268 "Dump MachineInstrs in the CodeEmitter"
269>;
270
271def FeatureDumpCodeLower : SubtargetFeature <"dumpcode",
272 "DumpCode",
273 "true",
274 "Dump MachineInstrs in the CodeEmitter"
275>;
276
Matt Arsenault382d9452016-01-26 04:49:22 +0000277def FeaturePromoteAlloca : SubtargetFeature <"promote-alloca",
278 "EnablePromoteAlloca",
279 "true",
280 "Enable promote alloca pass"
281>;
282
283// XXX - This should probably be removed once enabled by default
284def FeatureEnableLoadStoreOpt : SubtargetFeature <"load-store-opt",
285 "EnableLoadStoreOpt",
286 "true",
287 "Enable SI load/store optimizer pass"
288>;
289
290// Performance debugging feature. Allow using DS instruction immediate
291// offsets even if the base pointer can't be proven to be base. On SI,
292// base pointer values that won't give the same result as a 16-bit add
293// are not safe to fold, but this will override the conservative test
294// for the base pointer.
295def FeatureEnableUnsafeDSOffsetFolding : SubtargetFeature <
296 "unsafe-ds-offset-folding",
297 "EnableUnsafeDSOffsetFolding",
298 "true",
299 "Force using DS instruction immediate offsets on SI"
300>;
301
Matt Arsenault382d9452016-01-26 04:49:22 +0000302def FeatureEnableSIScheduler : SubtargetFeature<"si-scheduler",
303 "EnableSIScheduler",
304 "true",
305 "Enable SI Machine Scheduler"
306>;
307
Matt Arsenault7aad8fd2017-01-24 22:02:15 +0000308def FeatureNoAddr64 : SubtargetFeature<"mubuf-no-addr64",
309 "NoAddr64",
310 "true",
311 "MUBUF instructions have addr64 bit"
312>;
313
314// Unless +-flat-for-global is specified, turn on FlatForGlobal for
315// all OS-es on VI and newer hardware to avoid assertion failures due
316// to missing ADDR64 variants of MUBUF instructions.
317// FIXME: moveToVALU should be able to handle converting addr64 MUBUF
318// instructions.
319
Matt Arsenault382d9452016-01-26 04:49:22 +0000320def FeatureFlatForGlobal : SubtargetFeature<"flat-for-global",
321 "FlatForGlobal",
322 "true",
Matt Arsenault7aad8fd2017-01-24 22:02:15 +0000323 "Force to generate flat instruction for global",
324 [FeatureNoAddr64]
Matt Arsenault382d9452016-01-26 04:49:22 +0000325>;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000326
327// Dummy feature used to disable assembler instructions.
328def FeatureDisable : SubtargetFeature<"",
Matt Arsenault382d9452016-01-26 04:49:22 +0000329 "FeatureDisable","true",
330 "Dummy feature to disable assembler instructions"
331>;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000332
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000333class SubtargetFeatureGeneration <string Value,
334 list<SubtargetFeature> Implies> :
335 SubtargetFeature <Value, "Gen", "AMDGPUSubtarget::"#Value,
336 Value#" GPU generation", Implies>;
337
Tom Stellard880a80a2014-06-17 16:53:14 +0000338def FeatureLocalMemorySize0 : SubtargetFeatureLocalMemorySize<0>;
339def FeatureLocalMemorySize32768 : SubtargetFeatureLocalMemorySize<32768>;
340def FeatureLocalMemorySize65536 : SubtargetFeatureLocalMemorySize<65536>;
341
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000342def FeatureR600 : SubtargetFeatureGeneration<"R600",
Matt Arsenault382d9452016-01-26 04:49:22 +0000343 [FeatureR600ALUInst, FeatureFetchLimit8, FeatureLocalMemorySize0]
344>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000345
346def FeatureR700 : SubtargetFeatureGeneration<"R700",
Matt Arsenault382d9452016-01-26 04:49:22 +0000347 [FeatureFetchLimit16, FeatureLocalMemorySize0]
348>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000349
350def FeatureEvergreen : SubtargetFeatureGeneration<"EVERGREEN",
Matt Arsenault382d9452016-01-26 04:49:22 +0000351 [FeatureFetchLimit16, FeatureLocalMemorySize32768]
352>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000353
354def FeatureNorthernIslands : SubtargetFeatureGeneration<"NORTHERN_ISLANDS",
Matt Arsenault382d9452016-01-26 04:49:22 +0000355 [FeatureFetchLimit16, FeatureWavefrontSize64,
356 FeatureLocalMemorySize32768]
Tom Stellard880a80a2014-06-17 16:53:14 +0000357>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000358
359def FeatureSouthernIslands : SubtargetFeatureGeneration<"SOUTHERN_ISLANDS",
Matt Arsenault382d9452016-01-26 04:49:22 +0000360 [FeatureFP64, FeatureLocalMemorySize32768,
361 FeatureWavefrontSize64, FeatureGCN, FeatureGCN1Encoding,
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000362 FeatureLDSBankCount32, FeatureMovrel]
Matt Arsenault382d9452016-01-26 04:49:22 +0000363>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000364
Tom Stellard6e1ee472013-10-29 16:37:28 +0000365def FeatureSeaIslands : SubtargetFeatureGeneration<"SEA_ISLANDS",
Matt Arsenault382d9452016-01-26 04:49:22 +0000366 [FeatureFP64, FeatureLocalMemorySize65536,
367 FeatureWavefrontSize64, FeatureGCN, FeatureFlatAddressSpace,
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000368 FeatureGCN1Encoding, FeatureCIInsts, FeatureMovrel]
Matt Arsenault382d9452016-01-26 04:49:22 +0000369>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000370
371def FeatureVolcanicIslands : SubtargetFeatureGeneration<"VOLCANIC_ISLANDS",
Matt Arsenault382d9452016-01-26 04:49:22 +0000372 [FeatureFP64, FeatureLocalMemorySize65536,
373 FeatureWavefrontSize64, FeatureFlatAddressSpace, FeatureGCN,
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000374 FeatureGCN3Encoding, FeatureCIInsts, Feature16BitInsts,
Matt Arsenault7b647552016-10-28 21:55:15 +0000375 FeatureSMemRealTime, FeatureVGPRIndexMode, FeatureMovrel,
Sam Kolton07dbde22017-01-20 10:01:25 +0000376 FeatureScalarStores, FeatureInv2PiInlineImm, FeatureSDWA,
Matt Arsenault7aad8fd2017-01-24 22:02:15 +0000377 FeatureDPP, FeatureNoAddr64
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000378 ]
Matt Arsenault382d9452016-01-26 04:49:22 +0000379>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000380
Yaxun Liu94add852016-10-26 16:37:56 +0000381class SubtargetFeatureISAVersion <int Major, int Minor, int Stepping,
382 list<SubtargetFeature> Implies>
383 : SubtargetFeature <
384 "isaver"#Major#"."#Minor#"."#Stepping,
385 "IsaVersion",
386 "ISAVersion"#Major#"_"#Minor#"_"#Stepping,
387 "Instruction set version number",
388 Implies
389>;
390
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000391def FeatureISAVersion7_0_0 : SubtargetFeatureISAVersion <7,0,0,
Yaxun Liu94add852016-10-26 16:37:56 +0000392 [FeatureSeaIslands,
393 FeatureLDSBankCount32]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000394
Yaxun Liu94add852016-10-26 16:37:56 +0000395def FeatureISAVersion7_0_1 : SubtargetFeatureISAVersion <7,0,1,
396 [FeatureSeaIslands,
397 HalfRate64Ops,
398 FeatureLDSBankCount32,
399 FeatureFastFMAF32]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000400
Yaxun Liu94add852016-10-26 16:37:56 +0000401def FeatureISAVersion7_0_2 : SubtargetFeatureISAVersion <7,0,2,
402 [FeatureSeaIslands,
Marek Olsak23ae31c2016-12-09 19:49:58 +0000403 FeatureLDSBankCount16]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000404
Yaxun Liu94add852016-10-26 16:37:56 +0000405def FeatureISAVersion8_0_0 : SubtargetFeatureISAVersion <8,0,0,
406 [FeatureVolcanicIslands,
407 FeatureLDSBankCount32,
408 FeatureSGPRInitBug]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000409
Yaxun Liu94add852016-10-26 16:37:56 +0000410def FeatureISAVersion8_0_1 : SubtargetFeatureISAVersion <8,0,1,
411 [FeatureVolcanicIslands,
412 FeatureLDSBankCount32,
413 FeatureXNACK]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000414
Yaxun Liu94add852016-10-26 16:37:56 +0000415def FeatureISAVersion8_0_2 : SubtargetFeatureISAVersion <8,0,2,
416 [FeatureVolcanicIslands,
417 FeatureLDSBankCount32,
418 FeatureSGPRInitBug]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000419
Yaxun Liu94add852016-10-26 16:37:56 +0000420def FeatureISAVersion8_0_3 : SubtargetFeatureISAVersion <8,0,3,
421 [FeatureVolcanicIslands,
422 FeatureLDSBankCount32]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000423
Yaxun Liu94add852016-10-26 16:37:56 +0000424def FeatureISAVersion8_0_4 : SubtargetFeatureISAVersion <8,0,4,
425 [FeatureVolcanicIslands,
426 FeatureLDSBankCount32]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000427
Yaxun Liu94add852016-10-26 16:37:56 +0000428def FeatureISAVersion8_1_0 : SubtargetFeatureISAVersion <8,1,0,
429 [FeatureVolcanicIslands,
430 FeatureLDSBankCount16,
431 FeatureXNACK]>;
432
Tom Stellard3498e4f2013-06-07 20:28:55 +0000433//===----------------------------------------------------------------------===//
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000434// Debugger related subtarget features.
435//===----------------------------------------------------------------------===//
436
437def FeatureDebuggerInsertNops : SubtargetFeature<
438 "amdgpu-debugger-insert-nops",
439 "DebuggerInsertNops",
440 "true",
Konstantin Zhuravlyove3d322a2016-05-13 18:21:28 +0000441 "Insert one nop instruction for each high level source statement"
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000442>;
443
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000444def FeatureDebuggerReserveRegs : SubtargetFeature<
445 "amdgpu-debugger-reserve-regs",
446 "DebuggerReserveRegs",
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000447 "true",
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000448 "Reserve registers for debugger usage"
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000449>;
450
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000451def FeatureDebuggerEmitPrologue : SubtargetFeature<
452 "amdgpu-debugger-emit-prologue",
453 "DebuggerEmitPrologue",
454 "true",
455 "Emit debugger prologue"
456>;
457
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000458//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000459
460def AMDGPUInstrInfo : InstrInfo {
461 let guessInstructionProperties = 1;
Matt Arsenault1ecac062015-02-18 02:15:32 +0000462 let noNamedPositionallyEncodedOperands = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000463}
464
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000465def AMDGPUAsmParser : AsmParser {
466 // Some of the R600 registers have the same name, so this crashes.
467 // For example T0_XYZW and T0_XY both have the asm name T0.
468 let ShouldEmitMatchRegisterName = 0;
469}
470
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000471def AMDGPUAsmWriter : AsmWriter {
472 int PassSubtarget = 1;
473}
474
Sam Koltond63d8a72016-09-09 09:37:51 +0000475def AMDGPUAsmVariants {
476 string Default = "Default";
477 int Default_ID = 0;
478 string VOP3 = "VOP3";
479 int VOP3_ID = 1;
480 string SDWA = "SDWA";
481 int SDWA_ID = 2;
482 string DPP = "DPP";
483 int DPP_ID = 3;
Sam Koltonfb0d9d92016-09-12 14:42:43 +0000484 string Disable = "Disable";
485 int Disable_ID = 4;
Sam Koltond63d8a72016-09-09 09:37:51 +0000486}
487
488def DefaultAMDGPUAsmParserVariant : AsmParserVariant {
489 let Variant = AMDGPUAsmVariants.Default_ID;
490 let Name = AMDGPUAsmVariants.Default;
491}
492
493def VOP3AsmParserVariant : AsmParserVariant {
494 let Variant = AMDGPUAsmVariants.VOP3_ID;
495 let Name = AMDGPUAsmVariants.VOP3;
496}
497
498def SDWAAsmParserVariant : AsmParserVariant {
499 let Variant = AMDGPUAsmVariants.SDWA_ID;
500 let Name = AMDGPUAsmVariants.SDWA;
501}
502
503def DPPAsmParserVariant : AsmParserVariant {
504 let Variant = AMDGPUAsmVariants.DPP_ID;
505 let Name = AMDGPUAsmVariants.DPP;
506}
507
Tom Stellard75aadc22012-12-11 21:25:42 +0000508def AMDGPU : Target {
509 // Pull in Instruction Info:
510 let InstructionSet = AMDGPUInstrInfo;
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000511 let AssemblyParsers = [AMDGPUAsmParser];
Sam Koltond63d8a72016-09-09 09:37:51 +0000512 let AssemblyParserVariants = [DefaultAMDGPUAsmParserVariant,
513 VOP3AsmParserVariant,
514 SDWAAsmParserVariant,
515 DPPAsmParserVariant];
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000516 let AssemblyWriters = [AMDGPUAsmWriter];
Tom Stellard75aadc22012-12-11 21:25:42 +0000517}
518
Tom Stellardbc5b5372014-06-13 16:38:59 +0000519// Dummy Instruction itineraries for pseudo instructions
520def ALU_NULL : FuncUnit;
521def NullALU : InstrItinClass;
522
Tom Stellard0e70de52014-05-16 20:56:45 +0000523//===----------------------------------------------------------------------===//
524// Predicate helper class
525//===----------------------------------------------------------------------===//
526
Tom Stellardd1f0f022015-04-23 19:33:54 +0000527def TruePredicate : Predicate<"true">;
Matt Arsenault382d9452016-01-26 04:49:22 +0000528
Tom Stellardd1f0f022015-04-23 19:33:54 +0000529def isSICI : Predicate<
530 "Subtarget->getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS ||"
531 "Subtarget->getGeneration() == AMDGPUSubtarget::SEA_ISLANDS"
532>, AssemblerPredicate<"FeatureGCN1Encoding">;
533
Tom Stellard5ebdfbe2015-12-24 03:18:18 +0000534def isVI : Predicate <
535 "Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS">,
536 AssemblerPredicate<"FeatureGCN3Encoding">;
537
Matt Arsenault382d9452016-01-26 04:49:22 +0000538def isCIVI : Predicate <
539 "Subtarget->getGeneration() == AMDGPUSubtarget::SEA_ISLANDS || "
540 "Subtarget->getGeneration() == AMDGPUSubtarget::VOLCANIC_ISLANDS"
541>, AssemblerPredicate<"FeatureCIInsts">;
542
543def HasFlatAddressSpace : Predicate<"Subtarget->hasFlatAddressSpace()">;
544
Tom Stellard115a6152016-11-10 16:02:37 +0000545def Has16BitInsts : Predicate<"Subtarget->has16BitInsts()">;
546
Sam Kolton07dbde22017-01-20 10:01:25 +0000547def HasSDWA : Predicate<"Subtarget->hasSDWA()">,
548 AssemblerPredicate<"FeatureSDWA">;
549
550def HasDPP : Predicate<"Subtarget->hasDPP()">,
551 AssemblerPredicate<"FeatureDPP">;
552
Tom Stellard0e70de52014-05-16 20:56:45 +0000553class PredicateControl {
554 Predicate SubtargetPredicate;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000555 Predicate SIAssemblerPredicate = isSICI;
Tom Stellard5ebdfbe2015-12-24 03:18:18 +0000556 Predicate VIAssemblerPredicate = isVI;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000557 list<Predicate> AssemblerPredicates = [];
Tom Stellardd1f0f022015-04-23 19:33:54 +0000558 Predicate AssemblerPredicate = TruePredicate;
Tom Stellard0e70de52014-05-16 20:56:45 +0000559 list<Predicate> OtherPredicates = [];
Tom Stellardd1f0f022015-04-23 19:33:54 +0000560 list<Predicate> Predicates = !listconcat([SubtargetPredicate, AssemblerPredicate],
Tom Stellardd7e6f132015-04-08 01:09:26 +0000561 AssemblerPredicates,
Tom Stellard0e70de52014-05-16 20:56:45 +0000562 OtherPredicates);
563}
564
Tom Stellard75aadc22012-12-11 21:25:42 +0000565// Include AMDGPU TD files
566include "R600Schedule.td"
567include "SISchedule.td"
568include "Processors.td"
569include "AMDGPUInstrInfo.td"
570include "AMDGPUIntrinsics.td"
571include "AMDGPURegisterInfo.td"
572include "AMDGPUInstructions.td"
Christian Konig2c8f6d52013-03-07 09:03:52 +0000573include "AMDGPUCallingConv.td"