blob: 440bbf0d4f192eb5881905c33855916382df1f9d [file] [log] [blame]
Daniel Dunbar40eb7f02010-02-21 21:54:14 +00001//===-- X86AsmBackend.cpp - X86 Assembler Backend -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Chengb2531002011-07-25 19:33:48 +000010#include "MCTargetDesc/X86BaseInfo.h"
Evan Cheng7e763d82011-07-25 18:43:53 +000011#include "MCTargetDesc/X86FixupKinds.h"
Jim Grosbach664d1482013-11-16 00:52:57 +000012#include "llvm/ADT/StringSwitch.h"
Craig Topperb25fda92012-03-17 18:46:09 +000013#include "llvm/MC/MCAsmBackend.h"
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000014#include "llvm/MC/MCAssembler.h"
Rafael Espindolaf0e24d42010-12-17 16:59:53 +000015#include "llvm/MC/MCELFObjectWriter.h"
Daniel Dunbar358b29c2010-05-06 20:34:01 +000016#include "llvm/MC/MCExpr.h"
Daniel Dunbar0c9d9fd2010-12-16 03:20:06 +000017#include "llvm/MC/MCFixupKindInfo.h"
Daniel Dunbar73b87132010-12-16 16:08:33 +000018#include "llvm/MC/MCMachObjectWriter.h"
Daniel Dunbar86face82010-03-23 03:13:05 +000019#include "llvm/MC/MCObjectWriter.h"
Michael J. Spencerf8270bd2010-07-27 06:46:15 +000020#include "llvm/MC/MCSectionCOFF.h"
Daniel Dunbarc5084cc2010-03-19 09:29:03 +000021#include "llvm/MC/MCSectionELF.h"
Daniel Dunbarfe8d8662010-03-15 21:56:50 +000022#include "llvm/MC/MCSectionMachO.h"
Daniel Dunbara86188b2011-04-28 21:23:31 +000023#include "llvm/Support/CommandLine.h"
Wesley Peck18510902010-10-22 15:52:49 +000024#include "llvm/Support/ELF.h"
Daniel Dunbare0c43572010-03-23 01:39:09 +000025#include "llvm/Support/ErrorHandling.h"
Charles Davis8bdfafd2013-09-01 04:28:48 +000026#include "llvm/Support/MachO.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Daniel Dunbare0c43572010-03-23 01:39:09 +000028#include "llvm/Support/raw_ostream.h"
Daniel Dunbar40eb7f02010-02-21 21:54:14 +000029using namespace llvm;
30
Daniel Dunbara86188b2011-04-28 21:23:31 +000031// Option to allow disabling arithmetic relaxation to workaround PR9807, which
32// is useful when running bitwise comparison experiments on Darwin. We should be
33// able to remove this once PR9807 is resolved.
34static cl::opt<bool>
35MCDisableArithRelaxation("mc-x86-disable-arith-relaxation",
36 cl::desc("Disable relaxation of arithmetic instruction for X86"));
37
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000038static unsigned getFixupKindLog2Size(unsigned Kind) {
39 switch (Kind) {
Craig Topper4ed72782012-02-05 05:38:58 +000040 default: llvm_unreachable("invalid fixup kind!");
Rafael Espindola8a3a7922010-11-28 14:17:56 +000041 case FK_PCRel_1:
Rafael Espindolaa56ab0ed2011-12-24 14:47:52 +000042 case FK_SecRel_1:
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000043 case FK_Data_1: return 0;
Rafael Espindola8a3a7922010-11-28 14:17:56 +000044 case FK_PCRel_2:
Rafael Espindolaa56ab0ed2011-12-24 14:47:52 +000045 case FK_SecRel_2:
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000046 case FK_Data_2: return 1;
Rafael Espindola8a3a7922010-11-28 14:17:56 +000047 case FK_PCRel_4:
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000048 case X86::reloc_riprel_4byte:
49 case X86::reloc_riprel_4byte_movq_load:
Rafael Espindola70d6e0e2010-09-30 03:11:42 +000050 case X86::reloc_signed_4byte:
Rafael Espindola800fd352010-10-24 17:35:42 +000051 case X86::reloc_global_offset_table:
Rafael Espindolaa56ab0ed2011-12-24 14:47:52 +000052 case FK_SecRel_4:
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000053 case FK_Data_4: return 2;
Rafael Espindola2ac83552010-12-27 00:36:05 +000054 case FK_PCRel_8:
Rafael Espindolaa56ab0ed2011-12-24 14:47:52 +000055 case FK_SecRel_8:
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000056 case FK_Data_8: return 3;
57 }
58}
59
Chris Lattnerac588122010-07-07 22:27:31 +000060namespace {
Daniel Dunbar8888a962010-12-16 16:09:19 +000061
Rafael Espindola6b5e56c2010-12-17 17:45:22 +000062class X86ELFObjectWriter : public MCELFObjectTargetWriter {
63public:
Rafael Espindola1ad40952011-12-21 17:00:36 +000064 X86ELFObjectWriter(bool is64Bit, uint8_t OSABI, uint16_t EMachine,
65 bool HasRelocationAddend, bool foobar)
66 : MCELFObjectTargetWriter(is64Bit, OSABI, EMachine, HasRelocationAddend) {}
Rafael Espindola6b5e56c2010-12-17 17:45:22 +000067};
68
Evan Cheng5928e692011-07-25 23:24:55 +000069class X86AsmBackend : public MCAsmBackend {
Roman Divacky5dd4ccb2012-09-18 16:08:49 +000070 StringRef CPU;
Rafael Espindolaa834e302013-11-25 20:50:03 +000071 bool HasNopl;
Daniel Dunbar40eb7f02010-02-21 21:54:14 +000072public:
Roman Divacky5dd4ccb2012-09-18 16:08:49 +000073 X86AsmBackend(const Target &T, StringRef _CPU)
Rafael Espindolaa834e302013-11-25 20:50:03 +000074 : MCAsmBackend(), CPU(_CPU) {
75 HasNopl = CPU != "generic" && CPU != "i386" && CPU != "i486" &&
76 CPU != "i586" && CPU != "pentium" && CPU != "pentium-mmx" &&
77 CPU != "i686" && CPU != "k6" && CPU != "k6-2" && CPU != "k6-3" &&
78 CPU != "geode" && CPU != "winchip-c6" && CPU != "winchip2" &&
79 CPU != "c3" && CPU != "c3-2";
80 }
Daniel Dunbarf0517ef2010-03-19 09:28:12 +000081
Daniel Dunbar0c9d9fd2010-12-16 03:20:06 +000082 unsigned getNumFixupKinds() const {
83 return X86::NumTargetFixupKinds;
84 }
85
86 const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const {
87 const static MCFixupKindInfo Infos[X86::NumTargetFixupKinds] = {
88 { "reloc_riprel_4byte", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel },
89 { "reloc_riprel_4byte_movq_load", 0, 4 * 8, MCFixupKindInfo::FKF_IsPCRel},
90 { "reloc_signed_4byte", 0, 4 * 8, 0},
Rafael Espindolaa56ab0ed2011-12-24 14:47:52 +000091 { "reloc_global_offset_table", 0, 4 * 8, 0}
Daniel Dunbar0c9d9fd2010-12-16 03:20:06 +000092 };
93
94 if (Kind < FirstTargetFixupKind)
Evan Cheng5928e692011-07-25 23:24:55 +000095 return MCAsmBackend::getFixupKindInfo(Kind);
Daniel Dunbar0c9d9fd2010-12-16 03:20:06 +000096
97 assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() &&
98 "Invalid kind!");
99 return Infos[Kind - FirstTargetFixupKind];
100 }
101
Jim Grosbachaba3de92012-01-18 18:52:16 +0000102 void applyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize,
Daniel Dunbarf0517ef2010-03-19 09:28:12 +0000103 uint64_t Value) const {
Daniel Dunbar353a91ff2010-05-26 15:18:31 +0000104 unsigned Size = 1 << getFixupKindLog2Size(Fixup.getKind());
Daniel Dunbarf0517ef2010-03-19 09:28:12 +0000105
Rafael Espindola0f30fec2010-12-06 19:08:48 +0000106 assert(Fixup.getOffset() + Size <= DataSize &&
Daniel Dunbarf0517ef2010-03-19 09:28:12 +0000107 "Invalid fixup offset!");
Jason W Kime4df09f2011-08-04 00:38:45 +0000108
Jason W Kim239370c2011-08-05 00:53:03 +0000109 // Check that uppper bits are either all zeros or all ones.
110 // Specifically ignore overflow/underflow as long as the leakage is
111 // limited to the lower bits. This is to remain compatible with
112 // other assemblers.
Eli Friedmana5abd032011-10-13 23:27:48 +0000113 assert(isIntN(Size * 8 + 1, Value) &&
Jason W Kim239370c2011-08-05 00:53:03 +0000114 "Value does not fit in the Fixup field");
Jason W Kime4df09f2011-08-04 00:38:45 +0000115
Daniel Dunbarf0517ef2010-03-19 09:28:12 +0000116 for (unsigned i = 0; i != Size; ++i)
Rafael Espindola0f30fec2010-12-06 19:08:48 +0000117 Data[Fixup.getOffset() + i] = uint8_t(Value >> (i * 8));
Daniel Dunbarf0517ef2010-03-19 09:28:12 +0000118 }
Daniel Dunbare0c43572010-03-23 01:39:09 +0000119
Jim Grosbachaba3de92012-01-18 18:52:16 +0000120 bool mayNeedRelaxation(const MCInst &Inst) const;
Daniel Dunbar86face82010-03-23 03:13:05 +0000121
Jim Grosbach25b63fa2011-12-06 00:47:03 +0000122 bool fixupNeedsRelaxation(const MCFixup &Fixup,
123 uint64_t Value,
Eli Bendersky4d9ada02013-01-08 00:22:56 +0000124 const MCRelaxableFragment *DF,
Jim Grosbach25b63fa2011-12-06 00:47:03 +0000125 const MCAsmLayout &Layout) const;
126
Jim Grosbachaba3de92012-01-18 18:52:16 +0000127 void relaxInstruction(const MCInst &Inst, MCInst &Res) const;
Daniel Dunbara9ae3ae2010-03-23 02:36:58 +0000128
Jim Grosbachaba3de92012-01-18 18:52:16 +0000129 bool writeNopData(uint64_t Count, MCObjectWriter *OW) const;
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000130};
Michael J. Spencerbee1f7f2010-10-10 22:04:20 +0000131} // end anonymous namespace
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000132
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000133static unsigned getRelaxedOpcodeBranch(unsigned Op) {
Daniel Dunbare0c43572010-03-23 01:39:09 +0000134 switch (Op) {
135 default:
136 return Op;
137
138 case X86::JAE_1: return X86::JAE_4;
139 case X86::JA_1: return X86::JA_4;
140 case X86::JBE_1: return X86::JBE_4;
141 case X86::JB_1: return X86::JB_4;
142 case X86::JE_1: return X86::JE_4;
143 case X86::JGE_1: return X86::JGE_4;
144 case X86::JG_1: return X86::JG_4;
145 case X86::JLE_1: return X86::JLE_4;
146 case X86::JL_1: return X86::JL_4;
147 case X86::JMP_1: return X86::JMP_4;
148 case X86::JNE_1: return X86::JNE_4;
149 case X86::JNO_1: return X86::JNO_4;
150 case X86::JNP_1: return X86::JNP_4;
151 case X86::JNS_1: return X86::JNS_4;
152 case X86::JO_1: return X86::JO_4;
153 case X86::JP_1: return X86::JP_4;
154 case X86::JS_1: return X86::JS_4;
155 }
156}
157
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000158static unsigned getRelaxedOpcodeArith(unsigned Op) {
159 switch (Op) {
160 default:
161 return Op;
162
163 // IMUL
164 case X86::IMUL16rri8: return X86::IMUL16rri;
165 case X86::IMUL16rmi8: return X86::IMUL16rmi;
166 case X86::IMUL32rri8: return X86::IMUL32rri;
167 case X86::IMUL32rmi8: return X86::IMUL32rmi;
168 case X86::IMUL64rri8: return X86::IMUL64rri32;
169 case X86::IMUL64rmi8: return X86::IMUL64rmi32;
170
171 // AND
172 case X86::AND16ri8: return X86::AND16ri;
173 case X86::AND16mi8: return X86::AND16mi;
174 case X86::AND32ri8: return X86::AND32ri;
175 case X86::AND32mi8: return X86::AND32mi;
176 case X86::AND64ri8: return X86::AND64ri32;
177 case X86::AND64mi8: return X86::AND64mi32;
178
179 // OR
180 case X86::OR16ri8: return X86::OR16ri;
181 case X86::OR16mi8: return X86::OR16mi;
182 case X86::OR32ri8: return X86::OR32ri;
183 case X86::OR32mi8: return X86::OR32mi;
184 case X86::OR64ri8: return X86::OR64ri32;
185 case X86::OR64mi8: return X86::OR64mi32;
186
187 // XOR
188 case X86::XOR16ri8: return X86::XOR16ri;
189 case X86::XOR16mi8: return X86::XOR16mi;
190 case X86::XOR32ri8: return X86::XOR32ri;
191 case X86::XOR32mi8: return X86::XOR32mi;
192 case X86::XOR64ri8: return X86::XOR64ri32;
193 case X86::XOR64mi8: return X86::XOR64mi32;
194
195 // ADD
196 case X86::ADD16ri8: return X86::ADD16ri;
197 case X86::ADD16mi8: return X86::ADD16mi;
198 case X86::ADD32ri8: return X86::ADD32ri;
199 case X86::ADD32mi8: return X86::ADD32mi;
200 case X86::ADD64ri8: return X86::ADD64ri32;
201 case X86::ADD64mi8: return X86::ADD64mi32;
202
203 // SUB
204 case X86::SUB16ri8: return X86::SUB16ri;
205 case X86::SUB16mi8: return X86::SUB16mi;
206 case X86::SUB32ri8: return X86::SUB32ri;
207 case X86::SUB32mi8: return X86::SUB32mi;
208 case X86::SUB64ri8: return X86::SUB64ri32;
209 case X86::SUB64mi8: return X86::SUB64mi32;
210
211 // CMP
212 case X86::CMP16ri8: return X86::CMP16ri;
213 case X86::CMP16mi8: return X86::CMP16mi;
214 case X86::CMP32ri8: return X86::CMP32ri;
215 case X86::CMP32mi8: return X86::CMP32mi;
216 case X86::CMP64ri8: return X86::CMP64ri32;
217 case X86::CMP64mi8: return X86::CMP64mi32;
Rafael Espindola625ccf82010-12-18 01:01:34 +0000218
219 // PUSH
David Woodhouse8bceb5d2014-01-08 12:58:32 +0000220 case X86::PUSH32i8: return X86::PUSHi32;
221 case X86::PUSH16i8: return X86::PUSHi16;
222 case X86::PUSH64i8: return X86::PUSH64i32;
Eli Friedman3846acc2011-07-15 21:28:39 +0000223 case X86::PUSH64i16: return X86::PUSH64i32;
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000224 }
225}
226
227static unsigned getRelaxedOpcode(unsigned Op) {
228 unsigned R = getRelaxedOpcodeArith(Op);
229 if (R != Op)
230 return R;
231 return getRelaxedOpcodeBranch(Op);
232}
233
Jim Grosbachaba3de92012-01-18 18:52:16 +0000234bool X86AsmBackend::mayNeedRelaxation(const MCInst &Inst) const {
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000235 // Branches can always be relaxed.
236 if (getRelaxedOpcodeBranch(Inst.getOpcode()) != Inst.getOpcode())
237 return true;
238
Daniel Dunbara86188b2011-04-28 21:23:31 +0000239 if (MCDisableArithRelaxation)
240 return false;
241
Daniel Dunbara19838e2010-05-26 17:45:29 +0000242 // Check if this instruction is ever relaxable.
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000243 if (getRelaxedOpcodeArith(Inst.getOpcode()) == Inst.getOpcode())
Daniel Dunbara19838e2010-05-26 17:45:29 +0000244 return false;
Daniel Dunbar353a91ff2010-05-26 15:18:31 +0000245
Rafael Espindolae8ae98812010-10-26 14:09:12 +0000246
247 // Check if it has an expression and is not RIP relative.
248 bool hasExp = false;
249 bool hasRIP = false;
250 for (unsigned i = 0; i < Inst.getNumOperands(); ++i) {
251 const MCOperand &Op = Inst.getOperand(i);
252 if (Op.isExpr())
253 hasExp = true;
254
255 if (Op.isReg() && Op.getReg() == X86::RIP)
256 hasRIP = true;
257 }
258
259 // FIXME: Why exactly do we need the !hasRIP? Is it just a limitation on
260 // how we do relaxations?
261 return hasExp && !hasRIP;
Daniel Dunbar86face82010-03-23 03:13:05 +0000262}
263
Jim Grosbach25b63fa2011-12-06 00:47:03 +0000264bool X86AsmBackend::fixupNeedsRelaxation(const MCFixup &Fixup,
265 uint64_t Value,
Eli Bendersky4d9ada02013-01-08 00:22:56 +0000266 const MCRelaxableFragment *DF,
Jim Grosbach25b63fa2011-12-06 00:47:03 +0000267 const MCAsmLayout &Layout) const {
268 // Relax if the value is too big for a (signed) i8.
269 return int64_t(Value) != int64_t(int8_t(Value));
270}
271
Daniel Dunbare0c43572010-03-23 01:39:09 +0000272// FIXME: Can tblgen help at all here to verify there aren't other instructions
273// we can relax?
Jim Grosbachaba3de92012-01-18 18:52:16 +0000274void X86AsmBackend::relaxInstruction(const MCInst &Inst, MCInst &Res) const {
Daniel Dunbare0c43572010-03-23 01:39:09 +0000275 // The only relaxations X86 does is from a 1byte pcrel to a 4byte pcrel.
Daniel Dunbar7c8bd0f2010-05-26 18:15:06 +0000276 unsigned RelaxedOp = getRelaxedOpcode(Inst.getOpcode());
Daniel Dunbare0c43572010-03-23 01:39:09 +0000277
Daniel Dunbar7c8bd0f2010-05-26 18:15:06 +0000278 if (RelaxedOp == Inst.getOpcode()) {
Daniel Dunbare0c43572010-03-23 01:39:09 +0000279 SmallString<256> Tmp;
280 raw_svector_ostream OS(Tmp);
Daniel Dunbar7c8bd0f2010-05-26 18:15:06 +0000281 Inst.dump_pretty(OS);
Daniel Dunbar3627af52010-05-26 15:18:13 +0000282 OS << "\n";
Chris Lattner2104b8d2010-04-07 22:58:41 +0000283 report_fatal_error("unexpected instruction to relax: " + OS.str());
Daniel Dunbare0c43572010-03-23 01:39:09 +0000284 }
285
Daniel Dunbar7c8bd0f2010-05-26 18:15:06 +0000286 Res = Inst;
Daniel Dunbare0c43572010-03-23 01:39:09 +0000287 Res.setOpcode(RelaxedOp);
288}
289
Eli Benderskyb2022f32012-12-13 00:24:56 +0000290/// \brief Write a sequence of optimal nops to the output, covering \p Count
291/// bytes.
292/// \return - true on success, false on failure
Jim Grosbachaba3de92012-01-18 18:52:16 +0000293bool X86AsmBackend::writeNopData(uint64_t Count, MCObjectWriter *OW) const {
Rafael Espindola7c2acd02010-11-25 17:14:16 +0000294 static const uint8_t Nops[10][10] = {
Daniel Dunbara9ae3ae2010-03-23 02:36:58 +0000295 // nop
296 {0x90},
297 // xchg %ax,%ax
298 {0x66, 0x90},
299 // nopl (%[re]ax)
300 {0x0f, 0x1f, 0x00},
301 // nopl 0(%[re]ax)
302 {0x0f, 0x1f, 0x40, 0x00},
303 // nopl 0(%[re]ax,%[re]ax,1)
304 {0x0f, 0x1f, 0x44, 0x00, 0x00},
305 // nopw 0(%[re]ax,%[re]ax,1)
306 {0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00},
307 // nopl 0L(%[re]ax)
308 {0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00},
309 // nopl 0L(%[re]ax,%[re]ax,1)
310 {0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
311 // nopw 0L(%[re]ax,%[re]ax,1)
312 {0x66, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
313 // nopw %cs:0L(%[re]ax,%[re]ax,1)
314 {0x66, 0x2e, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00},
Daniel Dunbara9ae3ae2010-03-23 02:36:58 +0000315 };
316
Alp Tokerf907b892013-12-05 05:44:44 +0000317 // This CPU doesn't support long nops. If needed add more.
Benjamin Kramer35480282012-10-13 17:28:35 +0000318 // FIXME: Can we get this from the subtarget somehow?
Rafael Espindola1b8bfda2013-11-25 20:15:14 +0000319 // FIXME: We could generated something better than plain 0x90.
Rafael Espindolaa834e302013-11-25 20:50:03 +0000320 if (!HasNopl) {
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000321 for (uint64_t i = 0; i < Count; ++i)
322 OW->Write8(0x90);
323 return true;
324 }
325
David Sehr4c8979c2013-03-05 00:02:23 +0000326 // 15 is the longest single nop instruction. Emit as many 15-byte nops as
327 // needed, then emit a nop of the remaining length.
328 do {
329 const uint8_t ThisNopLength = (uint8_t) std::min(Count, (uint64_t) 15);
330 const uint8_t Prefixes = ThisNopLength <= 10 ? 0 : ThisNopLength - 10;
331 for (uint8_t i = 0; i < Prefixes; i++)
332 OW->Write8(0x66);
333 const uint8_t Rest = ThisNopLength - Prefixes;
334 for (uint8_t i = 0; i < Rest; i++)
335 OW->Write8(Nops[Rest - 1][i]);
336 Count -= ThisNopLength;
337 } while (Count != 0);
Daniel Dunbara9ae3ae2010-03-23 02:36:58 +0000338
339 return true;
340}
341
Daniel Dunbare0c43572010-03-23 01:39:09 +0000342/* *** */
343
Chris Lattnerac588122010-07-07 22:27:31 +0000344namespace {
Bill Wendling184d5d32013-09-11 20:38:09 +0000345
Daniel Dunbarc5084cc2010-03-19 09:29:03 +0000346class ELFX86AsmBackend : public X86AsmBackend {
347public:
Rafael Espindola1ad40952011-12-21 17:00:36 +0000348 uint8_t OSABI;
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000349 ELFX86AsmBackend(const Target &T, uint8_t _OSABI, StringRef CPU)
Rafael Espindola6a383f92014-02-06 01:06:31 +0000350 : X86AsmBackend(T, CPU), OSABI(_OSABI) {}
Daniel Dunbarc5084cc2010-03-19 09:29:03 +0000351};
352
Matt Fleming5abb6dd2010-05-21 11:39:07 +0000353class ELFX86_32AsmBackend : public ELFX86AsmBackend {
354public:
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000355 ELFX86_32AsmBackend(const Target &T, uint8_t OSABI, StringRef CPU)
356 : ELFX86AsmBackend(T, OSABI, CPU) {}
Matt Flemingf751d852010-08-16 18:36:14 +0000357
358 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Michael Liao83a77c32012-10-30 17:33:39 +0000359 return createX86ELFObjectWriter(OS, /*IsELF64*/ false, OSABI, ELF::EM_386);
Jan Sjödin6348dc02011-03-09 18:44:41 +0000360 }
Matt Fleming5abb6dd2010-05-21 11:39:07 +0000361};
362
363class ELFX86_64AsmBackend : public ELFX86AsmBackend {
364public:
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000365 ELFX86_64AsmBackend(const Target &T, uint8_t OSABI, StringRef CPU)
366 : ELFX86AsmBackend(T, OSABI, CPU) {}
Matt Flemingf751d852010-08-16 18:36:14 +0000367
368 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Michael Liao83a77c32012-10-30 17:33:39 +0000369 return createX86ELFObjectWriter(OS, /*IsELF64*/ true, OSABI, ELF::EM_X86_64);
Jan Sjödin6348dc02011-03-09 18:44:41 +0000370 }
Matt Fleming5abb6dd2010-05-21 11:39:07 +0000371};
372
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000373class WindowsX86AsmBackend : public X86AsmBackend {
Michael J. Spencer377aa202010-08-21 05:58:13 +0000374 bool Is64Bit;
Rafael Espindola4262a222010-10-16 18:23:53 +0000375
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000376public:
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000377 WindowsX86AsmBackend(const Target &T, bool is64Bit, StringRef CPU)
378 : X86AsmBackend(T, CPU)
Michael J. Spencer377aa202010-08-21 05:58:13 +0000379 , Is64Bit(is64Bit) {
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000380 }
381
382 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Rafael Espindola908d2ed2011-12-24 02:14:02 +0000383 return createX86WinCOFFObjectWriter(OS, Is64Bit);
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000384 }
Michael J. Spencerf8270bd2010-07-27 06:46:15 +0000385};
386
Bill Wendling184d5d32013-09-11 20:38:09 +0000387namespace CU {
388
389 /// Compact unwind encoding values.
390 enum CompactUnwindEncodings {
391 /// [RE]BP based frame where [RE]BP is pused on the stack immediately after
392 /// the return address, then [RE]SP is moved to [RE]BP.
393 UNWIND_MODE_BP_FRAME = 0x01000000,
394
395 /// A frameless function with a small constant stack size.
396 UNWIND_MODE_STACK_IMMD = 0x02000000,
397
398 /// A frameless function with a large constant stack size.
399 UNWIND_MODE_STACK_IND = 0x03000000,
400
401 /// No compact unwind encoding is available.
402 UNWIND_MODE_DWARF = 0x04000000,
403
404 /// Mask for encoding the frame registers.
405 UNWIND_BP_FRAME_REGISTERS = 0x00007FFF,
406
407 /// Mask for encoding the frameless registers.
408 UNWIND_FRAMELESS_STACK_REG_PERMUTATION = 0x000003FF
409 };
410
411} // end CU namespace
412
Daniel Dunbar77c41412010-03-11 01:34:21 +0000413class DarwinX86AsmBackend : public X86AsmBackend {
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000414 const MCRegisterInfo &MRI;
415
416 /// \brief Number of registers that can be saved in a compact unwind encoding.
417 enum { CU_NUM_SAVED_REGS = 6 };
418
419 mutable unsigned SavedRegs[CU_NUM_SAVED_REGS];
420 bool Is64Bit;
421
422 unsigned OffsetSize; ///< Offset of a "push" instruction.
423 unsigned PushInstrSize; ///< Size of a "push" instruction.
424 unsigned MoveInstrSize; ///< Size of a "move" instruction.
425 unsigned StackDivide; ///< Amount to adjust stack stize by.
426protected:
427 /// \brief Implementation of algorithm to generate the compact unwind encoding
428 /// for the CFI instructions.
429 uint32_t
430 generateCompactUnwindEncodingImpl(ArrayRef<MCCFIInstruction> Instrs) const {
431 if (Instrs.empty()) return 0;
432
433 // Reset the saved registers.
434 unsigned SavedRegIdx = 0;
435 memset(SavedRegs, 0, sizeof(SavedRegs));
436
437 bool HasFP = false;
438
439 // Encode that we are using EBP/RBP as the frame pointer.
440 uint32_t CompactUnwindEncoding = 0;
441
442 unsigned SubtractInstrIdx = Is64Bit ? 3 : 2;
443 unsigned InstrOffset = 0;
444 unsigned StackAdjust = 0;
445 unsigned StackSize = 0;
446 unsigned PrevStackSize = 0;
447 unsigned NumDefCFAOffsets = 0;
448
449 for (unsigned i = 0, e = Instrs.size(); i != e; ++i) {
450 const MCCFIInstruction &Inst = Instrs[i];
451
452 switch (Inst.getOperation()) {
453 default:
Jim Grosbach2fca51d2013-11-08 22:33:06 +0000454 // Any other CFI directives indicate a frame that we aren't prepared
455 // to represent via compact unwind, so just bail out.
456 return 0;
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000457 case MCCFIInstruction::OpDefCfaRegister: {
458 // Defines a frame pointer. E.g.
459 //
460 // movq %rsp, %rbp
461 // L0:
462 // .cfi_def_cfa_register %rbp
463 //
464 HasFP = true;
465 assert(MRI.getLLVMRegNum(Inst.getRegister(), true) ==
466 (Is64Bit ? X86::RBP : X86::EBP) && "Invalid frame pointer!");
467
468 // Reset the counts.
469 memset(SavedRegs, 0, sizeof(SavedRegs));
470 StackAdjust = 0;
471 SavedRegIdx = 0;
472 InstrOffset += MoveInstrSize;
473 break;
474 }
475 case MCCFIInstruction::OpDefCfaOffset: {
476 // Defines a new offset for the CFA. E.g.
477 //
478 // With frame:
479 //
480 // pushq %rbp
481 // L0:
482 // .cfi_def_cfa_offset 16
483 //
484 // Without frame:
485 //
486 // subq $72, %rsp
487 // L0:
488 // .cfi_def_cfa_offset 80
489 //
490 PrevStackSize = StackSize;
491 StackSize = std::abs(Inst.getOffset()) / StackDivide;
492 ++NumDefCFAOffsets;
493 break;
494 }
495 case MCCFIInstruction::OpOffset: {
496 // Defines a "push" of a callee-saved register. E.g.
497 //
498 // pushq %r15
499 // pushq %r14
500 // pushq %rbx
501 // L0:
502 // subq $120, %rsp
503 // L1:
504 // .cfi_offset %rbx, -40
505 // .cfi_offset %r14, -32
506 // .cfi_offset %r15, -24
507 //
508 if (SavedRegIdx == CU_NUM_SAVED_REGS)
509 // If there are too many saved registers, we cannot use a compact
510 // unwind encoding.
511 return CU::UNWIND_MODE_DWARF;
512
513 unsigned Reg = MRI.getLLVMRegNum(Inst.getRegister(), true);
514 SavedRegs[SavedRegIdx++] = Reg;
515 StackAdjust += OffsetSize;
516 InstrOffset += PushInstrSize;
517 break;
518 }
519 }
520 }
521
522 StackAdjust /= StackDivide;
523
524 if (HasFP) {
525 if ((StackAdjust & 0xFF) != StackAdjust)
526 // Offset was too big for a compact unwind encoding.
527 return CU::UNWIND_MODE_DWARF;
528
529 // Get the encoding of the saved registers when we have a frame pointer.
530 uint32_t RegEnc = encodeCompactUnwindRegistersWithFrame();
531 if (RegEnc == ~0U) return CU::UNWIND_MODE_DWARF;
532
533 CompactUnwindEncoding |= CU::UNWIND_MODE_BP_FRAME;
534 CompactUnwindEncoding |= (StackAdjust & 0xFF) << 16;
535 CompactUnwindEncoding |= RegEnc & CU::UNWIND_BP_FRAME_REGISTERS;
536 } else {
537 // If the amount of the stack allocation is the size of a register, then
538 // we "push" the RAX/EAX register onto the stack instead of adjusting the
539 // stack pointer with a SUB instruction. We don't support the push of the
540 // RAX/EAX register with compact unwind. So we check for that situation
541 // here.
542 if ((NumDefCFAOffsets == SavedRegIdx + 1 &&
543 StackSize - PrevStackSize == 1) ||
544 (Instrs.size() == 1 && NumDefCFAOffsets == 1 && StackSize == 2))
545 return CU::UNWIND_MODE_DWARF;
546
547 SubtractInstrIdx += InstrOffset;
548 ++StackAdjust;
549
550 if ((StackSize & 0xFF) == StackSize) {
551 // Frameless stack with a small stack size.
552 CompactUnwindEncoding |= CU::UNWIND_MODE_STACK_IMMD;
553
554 // Encode the stack size.
555 CompactUnwindEncoding |= (StackSize & 0xFF) << 16;
556 } else {
557 if ((StackAdjust & 0x7) != StackAdjust)
558 // The extra stack adjustments are too big for us to handle.
559 return CU::UNWIND_MODE_DWARF;
560
561 // Frameless stack with an offset too large for us to encode compactly.
562 CompactUnwindEncoding |= CU::UNWIND_MODE_STACK_IND;
563
564 // Encode the offset to the nnnnnn value in the 'subl $nnnnnn, ESP'
565 // instruction.
566 CompactUnwindEncoding |= (SubtractInstrIdx & 0xFF) << 16;
567
568 // Encode any extra stack stack adjustments (done via push
569 // instructions).
570 CompactUnwindEncoding |= (StackAdjust & 0x7) << 13;
571 }
572
573 // Encode the number of registers saved. (Reverse the list first.)
574 std::reverse(&SavedRegs[0], &SavedRegs[SavedRegIdx]);
575 CompactUnwindEncoding |= (SavedRegIdx & 0x7) << 10;
576
577 // Get the encoding of the saved registers when we don't have a frame
578 // pointer.
579 uint32_t RegEnc = encodeCompactUnwindRegistersWithoutFrame(SavedRegIdx);
580 if (RegEnc == ~0U) return CU::UNWIND_MODE_DWARF;
581
582 // Encode the register encoding.
583 CompactUnwindEncoding |=
584 RegEnc & CU::UNWIND_FRAMELESS_STACK_REG_PERMUTATION;
585 }
586
587 return CompactUnwindEncoding;
588 }
589
590private:
591 /// \brief Get the compact unwind number for a given register. The number
592 /// corresponds to the enum lists in compact_unwind_encoding.h.
593 int getCompactUnwindRegNum(unsigned Reg) const {
594 static const uint16_t CU32BitRegs[7] = {
595 X86::EBX, X86::ECX, X86::EDX, X86::EDI, X86::ESI, X86::EBP, 0
596 };
597 static const uint16_t CU64BitRegs[] = {
598 X86::RBX, X86::R12, X86::R13, X86::R14, X86::R15, X86::RBP, 0
599 };
600 const uint16_t *CURegs = Is64Bit ? CU64BitRegs : CU32BitRegs;
601 for (int Idx = 1; *CURegs; ++CURegs, ++Idx)
602 if (*CURegs == Reg)
603 return Idx;
604
605 return -1;
606 }
607
608 /// \brief Return the registers encoded for a compact encoding with a frame
609 /// pointer.
610 uint32_t encodeCompactUnwindRegistersWithFrame() const {
611 // Encode the registers in the order they were saved --- 3-bits per
612 // register. The list of saved registers is assumed to be in reverse
613 // order. The registers are numbered from 1 to CU_NUM_SAVED_REGS.
614 uint32_t RegEnc = 0;
615 for (int i = 0, Idx = 0; i != CU_NUM_SAVED_REGS; ++i) {
616 unsigned Reg = SavedRegs[i];
617 if (Reg == 0) break;
618
619 int CURegNum = getCompactUnwindRegNum(Reg);
620 if (CURegNum == -1) return ~0U;
621
622 // Encode the 3-bit register number in order, skipping over 3-bits for
623 // each register.
624 RegEnc |= (CURegNum & 0x7) << (Idx++ * 3);
625 }
626
627 assert((RegEnc & 0x3FFFF) == RegEnc &&
628 "Invalid compact register encoding!");
629 return RegEnc;
630 }
631
632 /// \brief Create the permutation encoding used with frameless stacks. It is
633 /// passed the number of registers to be saved and an array of the registers
634 /// saved.
635 uint32_t encodeCompactUnwindRegistersWithoutFrame(unsigned RegCount) const {
636 // The saved registers are numbered from 1 to 6. In order to encode the
637 // order in which they were saved, we re-number them according to their
638 // place in the register order. The re-numbering is relative to the last
639 // re-numbered register. E.g., if we have registers {6, 2, 4, 5} saved in
640 // that order:
641 //
642 // Orig Re-Num
643 // ---- ------
644 // 6 6
645 // 2 2
646 // 4 3
647 // 5 3
648 //
649 for (unsigned i = 0; i != CU_NUM_SAVED_REGS; ++i) {
650 int CUReg = getCompactUnwindRegNum(SavedRegs[i]);
651 if (CUReg == -1) return ~0U;
652 SavedRegs[i] = CUReg;
653 }
654
655 // Reverse the list.
656 std::reverse(&SavedRegs[0], &SavedRegs[CU_NUM_SAVED_REGS]);
657
658 uint32_t RenumRegs[CU_NUM_SAVED_REGS];
659 for (unsigned i = CU_NUM_SAVED_REGS - RegCount; i < CU_NUM_SAVED_REGS; ++i){
660 unsigned Countless = 0;
661 for (unsigned j = CU_NUM_SAVED_REGS - RegCount; j < i; ++j)
662 if (SavedRegs[j] < SavedRegs[i])
663 ++Countless;
664
665 RenumRegs[i] = SavedRegs[i] - Countless - 1;
666 }
667
668 // Take the renumbered values and encode them into a 10-bit number.
669 uint32_t permutationEncoding = 0;
670 switch (RegCount) {
671 case 6:
672 permutationEncoding |= 120 * RenumRegs[0] + 24 * RenumRegs[1]
673 + 6 * RenumRegs[2] + 2 * RenumRegs[3]
674 + RenumRegs[4];
675 break;
676 case 5:
677 permutationEncoding |= 120 * RenumRegs[1] + 24 * RenumRegs[2]
678 + 6 * RenumRegs[3] + 2 * RenumRegs[4]
679 + RenumRegs[5];
680 break;
681 case 4:
682 permutationEncoding |= 60 * RenumRegs[2] + 12 * RenumRegs[3]
683 + 3 * RenumRegs[4] + RenumRegs[5];
684 break;
685 case 3:
686 permutationEncoding |= 20 * RenumRegs[3] + 4 * RenumRegs[4]
687 + RenumRegs[5];
688 break;
689 case 2:
690 permutationEncoding |= 5 * RenumRegs[4] + RenumRegs[5];
691 break;
692 case 1:
693 permutationEncoding |= RenumRegs[5];
694 break;
695 }
696
697 assert((permutationEncoding & 0x3FF) == permutationEncoding &&
698 "Invalid compact register encoding!");
699 return permutationEncoding;
700 }
701
Daniel Dunbar77c41412010-03-11 01:34:21 +0000702public:
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000703 DarwinX86AsmBackend(const Target &T, const MCRegisterInfo &MRI, StringRef CPU,
704 bool Is64Bit)
705 : X86AsmBackend(T, CPU), MRI(MRI), Is64Bit(Is64Bit) {
706 memset(SavedRegs, 0, sizeof(SavedRegs));
707 OffsetSize = Is64Bit ? 8 : 4;
708 MoveInstrSize = Is64Bit ? 3 : 2;
709 StackDivide = Is64Bit ? 8 : 4;
710 PushInstrSize = 1;
711 }
Daniel Dunbar77c41412010-03-11 01:34:21 +0000712};
713
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000714class DarwinX86_32AsmBackend : public DarwinX86AsmBackend {
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000715 bool SupportsCU;
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000716public:
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000717 DarwinX86_32AsmBackend(const Target &T, const MCRegisterInfo &MRI,
718 StringRef CPU, bool SupportsCU)
719 : DarwinX86AsmBackend(T, MRI, CPU, false), SupportsCU(SupportsCU) {}
Daniel Dunbar4d7c8642010-03-19 10:43:26 +0000720
721 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar7da045e2010-12-20 15:07:39 +0000722 return createX86MachObjectWriter(OS, /*Is64Bit=*/false,
Charles Davis8bdfafd2013-09-01 04:28:48 +0000723 MachO::CPU_TYPE_I386,
724 MachO::CPU_SUBTYPE_I386_ALL);
Daniel Dunbar4d7c8642010-03-19 10:43:26 +0000725 }
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000726
727 /// \brief Generate the compact unwind encoding for the CFI instructions.
Bill Wendling7b650a72013-09-11 21:47:57 +0000728 virtual uint32_t
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000729 generateCompactUnwindEncoding(ArrayRef<MCCFIInstruction> Instrs) const {
730 return SupportsCU ? generateCompactUnwindEncodingImpl(Instrs) : 0;
731 }
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000732};
733
734class DarwinX86_64AsmBackend : public DarwinX86AsmBackend {
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000735 bool SupportsCU;
Jim Grosbach664d1482013-11-16 00:52:57 +0000736 const MachO::CPUSubTypeX86 Subtype;
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000737public:
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000738 DarwinX86_64AsmBackend(const Target &T, const MCRegisterInfo &MRI,
Jim Grosbach664d1482013-11-16 00:52:57 +0000739 StringRef CPU, bool SupportsCU,
740 MachO::CPUSubTypeX86 st)
741 : DarwinX86AsmBackend(T, MRI, CPU, true), SupportsCU(SupportsCU),
742 Subtype(st) {
Daniel Dunbar6544baf2010-03-18 00:58:53 +0000743 HasReliableSymbolDifference = true;
744 }
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000745
Daniel Dunbar4d7c8642010-03-19 10:43:26 +0000746 MCObjectWriter *createObjectWriter(raw_ostream &OS) const {
Daniel Dunbar7da045e2010-12-20 15:07:39 +0000747 return createX86MachObjectWriter(OS, /*Is64Bit=*/true,
Jim Grosbach664d1482013-11-16 00:52:57 +0000748 MachO::CPU_TYPE_X86_64, Subtype);
Daniel Dunbar4d7c8642010-03-19 10:43:26 +0000749 }
750
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000751 virtual bool doesSectionRequireSymbols(const MCSection &Section) const {
752 // Temporary labels in the string literals sections require symbols. The
753 // issue is that the x86_64 relocation format does not allow symbol +
754 // offset, and so the linker does not have enough information to resolve the
755 // access to the appropriate atom unless an external relocation is used. For
756 // non-cstring sections, we expect the compiler to use a non-temporary label
757 // for anything that could have an addend pointing outside the symbol.
758 //
759 // See <rdar://problem/4765733>.
760 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
David Majnemer7b583052014-03-07 07:36:05 +0000761 return SMO.getType() == MachO::S_CSTRING_LITERALS;
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000762 }
Daniel Dunbarba2f4c32010-05-12 00:38:17 +0000763
764 virtual bool isSectionAtomizable(const MCSection &Section) const {
765 const MCSectionMachO &SMO = static_cast<const MCSectionMachO&>(Section);
766 // Fixed sized data sections are uniqued, they cannot be diced into atoms.
767 switch (SMO.getType()) {
768 default:
769 return true;
770
David Majnemer7b583052014-03-07 07:36:05 +0000771 case MachO::S_4BYTE_LITERALS:
772 case MachO::S_8BYTE_LITERALS:
773 case MachO::S_16BYTE_LITERALS:
774 case MachO::S_LITERAL_POINTERS:
775 case MachO::S_NON_LAZY_SYMBOL_POINTERS:
776 case MachO::S_LAZY_SYMBOL_POINTERS:
777 case MachO::S_MOD_INIT_FUNC_POINTERS:
778 case MachO::S_MOD_TERM_FUNC_POINTERS:
779 case MachO::S_INTERPOSING:
Daniel Dunbarba2f4c32010-05-12 00:38:17 +0000780 return false;
781 }
782 }
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000783
784 /// \brief Generate the compact unwind encoding for the CFI instructions.
Bill Wendling7b650a72013-09-11 21:47:57 +0000785 virtual uint32_t
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000786 generateCompactUnwindEncoding(ArrayRef<MCCFIInstruction> Instrs) const {
787 return SupportsCU ? generateCompactUnwindEncodingImpl(Instrs) : 0;
788 }
Daniel Dunbarfe8d8662010-03-15 21:56:50 +0000789};
790
Michael J. Spencerbee1f7f2010-10-10 22:04:20 +0000791} // end anonymous namespace
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000792
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000793MCAsmBackend *llvm::createX86_32AsmBackend(const Target &T,
794 const MCRegisterInfo &MRI,
795 StringRef TT,
796 StringRef CPU) {
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000797 Triple TheTriple(TT);
798
Tim Northoverd6a729b2014-01-06 14:28:05 +0000799 if (TheTriple.isOSBinFormatMachO())
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000800 return new DarwinX86_32AsmBackend(T, MRI, CPU,
801 TheTriple.isMacOSX() &&
802 !TheTriple.isMacOSXVersionLT(10, 7));
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000803
Saleem Abdulrasool35476332014-03-06 20:47:11 +0000804 if (TheTriple.isOSWindows() && !TheTriple.isOSBinFormatELF())
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000805 return new WindowsX86AsmBackend(T, false, CPU);
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000806
Rafael Espindola1ad40952011-12-21 17:00:36 +0000807 uint8_t OSABI = MCELFObjectTargetWriter::getOSABI(TheTriple.getOS());
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000808 return new ELFX86_32AsmBackend(T, OSABI, CPU);
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000809}
810
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000811MCAsmBackend *llvm::createX86_64AsmBackend(const Target &T,
812 const MCRegisterInfo &MRI,
813 StringRef TT,
814 StringRef CPU) {
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000815 Triple TheTriple(TT);
816
Tim Northoverd6a729b2014-01-06 14:28:05 +0000817 if (TheTriple.isOSBinFormatMachO()) {
Jim Grosbach664d1482013-11-16 00:52:57 +0000818 MachO::CPUSubTypeX86 CS =
819 StringSwitch<MachO::CPUSubTypeX86>(TheTriple.getArchName())
820 .Case("x86_64h", MachO::CPU_SUBTYPE_X86_64_H)
821 .Default(MachO::CPU_SUBTYPE_X86_64_ALL);
Bill Wendling58e2d3d2013-09-09 02:37:14 +0000822 return new DarwinX86_64AsmBackend(T, MRI, CPU,
823 TheTriple.isMacOSX() &&
Jim Grosbach664d1482013-11-16 00:52:57 +0000824 !TheTriple.isMacOSXVersionLT(10, 7), CS);
825 }
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000826
Saleem Abdulrasool35476332014-03-06 20:47:11 +0000827 if (TheTriple.isOSWindows() && !TheTriple.isOSBinFormatELF())
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000828 return new WindowsX86AsmBackend(T, true, CPU);
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000829
Rafael Espindola1ad40952011-12-21 17:00:36 +0000830 uint8_t OSABI = MCELFObjectTargetWriter::getOSABI(TheTriple.getOS());
Roman Divacky5dd4ccb2012-09-18 16:08:49 +0000831 return new ELFX86_64AsmBackend(T, OSABI, CPU);
Daniel Dunbar40eb7f02010-02-21 21:54:14 +0000832}