blob: 41249117ae0eb3222b405da23ea6b1b56a530dad [file] [log] [blame]
Dan Gohman4fc4e422016-10-24 19:49:43 +00001//===-- WebAssemblyExplicitLocals.cpp - Make Locals Explicit --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
11/// \brief This file converts any remaining registers into WebAssembly locals.
12///
13/// After register stackification and register coloring, convert non-stackified
14/// registers into locals, inserting explicit get_local and set_local
15/// instructions.
16///
17//===----------------------------------------------------------------------===//
18
19#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
20#include "WebAssembly.h"
21#include "WebAssemblyMachineFunctionInfo.h"
22#include "WebAssemblySubtarget.h"
23#include "WebAssemblyUtilities.h"
24#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
26#include "llvm/CodeGen/MachineRegisterInfo.h"
27#include "llvm/CodeGen/Passes.h"
28#include "llvm/Support/Debug.h"
29#include "llvm/Support/raw_ostream.h"
30using namespace llvm;
31
32#define DEBUG_TYPE "wasm-explicit-locals"
33
Dan Gohman7d7409e2017-02-28 23:37:04 +000034// A command-line option to disable this pass. Note that this produces output
35// which is not valid WebAssembly, though it may be more convenient for writing
36// LLVM unit tests with.
37static cl::opt<bool> DisableWebAssemblyExplicitLocals(
38 "disable-wasm-explicit-locals", cl::ReallyHidden,
39 cl::desc("WebAssembly: Disable emission of get_local/set_local."),
40 cl::init(false));
41
Dan Gohman4fc4e422016-10-24 19:49:43 +000042namespace {
43class WebAssemblyExplicitLocals final : public MachineFunctionPass {
44 StringRef getPassName() const override {
45 return "WebAssembly Explicit Locals";
46 }
47
48 void getAnalysisUsage(AnalysisUsage &AU) const override {
49 AU.setPreservesCFG();
50 AU.addPreserved<MachineBlockFrequencyInfo>();
51 MachineFunctionPass::getAnalysisUsage(AU);
52 }
53
54 bool runOnMachineFunction(MachineFunction &MF) override;
55
56public:
57 static char ID; // Pass identification, replacement for typeid
58 WebAssemblyExplicitLocals() : MachineFunctionPass(ID) {}
59};
60} // end anonymous namespace
61
62char WebAssemblyExplicitLocals::ID = 0;
63FunctionPass *llvm::createWebAssemblyExplicitLocals() {
64 return new WebAssemblyExplicitLocals();
65}
66
67/// Return a local id number for the given register, assigning it a new one
68/// if it doesn't yet have one.
69static unsigned getLocalId(DenseMap<unsigned, unsigned> &Reg2Local,
70 unsigned &CurLocal, unsigned Reg) {
Dan Gohmand934cb82017-02-24 23:18:00 +000071 auto P = Reg2Local.insert(std::make_pair(Reg, CurLocal));
72 if (P.second)
73 ++CurLocal;
74 return P.first->second;
75}
76
77/// Get the appropriate drop opcode for the given register class.
78static unsigned getDropOpcode(const TargetRegisterClass *RC) {
79 if (RC == &WebAssembly::I32RegClass)
80 return WebAssembly::DROP_I32;
81 if (RC == &WebAssembly::I64RegClass)
82 return WebAssembly::DROP_I64;
83 if (RC == &WebAssembly::F32RegClass)
84 return WebAssembly::DROP_F32;
85 if (RC == &WebAssembly::F64RegClass)
86 return WebAssembly::DROP_F64;
87 if (RC == &WebAssembly::V128RegClass)
88 return WebAssembly::DROP_V128;
89 llvm_unreachable("Unexpected register class");
Dan Gohman4fc4e422016-10-24 19:49:43 +000090}
91
92/// Get the appropriate get_local opcode for the given register class.
93static unsigned getGetLocalOpcode(const TargetRegisterClass *RC) {
94 if (RC == &WebAssembly::I32RegClass)
95 return WebAssembly::GET_LOCAL_I32;
96 if (RC == &WebAssembly::I64RegClass)
97 return WebAssembly::GET_LOCAL_I64;
98 if (RC == &WebAssembly::F32RegClass)
99 return WebAssembly::GET_LOCAL_F32;
100 if (RC == &WebAssembly::F64RegClass)
101 return WebAssembly::GET_LOCAL_F64;
102 if (RC == &WebAssembly::V128RegClass)
103 return WebAssembly::GET_LOCAL_V128;
104 llvm_unreachable("Unexpected register class");
105}
106
107/// Get the appropriate set_local opcode for the given register class.
108static unsigned getSetLocalOpcode(const TargetRegisterClass *RC) {
109 if (RC == &WebAssembly::I32RegClass)
110 return WebAssembly::SET_LOCAL_I32;
111 if (RC == &WebAssembly::I64RegClass)
112 return WebAssembly::SET_LOCAL_I64;
113 if (RC == &WebAssembly::F32RegClass)
114 return WebAssembly::SET_LOCAL_F32;
115 if (RC == &WebAssembly::F64RegClass)
116 return WebAssembly::SET_LOCAL_F64;
117 if (RC == &WebAssembly::V128RegClass)
118 return WebAssembly::SET_LOCAL_V128;
119 llvm_unreachable("Unexpected register class");
120}
121
122/// Get the appropriate tee_local opcode for the given register class.
123static unsigned getTeeLocalOpcode(const TargetRegisterClass *RC) {
124 if (RC == &WebAssembly::I32RegClass)
125 return WebAssembly::TEE_LOCAL_I32;
126 if (RC == &WebAssembly::I64RegClass)
127 return WebAssembly::TEE_LOCAL_I64;
128 if (RC == &WebAssembly::F32RegClass)
129 return WebAssembly::TEE_LOCAL_F32;
130 if (RC == &WebAssembly::F64RegClass)
131 return WebAssembly::TEE_LOCAL_F64;
132 if (RC == &WebAssembly::V128RegClass)
133 return WebAssembly::TEE_LOCAL_V128;
134 llvm_unreachable("Unexpected register class");
135}
136
137/// Get the type associated with the given register class.
Dan Gohman3acb1872016-10-24 23:27:49 +0000138static MVT typeForRegClass(const TargetRegisterClass *RC) {
Dan Gohman4fc4e422016-10-24 19:49:43 +0000139 if (RC == &WebAssembly::I32RegClass)
Dan Gohman3acb1872016-10-24 23:27:49 +0000140 return MVT::i32;
Dan Gohman4fc4e422016-10-24 19:49:43 +0000141 if (RC == &WebAssembly::I64RegClass)
Dan Gohman3acb1872016-10-24 23:27:49 +0000142 return MVT::i64;
Dan Gohman4fc4e422016-10-24 19:49:43 +0000143 if (RC == &WebAssembly::F32RegClass)
Dan Gohman3acb1872016-10-24 23:27:49 +0000144 return MVT::f32;
Dan Gohman4fc4e422016-10-24 19:49:43 +0000145 if (RC == &WebAssembly::F64RegClass)
Dan Gohman3acb1872016-10-24 23:27:49 +0000146 return MVT::f64;
Dan Gohman4fc4e422016-10-24 19:49:43 +0000147 llvm_unreachable("unrecognized register class");
148}
149
150/// Given a MachineOperand of a stackified vreg, return the instruction at the
151/// start of the expression tree.
152static MachineInstr *FindStartOfTree(MachineOperand &MO,
153 MachineRegisterInfo &MRI,
154 WebAssemblyFunctionInfo &MFI) {
155 unsigned Reg = MO.getReg();
156 assert(MFI.isVRegStackified(Reg));
157 MachineInstr *Def = MRI.getVRegDef(Reg);
158
159 // Find the first stackified use and proceed from there.
160 for (MachineOperand &DefMO : Def->explicit_uses()) {
161 if (!DefMO.isReg())
162 continue;
163 return FindStartOfTree(DefMO, MRI, MFI);
164 }
165
166 // If there were no stackified uses, we've reached the start.
167 return Def;
168}
169
170bool WebAssemblyExplicitLocals::runOnMachineFunction(MachineFunction &MF) {
171 DEBUG(dbgs() << "********** Make Locals Explicit **********\n"
172 "********** Function: "
173 << MF.getName() << '\n');
174
Dan Gohman7d7409e2017-02-28 23:37:04 +0000175 // Disable this pass if directed to do so.
176 if (DisableWebAssemblyExplicitLocals)
177 return false;
178
Dan Gohman66caac52016-12-03 23:00:12 +0000179 // Disable this pass if we aren't doing direct wasm object emission.
180 if (MF.getSubtarget<WebAssemblySubtarget>()
181 .getTargetTriple().isOSBinFormatELF())
182 return false;
183
Dan Gohman4fc4e422016-10-24 19:49:43 +0000184 bool Changed = false;
185 MachineRegisterInfo &MRI = MF.getRegInfo();
186 WebAssemblyFunctionInfo &MFI = *MF.getInfo<WebAssemblyFunctionInfo>();
187 const auto *TII = MF.getSubtarget<WebAssemblySubtarget>().getInstrInfo();
188
189 // Map non-stackified virtual registers to their local ids.
190 DenseMap<unsigned, unsigned> Reg2Local;
191
192 // Handle ARGUMENTS first to ensure that they get the designated numbers.
193 for (MachineBasicBlock::iterator I = MF.begin()->begin(),
194 E = MF.begin()->end();
195 I != E;) {
196 MachineInstr &MI = *I++;
197 if (!WebAssembly::isArgument(MI))
198 break;
199 unsigned Reg = MI.getOperand(0).getReg();
200 assert(!MFI.isVRegStackified(Reg));
201 Reg2Local[Reg] = MI.getOperand(1).getImm();
202 MI.eraseFromParent();
203 Changed = true;
204 }
205
206 // Start assigning local numbers after the last parameter.
207 unsigned CurLocal = MFI.getParams().size();
208
Dan Gohmand934cb82017-02-24 23:18:00 +0000209 // Precompute the set of registers that are unused, so that we can insert
210 // drops to their defs.
211 BitVector UseEmpty(MRI.getNumVirtRegs());
212 for (unsigned i = 0, e = MRI.getNumVirtRegs(); i < e; ++i)
213 UseEmpty[i] = MRI.use_empty(TargetRegisterInfo::index2VirtReg(i));
214
Dan Gohman4fc4e422016-10-24 19:49:43 +0000215 // Visit each instruction in the function.
216 for (MachineBasicBlock &MBB : MF) {
217 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end(); I != E;) {
218 MachineInstr &MI = *I++;
219 assert(!WebAssembly::isArgument(MI));
220
221 if (MI.isDebugValue() || MI.isLabel())
222 continue;
223
224 // Replace tee instructions with tee_local. The difference is that tee
225 // instructins have two defs, while tee_local instructions have one def
226 // and an index of a local to write to.
227 if (WebAssembly::isTee(MI)) {
228 assert(MFI.isVRegStackified(MI.getOperand(0).getReg()));
229 assert(!MFI.isVRegStackified(MI.getOperand(1).getReg()));
230 unsigned OldReg = MI.getOperand(2).getReg();
231 const TargetRegisterClass *RC = MRI.getRegClass(OldReg);
232
233 // Stackify the input if it isn't stackified yet.
234 if (!MFI.isVRegStackified(OldReg)) {
235 unsigned LocalId = getLocalId(Reg2Local, CurLocal, OldReg);
236 unsigned NewReg = MRI.createVirtualRegister(RC);
237 unsigned Opc = getGetLocalOpcode(RC);
238 BuildMI(MBB, &MI, MI.getDebugLoc(), TII->get(Opc), NewReg)
239 .addImm(LocalId);
240 MI.getOperand(2).setReg(NewReg);
241 MFI.stackifyVReg(NewReg);
242 }
243
244 // Replace the TEE with a TEE_LOCAL.
245 unsigned LocalId =
246 getLocalId(Reg2Local, CurLocal, MI.getOperand(1).getReg());
247 unsigned Opc = getTeeLocalOpcode(RC);
248 BuildMI(MBB, &MI, MI.getDebugLoc(), TII->get(Opc),
249 MI.getOperand(0).getReg())
250 .addImm(LocalId)
251 .addReg(MI.getOperand(2).getReg());
252
253 MI.eraseFromParent();
254 Changed = true;
255 continue;
256 }
257
258 // Insert set_locals for any defs that aren't stackified yet. Currently
259 // we handle at most one def.
260 assert(MI.getDesc().getNumDefs() <= 1);
261 if (MI.getDesc().getNumDefs() == 1) {
262 unsigned OldReg = MI.getOperand(0).getReg();
Dan Gohmand934cb82017-02-24 23:18:00 +0000263 if (!MFI.isVRegStackified(OldReg)) {
Dan Gohman4fc4e422016-10-24 19:49:43 +0000264 const TargetRegisterClass *RC = MRI.getRegClass(OldReg);
265 unsigned NewReg = MRI.createVirtualRegister(RC);
266 auto InsertPt = std::next(MachineBasicBlock::iterator(&MI));
Dan Gohmand934cb82017-02-24 23:18:00 +0000267 if (MI.getOpcode() == WebAssembly::IMPLICIT_DEF) {
268 MI.eraseFromParent();
269 Changed = true;
270 continue;
271 }
272 if (UseEmpty[TargetRegisterInfo::virtReg2Index(OldReg)]) {
273 unsigned Opc = getDropOpcode(RC);
274 BuildMI(MBB, InsertPt, MI.getDebugLoc(), TII->get(Opc))
275 .addReg(NewReg);
276 } else {
277 unsigned LocalId = getLocalId(Reg2Local, CurLocal, OldReg);
278 unsigned Opc = getSetLocalOpcode(RC);
279 BuildMI(MBB, InsertPt, MI.getDebugLoc(), TII->get(Opc))
280 .addImm(LocalId)
281 .addReg(NewReg);
282 }
Dan Gohman4fc4e422016-10-24 19:49:43 +0000283 MI.getOperand(0).setReg(NewReg);
284 MFI.stackifyVReg(NewReg);
285 Changed = true;
286 }
287 }
288
289 // Insert get_locals for any uses that aren't stackified yet.
290 MachineInstr *InsertPt = &MI;
291 for (MachineOperand &MO : reverse(MI.explicit_uses())) {
292 if (!MO.isReg())
293 continue;
294
295 unsigned OldReg = MO.getReg();
296
297 // If we see a stackified register, prepare to insert subsequent
298 // get_locals before the start of its tree.
299 if (MFI.isVRegStackified(OldReg)) {
300 InsertPt = FindStartOfTree(MO, MRI, MFI);
301 continue;
302 }
303
304 // Insert a get_local.
305 unsigned LocalId = getLocalId(Reg2Local, CurLocal, OldReg);
306 const TargetRegisterClass *RC = MRI.getRegClass(OldReg);
307 unsigned NewReg = MRI.createVirtualRegister(RC);
308 unsigned Opc = getGetLocalOpcode(RC);
309 InsertPt =
310 BuildMI(MBB, InsertPt, MI.getDebugLoc(), TII->get(Opc), NewReg)
311 .addImm(LocalId);
312 MO.setReg(NewReg);
313 MFI.stackifyVReg(NewReg);
314 Changed = true;
315 }
316
317 // Coalesce and eliminate COPY instructions.
318 if (WebAssembly::isCopy(MI)) {
319 MRI.replaceRegWith(MI.getOperand(1).getReg(),
320 MI.getOperand(0).getReg());
321 MI.eraseFromParent();
322 Changed = true;
323 }
324 }
325 }
326
Dan Gohman3acb1872016-10-24 23:27:49 +0000327 // Define the locals.
Dan Gohmand934cb82017-02-24 23:18:00 +0000328 // TODO: Sort the locals for better compression.
329 MFI.setNumLocals(CurLocal - MFI.getParams().size());
Dan Gohman4fc4e422016-10-24 19:49:43 +0000330 for (size_t i = 0, e = MRI.getNumVirtRegs(); i < e; ++i) {
331 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
332 auto I = Reg2Local.find(Reg);
333 if (I == Reg2Local.end() || I->second < MFI.getParams().size())
334 continue;
335
Dan Gohmand934cb82017-02-24 23:18:00 +0000336 MFI.setLocal(I->second - MFI.getParams().size(),
337 typeForRegClass(MRI.getRegClass(Reg)));
Dan Gohman3acb1872016-10-24 23:27:49 +0000338 Changed = true;
Dan Gohman4fc4e422016-10-24 19:49:43 +0000339 }
340
341#ifndef NDEBUG
342 // Assert that all registers have been stackified at this point.
343 for (const MachineBasicBlock &MBB : MF) {
344 for (const MachineInstr &MI : MBB) {
345 if (MI.isDebugValue() || MI.isLabel())
346 continue;
347 for (const MachineOperand &MO : MI.explicit_operands()) {
348 assert(
349 (!MO.isReg() || MRI.use_empty(MO.getReg()) ||
350 MFI.isVRegStackified(MO.getReg())) &&
351 "WebAssemblyExplicitLocals failed to stackify a register operand");
352 }
353 }
354 }
355#endif
356
357 return Changed;
358}