blob: 453d5cf77d35677fc14863de71241f308ad8c967 [file] [log] [blame]
Chris Lattner27dd6422003-12-28 07:59:53 +00001//===-- Passes.cpp - Target independent code generation passes ------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +00009//
10// This file defines interfaces to access the target independent code
11// generation passes provided by the LLVM backend.
12//
13//===---------------------------------------------------------------------===//
14
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/CodeGen/Passes.h"
Andrew Trickde401d32012-02-04 02:56:48 +000016#include "llvm/Analysis/Passes.h"
Andrew Trickde401d32012-02-04 02:56:48 +000017#include "llvm/CodeGen/GCStrategy.h"
Andrew Trickde401d32012-02-04 02:56:48 +000018#include "llvm/CodeGen/MachineFunctionPass.h"
Andrew Trickde401d32012-02-04 02:56:48 +000019#include "llvm/CodeGen/RegAllocRegistry.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000020#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000021#include "llvm/IR/Verifier.h"
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000022#include "llvm/MC/MCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/PassManager.h"
Andrew Trickde401d32012-02-04 02:56:48 +000024#include "llvm/Support/CommandLine.h"
25#include "llvm/Support/Debug.h"
Andrew Trickb7551332012-02-04 02:56:45 +000026#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000027#include "llvm/Target/TargetLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/Target/TargetSubtargetInfo.h"
29#include "llvm/Transforms/Scalar.h"
Saleem Abdulrasool5898e092014-11-07 21:32:08 +000030#include "llvm/Transforms/Utils/SymbolRewriter.h"
Jim Laskey95eda5b2006-08-01 14:21:23 +000031
Chris Lattner27dd6422003-12-28 07:59:53 +000032using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000033
Andrew Trickde401d32012-02-04 02:56:48 +000034static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
35 cl::desc("Disable Post Regalloc"));
36static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
37 cl::desc("Disable branch folding"));
38static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
39 cl::desc("Disable tail duplication"));
40static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
41 cl::desc("Disable pre-register allocation tail duplication"));
Chandler Carruth4190b502012-04-16 13:49:17 +000042static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
Benjamin Kramer70671b92013-03-29 17:14:24 +000043 cl::Hidden, cl::desc("Disable probability-driven block placement"));
Andrew Trickde401d32012-02-04 02:56:48 +000044static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
45 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
Andrew Trickde401d32012-02-04 02:56:48 +000046static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
47 cl::desc("Disable Stack Slot Coloring"));
48static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
49 cl::desc("Disable Machine Dead Code Elimination"));
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +000050static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
51 cl::desc("Disable Early If-conversion"));
Andrew Trickde401d32012-02-04 02:56:48 +000052static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
53 cl::desc("Disable Machine LICM"));
54static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
55 cl::desc("Disable Machine Common Subexpression Elimination"));
Andrew Trickd3f8fe82012-02-10 04:10:36 +000056static cl::opt<cl::boolOrDefault>
57OptimizeRegAlloc("optimize-regalloc", cl::Hidden,
58 cl::desc("Enable optimized register allocation compilation path."));
Andrew Trickee874db2012-02-11 07:11:32 +000059static cl::opt<cl::boolOrDefault>
Andrew Trick7daf6a42014-01-13 20:08:27 +000060EnableMachineSched("enable-misched",
Andrew Trickd3f8fe82012-02-10 04:10:36 +000061 cl::desc("Enable the machine instruction scheduling pass."));
Andrew Trickde401d32012-02-04 02:56:48 +000062static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
63 cl::Hidden,
64 cl::desc("Disable Machine LICM"));
65static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
66 cl::desc("Disable Machine Sinking"));
67static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
68 cl::desc("Disable Loop Strength Reduction Pass"));
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000069static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
70 cl::Hidden, cl::desc("Disable ConstantHoisting"));
Andrew Trickde401d32012-02-04 02:56:48 +000071static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
72 cl::desc("Disable Codegen Prepare"));
73static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
Evan Cheng63618f92012-02-20 23:28:17 +000074 cl::desc("Disable Copy Propagation pass"));
James Molloybc9fed82014-07-23 13:33:00 +000075static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
76 cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
Andrew Trickde401d32012-02-04 02:56:48 +000077static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
78 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
79static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
80 cl::desc("Print LLVM IR input to isel pass"));
81static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
82 cl::desc("Dump garbage collector data"));
83static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
84 cl::desc("Verify generated machine code"),
Craig Topperc0196b12014-04-14 00:51:57 +000085 cl::init(getenv("LLVM_VERIFY_MACHINEINSTRS")!=nullptr));
Bob Wilson33e51882012-05-30 00:17:12 +000086static cl::opt<std::string>
87PrintMachineInstrs("print-machineinstrs", cl::ValueOptional,
88 cl::desc("Print machine instrs"),
89 cl::value_desc("pass-name"), cl::init("option-unspecified"));
Andrew Trickde401d32012-02-04 02:56:48 +000090
Andrew Trick17080b92013-12-28 21:56:51 +000091// Temporary option to allow experimenting with MachineScheduler as a post-RA
92// scheduler. Targets can "properly" enable this with
Andrew Trick8d2ee372014-06-04 07:06:27 +000093// substitutePass(&PostRASchedulerID, &PostMachineSchedulerID); Ideally it
94// wouldn't be part of the standard pass pipeline, and the target would just add
95// a PostRA scheduling pass wherever it wants.
Andrew Trick17080b92013-12-28 21:56:51 +000096static cl::opt<bool> MISchedPostRA("misched-postra", cl::Hidden,
97 cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"));
98
Cameron Zwarich71f0acb2013-02-10 06:42:34 +000099// Experimental option to run live interval analysis early.
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000100static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
101 cl::desc("Run live interval analysis earlier in the pipeline"));
102
Hal Finkel445dda52014-09-02 22:12:54 +0000103static cl::opt<bool> UseCFLAA("use-cfl-aa-in-codegen",
104 cl::init(false), cl::Hidden,
105 cl::desc("Enable the new, experimental CFL alias analysis in CodeGen"));
106
Andrew Tricke9a951c2012-02-15 03:21:51 +0000107/// Allow standard passes to be disabled by command line options. This supports
108/// simple binary flags that either suppress the pass or do nothing.
109/// i.e. -disable-mypass=false has no effect.
110/// These should be converted to boolOrDefault in order to use applyOverride.
Andrew Tricke2203232013-04-10 01:06:56 +0000111static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
112 bool Override) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000113 if (Override)
Andrew Tricke2203232013-04-10 01:06:56 +0000114 return IdentifyingPassPtr();
Bob Wilsonb9b69362012-07-02 19:48:37 +0000115 return PassID;
Andrew Tricke9a951c2012-02-15 03:21:51 +0000116}
117
118/// Allow Pass selection to be overriden by command line options. This supports
119/// flags with ternary conditions. TargetID is passed through by default. The
120/// pass is suppressed when the option is false. When the option is true, the
121/// StandardID is selected if the target provides no default.
Andrew Tricke2203232013-04-10 01:06:56 +0000122static IdentifyingPassPtr applyOverride(IdentifyingPassPtr TargetID,
123 cl::boolOrDefault Override,
124 AnalysisID StandardID) {
Andrew Trickee874db2012-02-11 07:11:32 +0000125 switch (Override) {
126 case cl::BOU_UNSET:
Andrew Tricke9a951c2012-02-15 03:21:51 +0000127 return TargetID;
Andrew Trickee874db2012-02-11 07:11:32 +0000128 case cl::BOU_TRUE:
Andrew Tricke2203232013-04-10 01:06:56 +0000129 if (TargetID.isValid())
Andrew Tricke9a951c2012-02-15 03:21:51 +0000130 return TargetID;
Craig Topperc0196b12014-04-14 00:51:57 +0000131 if (StandardID == nullptr)
Andrew Trickee874db2012-02-11 07:11:32 +0000132 report_fatal_error("Target cannot enable pass");
Andrew Tricke9a951c2012-02-15 03:21:51 +0000133 return StandardID;
Andrew Trickee874db2012-02-11 07:11:32 +0000134 case cl::BOU_FALSE:
Andrew Tricke2203232013-04-10 01:06:56 +0000135 return IdentifyingPassPtr();
Andrew Trickee874db2012-02-11 07:11:32 +0000136 }
137 llvm_unreachable("Invalid command line option state");
138}
139
Andrew Tricke9a951c2012-02-15 03:21:51 +0000140/// Allow standard passes to be disabled by the command line, regardless of who
141/// is adding the pass.
142///
143/// StandardID is the pass identified in the standard pass pipeline and provided
144/// to addPass(). It may be a target-specific ID in the case that the target
145/// directly adds its own pass, but in that case we harmlessly fall through.
146///
147/// TargetID is the pass that the target has configured to override StandardID.
148///
149/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
150/// pass to run. This allows multiple options to control a single pass depending
151/// on where in the pipeline that pass is added.
Andrew Tricke2203232013-04-10 01:06:56 +0000152static IdentifyingPassPtr overridePass(AnalysisID StandardID,
153 IdentifyingPassPtr TargetID) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000154 if (StandardID == &PostRASchedulerID)
155 return applyDisable(TargetID, DisablePostRA);
156
157 if (StandardID == &BranchFolderPassID)
158 return applyDisable(TargetID, DisableBranchFold);
159
160 if (StandardID == &TailDuplicateID)
161 return applyDisable(TargetID, DisableTailDuplicate);
162
163 if (StandardID == &TargetPassConfig::EarlyTailDuplicateID)
164 return applyDisable(TargetID, DisableEarlyTailDup);
165
166 if (StandardID == &MachineBlockPlacementID)
Benjamin Kramer70671b92013-03-29 17:14:24 +0000167 return applyDisable(TargetID, DisableBlockPlacement);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000168
169 if (StandardID == &StackSlotColoringID)
170 return applyDisable(TargetID, DisableSSC);
171
172 if (StandardID == &DeadMachineInstructionElimID)
173 return applyDisable(TargetID, DisableMachineDCE);
174
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000175 if (StandardID == &EarlyIfConverterID)
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +0000176 return applyDisable(TargetID, DisableEarlyIfConversion);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000177
Andrew Tricke9a951c2012-02-15 03:21:51 +0000178 if (StandardID == &MachineLICMID)
179 return applyDisable(TargetID, DisableMachineLICM);
180
181 if (StandardID == &MachineCSEID)
182 return applyDisable(TargetID, DisableMachineCSE);
183
184 if (StandardID == &MachineSchedulerID)
185 return applyOverride(TargetID, EnableMachineSched, StandardID);
186
187 if (StandardID == &TargetPassConfig::PostRAMachineLICMID)
188 return applyDisable(TargetID, DisablePostRAMachineLICM);
189
190 if (StandardID == &MachineSinkingID)
191 return applyDisable(TargetID, DisableMachineSink);
192
193 if (StandardID == &MachineCopyPropagationID)
194 return applyDisable(TargetID, DisableCopyProp);
195
196 return TargetID;
197}
198
Jim Laskey29e635d2006-08-02 12:30:23 +0000199//===---------------------------------------------------------------------===//
Andrew Trickb7551332012-02-04 02:56:45 +0000200/// TargetPassConfig
201//===---------------------------------------------------------------------===//
202
203INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
204 "Target Pass Configuration", false, false)
205char TargetPassConfig::ID = 0;
206
Andrew Tricke9a951c2012-02-15 03:21:51 +0000207// Pseudo Pass IDs.
208char TargetPassConfig::EarlyTailDuplicateID = 0;
209char TargetPassConfig::PostRAMachineLICMID = 0;
210
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000211namespace llvm {
212class PassConfigImpl {
213public:
214 // List of passes explicitly substituted by this target. Normally this is
215 // empty, but it is a convenient way to suppress or replace specific passes
216 // that are part of a standard pass pipeline without overridding the entire
217 // pipeline. This mechanism allows target options to inherit a standard pass's
218 // user interface. For example, a target may disable a standard pass by
Bob Wilsonb9b69362012-07-02 19:48:37 +0000219 // default by substituting a pass ID of zero, and the user may still enable
220 // that standard pass with an explicit command line option.
Andrew Tricke2203232013-04-10 01:06:56 +0000221 DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
Bob Wilson33e51882012-05-30 00:17:12 +0000222
223 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
224 /// is inserted after each instance of the first one.
Andrew Tricke2203232013-04-10 01:06:56 +0000225 SmallVector<std::pair<AnalysisID, IdentifyingPassPtr>, 4> InsertedPasses;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000226};
227} // namespace llvm
228
Andrew Trickb7551332012-02-04 02:56:45 +0000229// Out of line virtual method.
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000230TargetPassConfig::~TargetPassConfig() {
231 delete Impl;
232}
Andrew Trickb7551332012-02-04 02:56:45 +0000233
Andrew Trick58648e42012-02-08 21:22:48 +0000234// Out of line constructor provides default values for pass options and
235// registers all common codegen passes.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000236TargetPassConfig::TargetPassConfig(TargetMachine *tm, PassManagerBase &pm)
Craig Topperc0196b12014-04-14 00:51:57 +0000237 : ImmutablePass(ID), PM(&pm), StartAfter(nullptr), StopAfter(nullptr),
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000238 Started(true), Stopped(false), AddingMachinePasses(false), TM(tm),
239 Impl(nullptr), Initialized(false), DisableVerify(false),
Andrew Trickdd37d522012-02-08 21:22:39 +0000240 EnableTailMerge(true) {
241
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000242 Impl = new PassConfigImpl();
243
Andrew Trickb7551332012-02-04 02:56:45 +0000244 // Register all target independent codegen passes to activate their PassIDs,
245 // including this pass itself.
246 initializeCodeGen(*PassRegistry::getPassRegistry());
Andrew Tricke9a951c2012-02-15 03:21:51 +0000247
248 // Substitute Pseudo Pass IDs for real ones.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000249 substitutePass(&EarlyTailDuplicateID, &TailDuplicateID);
250 substitutePass(&PostRAMachineLICMID, &MachineLICMID);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000251
252 // Temporarily disable experimental passes.
Andrew Trick108c88c2012-11-13 08:47:29 +0000253 const TargetSubtargetInfo &ST = TM->getSubtarget<TargetSubtargetInfo>();
Andrew Trick71e8bb62013-09-26 05:53:35 +0000254 if (!ST.useMachineScheduler())
Andrew Trick108c88c2012-11-13 08:47:29 +0000255 disablePass(&MachineSchedulerID);
Andrew Trickb7551332012-02-04 02:56:45 +0000256}
257
Bob Wilson33e51882012-05-30 00:17:12 +0000258/// Insert InsertedPassID pass after TargetPassID.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000259void TargetPassConfig::insertPass(AnalysisID TargetPassID,
Andrew Tricke2203232013-04-10 01:06:56 +0000260 IdentifyingPassPtr InsertedPassID) {
Benjamin Kramere7c45bc2013-04-11 11:57:01 +0000261 assert(((!InsertedPassID.isInstance() &&
262 TargetPassID != InsertedPassID.getID()) ||
263 (InsertedPassID.isInstance() &&
264 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
Andrew Tricke2203232013-04-10 01:06:56 +0000265 "Insert a pass after itself!");
266 std::pair<AnalysisID, IdentifyingPassPtr> P(TargetPassID, InsertedPassID);
Bob Wilson33e51882012-05-30 00:17:12 +0000267 Impl->InsertedPasses.push_back(P);
268}
269
Andrew Trickb7551332012-02-04 02:56:45 +0000270/// createPassConfig - Create a pass configuration object to be used by
271/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
272///
273/// Targets may override this to extend TargetPassConfig.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000274TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
275 return new TargetPassConfig(this, PM);
Andrew Trickb7551332012-02-04 02:56:45 +0000276}
277
278TargetPassConfig::TargetPassConfig()
Craig Topperc0196b12014-04-14 00:51:57 +0000279 : ImmutablePass(ID), PM(nullptr) {
Andrew Trickb7551332012-02-04 02:56:45 +0000280 llvm_unreachable("TargetPassConfig should not be constructed on-the-fly");
281}
282
Andrew Trickdd37d522012-02-08 21:22:39 +0000283// Helper to verify the analysis is really immutable.
284void TargetPassConfig::setOpt(bool &Opt, bool Val) {
285 assert(!Initialized && "PassConfig is immutable");
286 Opt = Val;
287}
288
Bob Wilsonb9b69362012-07-02 19:48:37 +0000289void TargetPassConfig::substitutePass(AnalysisID StandardID,
Andrew Tricke2203232013-04-10 01:06:56 +0000290 IdentifyingPassPtr TargetID) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000291 Impl->TargetPasses[StandardID] = TargetID;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000292}
Andrew Trickee874db2012-02-11 07:11:32 +0000293
Andrew Tricke2203232013-04-10 01:06:56 +0000294IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
295 DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000296 I = Impl->TargetPasses.find(ID);
297 if (I == Impl->TargetPasses.end())
298 return ID;
299 return I->second;
300}
301
Bob Wilsoncac3b902012-07-02 19:48:45 +0000302/// Add a pass to the PassManager if that pass is supposed to be run. If the
303/// Started/Stopped flags indicate either that the compilation should start at
304/// a later pass or that it should stop after an earlier pass, then do not add
305/// the pass. Finally, compare the current pass against the StartAfter
306/// and StopAfter options and change the Started/Stopped flags accordingly.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000307void TargetPassConfig::addPass(Pass *P, bool verifyAfter, bool printAfter) {
Bob Wilsona3f9fa72012-07-02 19:48:39 +0000308 assert(!Initialized && "PassConfig is immutable");
309
Chandler Carruth34263a02012-07-02 22:56:41 +0000310 // Cache the Pass ID here in case the pass manager finds this pass is
311 // redundant with ones already scheduled / available, and deletes it.
312 // Fundamentally, once we add the pass to the manager, we no longer own it
313 // and shouldn't reference it.
314 AnalysisID PassID = P->getPassID();
315
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000316 if (Started && !Stopped) {
317 std::string Banner;
318 // Construct banner message before PM->add() as that may delete the pass.
319 if (AddingMachinePasses && (printAfter || verifyAfter))
320 Banner = std::string("After ") + std::string(P->getPassName());
Bob Wilsoncac3b902012-07-02 19:48:45 +0000321 PM->add(P);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000322 if (AddingMachinePasses) {
323 if (printAfter)
324 addPrintPass(Banner);
325 if (verifyAfter)
326 addVerifyPass(Banner);
327 }
328 } else {
Benjamin Kramer483b9fb2013-08-05 11:11:11 +0000329 delete P;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000330 }
Chandler Carruth34263a02012-07-02 22:56:41 +0000331 if (StopAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000332 Stopped = true;
Chandler Carruth34263a02012-07-02 22:56:41 +0000333 if (StartAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000334 Started = true;
335 if (Stopped && !Started)
336 report_fatal_error("Cannot stop compilation after pass that is not run");
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000337}
338
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000339/// Add a CodeGen pass at this point in the pipeline after checking for target
340/// and command line overrides.
Andrew Tricke2203232013-04-10 01:06:56 +0000341///
342/// addPass cannot return a pointer to the pass instance because is internal the
343/// PassManager and the instance we create here may already be freed.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000344AnalysisID TargetPassConfig::addPass(AnalysisID PassID, bool verifyAfter,
345 bool printAfter) {
Andrew Tricke2203232013-04-10 01:06:56 +0000346 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
347 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
348 if (!FinalPtr.isValid())
Craig Topperc0196b12014-04-14 00:51:57 +0000349 return nullptr;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000350
Andrew Tricke2203232013-04-10 01:06:56 +0000351 Pass *P;
352 if (FinalPtr.isInstance())
353 P = FinalPtr.getInstance();
354 else {
355 P = Pass::createPass(FinalPtr.getID());
356 if (!P)
357 llvm_unreachable("Pass ID not registered");
358 }
359 AnalysisID FinalID = P->getPassID();
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000360 addPass(P, verifyAfter, printAfter); // Ends the lifetime of P.
Andrew Tricke2203232013-04-10 01:06:56 +0000361
Bob Wilson33e51882012-05-30 00:17:12 +0000362 // Add the passes after the pass P if there is any.
Craig Toppere1c1d362013-07-03 05:11:49 +0000363 for (SmallVectorImpl<std::pair<AnalysisID, IdentifyingPassPtr> >::iterator
Bob Wilson33e51882012-05-30 00:17:12 +0000364 I = Impl->InsertedPasses.begin(), E = Impl->InsertedPasses.end();
365 I != E; ++I) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000366 if ((*I).first == PassID) {
Andrew Tricke2203232013-04-10 01:06:56 +0000367 assert((*I).second.isValid() && "Illegal Pass ID!");
368 Pass *NP;
369 if ((*I).second.isInstance())
370 NP = (*I).second.getInstance();
371 else {
372 NP = Pass::createPass((*I).second.getID());
373 assert(NP && "Pass ID not registered");
374 }
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000375 addPass(NP, false, false);
Bob Wilson33e51882012-05-30 00:17:12 +0000376 }
377 }
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000378 return FinalID;
Andrew Trickf8ea1082012-02-04 02:56:59 +0000379}
Andrew Trickde401d32012-02-04 02:56:48 +0000380
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000381void TargetPassConfig::printAndVerify(const std::string &Banner) {
382 addPrintPass(Banner);
383 addVerifyPass(Banner);
384}
Matthias Brauna7c82a92014-12-11 19:42:05 +0000385
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000386void TargetPassConfig::addPrintPass(const std::string &Banner) {
387 if (TM->shouldPrintMachineCode())
388 PM->add(createMachineFunctionPrinterPass(dbgs(), Banner));
389}
390
391void TargetPassConfig::addVerifyPass(const std::string &Banner) {
Andrew Trickde401d32012-02-04 02:56:48 +0000392 if (VerifyMachineCode)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000393 PM->add(createMachineVerifierPass(Banner));
Andrew Trickde401d32012-02-04 02:56:48 +0000394}
395
Andrew Trickf8ea1082012-02-04 02:56:59 +0000396/// Add common target configurable passes that perform LLVM IR to IR transforms
397/// following machine independent optimization.
398void TargetPassConfig::addIRPasses() {
Andrew Trickde401d32012-02-04 02:56:48 +0000399 // Basic AliasAnalysis support.
400 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
401 // BasicAliasAnalysis wins if they disagree. This is intended to help
402 // support "obvious" type-punning idioms.
Hal Finkel445dda52014-09-02 22:12:54 +0000403 if (UseCFLAA)
404 addPass(createCFLAliasAnalysisPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000405 addPass(createTypeBasedAliasAnalysisPass());
Hal Finkel94146652014-07-24 14:25:39 +0000406 addPass(createScopedNoAliasAAPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000407 addPass(createBasicAliasAnalysisPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000408
409 // Before running any passes, run the verifier to determine if the input
410 // coming from the front-end and/or optimizer is valid.
Duncan P. N. Exon Smith6ef5f282014-04-15 16:27:38 +0000411 if (!DisableVerify) {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000412 addPass(createVerifierPass());
Duncan P. N. Exon Smith6ef5f282014-04-15 16:27:38 +0000413 addPass(createDebugInfoVerifierPass());
414 }
Andrew Trickde401d32012-02-04 02:56:48 +0000415
416 // Run loop strength reduction before anything else.
417 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
Chandler Carruth26c59fa2013-01-07 14:41:08 +0000418 addPass(createLoopStrengthReducePass());
Andrew Trickde401d32012-02-04 02:56:48 +0000419 if (PrintLSR)
Chandler Carruth9d805132014-01-12 11:30:46 +0000420 addPass(createPrintFunctionPass(dbgs(), "\n\n*** Code after LSR ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000421 }
422
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000423 addPass(createGCLoweringPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000424
425 // Make sure that no unreachable blocks are instruction selected.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000426 addPass(createUnreachableBlockEliminationPass());
Juergen Ributzkaf26beda2014-01-25 02:02:55 +0000427
428 // Prepare expensive constants for SelectionDAG.
429 if (getOptLevel() != CodeGenOpt::None && !DisableConstantHoisting)
430 addPass(createConstantHoistingPass());
James Molloybc9fed82014-07-23 13:33:00 +0000431
432 if (getOptLevel() != CodeGenOpt::None && !DisablePartialLibcallInlining)
433 addPass(createPartiallyInlineLibCallsPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000434}
435
436/// Turn exception handling constructs into something the code generators can
437/// handle.
438void TargetPassConfig::addPassesToHandleExceptions() {
439 switch (TM->getMCAsmInfo()->getExceptionHandlingType()) {
440 case ExceptionHandling::SjLj:
441 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
442 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
443 // catch info can get misplaced when a selector ends up more than one block
444 // removed from the parent invoke(s). This could happen when a landing
445 // pad is shared by multiple invokes and is also a target of a normal
446 // edge from elsewhere.
Bill Wendlingafc10362013-06-19 20:51:24 +0000447 addPass(createSjLjEHPreparePass(TM));
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000448 // FALLTHROUGH
449 case ExceptionHandling::DwarfCFI:
450 case ExceptionHandling::ARM:
Reid Klecknerc2291f32014-11-14 23:31:07 +0000451 case ExceptionHandling::ItaniumWinEH:
Bill Wendlingafc10362013-06-19 20:51:24 +0000452 addPass(createDwarfEHPass(TM));
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000453 break;
454 case ExceptionHandling::None:
Mark Seabornb6118c52014-03-20 19:54:47 +0000455 addPass(createLowerInvokePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000456
457 // The lower invoke pass may create unreachable code. Remove it.
458 addPass(createUnreachableBlockEliminationPass());
459 break;
460 }
Andrew Trickf8ea1082012-02-04 02:56:59 +0000461}
Andrew Trickde401d32012-02-04 02:56:48 +0000462
Bill Wendlingc786b312012-11-30 22:08:55 +0000463/// Add pass to prepare the LLVM IR for code generation. This should be done
464/// before exception handling preparation passes.
465void TargetPassConfig::addCodeGenPrepare() {
466 if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
Bill Wendling7a639ea2013-06-19 21:07:11 +0000467 addPass(createCodeGenPreparePass(TM));
Saleem Abdulrasoold2c5d7f2014-11-08 00:00:50 +0000468 addPass(createRewriteSymbolsPass());
Bill Wendlingc786b312012-11-30 22:08:55 +0000469}
470
Andrew Trickf8ea1082012-02-04 02:56:59 +0000471/// Add common passes that perform LLVM IR to IR transforms in preparation for
472/// instruction selection.
473void TargetPassConfig::addISelPrepare() {
Andrew Trickde401d32012-02-04 02:56:48 +0000474 addPreISel();
475
Duncan P. N. Exon Smith6ef5f282014-04-15 16:27:38 +0000476 // Need to verify DebugInfo *before* creating the stack protector analysis.
477 // It's a function pass, and verifying between it and its users causes a
478 // crash.
479 if (!DisableVerify)
480 addPass(createDebugInfoVerifierPass());
481
Josh Magee22b8ba22013-12-19 03:17:11 +0000482 addPass(createStackProtectorPass(TM));
483
Andrew Trickde401d32012-02-04 02:56:48 +0000484 if (PrintISelInput)
Chandler Carruth9d805132014-01-12 11:30:46 +0000485 addPass(createPrintFunctionPass(
486 dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000487
488 // All passes which modify the LLVM IR are now complete; run the verifier
489 // to ensure that the IR is valid.
490 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000491 addPass(createVerifierPass());
Andrew Trickf8ea1082012-02-04 02:56:59 +0000492}
Andrew Trickde401d32012-02-04 02:56:48 +0000493
Andrew Trickf5426752012-02-09 00:40:55 +0000494/// Add the complete set of target-independent postISel code generator passes.
495///
496/// This can be read as the standard order of major LLVM CodeGen stages. Stages
497/// with nontrivial configuration or multiple passes are broken out below in
498/// add%Stage routines.
499///
500/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
501/// addPre/Post methods with empty header implementations allow injecting
502/// target-specific fixups just before or after major stages. Additionally,
503/// targets have the flexibility to change pass order within a stage by
504/// overriding default implementation of add%Stage routines below. Each
505/// technique has maintainability tradeoffs because alternate pass orders are
506/// not well supported. addPre/Post works better if the target pass is easily
507/// tied to a common pass. But if it has subtle dependencies on multiple passes,
Andrew Trick09fc1bb2012-02-10 07:08:25 +0000508/// the target should override the stage instead.
Andrew Trickf5426752012-02-09 00:40:55 +0000509///
510/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
511/// before/after any target-independent pass. But it's currently overkill.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000512void TargetPassConfig::addMachinePasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000513 AddingMachinePasses = true;
514
Bob Wilson33e51882012-05-30 00:17:12 +0000515 // Insert a machine instr printer pass after the specified pass.
516 // If -print-machineinstrs specified, print machineinstrs after all passes.
517 if (StringRef(PrintMachineInstrs.getValue()).equals(""))
518 TM->Options.PrintMachineCode = true;
519 else if (!StringRef(PrintMachineInstrs.getValue())
520 .equals("option-unspecified")) {
521 const PassRegistry *PR = PassRegistry::getPassRegistry();
522 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
523 const PassInfo *IPI = PR->getPassInfo(StringRef("print-machineinstrs"));
524 assert (TPI && IPI && "Pass ID not registered!");
Roman Divackyad06cee2012-09-05 22:26:57 +0000525 const char *TID = (const char *)(TPI->getTypeInfo());
526 const char *IID = (const char *)(IPI->getTypeInfo());
Bob Wilsonb9b69362012-07-02 19:48:37 +0000527 insertPass(TID, IID);
Bob Wilson33e51882012-05-30 00:17:12 +0000528 }
529
Jakob Stoklund Olesen29506f52012-07-04 19:28:27 +0000530 // Print the instruction selected machine code...
531 printAndVerify("After Instruction Selection");
532
Andrew Trickde401d32012-02-04 02:56:48 +0000533 // Expand pseudo-instructions emitted by ISel.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000534 addPass(&ExpandISelPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000535
Andrew Trickf5426752012-02-09 00:40:55 +0000536 // Add passes that optimize machine instructions in SSA form.
Andrew Trickde401d32012-02-04 02:56:48 +0000537 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trickf5426752012-02-09 00:40:55 +0000538 addMachineSSAOptimization();
Craig Topper36f29122012-11-19 00:11:50 +0000539 } else {
Andrew Trickf5426752012-02-09 00:40:55 +0000540 // If the target requests it, assign local variables to stack slots relative
541 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000542 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickde401d32012-02-04 02:56:48 +0000543 }
544
545 // Run pre-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000546 addPreRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000547
Andrew Trickf5426752012-02-09 00:40:55 +0000548 // Run register allocation and passes that are tightly coupled with it,
549 // including phi elimination and scheduling.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000550 if (getOptimizeRegAlloc())
551 addOptimizedRegAlloc(createRegAllocPass(true));
552 else
553 addFastRegAlloc(createRegAllocPass(false));
Andrew Trickde401d32012-02-04 02:56:48 +0000554
555 // Run post-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000556 addPostRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000557
558 // Insert prolog/epilog code. Eliminate abstract frame index references...
Bob Wilsonb9b69362012-07-02 19:48:37 +0000559 addPass(&PrologEpilogCodeInserterID);
Andrew Trickde401d32012-02-04 02:56:48 +0000560
Andrew Trickf5426752012-02-09 00:40:55 +0000561 /// Add passes that optimize machine instructions after register allocation.
562 if (getOptLevel() != CodeGenOpt::None)
563 addMachineLateOptimization();
Andrew Trickde401d32012-02-04 02:56:48 +0000564
565 // Expand pseudo instructions before second scheduling pass.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000566 addPass(&ExpandPostRAPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000567
568 // Run pre-sched2 passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000569 addPreSched2();
Andrew Trickde401d32012-02-04 02:56:48 +0000570
571 // Second pass scheduler.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000572 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trick17080b92013-12-28 21:56:51 +0000573 if (MISchedPostRA)
574 addPass(&PostMachineSchedulerID);
575 else
576 addPass(&PostRASchedulerID);
Andrew Trickde401d32012-02-04 02:56:48 +0000577 }
578
Andrew Trickf5426752012-02-09 00:40:55 +0000579 // GC
Evan Cheng59421ae2012-12-21 02:57:04 +0000580 if (addGCPasses()) {
581 if (PrintGCInfo)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000582 addPass(createGCInfoPrinter(dbgs()), false, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000583 }
Andrew Trickde401d32012-02-04 02:56:48 +0000584
Andrew Trickf5426752012-02-09 00:40:55 +0000585 // Basic block placement.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000586 if (getOptLevel() != CodeGenOpt::None)
Andrew Trickf5426752012-02-09 00:40:55 +0000587 addBlockPlacement();
Andrew Trickde401d32012-02-04 02:56:48 +0000588
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000589 addPreEmitPass();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000590
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000591 addPass(&StackMapLivenessID, false);
592
593 AddingMachinePasses = false;
Andrew Trickde401d32012-02-04 02:56:48 +0000594}
595
Andrew Trickf5426752012-02-09 00:40:55 +0000596/// Add passes that optimize machine instructions in SSA form.
597void TargetPassConfig::addMachineSSAOptimization() {
598 // Pre-ra tail duplication.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000599 addPass(&EarlyTailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000600
601 // Optimize PHIs before DCE: removing dead PHI cycles may make more
602 // instructions dead.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000603 addPass(&OptimizePHIsID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000604
Nadav Rotem7c277da2012-09-06 09:17:37 +0000605 // This pass merges large allocas. StackSlotColoring is a different pass
606 // which merges spill slots.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000607 addPass(&StackColoringID, false);
Nadav Rotem7c277da2012-09-06 09:17:37 +0000608
Andrew Trickf5426752012-02-09 00:40:55 +0000609 // If the target requests it, assign local variables to stack slots relative
610 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000611 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000612
613 // With optimization, dead code should already be eliminated. However
614 // there is one known exception: lowered code for arguments that are only
615 // used by tail calls, where the tail calls reuse the incoming stack
616 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
Bob Wilsonb9b69362012-07-02 19:48:37 +0000617 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000618
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000619 // Allow targets to insert passes that improve instruction level parallelism,
620 // like if-conversion. Such passes will typically need dominator trees and
621 // loop info, just like LICM and CSE below.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000622 addILPOpts();
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000623
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000624 addPass(&MachineLICMID, false);
625 addPass(&MachineCSEID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000626 addPass(&MachineSinkingID);
Andrew Trickf5426752012-02-09 00:40:55 +0000627
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000628 addPass(&PeepholeOptimizerID, false);
Quentin Colombet03e43f82014-08-20 17:41:48 +0000629 // Clean-up the dead code that may have been generated by peephole
630 // rewriting.
631 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000632}
633
Andrew Trickb7551332012-02-04 02:56:45 +0000634//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000635/// Register Allocation Pass Configuration
Jim Laskey29e635d2006-08-02 12:30:23 +0000636//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000637
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000638bool TargetPassConfig::getOptimizeRegAlloc() const {
639 switch (OptimizeRegAlloc) {
640 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
641 case cl::BOU_TRUE: return true;
642 case cl::BOU_FALSE: return false;
643 }
644 llvm_unreachable("Invalid optimize-regalloc state");
645}
646
Andrew Trickf5426752012-02-09 00:40:55 +0000647/// RegisterRegAlloc's global Registry tracks allocator registration.
Jim Laskey29e635d2006-08-02 12:30:23 +0000648MachinePassRegistry RegisterRegAlloc::Registry;
649
Andrew Trickf5426752012-02-09 00:40:55 +0000650/// A dummy default pass factory indicates whether the register allocator is
651/// overridden on the command line.
Craig Topperc0196b12014-04-14 00:51:57 +0000652static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000653static RegisterRegAlloc
654defaultRegAlloc("default",
655 "pick register allocator based on -O option",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000656 useDefaultRegisterAllocator);
Jim Laskey29e635d2006-08-02 12:30:23 +0000657
Andrew Trickf5426752012-02-09 00:40:55 +0000658/// -regalloc=... command line option.
Dan Gohmand78c4002008-05-13 00:00:25 +0000659static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
660 RegisterPassParser<RegisterRegAlloc> >
661RegAlloc("regalloc",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000662 cl::init(&useDefaultRegisterAllocator),
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000663 cl::desc("Register allocator to use"));
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +0000664
Jim Laskey29e635d2006-08-02 12:30:23 +0000665
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000666/// Instantiate the default register allocator pass for this target for either
667/// the optimized or unoptimized allocation path. This will be added to the pass
668/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
669/// in the optimized case.
670///
671/// A target that uses the standard regalloc pass order for fast or optimized
672/// allocation may still override this for per-target regalloc
673/// selection. But -regalloc=... always takes precedence.
674FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
675 if (Optimized)
676 return createGreedyRegisterAllocator();
677 else
678 return createFastRegisterAllocator();
679}
680
681/// Find and instantiate the register allocation pass requested by this target
682/// at the current optimization level. Different register allocators are
683/// defined as separate passes because they may require different analysis.
684///
685/// This helper ensures that the regalloc= option is always available,
686/// even for targets that override the default allocator.
687///
688/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
689/// this can be folded into addPass.
690FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
Jim Laskey03593f72006-08-01 18:29:48 +0000691 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000692
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000693 // Initialize the global default.
Jim Laskey95eda5b2006-08-01 14:21:23 +0000694 if (!Ctor) {
Jim Laskey29e635d2006-08-02 12:30:23 +0000695 Ctor = RegAlloc;
696 RegisterRegAlloc::setDefault(RegAlloc);
Jim Laskey95eda5b2006-08-01 14:21:23 +0000697 }
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000698 if (Ctor != useDefaultRegisterAllocator)
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000699 return Ctor();
700
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000701 // With no -regalloc= override, ask the target for a regalloc pass.
702 return createTargetRegisterAllocator(Optimized);
703}
704
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000705/// Return true if the default global register allocator is in use and
706/// has not be overriden on the command line with '-regalloc=...'
707bool TargetPassConfig::usingDefaultRegAlloc() const {
Arnaud A. de Grandmaison5c7fe7e92014-10-21 21:50:49 +0000708 return RegAlloc.getNumOccurrences() == 0;
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000709}
710
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000711/// Add the minimum set of target-independent passes that are required for
712/// register allocation. No coalescing or scheduling.
713void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000714 addPass(&PHIEliminationID, false);
715 addPass(&TwoAddressInstructionPassID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000716
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000717 addPass(RegAllocPass);
Jim Laskeyd1a714e2006-07-27 20:05:00 +0000718}
Andrew Trickf5426752012-02-09 00:40:55 +0000719
720/// Add standard target-independent passes that are tightly coupled with
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000721/// optimized register allocation, including coalescing, machine instruction
722/// scheduling, and register allocation itself.
723void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000724 addPass(&ProcessImplicitDefsID, false);
Jakob Stoklund Oleseneb495662012-06-25 18:12:18 +0000725
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000726 // LiveVariables currently requires pure SSA form.
727 //
728 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
729 // LiveVariables can be removed completely, and LiveIntervals can be directly
730 // computed. (We still either need to regenerate kill flags after regalloc, or
731 // preferably fix the scavenger to not depend on them).
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000732 addPass(&LiveVariablesID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000733
Rafael Espindola9770bde2013-10-14 16:39:04 +0000734 // Edge splitting is smarter with machine loop info.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000735 addPass(&MachineLoopInfoID, false);
736 addPass(&PHIEliminationID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000737
738 // Eventually, we want to run LiveIntervals before PHI elimination.
739 if (EarlyLiveIntervals)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000740 addPass(&LiveIntervalsID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000741
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000742 addPass(&TwoAddressInstructionPassID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000743 addPass(&RegisterCoalescerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000744
745 // PreRA instruction scheduling.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000746 addPass(&MachineSchedulerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000747
748 // Add the selected register allocation pass.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000749 addPass(RegAllocPass);
Jakob Stoklund Olesen59a0d322012-06-26 17:09:29 +0000750
751 // Allow targets to change the register assignments before rewriting.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000752 addPreRewrite();
Andrew Trickf5426752012-02-09 00:40:55 +0000753
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000754 // Finally rewrite virtual registers.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000755 addPass(&VirtRegRewriterID);
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000756
Andrew Trickf5426752012-02-09 00:40:55 +0000757 // Perform stack slot coloring and post-ra machine LICM.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000758 //
759 // FIXME: Re-enable coloring with register when it's capable of adding
760 // kill markers.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000761 addPass(&StackSlotColoringID);
Andrew Trick899f46c2012-02-15 07:57:03 +0000762
763 // Run post-ra machine LICM to hoist reloads / remats.
764 //
765 // FIXME: can this move into MachineLateOptimization?
Bob Wilsonb9b69362012-07-02 19:48:37 +0000766 addPass(&PostRAMachineLICMID);
Andrew Trickf5426752012-02-09 00:40:55 +0000767}
768
769//===---------------------------------------------------------------------===//
770/// Post RegAlloc Pass Configuration
771//===---------------------------------------------------------------------===//
772
773/// Add passes that optimize machine instructions after register allocation.
774void TargetPassConfig::addMachineLateOptimization() {
775 // Branch folding must be run after regalloc and prolog/epilog insertion.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000776 addPass(&BranchFolderPassID);
Andrew Trickf5426752012-02-09 00:40:55 +0000777
778 // Tail duplication.
Vincent Lejeune92b0a642013-12-07 01:49:19 +0000779 // Note that duplicating tail just increases code size and degrades
780 // performance for targets that require Structured Control Flow.
781 // In addition it can also make CFG irreducible. Thus we disable it.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000782 if (!TM->requiresStructuredCFG())
783 addPass(&TailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000784
785 // Copy propagation.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000786 addPass(&MachineCopyPropagationID);
Andrew Trickf5426752012-02-09 00:40:55 +0000787}
788
Evan Cheng59421ae2012-12-21 02:57:04 +0000789/// Add standard GC passes.
790bool TargetPassConfig::addGCPasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000791 addPass(&GCMachineCodeAnalysisID, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000792 return true;
793}
794
Andrew Trickf5426752012-02-09 00:40:55 +0000795/// Add standard basic block placement passes.
796void TargetPassConfig::addBlockPlacement() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000797 if (addPass(&MachineBlockPlacementID, false)) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000798 // Run a separate pass to collect block placement statistics.
799 if (EnableBlockPlacementStats)
Bob Wilsonb9b69362012-07-02 19:48:37 +0000800 addPass(&MachineBlockPlacementStatsID);
Andrew Trickf5426752012-02-09 00:40:55 +0000801 }
802}