blob: 78845898997c749b82ab7c5495f86d0d2f3dd279 [file] [log] [blame]
Jia Liu9f610112012-02-17 08:55:11 +00001//===-- MipsInstPrinter.cpp - Convert Mips MCInst to assembly syntax ------===//
Akira Hatanaka9c6028f2011-07-07 23:56:50 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an Mips MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
15#include "MipsInstPrinter.h"
Akira Hatanaka7d33c782012-07-05 19:26:38 +000016#include "MipsInstrInfo.h"
Bruno Cardoso Lopesd5edb382011-11-08 22:26:47 +000017#include "llvm/ADT/StringExtras.h"
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000018#include "llvm/MC/MCExpr.h"
19#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000020#include "llvm/MC/MCInstrInfo.h"
Bruno Cardoso Lopesd5edb382011-11-08 22:26:47 +000021#include "llvm/MC/MCSymbol.h"
Benjamin Kramerdbdff472011-07-08 20:18:13 +000022#include "llvm/Support/ErrorHandling.h"
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000023#include "llvm/Support/raw_ostream.h"
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000024using namespace llvm;
25
Jack Carter9c1a0272013-02-05 08:32:10 +000026#define PRINT_ALIAS_INSTR
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000027#include "MipsGenAsmWriter.inc"
28
Akira Hatanaka53900e52013-07-26 18:34:25 +000029template<unsigned R>
30static bool isReg(const MCInst &MI, unsigned OpNo) {
31 assert(MI.getOperand(OpNo).isReg() && "Register operand expected.");
32 return MI.getOperand(OpNo).getReg() == R;
33}
34
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000035const char* Mips::MipsFCCToString(Mips::CondCode CC) {
36 switch (CC) {
37 case FCOND_F:
38 case FCOND_T: return "f";
39 case FCOND_UN:
40 case FCOND_OR: return "un";
41 case FCOND_OEQ:
42 case FCOND_UNE: return "eq";
43 case FCOND_UEQ:
44 case FCOND_ONE: return "ueq";
45 case FCOND_OLT:
46 case FCOND_UGE: return "olt";
47 case FCOND_ULT:
48 case FCOND_OGE: return "ult";
49 case FCOND_OLE:
50 case FCOND_UGT: return "ole";
51 case FCOND_ULE:
52 case FCOND_OGT: return "ule";
53 case FCOND_SF:
54 case FCOND_ST: return "sf";
55 case FCOND_NGLE:
56 case FCOND_GLE: return "ngle";
57 case FCOND_SEQ:
58 case FCOND_SNE: return "seq";
59 case FCOND_NGL:
60 case FCOND_GL: return "ngl";
61 case FCOND_LT:
62 case FCOND_NLT: return "lt";
63 case FCOND_NGE:
64 case FCOND_GE: return "nge";
65 case FCOND_LE:
66 case FCOND_NLE: return "le";
67 case FCOND_NGT:
68 case FCOND_GT: return "ngt";
69 }
Benjamin Kramerdbdff472011-07-08 20:18:13 +000070 llvm_unreachable("Impossible condition code!");
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000071}
72
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000073void MipsInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Benjamin Kramer20baffb2011-11-06 20:37:06 +000074 OS << '$' << StringRef(getRegisterName(RegNo)).lower();
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000075}
76
Owen Andersona0c3b972011-09-15 23:38:46 +000077void MipsInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
78 StringRef Annot) {
Akira Hatanaka7d33c782012-07-05 19:26:38 +000079 switch (MI->getOpcode()) {
80 default:
81 break;
82 case Mips::RDHWR:
83 case Mips::RDHWR64:
84 O << "\t.set\tpush\n";
85 O << "\t.set\tmips32r2\n";
86 }
87
Jack Carter9c1a0272013-02-05 08:32:10 +000088 // Try to print any aliases first.
Akira Hatanaka53900e52013-07-26 18:34:25 +000089 if (!printAliasInstr(MI, O) && !printAlias(*MI, O))
Jack Carter9c1a0272013-02-05 08:32:10 +000090 printInstruction(MI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +000091 printAnnotation(O, Annot);
Akira Hatanaka7d33c782012-07-05 19:26:38 +000092
93 switch (MI->getOpcode()) {
94 default:
95 break;
96 case Mips::RDHWR:
97 case Mips::RDHWR64:
98 O << "\n\t.set\tpop";
99 }
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000100}
101
Bruno Cardoso Lopesd5edb382011-11-08 22:26:47 +0000102static void printExpr(const MCExpr *Expr, raw_ostream &OS) {
103 int Offset = 0;
104 const MCSymbolRefExpr *SRE;
105
106 if (const MCBinaryExpr *BE = dyn_cast<MCBinaryExpr>(Expr)) {
107 SRE = dyn_cast<MCSymbolRefExpr>(BE->getLHS());
108 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(BE->getRHS());
109 assert(SRE && CE && "Binary expression must be sym+const.");
110 Offset = CE->getValue();
111 }
112 else if (!(SRE = dyn_cast<MCSymbolRefExpr>(Expr)))
113 assert(false && "Unexpected MCExpr type.");
114
115 MCSymbolRefExpr::VariantKind Kind = SRE->getKind();
116
117 switch (Kind) {
Craig Toppere55c5562012-02-07 02:50:20 +0000118 default: llvm_unreachable("Invalid kind!");
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000119 case MCSymbolRefExpr::VK_None: break;
120 case MCSymbolRefExpr::VK_Mips_GPREL: OS << "%gp_rel("; break;
121 case MCSymbolRefExpr::VK_Mips_GOT_CALL: OS << "%call16("; break;
122 case MCSymbolRefExpr::VK_Mips_GOT16: OS << "%got("; break;
123 case MCSymbolRefExpr::VK_Mips_GOT: OS << "%got("; break;
124 case MCSymbolRefExpr::VK_Mips_ABS_HI: OS << "%hi("; break;
125 case MCSymbolRefExpr::VK_Mips_ABS_LO: OS << "%lo("; break;
126 case MCSymbolRefExpr::VK_Mips_TLSGD: OS << "%tlsgd("; break;
127 case MCSymbolRefExpr::VK_Mips_TLSLDM: OS << "%tlsldm("; break;
128 case MCSymbolRefExpr::VK_Mips_DTPREL_HI: OS << "%dtprel_hi("; break;
129 case MCSymbolRefExpr::VK_Mips_DTPREL_LO: OS << "%dtprel_lo("; break;
130 case MCSymbolRefExpr::VK_Mips_GOTTPREL: OS << "%gottprel("; break;
131 case MCSymbolRefExpr::VK_Mips_TPREL_HI: OS << "%tprel_hi("; break;
132 case MCSymbolRefExpr::VK_Mips_TPREL_LO: OS << "%tprel_lo("; break;
133 case MCSymbolRefExpr::VK_Mips_GPOFF_HI: OS << "%hi(%neg(%gp_rel("; break;
134 case MCSymbolRefExpr::VK_Mips_GPOFF_LO: OS << "%lo(%neg(%gp_rel("; break;
135 case MCSymbolRefExpr::VK_Mips_GOT_DISP: OS << "%got_disp("; break;
136 case MCSymbolRefExpr::VK_Mips_GOT_PAGE: OS << "%got_page("; break;
137 case MCSymbolRefExpr::VK_Mips_GOT_OFST: OS << "%got_ofst("; break;
Akira Hatanaka6035fe72012-07-21 03:09:04 +0000138 case MCSymbolRefExpr::VK_Mips_HIGHER: OS << "%higher("; break;
139 case MCSymbolRefExpr::VK_Mips_HIGHEST: OS << "%highest("; break;
Akira Hatanakabb6e74a2012-11-21 20:40:38 +0000140 case MCSymbolRefExpr::VK_Mips_GOT_HI16: OS << "%got_hi("; break;
141 case MCSymbolRefExpr::VK_Mips_GOT_LO16: OS << "%got_lo("; break;
142 case MCSymbolRefExpr::VK_Mips_CALL_HI16: OS << "%call_hi("; break;
143 case MCSymbolRefExpr::VK_Mips_CALL_LO16: OS << "%call_lo("; break;
Bruno Cardoso Lopesd5edb382011-11-08 22:26:47 +0000144 }
145
146 OS << SRE->getSymbol();
147
148 if (Offset) {
149 if (Offset > 0)
150 OS << '+';
151 OS << Offset;
152 }
153
Akira Hatanakaaa1f4c72011-11-11 03:58:36 +0000154 if ((Kind == MCSymbolRefExpr::VK_Mips_GPOFF_HI) ||
155 (Kind == MCSymbolRefExpr::VK_Mips_GPOFF_LO))
156 OS << ")))";
157 else if (Kind != MCSymbolRefExpr::VK_None)
Bruno Cardoso Lopesd5edb382011-11-08 22:26:47 +0000158 OS << ')';
159}
160
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000161void MipsInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
162 raw_ostream &O) {
163 const MCOperand &Op = MI->getOperand(OpNo);
164 if (Op.isReg()) {
165 printRegName(O, Op.getReg());
166 return;
167 }
Jia Liuf54f60f2012-02-28 07:46:26 +0000168
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000169 if (Op.isImm()) {
170 O << Op.getImm();
171 return;
172 }
Jia Liuf54f60f2012-02-28 07:46:26 +0000173
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000174 assert(Op.isExpr() && "unknown operand kind in printOperand");
Bruno Cardoso Lopesd5edb382011-11-08 22:26:47 +0000175 printExpr(Op.getExpr(), O);
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000176}
177
178void MipsInstPrinter::printUnsignedImm(const MCInst *MI, int opNum,
179 raw_ostream &O) {
180 const MCOperand &MO = MI->getOperand(opNum);
181 if (MO.isImm())
182 O << (unsigned short int)MO.getImm();
183 else
184 printOperand(MI, opNum, O);
185}
186
Daniel Sanders7e51fe12013-09-27 11:48:57 +0000187void MipsInstPrinter::printUnsignedImm8(const MCInst *MI, int opNum,
188 raw_ostream &O) {
189 const MCOperand &MO = MI->getOperand(opNum);
190 if (MO.isImm())
191 O << (unsigned short int)(unsigned char)MO.getImm();
192 else
193 printOperand(MI, opNum, O);
194}
195
Akira Hatanaka9c6028f2011-07-07 23:56:50 +0000196void MipsInstPrinter::
197printMemOperand(const MCInst *MI, int opNum, raw_ostream &O) {
198 // Load/Store memory operands -- imm($reg)
199 // If PIC target the target is loaded as the
200 // pattern lw $25,%call16($28)
201 printOperand(MI, opNum+1, O);
202 O << "(";
203 printOperand(MI, opNum, O);
204 O << ")";
205}
206
207void MipsInstPrinter::
208printMemOperandEA(const MCInst *MI, int opNum, raw_ostream &O) {
209 // when using stack locations for not load/store instructions
210 // print the same way as all normal 3 operand instructions.
211 printOperand(MI, opNum, O);
212 O << ", ";
213 printOperand(MI, opNum+1, O);
214 return;
215}
216
217void MipsInstPrinter::
218printFCCOperand(const MCInst *MI, int opNum, raw_ostream &O) {
219 const MCOperand& MO = MI->getOperand(opNum);
220 O << MipsFCCToString((Mips::CondCode)MO.getImm());
221}
Akira Hatanaka53900e52013-07-26 18:34:25 +0000222
Daniel Sanders26307182013-09-24 14:20:00 +0000223void MipsInstPrinter::
224printSHFMask(const MCInst *MI, int opNum, raw_ostream &O) {
225 llvm_unreachable("TODO");
226}
227
Akira Hatanaka53900e52013-07-26 18:34:25 +0000228bool MipsInstPrinter::printAlias(const char *Str, const MCInst &MI,
229 unsigned OpNo, raw_ostream &OS) {
230 OS << "\t" << Str << "\t";
231 printOperand(&MI, OpNo, OS);
232 return true;
233}
234
235bool MipsInstPrinter::printAlias(const char *Str, const MCInst &MI,
236 unsigned OpNo0, unsigned OpNo1,
237 raw_ostream &OS) {
238 printAlias(Str, MI, OpNo0, OS);
239 OS << ", ";
240 printOperand(&MI, OpNo1, OS);
241 return true;
242}
243
244bool MipsInstPrinter::printAlias(const MCInst &MI, raw_ostream &OS) {
245 switch (MI.getOpcode()) {
246 case Mips::BEQ:
Akira Hatanaka2c544d82013-09-06 23:40:15 +0000247 // beq $zero, $zero, $L2 => b $L2
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000248 // beq $r0, $zero, $L2 => beqz $r0, $L2
Akira Hatanaka92ec3bd2013-09-07 00:26:26 +0000249 return (isReg<Mips::ZERO>(MI, 0) && isReg<Mips::ZERO>(MI, 1) &&
250 printAlias("b", MI, 2, OS)) ||
251 (isReg<Mips::ZERO>(MI, 1) && printAlias("beqz", MI, 0, 2, OS));
Akira Hatanaka53900e52013-07-26 18:34:25 +0000252 case Mips::BEQ64:
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000253 // beq $r0, $zero, $L2 => beqz $r0, $L2
254 return isReg<Mips::ZERO_64>(MI, 1) && printAlias("beqz", MI, 0, 2, OS);
Akira Hatanaka53900e52013-07-26 18:34:25 +0000255 case Mips::BNE:
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000256 // bne $r0, $zero, $L2 => bnez $r0, $L2
257 return isReg<Mips::ZERO>(MI, 1) && printAlias("bnez", MI, 0, 2, OS);
Akira Hatanaka53900e52013-07-26 18:34:25 +0000258 case Mips::BNE64:
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000259 // bne $r0, $zero, $L2 => bnez $r0, $L2
260 return isReg<Mips::ZERO_64>(MI, 1) && printAlias("bnez", MI, 0, 2, OS);
Akira Hatanaka5973e832013-07-30 20:24:24 +0000261 case Mips::BGEZAL:
262 // bgezal $zero, $L1 => bal $L1
263 return isReg<Mips::ZERO>(MI, 0) && printAlias("bal", MI, 1, OS);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000264 case Mips::BC1T:
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000265 // bc1t $fcc0, $L1 => bc1t $L1
266 return isReg<Mips::FCC0>(MI, 0) && printAlias("bc1t", MI, 1, OS);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000267 case Mips::BC1F:
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000268 // bc1f $fcc0, $L1 => bc1f $L1
269 return isReg<Mips::FCC0>(MI, 0) && printAlias("bc1f", MI, 1, OS);
Akira Hatanaka34a32c02013-08-06 22:20:40 +0000270 case Mips::JALR:
271 // jalr $ra, $r1 => jalr $r1
272 return isReg<Mips::RA>(MI, 0) && printAlias("jalr", MI, 1, OS);
273 case Mips::JALR64:
274 // jalr $ra, $r1 => jalr $r1
275 return isReg<Mips::RA_64>(MI, 0) && printAlias("jalr", MI, 1, OS);
Akira Hatanakae2a39e72013-08-06 22:35:29 +0000276 case Mips::NOR:
Akira Hatanaka39f915b52013-08-21 01:18:46 +0000277 case Mips::NOR_MM:
Akira Hatanakae2a39e72013-08-06 22:35:29 +0000278 // nor $r0, $r1, $zero => not $r0, $r1
279 return isReg<Mips::ZERO>(MI, 2) && printAlias("not", MI, 0, 1, OS);
280 case Mips::NOR64:
281 // nor $r0, $r1, $zero => not $r0, $r1
282 return isReg<Mips::ZERO_64>(MI, 2) && printAlias("not", MI, 0, 1, OS);
Akira Hatanaka53900e52013-07-26 18:34:25 +0000283 case Mips::OR:
Akira Hatanaka52dd8082013-07-29 19:08:34 +0000284 // or $r0, $r1, $zero => move $r0, $r1
285 return isReg<Mips::ZERO>(MI, 2) && printAlias("move", MI, 0, 1, OS);
Akira Hatanaka53900e52013-07-26 18:34:25 +0000286 default: return false;
287 }
Akira Hatanaka53900e52013-07-26 18:34:25 +0000288}