blob: 7d98872f8af1f6fdd031e47cfb04c414e5a6042c [file] [log] [blame]
Chris Lattnerdc750592005-01-07 07:47:09 +00001//===-- LegalizeDAG.cpp - Implement SelectionDAG::Legalize ----------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
Chris Lattnerdc750592005-01-07 07:47:09 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
Chris Lattnerdc750592005-01-07 07:47:09 +00008//===----------------------------------------------------------------------===//
9//
10// This file implements the SelectionDAG::Legalize method.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth411fb402014-07-26 05:49:40 +000015#include "llvm/ADT/SetVector.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "llvm/ADT/SmallPtrSet.h"
Hal Finkel19775142014-03-31 17:48:10 +000017#include "llvm/ADT/SmallSet.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "llvm/ADT/SmallVector.h"
Paul Redmondf29ddfe2013-02-15 18:45:18 +000019#include "llvm/ADT/Triple.h"
Evan Chengd4b08732010-11-30 23:55:39 +000020#include "llvm/CodeGen/Analysis.h"
Chris Lattnerdc750592005-01-07 07:47:09 +000021#include "llvm/CodeGen/MachineFunction.h"
Jim Laskey70323a82006-12-14 19:17:33 +000022#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000023#include "llvm/IR/CallingConv.h"
24#include "llvm/IR/Constants.h"
25#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000026#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000027#include "llvm/IR/DerivedTypes.h"
Chandler Carrutha7c44e62013-01-08 05:11:57 +000028#include "llvm/IR/Function.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000029#include "llvm/IR/LLVMContext.h"
David Greeneae4f2662010-01-05 01:24:53 +000030#include "llvm/Support/Debug.h"
Jim Grosbachd64dfc12010-06-18 21:43:38 +000031#include "llvm/Support/ErrorHandling.h"
Duncan Sands1826ded2007-10-28 12:59:45 +000032#include "llvm/Support/MathExtras.h"
Chris Lattner13626022009-08-23 06:03:38 +000033#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Target/TargetFrameLowering.h"
35#include "llvm/Target/TargetLowering.h"
36#include "llvm/Target/TargetMachine.h"
Eric Christopherd9134482014-08-04 21:25:23 +000037#include "llvm/Target/TargetSubtargetInfo.h"
Chris Lattnerdc750592005-01-07 07:47:09 +000038using namespace llvm;
39
Chandler Carruthb1432742014-07-28 17:55:07 +000040#define DEBUG_TYPE "legalizedag"
41
Chris Lattnerdc750592005-01-07 07:47:09 +000042//===----------------------------------------------------------------------===//
Sanjay Pateleb4a4d52014-11-21 18:58:38 +000043/// This takes an arbitrary SelectionDAG as input and
Chris Lattnerdc750592005-01-07 07:47:09 +000044/// hacks on it until the target machine can handle it. This involves
45/// eliminating value sizes the machine cannot handle (promoting small sizes to
46/// large sizes or splitting up large values into small values) as well as
47/// eliminating operations the machine cannot handle.
48///
49/// This code also does a small amount of optimization and recognition of idioms
50/// as part of its processing. For example, if a target does not support a
51/// 'setcc' instruction efficiently, but does support 'brcc' instruction, this
52/// will attempt merge setcc and brc instructions into brcc's.
53///
54namespace {
Chandler Carruth1f52b3d2014-08-01 19:49:59 +000055class SelectionDAGLegalize {
Dan Gohmanc3349602010-04-19 19:05:59 +000056 const TargetMachine &TM;
Dan Gohman21cea8a2010-04-17 15:26:15 +000057 const TargetLowering &TLI;
Chris Lattnerdc750592005-01-07 07:47:09 +000058 SelectionDAG &DAG;
59
Chandler Carruth411fb402014-07-26 05:49:40 +000060 /// \brief The set of nodes which have already been legalized. We hold a
61 /// reference to it in order to update as necessary on node deletion.
62 SmallPtrSetImpl<SDNode *> &LegalizedNodes;
63
64 /// \brief A set of all the nodes updated during legalization.
65 SmallSetVector<SDNode *, 16> *UpdatedNodes;
Dan Gohman198b7ff2011-11-03 21:49:52 +000066
Matt Arsenault758659232013-05-18 00:21:46 +000067 EVT getSetCCResultType(EVT VT) const {
68 return TLI.getSetCCResultType(*DAG.getContext(), VT);
69 }
70
Chris Lattner462505f2006-02-13 09:18:02 +000071 // Libcall insertion helpers.
Scott Michelcf0da6c2009-02-17 22:15:04 +000072
Chris Lattnerdc750592005-01-07 07:47:09 +000073public:
Chandler Carruth411fb402014-07-26 05:49:40 +000074 SelectionDAGLegalize(SelectionDAG &DAG,
Chandler Carruth411fb402014-07-26 05:49:40 +000075 SmallPtrSetImpl<SDNode *> &LegalizedNodes,
76 SmallSetVector<SDNode *, 16> *UpdatedNodes = nullptr)
Chandler Carruth1f52b3d2014-08-01 19:49:59 +000077 : TM(DAG.getTarget()), TLI(DAG.getTargetLoweringInfo()), DAG(DAG),
78 LegalizedNodes(LegalizedNodes), UpdatedNodes(UpdatedNodes) {}
Chris Lattnerdc750592005-01-07 07:47:09 +000079
Chandler Carruth411fb402014-07-26 05:49:40 +000080 /// \brief Legalizes the given operation.
Dan Gohman198b7ff2011-11-03 21:49:52 +000081 void LegalizeOp(SDNode *Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +000082
Chandler Carruth411fb402014-07-26 05:49:40 +000083private:
Eli Friedmanaee3f622009-06-06 07:04:42 +000084 SDValue OptimizeFloatStore(StoreSDNode *ST);
85
Nadav Rotemde6fd282012-07-11 08:52:09 +000086 void LegalizeLoadOps(SDNode *Node);
87 void LegalizeStoreOps(SDNode *Node);
88
Sanjay Pateleb4a4d52014-11-21 18:58:38 +000089 /// Some targets cannot handle a variable
Nate Begeman6f94f612008-04-25 18:07:40 +000090 /// insertion index for the INSERT_VECTOR_ELT instruction. In this case, it
91 /// is necessary to spill the vector being inserted into to memory, perform
92 /// the insert there, and then read the result back.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000093 SDValue PerformInsertVectorEltInMemory(SDValue Vec, SDValue Val,
Andrew Trickef9de2a2013-05-25 02:42:55 +000094 SDValue Idx, SDLoc dl);
Eli Friedmana8f9a022009-05-27 02:16:40 +000095 SDValue ExpandINSERT_VECTOR_ELT(SDValue Vec, SDValue Val,
Andrew Trickef9de2a2013-05-25 02:42:55 +000096 SDValue Idx, SDLoc dl);
Dan Gohman2a7de412007-10-11 23:57:53 +000097
Sanjay Pateleb4a4d52014-11-21 18:58:38 +000098 /// Return a vector shuffle operation which
Nate Begeman5f829d82009-04-29 05:20:52 +000099 /// performs the same shuffe in terms of order or result bytes, but on a type
100 /// whose vector element type is narrower than the original shuffle type.
101 /// e.g. <v4i32> <0, 1, 0, 1> -> v8i16 <0, 1, 2, 3, 0, 1, 2, 3>
Andrew Trickef9de2a2013-05-25 02:42:55 +0000102 SDValue ShuffleWithNarrowerEltType(EVT NVT, EVT VT, SDLoc dl,
Jim Grosbach9b7755f2010-07-02 17:41:59 +0000103 SDValue N1, SDValue N2,
Benjamin Kramer339ced42012-01-15 13:16:05 +0000104 ArrayRef<int> Mask) const;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000105
Tom Stellard08690a12013-09-28 02:50:32 +0000106 bool LegalizeSetCCCondCode(EVT VT, SDValue &LHS, SDValue &RHS, SDValue &CC,
Daniel Sandersedc071b2013-11-21 13:24:49 +0000107 bool &NeedInvert, SDLoc dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000108
Eli Friedmanb3554152009-05-27 02:21:29 +0000109 SDValue ExpandLibCall(RTLIB::Libcall LC, SDNode *Node, bool isSigned);
Eric Christopherbcaedb52011-04-20 01:19:45 +0000110 SDValue ExpandLibCall(RTLIB::Libcall LC, EVT RetVT, const SDValue *Ops,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000111 unsigned NumOps, bool isSigned, SDLoc dl);
Eric Christopherbcaedb52011-04-20 01:19:45 +0000112
Jim Grosbachd64dfc12010-06-18 21:43:38 +0000113 std::pair<SDValue, SDValue> ExpandChainLibCall(RTLIB::Libcall LC,
114 SDNode *Node, bool isSigned);
Eli Friedmand6f28342009-05-27 03:33:44 +0000115 SDValue ExpandFPLibCall(SDNode *Node, RTLIB::Libcall Call_F32,
116 RTLIB::Libcall Call_F64, RTLIB::Libcall Call_F80,
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000117 RTLIB::Libcall Call_F128,
118 RTLIB::Libcall Call_PPCF128);
Anton Korobeynikovf93bb392009-11-07 17:14:39 +0000119 SDValue ExpandIntLibCall(SDNode *Node, bool isSigned,
120 RTLIB::Libcall Call_I8,
121 RTLIB::Libcall Call_I16,
122 RTLIB::Libcall Call_I32,
123 RTLIB::Libcall Call_I64,
Eli Friedmand6f28342009-05-27 03:33:44 +0000124 RTLIB::Libcall Call_I128);
Evan Chengb14ce092011-04-16 03:08:26 +0000125 void ExpandDivRemLibCall(SDNode *Node, SmallVectorImpl<SDValue> &Results);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000126 void ExpandSinCosLibCall(SDNode *Node, SmallVectorImpl<SDValue> &Results);
Chris Lattnere3e847b2005-07-16 00:19:57 +0000127
Andrew Trickef9de2a2013-05-25 02:42:55 +0000128 SDValue EmitStackConvert(SDValue SrcOp, EVT SlotVT, EVT DestVT, SDLoc dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000129 SDValue ExpandBUILD_VECTOR(SDNode *Node);
130 SDValue ExpandSCALAR_TO_VECTOR(SDNode *Node);
Eli Friedman2892d822009-05-27 12:20:41 +0000131 void ExpandDYNAMIC_STACKALLOC(SDNode *Node,
132 SmallVectorImpl<SDValue> &Results);
133 SDValue ExpandFCOPYSIGN(SDNode *Node);
Owen Anderson53aa7a92009-08-10 22:56:29 +0000134 SDValue ExpandLegalINT_TO_FP(bool isSigned, SDValue LegalOp, EVT DestVT,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000135 SDLoc dl);
Owen Anderson53aa7a92009-08-10 22:56:29 +0000136 SDValue PromoteLegalINT_TO_FP(SDValue LegalOp, EVT DestVT, bool isSigned,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000137 SDLoc dl);
Owen Anderson53aa7a92009-08-10 22:56:29 +0000138 SDValue PromoteLegalFP_TO_INT(SDValue LegalOp, EVT DestVT, bool isSigned,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000139 SDLoc dl);
Jeff Cohen5f4ef3c2005-07-27 06:12:32 +0000140
Andrew Trickef9de2a2013-05-25 02:42:55 +0000141 SDValue ExpandBSWAP(SDValue Op, SDLoc dl);
142 SDValue ExpandBitCount(unsigned Opc, SDValue Op, SDLoc dl);
Chris Lattnera5bf1032005-05-12 04:49:08 +0000143
Eli Friedman40afdb62009-05-23 22:37:25 +0000144 SDValue ExpandExtractFromVectorThroughStack(SDValue Op);
David Greenebab5e6e2011-01-26 19:13:22 +0000145 SDValue ExpandInsertToVectorThroughStack(SDValue Op);
Eli Friedmanaee3f622009-06-06 07:04:42 +0000146 SDValue ExpandVectorBuildThroughStack(SDNode* Node);
Eli Friedman21d349b2009-05-27 01:25:56 +0000147
Dan Gohman198b7ff2011-11-03 21:49:52 +0000148 SDValue ExpandConstantFP(ConstantFPSDNode *CFP, bool UseCP);
149
Jim Grosbachd64dfc12010-06-18 21:43:38 +0000150 std::pair<SDValue, SDValue> ExpandAtomic(SDNode *Node);
151
Dan Gohman198b7ff2011-11-03 21:49:52 +0000152 void ExpandNode(SDNode *Node);
153 void PromoteNode(SDNode *Node);
154
Eli Friedman13477152011-11-11 23:58:27 +0000155public:
Eli Friedman13477152011-11-11 23:58:27 +0000156 // Node replacement helpers
157 void ReplacedNode(SDNode *N) {
Chandler Carruth1f52b3d2014-08-01 19:49:59 +0000158 LegalizedNodes.erase(N);
Chandler Carruth74ec9e12014-08-27 11:22:16 +0000159 if (UpdatedNodes)
160 UpdatedNodes->insert(N);
Eli Friedman13477152011-11-11 23:58:27 +0000161 }
162 void ReplaceNode(SDNode *Old, SDNode *New) {
Chandler Carruthb1432742014-07-28 17:55:07 +0000163 DEBUG(dbgs() << " ... replacing: "; Old->dump(&DAG);
164 dbgs() << " with: "; New->dump(&DAG));
165
Chandler Carruth5a85c7b2014-07-26 05:53:16 +0000166 assert(Old->getNumValues() == New->getNumValues() &&
167 "Replacing one node with another that produces a different number "
168 "of values!");
Jakob Stoklund Olesenbeb94692012-04-20 22:08:46 +0000169 DAG.ReplaceAllUsesWith(Old, New);
Chandler Carruth411fb402014-07-26 05:49:40 +0000170 for (unsigned i = 0, e = Old->getNumValues(); i != e; ++i)
171 DAG.TransferDbgValues(SDValue(Old, i), SDValue(New, i));
172 if (UpdatedNodes)
173 UpdatedNodes->insert(New);
Eli Friedman13477152011-11-11 23:58:27 +0000174 ReplacedNode(Old);
175 }
176 void ReplaceNode(SDValue Old, SDValue New) {
Chandler Carruthb1432742014-07-28 17:55:07 +0000177 DEBUG(dbgs() << " ... replacing: "; Old->dump(&DAG);
178 dbgs() << " with: "; New->dump(&DAG));
179
Jakob Stoklund Olesenbeb94692012-04-20 22:08:46 +0000180 DAG.ReplaceAllUsesWith(Old, New);
Chandler Carruth411fb402014-07-26 05:49:40 +0000181 DAG.TransferDbgValues(Old, New);
182 if (UpdatedNodes)
183 UpdatedNodes->insert(New.getNode());
Eli Friedman13477152011-11-11 23:58:27 +0000184 ReplacedNode(Old.getNode());
185 }
186 void ReplaceNode(SDNode *Old, const SDValue *New) {
Chandler Carruthb1432742014-07-28 17:55:07 +0000187 DEBUG(dbgs() << " ... replacing: "; Old->dump(&DAG));
188
Jakob Stoklund Olesenbeb94692012-04-20 22:08:46 +0000189 DAG.ReplaceAllUsesWith(Old, New);
Chandler Carruthb1432742014-07-28 17:55:07 +0000190 for (unsigned i = 0, e = Old->getNumValues(); i != e; ++i) {
191 DEBUG(dbgs() << (i == 0 ? " with: "
192 : " and: ");
193 New[i]->dump(&DAG));
Chandler Carruth411fb402014-07-26 05:49:40 +0000194 DAG.TransferDbgValues(SDValue(Old, i), New[i]);
Chandler Carruthb1432742014-07-28 17:55:07 +0000195 if (UpdatedNodes)
196 UpdatedNodes->insert(New[i].getNode());
197 }
Eli Friedman13477152011-11-11 23:58:27 +0000198 ReplacedNode(Old);
199 }
Chris Lattnerdc750592005-01-07 07:47:09 +0000200};
201}
202
Sanjay Pateleb4a4d52014-11-21 18:58:38 +0000203/// Return a vector shuffle operation which
Nate Begeman5f829d82009-04-29 05:20:52 +0000204/// performs the same shuffe in terms of order or result bytes, but on a type
205/// whose vector element type is narrower than the original shuffle type.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000206/// e.g. <v4i32> <0, 1, 0, 1> -> v8i16 <0, 1, 2, 3, 0, 1, 2, 3>
Jim Grosbach9b7755f2010-07-02 17:41:59 +0000207SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +0000208SelectionDAGLegalize::ShuffleWithNarrowerEltType(EVT NVT, EVT VT, SDLoc dl,
Nate Begeman5f829d82009-04-29 05:20:52 +0000209 SDValue N1, SDValue N2,
Benjamin Kramer339ced42012-01-15 13:16:05 +0000210 ArrayRef<int> Mask) const {
Nate Begeman5f829d82009-04-29 05:20:52 +0000211 unsigned NumMaskElts = VT.getVectorNumElements();
212 unsigned NumDestElts = NVT.getVectorNumElements();
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000213 unsigned NumEltsGrowth = NumDestElts / NumMaskElts;
Chris Lattner6be79822006-04-04 17:23:26 +0000214
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000215 assert(NumEltsGrowth && "Cannot promote to vector type with fewer elts!");
216
217 if (NumEltsGrowth == 1)
218 return DAG.getVectorShuffle(NVT, dl, N1, N2, &Mask[0]);
Jim Grosbach9b7755f2010-07-02 17:41:59 +0000219
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000220 SmallVector<int, 8> NewMask;
Nate Begeman5f829d82009-04-29 05:20:52 +0000221 for (unsigned i = 0; i != NumMaskElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000222 int Idx = Mask[i];
223 for (unsigned j = 0; j != NumEltsGrowth; ++j) {
Jim Grosbach9b7755f2010-07-02 17:41:59 +0000224 if (Idx < 0)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000225 NewMask.push_back(-1);
226 else
227 NewMask.push_back(Idx * NumEltsGrowth + j);
Chris Lattner6be79822006-04-04 17:23:26 +0000228 }
Chris Lattner6be79822006-04-04 17:23:26 +0000229 }
Nate Begeman5f829d82009-04-29 05:20:52 +0000230 assert(NewMask.size() == NumDestElts && "Non-integer NumEltsGrowth?");
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000231 assert(TLI.isShuffleMaskLegal(NewMask, NVT) && "Shuffle not legal?");
232 return DAG.getVectorShuffle(NVT, dl, N1, N2, &NewMask[0]);
Chris Lattner6be79822006-04-04 17:23:26 +0000233}
234
Sanjay Pateleb4a4d52014-11-21 18:58:38 +0000235/// Expands the ConstantFP node to an integer constant or
Evan Cheng22cf8992006-12-13 20:57:08 +0000236/// a load from the constant pool.
Dan Gohman198b7ff2011-11-03 21:49:52 +0000237SDValue
238SelectionDAGLegalize::ExpandConstantFP(ConstantFPSDNode *CFP, bool UseCP) {
Evan Cheng47833a12006-12-12 21:32:44 +0000239 bool Extend = false;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000240 SDLoc dl(CFP);
Evan Cheng47833a12006-12-12 21:32:44 +0000241
242 // If a FP immediate is precise when represented as a float and if the
243 // target can do an extending load from float to double, we put it into
244 // the constant pool as a float, even if it's is statically typed as a
Chris Lattner3dc38992008-03-05 06:46:58 +0000245 // double. This shrinks FP constants and canonicalizes them for targets where
246 // an FP extending load is the same cost as a normal load (such as on the x87
247 // fp stack or PPC FP unit).
Owen Anderson53aa7a92009-08-10 22:56:29 +0000248 EVT VT = CFP->getValueType(0);
Dan Gohmanec270fb2008-09-12 18:08:03 +0000249 ConstantFP *LLVMC = const_cast<ConstantFP*>(CFP->getConstantFPValue());
Evan Cheng22cf8992006-12-13 20:57:08 +0000250 if (!UseCP) {
Owen Anderson9f944592009-08-11 20:47:22 +0000251 assert((VT == MVT::f64 || VT == MVT::f32) && "Invalid type expansion");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000252 return DAG.getConstant(LLVMC->getValueAPF().bitcastToAPInt(), dl,
Owen Anderson9f944592009-08-11 20:47:22 +0000253 (VT == MVT::f64) ? MVT::i64 : MVT::i32);
Evan Cheng3766fc602006-12-12 22:19:28 +0000254 }
255
Owen Anderson53aa7a92009-08-10 22:56:29 +0000256 EVT OrigVT = VT;
257 EVT SVT = VT;
Oliver Stannard6eda6ff2014-07-11 13:33:46 +0000258 while (SVT != MVT::f32 && SVT != MVT::f16) {
Owen Anderson9f944592009-08-11 20:47:22 +0000259 SVT = (MVT::SimpleValueType)(SVT.getSimpleVT().SimpleTy - 1);
Dan Gohman35b6f9a2010-06-18 14:01:07 +0000260 if (ConstantFPSDNode::isValueValidForType(SVT, CFP->getValueAPF()) &&
Evan Cheng38caf772008-03-04 08:05:30 +0000261 // Only do this if the target has a native EXTLOAD instruction from
262 // smaller type.
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000263 TLI.isLoadExtLegal(ISD::EXTLOAD, OrigVT, SVT) &&
Chris Lattner3dc38992008-03-05 06:46:58 +0000264 TLI.ShouldShrinkFPConstant(OrigVT)) {
Chris Lattner229907c2011-07-18 04:54:35 +0000265 Type *SType = SVT.getTypeForEVT(*DAG.getContext());
Owen Anderson487375e2009-07-29 18:55:55 +0000266 LLVMC = cast<ConstantFP>(ConstantExpr::getFPTrunc(LLVMC, SType));
Evan Cheng38caf772008-03-04 08:05:30 +0000267 VT = SVT;
268 Extend = true;
269 }
Evan Cheng47833a12006-12-12 21:32:44 +0000270 }
271
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000272 SDValue CPIdx = DAG.getConstantPool(LLVMC, TLI.getPointerTy());
Evan Cheng1fb8aed2009-03-13 07:51:59 +0000273 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dan Gohman198b7ff2011-11-03 21:49:52 +0000274 if (Extend) {
275 SDValue Result =
276 DAG.getExtLoad(ISD::EXTLOAD, dl, OrigVT,
277 DAG.getEntryNode(),
278 CPIdx, MachinePointerInfo::getConstantPool(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000279 VT, false, false, false, Alignment);
Dan Gohman198b7ff2011-11-03 21:49:52 +0000280 return Result;
281 }
282 SDValue Result =
283 DAG.getLoad(OrigVT, dl, DAG.getEntryNode(), CPIdx,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000284 MachinePointerInfo::getConstantPool(), false, false, false,
Dan Gohman198b7ff2011-11-03 21:49:52 +0000285 Alignment);
286 return Result;
Evan Cheng47833a12006-12-12 21:32:44 +0000287}
288
Sanjay Pateleb4a4d52014-11-21 18:58:38 +0000289/// Expands an unaligned store to 2 half-size stores.
Dan Gohman198b7ff2011-11-03 21:49:52 +0000290static void ExpandUnalignedStore(StoreSDNode *ST, SelectionDAG &DAG,
291 const TargetLowering &TLI,
Eli Friedman13477152011-11-11 23:58:27 +0000292 SelectionDAGLegalize *DAGLegalize) {
Eli Friedmand257a462011-11-16 02:43:15 +0000293 assert(ST->getAddressingMode() == ISD::UNINDEXED &&
294 "unaligned indexed stores not implemented!");
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000295 SDValue Chain = ST->getChain();
296 SDValue Ptr = ST->getBasePtr();
297 SDValue Val = ST->getValue();
Owen Anderson53aa7a92009-08-10 22:56:29 +0000298 EVT VT = Val.getValueType();
Dale Johannesen29e6ac42007-09-08 19:29:23 +0000299 int Alignment = ST->getAlignment();
Matt Arsenault2ba54c32013-10-30 23:30:05 +0000300 unsigned AS = ST->getAddressSpace();
301
Andrew Trickef9de2a2013-05-25 02:42:55 +0000302 SDLoc dl(ST);
Duncan Sands13237ac2008-06-06 12:08:01 +0000303 if (ST->getMemoryVT().isFloatingPoint() ||
304 ST->getMemoryVT().isVector()) {
Owen Anderson117c9e82009-08-12 00:36:31 +0000305 EVT intVT = EVT::getIntegerVT(*DAG.getContext(), VT.getSizeInBits());
Duncan Sands8f352fe2008-12-12 21:47:02 +0000306 if (TLI.isTypeLegal(intVT)) {
307 // Expand to a bitconvert of the value to the integer type of the
308 // same size, then a (misaligned) int store.
309 // FIXME: Does not handle truncating floating point stores!
Wesley Peck527da1b2010-11-23 03:31:01 +0000310 SDValue Result = DAG.getNode(ISD::BITCAST, dl, intVT, Val);
Dan Gohman198b7ff2011-11-03 21:49:52 +0000311 Result = DAG.getStore(Chain, dl, Result, Ptr, ST->getPointerInfo(),
312 ST->isVolatile(), ST->isNonTemporal(), Alignment);
Eli Friedman13477152011-11-11 23:58:27 +0000313 DAGLegalize->ReplaceNode(SDValue(ST, 0), Result);
Dan Gohman198b7ff2011-11-03 21:49:52 +0000314 return;
Duncan Sands8f352fe2008-12-12 21:47:02 +0000315 }
Dan Gohmanabffc992011-05-17 22:22:52 +0000316 // Do a (aligned) store to a stack slot, then copy from the stack slot
317 // to the final destination using (unaligned) integer loads and stores.
318 EVT StoredVT = ST->getMemoryVT();
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000319 MVT RegVT =
Dan Gohmanabffc992011-05-17 22:22:52 +0000320 TLI.getRegisterType(*DAG.getContext(),
321 EVT::getIntegerVT(*DAG.getContext(),
322 StoredVT.getSizeInBits()));
323 unsigned StoredBytes = StoredVT.getSizeInBits() / 8;
324 unsigned RegBytes = RegVT.getSizeInBits() / 8;
325 unsigned NumRegs = (StoredBytes + RegBytes - 1) / RegBytes;
326
327 // Make sure the stack slot is also aligned for the register type.
328 SDValue StackPtr = DAG.CreateStackTemporary(StoredVT, RegVT);
329
330 // Perform the original store, only redirected to the stack slot.
331 SDValue Store = DAG.getTruncStore(Chain, dl,
332 Val, StackPtr, MachinePointerInfo(),
333 StoredVT, false, false, 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000334 SDValue Increment = DAG.getConstant(RegBytes, dl, TLI.getPointerTy(AS));
Dan Gohmanabffc992011-05-17 22:22:52 +0000335 SmallVector<SDValue, 8> Stores;
336 unsigned Offset = 0;
337
338 // Do all but one copies using the full register width.
339 for (unsigned i = 1; i < NumRegs; i++) {
340 // Load one integer register's worth from the stack slot.
341 SDValue Load = DAG.getLoad(RegVT, dl, Store, StackPtr,
342 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000343 false, false, false, 0);
Dan Gohmanabffc992011-05-17 22:22:52 +0000344 // Store it to the final location. Remember the store.
345 Stores.push_back(DAG.getStore(Load.getValue(1), dl, Load, Ptr,
346 ST->getPointerInfo().getWithOffset(Offset),
347 ST->isVolatile(), ST->isNonTemporal(),
348 MinAlign(ST->getAlignment(), Offset)));
349 // Increment the pointers.
350 Offset += RegBytes;
351 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
352 Increment);
353 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
354 }
355
356 // The last store may be partial. Do a truncating store. On big-endian
357 // machines this requires an extending load from the stack slot to ensure
358 // that the bits are in the right place.
359 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(),
360 8 * (StoredBytes - Offset));
361
362 // Load from the stack slot.
363 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, RegVT, Store, StackPtr,
364 MachinePointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000365 MemVT, false, false, false, 0);
Dan Gohmanabffc992011-05-17 22:22:52 +0000366
367 Stores.push_back(DAG.getTruncStore(Load.getValue(1), dl, Load, Ptr,
368 ST->getPointerInfo()
369 .getWithOffset(Offset),
370 MemVT, ST->isVolatile(),
371 ST->isNonTemporal(),
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000372 MinAlign(ST->getAlignment(), Offset),
Hal Finkelcc39b672014-07-24 12:16:19 +0000373 ST->getAAInfo()));
Dan Gohmanabffc992011-05-17 22:22:52 +0000374 // The order of the stores doesn't matter - say it with a TokenFactor.
Craig Topper48d114b2014-04-26 18:35:24 +0000375 SDValue Result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
Eli Friedman13477152011-11-11 23:58:27 +0000376 DAGLegalize->ReplaceNode(SDValue(ST, 0), Result);
Dan Gohman198b7ff2011-11-03 21:49:52 +0000377 return;
Dale Johannesen29e6ac42007-09-08 19:29:23 +0000378 }
Duncan Sands13237ac2008-06-06 12:08:01 +0000379 assert(ST->getMemoryVT().isInteger() &&
380 !ST->getMemoryVT().isVector() &&
Dale Johannesen29e6ac42007-09-08 19:29:23 +0000381 "Unaligned store of unknown type.");
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000382 // Get the half-size VT
Ken Dyckdf5561d2009-12-17 20:09:43 +0000383 EVT NewStoredVT = ST->getMemoryVT().getHalfSizedIntegerVT(*DAG.getContext());
Duncan Sands13237ac2008-06-06 12:08:01 +0000384 int NumBits = NewStoredVT.getSizeInBits();
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000385 int IncrementSize = NumBits / 8;
386
387 // Divide the stored value in two parts.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000388 SDValue ShiftAmount = DAG.getConstant(NumBits, dl,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000389 TLI.getShiftAmountTy(Val.getValueType()));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000390 SDValue Lo = Val;
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000391 SDValue Hi = DAG.getNode(ISD::SRL, dl, VT, Val, ShiftAmount);
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000392
393 // Store the two parts
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000394 SDValue Store1, Store2;
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000395 Store1 = DAG.getTruncStore(Chain, dl, TLI.isLittleEndian()?Lo:Hi, Ptr,
Chris Lattner6963c1f2010-09-21 17:42:31 +0000396 ST->getPointerInfo(), NewStoredVT,
David Greene39c6d012010-02-15 17:00:31 +0000397 ST->isVolatile(), ST->isNonTemporal(), Alignment);
Matt Arsenault2ba54c32013-10-30 23:30:05 +0000398
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000399 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000400 DAG.getConstant(IncrementSize, dl, TLI.getPointerTy(AS)));
Duncan Sands1826ded2007-10-28 12:59:45 +0000401 Alignment = MinAlign(Alignment, IncrementSize);
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000402 Store2 = DAG.getTruncStore(Chain, dl, TLI.isLittleEndian()?Hi:Lo, Ptr,
Chris Lattner6963c1f2010-09-21 17:42:31 +0000403 ST->getPointerInfo().getWithOffset(IncrementSize),
David Greene39c6d012010-02-15 17:00:31 +0000404 NewStoredVT, ST->isVolatile(), ST->isNonTemporal(),
Hal Finkelcc39b672014-07-24 12:16:19 +0000405 Alignment, ST->getAAInfo());
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000406
Dan Gohman198b7ff2011-11-03 21:49:52 +0000407 SDValue Result =
408 DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Store1, Store2);
Eli Friedman13477152011-11-11 23:58:27 +0000409 DAGLegalize->ReplaceNode(SDValue(ST, 0), Result);
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000410}
411
Sanjay Pateleb4a4d52014-11-21 18:58:38 +0000412/// Expands an unaligned load to 2 half-size loads.
Dan Gohman198b7ff2011-11-03 21:49:52 +0000413static void
414ExpandUnalignedLoad(LoadSDNode *LD, SelectionDAG &DAG,
415 const TargetLowering &TLI,
416 SDValue &ValResult, SDValue &ChainResult) {
Eli Friedmand257a462011-11-16 02:43:15 +0000417 assert(LD->getAddressingMode() == ISD::UNINDEXED &&
418 "unaligned indexed loads not implemented!");
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000419 SDValue Chain = LD->getChain();
420 SDValue Ptr = LD->getBasePtr();
Owen Anderson53aa7a92009-08-10 22:56:29 +0000421 EVT VT = LD->getValueType(0);
422 EVT LoadedVT = LD->getMemoryVT();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000423 SDLoc dl(LD);
Duncan Sands13237ac2008-06-06 12:08:01 +0000424 if (VT.isFloatingPoint() || VT.isVector()) {
Owen Anderson117c9e82009-08-12 00:36:31 +0000425 EVT intVT = EVT::getIntegerVT(*DAG.getContext(), LoadedVT.getSizeInBits());
Nadav Roteme0f84d32012-08-09 01:56:44 +0000426 if (TLI.isTypeLegal(intVT) && TLI.isTypeLegal(LoadedVT)) {
Duncan Sands8f352fe2008-12-12 21:47:02 +0000427 // Expand to a (misaligned) integer load of the same size,
428 // then bitconvert to floating point or vector.
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000429 SDValue newLoad = DAG.getLoad(intVT, dl, Chain, Ptr,
430 LD->getMemOperand());
Wesley Peck527da1b2010-11-23 03:31:01 +0000431 SDValue Result = DAG.getNode(ISD::BITCAST, dl, LoadedVT, newLoad);
Nadav Roteme0f84d32012-08-09 01:56:44 +0000432 if (LoadedVT != VT)
433 Result = DAG.getNode(VT.isFloatingPoint() ? ISD::FP_EXTEND :
434 ISD::ANY_EXTEND, dl, VT, Result);
Dale Johannesen29e6ac42007-09-08 19:29:23 +0000435
Dan Gohman198b7ff2011-11-03 21:49:52 +0000436 ValResult = Result;
437 ChainResult = Chain;
438 return;
Duncan Sands8f352fe2008-12-12 21:47:02 +0000439 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000440
Chris Lattner1ffcf522010-09-21 16:36:31 +0000441 // Copy the value to a (aligned) stack slot using (unaligned) integer
442 // loads and stores, then do a (aligned) load from the stack slot.
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000443 MVT RegVT = TLI.getRegisterType(*DAG.getContext(), intVT);
Chris Lattner1ffcf522010-09-21 16:36:31 +0000444 unsigned LoadedBytes = LoadedVT.getSizeInBits() / 8;
445 unsigned RegBytes = RegVT.getSizeInBits() / 8;
446 unsigned NumRegs = (LoadedBytes + RegBytes - 1) / RegBytes;
447
448 // Make sure the stack slot is also aligned for the register type.
449 SDValue StackBase = DAG.CreateStackTemporary(LoadedVT, RegVT);
450
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000451 SDValue Increment = DAG.getConstant(RegBytes, dl, TLI.getPointerTy());
Chris Lattner1ffcf522010-09-21 16:36:31 +0000452 SmallVector<SDValue, 8> Stores;
453 SDValue StackPtr = StackBase;
454 unsigned Offset = 0;
455
456 // Do all but one copies using the full register width.
457 for (unsigned i = 1; i < NumRegs; i++) {
458 // Load one integer register's worth from the original location.
459 SDValue Load = DAG.getLoad(RegVT, dl, Chain, Ptr,
460 LD->getPointerInfo().getWithOffset(Offset),
461 LD->isVolatile(), LD->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000462 LD->isInvariant(),
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000463 MinAlign(LD->getAlignment(), Offset),
Hal Finkelcc39b672014-07-24 12:16:19 +0000464 LD->getAAInfo());
Chris Lattner1ffcf522010-09-21 16:36:31 +0000465 // Follow the load with a store to the stack slot. Remember the store.
466 Stores.push_back(DAG.getStore(Load.getValue(1), dl, Load, StackPtr,
Chris Lattner676c61d2010-09-21 18:41:36 +0000467 MachinePointerInfo(), false, false, 0));
Chris Lattner1ffcf522010-09-21 16:36:31 +0000468 // Increment the pointers.
469 Offset += RegBytes;
470 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
471 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
472 Increment);
473 }
474
475 // The last copy may be partial. Do an extending load.
476 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(),
477 8 * (LoadedBytes - Offset));
Stuart Hastings81c43062011-02-16 16:23:55 +0000478 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, RegVT, Chain, Ptr,
Chris Lattner1ffcf522010-09-21 16:36:31 +0000479 LD->getPointerInfo().getWithOffset(Offset),
480 MemVT, LD->isVolatile(),
481 LD->isNonTemporal(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000482 LD->isInvariant(),
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000483 MinAlign(LD->getAlignment(), Offset),
Hal Finkelcc39b672014-07-24 12:16:19 +0000484 LD->getAAInfo());
Chris Lattner1ffcf522010-09-21 16:36:31 +0000485 // Follow the load with a store to the stack slot. Remember the store.
486 // On big-endian machines this requires a truncating store to ensure
487 // that the bits end up in the right place.
488 Stores.push_back(DAG.getTruncStore(Load.getValue(1), dl, Load, StackPtr,
489 MachinePointerInfo(), MemVT,
490 false, false, 0));
491
492 // The order of the stores doesn't matter - say it with a TokenFactor.
Craig Topper48d114b2014-04-26 18:35:24 +0000493 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
Chris Lattner1ffcf522010-09-21 16:36:31 +0000494
495 // Finally, perform the original load only redirected to the stack slot.
Stuart Hastings81c43062011-02-16 16:23:55 +0000496 Load = DAG.getExtLoad(LD->getExtensionType(), dl, VT, TF, StackBase,
Louis Gerbarg67474e32014-07-31 21:45:05 +0000497 MachinePointerInfo(), LoadedVT, false,false, false,
498 0);
Chris Lattner1ffcf522010-09-21 16:36:31 +0000499
500 // Callers expect a MERGE_VALUES node.
Dan Gohman198b7ff2011-11-03 21:49:52 +0000501 ValResult = Load;
502 ChainResult = TF;
503 return;
Dale Johannesen29e6ac42007-09-08 19:29:23 +0000504 }
Duncan Sands13237ac2008-06-06 12:08:01 +0000505 assert(LoadedVT.isInteger() && !LoadedVT.isVector() &&
Chris Lattner09c03932007-11-19 21:38:03 +0000506 "Unaligned load of unsupported type.");
507
Dale Johannesenbf76a082008-02-27 22:36:00 +0000508 // Compute the new VT that is half the size of the old one. This is an
509 // integer MVT.
Duncan Sands13237ac2008-06-06 12:08:01 +0000510 unsigned NumBits = LoadedVT.getSizeInBits();
Owen Anderson53aa7a92009-08-10 22:56:29 +0000511 EVT NewLoadedVT;
Owen Anderson117c9e82009-08-12 00:36:31 +0000512 NewLoadedVT = EVT::getIntegerVT(*DAG.getContext(), NumBits/2);
Chris Lattner09c03932007-11-19 21:38:03 +0000513 NumBits >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000514
Chris Lattner09c03932007-11-19 21:38:03 +0000515 unsigned Alignment = LD->getAlignment();
516 unsigned IncrementSize = NumBits / 8;
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000517 ISD::LoadExtType HiExtType = LD->getExtensionType();
518
519 // If the original load is NON_EXTLOAD, the hi part load must be ZEXTLOAD.
520 if (HiExtType == ISD::NON_EXTLOAD)
521 HiExtType = ISD::ZEXTLOAD;
522
523 // Load the value in two parts
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000524 SDValue Lo, Hi;
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000525 if (TLI.isLittleEndian()) {
Stuart Hastings81c43062011-02-16 16:23:55 +0000526 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, VT, Chain, Ptr, LD->getPointerInfo(),
Chris Lattner1ffcf522010-09-21 16:36:31 +0000527 NewLoadedVT, LD->isVolatile(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000528 LD->isNonTemporal(), LD->isInvariant(), Alignment,
529 LD->getAAInfo());
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000530 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000531 DAG.getConstant(IncrementSize, dl, Ptr.getValueType()));
Stuart Hastings81c43062011-02-16 16:23:55 +0000532 Hi = DAG.getExtLoad(HiExtType, dl, VT, Chain, Ptr,
Chris Lattner1ffcf522010-09-21 16:36:31 +0000533 LD->getPointerInfo().getWithOffset(IncrementSize),
534 NewLoadedVT, LD->isVolatile(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000535 LD->isNonTemporal(),LD->isInvariant(),
536 MinAlign(Alignment, IncrementSize), LD->getAAInfo());
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000537 } else {
Stuart Hastings81c43062011-02-16 16:23:55 +0000538 Hi = DAG.getExtLoad(HiExtType, dl, VT, Chain, Ptr, LD->getPointerInfo(),
Chris Lattner1ffcf522010-09-21 16:36:31 +0000539 NewLoadedVT, LD->isVolatile(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000540 LD->isNonTemporal(), LD->isInvariant(), Alignment,
541 LD->getAAInfo());
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000542 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000543 DAG.getConstant(IncrementSize, dl, Ptr.getValueType()));
Stuart Hastings81c43062011-02-16 16:23:55 +0000544 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, VT, Chain, Ptr,
Chris Lattner1ffcf522010-09-21 16:36:31 +0000545 LD->getPointerInfo().getWithOffset(IncrementSize),
546 NewLoadedVT, LD->isVolatile(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000547 LD->isNonTemporal(), LD->isInvariant(),
548 MinAlign(Alignment, IncrementSize), LD->getAAInfo());
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000549 }
550
551 // aggregate the two parts
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000552 SDValue ShiftAmount = DAG.getConstant(NumBits, dl,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000553 TLI.getShiftAmountTy(Hi.getValueType()));
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000554 SDValue Result = DAG.getNode(ISD::SHL, dl, VT, Hi, ShiftAmount);
555 Result = DAG.getNode(ISD::OR, dl, VT, Result, Lo);
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000556
Owen Anderson9f944592009-08-11 20:47:22 +0000557 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000558 Hi.getValue(1));
559
Dan Gohman198b7ff2011-11-03 21:49:52 +0000560 ValResult = Result;
561 ChainResult = TF;
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000562}
Evan Cheng003feb02007-01-04 21:56:39 +0000563
Sanjay Pateleb4a4d52014-11-21 18:58:38 +0000564/// Some target cannot handle a variable insertion index for the
565/// INSERT_VECTOR_ELT instruction. In this case, it
Nate Begeman6f94f612008-04-25 18:07:40 +0000566/// is necessary to spill the vector being inserted into to memory, perform
567/// the insert there, and then read the result back.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000568SDValue SelectionDAGLegalize::
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000569PerformInsertVectorEltInMemory(SDValue Vec, SDValue Val, SDValue Idx,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000570 SDLoc dl) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000571 SDValue Tmp1 = Vec;
572 SDValue Tmp2 = Val;
573 SDValue Tmp3 = Idx;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000574
Nate Begeman6f94f612008-04-25 18:07:40 +0000575 // If the target doesn't support this, we have to spill the input vector
576 // to a temporary stack slot, update the element, then reload it. This is
577 // badness. We could also load the value into a vector register (either
578 // with a "move to register" or "extload into register" instruction, then
579 // permute it into place, if the idx is a constant and if the idx is
580 // supported by the target.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000581 EVT VT = Tmp1.getValueType();
582 EVT EltVT = VT.getVectorElementType();
583 EVT IdxVT = Tmp3.getValueType();
584 EVT PtrVT = TLI.getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000585 SDValue StackPtr = DAG.CreateStackTemporary(VT);
Nate Begeman6f94f612008-04-25 18:07:40 +0000586
Evan Cheng0e9d9ca2009-10-18 18:16:27 +0000587 int SPFI = cast<FrameIndexSDNode>(StackPtr.getNode())->getIndex();
588
Nate Begeman6f94f612008-04-25 18:07:40 +0000589 // Store the vector.
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000590 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, Tmp1, StackPtr,
Chris Lattnera35499e2010-09-21 07:32:19 +0000591 MachinePointerInfo::getFixedStack(SPFI),
David Greene39c6d012010-02-15 17:00:31 +0000592 false, false, 0);
Nate Begeman6f94f612008-04-25 18:07:40 +0000593
594 // Truncate or zero extend offset to target pointer type.
Duncan Sands11dd4242008-06-08 20:54:56 +0000595 unsigned CastOpc = IdxVT.bitsGT(PtrVT) ? ISD::TRUNCATE : ISD::ZERO_EXTEND;
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000596 Tmp3 = DAG.getNode(CastOpc, dl, PtrVT, Tmp3);
Nate Begeman6f94f612008-04-25 18:07:40 +0000597 // Add the offset to the index.
Dan Gohman9b80f862010-02-25 15:20:39 +0000598 unsigned EltSize = EltVT.getSizeInBits()/8;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000599 Tmp3 = DAG.getNode(ISD::MUL, dl, IdxVT, Tmp3,
600 DAG.getConstant(EltSize, dl, IdxVT));
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000601 SDValue StackPtr2 = DAG.getNode(ISD::ADD, dl, IdxVT, Tmp3, StackPtr);
Nate Begeman6f94f612008-04-25 18:07:40 +0000602 // Store the scalar value.
Chris Lattnera35499e2010-09-21 07:32:19 +0000603 Ch = DAG.getTruncStore(Ch, dl, Tmp2, StackPtr2, MachinePointerInfo(), EltVT,
David Greene39c6d012010-02-15 17:00:31 +0000604 false, false, 0);
Nate Begeman6f94f612008-04-25 18:07:40 +0000605 // Load the updated vector.
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000606 return DAG.getLoad(VT, dl, Ch, StackPtr,
Stephen Lincfe7f352013-07-08 00:37:03 +0000607 MachinePointerInfo::getFixedStack(SPFI), false, false,
Pete Cooper82cd9e82011-11-08 18:42:53 +0000608 false, 0);
Nate Begeman6f94f612008-04-25 18:07:40 +0000609}
610
Mon P Wang4dd832d2008-12-09 05:46:39 +0000611
Eli Friedmana8f9a022009-05-27 02:16:40 +0000612SDValue SelectionDAGLegalize::
Andrew Trickef9de2a2013-05-25 02:42:55 +0000613ExpandINSERT_VECTOR_ELT(SDValue Vec, SDValue Val, SDValue Idx, SDLoc dl) {
Eli Friedmana8f9a022009-05-27 02:16:40 +0000614 if (ConstantSDNode *InsertPos = dyn_cast<ConstantSDNode>(Idx)) {
615 // SCALAR_TO_VECTOR requires that the type of the value being inserted
616 // match the element type of the vector being created, except for
617 // integers in which case the inserted value can be over width.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000618 EVT EltVT = Vec.getValueType().getVectorElementType();
Eli Friedmana8f9a022009-05-27 02:16:40 +0000619 if (Val.getValueType() == EltVT ||
620 (EltVT.isInteger() && Val.getValueType().bitsGE(EltVT))) {
621 SDValue ScVec = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
622 Vec.getValueType(), Val);
623
624 unsigned NumElts = Vec.getValueType().getVectorNumElements();
625 // We generate a shuffle of InVec and ScVec, so the shuffle mask
626 // should be 0,1,2,3,4,5... with the appropriate element replaced with
627 // elt 0 of the RHS.
628 SmallVector<int, 8> ShufOps;
629 for (unsigned i = 0; i != NumElts; ++i)
630 ShufOps.push_back(i != InsertPos->getZExtValue() ? i : NumElts);
631
632 return DAG.getVectorShuffle(Vec.getValueType(), dl, Vec, ScVec,
633 &ShufOps[0]);
634 }
635 }
636 return PerformInsertVectorEltInMemory(Vec, Val, Idx, dl);
637}
638
Eli Friedmanaee3f622009-06-06 07:04:42 +0000639SDValue SelectionDAGLegalize::OptimizeFloatStore(StoreSDNode* ST) {
640 // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr'
641 // FIXME: We shouldn't do this for TargetConstantFP's.
642 // FIXME: move this to the DAG Combiner! Note that we can't regress due
643 // to phase ordering between legalized code and the dag combiner. This
644 // probably means that we need to integrate dag combiner and legalizer
645 // together.
646 // We generally can't do this one for long doubles.
Nadav Rotem2a148662012-07-11 11:02:16 +0000647 SDValue Chain = ST->getChain();
648 SDValue Ptr = ST->getBasePtr();
Eli Friedmanaee3f622009-06-06 07:04:42 +0000649 unsigned Alignment = ST->getAlignment();
650 bool isVolatile = ST->isVolatile();
David Greene39c6d012010-02-15 17:00:31 +0000651 bool isNonTemporal = ST->isNonTemporal();
Hal Finkelcc39b672014-07-24 12:16:19 +0000652 AAMDNodes AAInfo = ST->getAAInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000653 SDLoc dl(ST);
Eli Friedmanaee3f622009-06-06 07:04:42 +0000654 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(ST->getValue())) {
Owen Anderson9f944592009-08-11 20:47:22 +0000655 if (CFP->getValueType(0) == MVT::f32 &&
Dan Gohmane49e7422011-07-15 22:39:09 +0000656 TLI.isTypeLegal(MVT::i32)) {
Nadav Rotem2a148662012-07-11 11:02:16 +0000657 SDValue Con = DAG.getConstant(CFP->getValueAPF().
Eli Friedmanaee3f622009-06-06 07:04:42 +0000658 bitcastToAPInt().zextOrTrunc(32),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000659 SDLoc(CFP), MVT::i32);
Nadav Rotem2a148662012-07-11 11:02:16 +0000660 return DAG.getStore(Chain, dl, Con, Ptr, ST->getPointerInfo(),
Hal Finkelcc39b672014-07-24 12:16:19 +0000661 isVolatile, isNonTemporal, Alignment, AAInfo);
Chris Lattner6963c1f2010-09-21 17:42:31 +0000662 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000663
Chris Lattner6963c1f2010-09-21 17:42:31 +0000664 if (CFP->getValueType(0) == MVT::f64) {
Eli Friedmanaee3f622009-06-06 07:04:42 +0000665 // If this target supports 64-bit registers, do a single 64-bit store.
Dan Gohmane49e7422011-07-15 22:39:09 +0000666 if (TLI.isTypeLegal(MVT::i64)) {
Nadav Rotem2a148662012-07-11 11:02:16 +0000667 SDValue Con = DAG.getConstant(CFP->getValueAPF().bitcastToAPInt().
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000668 zextOrTrunc(64), SDLoc(CFP), MVT::i64);
Nadav Rotem2a148662012-07-11 11:02:16 +0000669 return DAG.getStore(Chain, dl, Con, Ptr, ST->getPointerInfo(),
Hal Finkelcc39b672014-07-24 12:16:19 +0000670 isVolatile, isNonTemporal, Alignment, AAInfo);
Chris Lattner6963c1f2010-09-21 17:42:31 +0000671 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000672
Dan Gohmane49e7422011-07-15 22:39:09 +0000673 if (TLI.isTypeLegal(MVT::i32) && !ST->isVolatile()) {
Eli Friedmanaee3f622009-06-06 07:04:42 +0000674 // Otherwise, if the target supports 32-bit registers, use 2 32-bit
675 // stores. If the target supports neither 32- nor 64-bits, this
676 // xform is certainly not worth it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000677 const APInt &IntVal = CFP->getValueAPF().bitcastToAPInt();
678 SDValue Lo = DAG.getConstant(IntVal.trunc(32), dl, MVT::i32);
679 SDValue Hi = DAG.getConstant(IntVal.lshr(32).trunc(32), dl, MVT::i32);
Eli Friedmanaee3f622009-06-06 07:04:42 +0000680 if (TLI.isBigEndian()) std::swap(Lo, Hi);
681
Nadav Rotem2a148662012-07-11 11:02:16 +0000682 Lo = DAG.getStore(Chain, dl, Lo, Ptr, ST->getPointerInfo(), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +0000683 isNonTemporal, Alignment, AAInfo);
Nadav Rotem2a148662012-07-11 11:02:16 +0000684 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000685 DAG.getConstant(4, dl, Ptr.getValueType()));
Nadav Rotem2a148662012-07-11 11:02:16 +0000686 Hi = DAG.getStore(Chain, dl, Hi, Ptr,
Chris Lattner6963c1f2010-09-21 17:42:31 +0000687 ST->getPointerInfo().getWithOffset(4),
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000688 isVolatile, isNonTemporal, MinAlign(Alignment, 4U),
Hal Finkelcc39b672014-07-24 12:16:19 +0000689 AAInfo);
Eli Friedmanaee3f622009-06-06 07:04:42 +0000690
Owen Anderson9f944592009-08-11 20:47:22 +0000691 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo, Hi);
Eli Friedmanaee3f622009-06-06 07:04:42 +0000692 }
693 }
694 }
Craig Topperc0196b12014-04-14 00:51:57 +0000695 return SDValue(nullptr, 0);
Eli Friedmanaee3f622009-06-06 07:04:42 +0000696}
697
Nadav Rotemde6fd282012-07-11 08:52:09 +0000698void SelectionDAGLegalize::LegalizeStoreOps(SDNode *Node) {
699 StoreSDNode *ST = cast<StoreSDNode>(Node);
Nadav Rotem2a148662012-07-11 11:02:16 +0000700 SDValue Chain = ST->getChain();
701 SDValue Ptr = ST->getBasePtr();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000702 SDLoc dl(Node);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000703
704 unsigned Alignment = ST->getAlignment();
705 bool isVolatile = ST->isVolatile();
706 bool isNonTemporal = ST->isNonTemporal();
Hal Finkelcc39b672014-07-24 12:16:19 +0000707 AAMDNodes AAInfo = ST->getAAInfo();
Nadav Rotemde6fd282012-07-11 08:52:09 +0000708
709 if (!ST->isTruncatingStore()) {
710 if (SDNode *OptStore = OptimizeFloatStore(ST).getNode()) {
711 ReplaceNode(ST, OptStore);
712 return;
713 }
714
715 {
Nadav Rotem2a148662012-07-11 11:02:16 +0000716 SDValue Value = ST->getValue();
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +0000717 MVT VT = Value.getSimpleValueType();
Nadav Rotemde6fd282012-07-11 08:52:09 +0000718 switch (TLI.getOperationAction(ISD::STORE, VT)) {
719 default: llvm_unreachable("This action is not supported yet!");
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000720 case TargetLowering::Legal: {
Nadav Rotemde6fd282012-07-11 08:52:09 +0000721 // If this is an unaligned store and the target doesn't support it,
722 // expand it.
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000723 unsigned AS = ST->getAddressSpace();
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000724 unsigned Align = ST->getAlignment();
725 if (!TLI.allowsMisalignedMemoryAccesses(ST->getMemoryVT(), AS, Align)) {
Nadav Rotemde6fd282012-07-11 08:52:09 +0000726 Type *Ty = ST->getMemoryVT().getTypeForEVT(*DAG.getContext());
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000727 unsigned ABIAlignment= TLI.getDataLayout()->getABITypeAlignment(Ty);
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000728 if (Align < ABIAlignment)
Sanjay Patelb06441a2014-11-21 18:05:59 +0000729 ExpandUnalignedStore(cast<StoreSDNode>(Node), DAG, TLI, this);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000730 }
731 break;
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000732 }
Nadav Rotem2a148662012-07-11 11:02:16 +0000733 case TargetLowering::Custom: {
734 SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG);
Hal Finkelcec70132015-02-24 12:59:47 +0000735 if (Res && Res != SDValue(Node, 0))
Nadav Rotem2a148662012-07-11 11:02:16 +0000736 ReplaceNode(SDValue(Node, 0), Res);
737 return;
738 }
Nadav Rotemde6fd282012-07-11 08:52:09 +0000739 case TargetLowering::Promote: {
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +0000740 MVT NVT = TLI.getTypeToPromoteTo(ISD::STORE, VT);
Tom Stellardb785bd72012-12-10 21:41:54 +0000741 assert(NVT.getSizeInBits() == VT.getSizeInBits() &&
742 "Can only promote stores to same size type");
743 Value = DAG.getNode(ISD::BITCAST, dl, NVT, Value);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000744 SDValue Result =
Nadav Rotem2a148662012-07-11 11:02:16 +0000745 DAG.getStore(Chain, dl, Value, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +0000746 ST->getPointerInfo(), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +0000747 isNonTemporal, Alignment, AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000748 ReplaceNode(SDValue(Node, 0), Result);
749 break;
750 }
751 }
752 return;
753 }
754 } else {
Nadav Rotem2a148662012-07-11 11:02:16 +0000755 SDValue Value = ST->getValue();
Nadav Rotemde6fd282012-07-11 08:52:09 +0000756
757 EVT StVT = ST->getMemoryVT();
758 unsigned StWidth = StVT.getSizeInBits();
759
760 if (StWidth != StVT.getStoreSizeInBits()) {
761 // Promote to a byte-sized store with upper bits zero if not
762 // storing an integral number of bytes. For example, promote
763 // TRUNCSTORE:i1 X -> TRUNCSTORE:i8 (and X, 1)
764 EVT NVT = EVT::getIntegerVT(*DAG.getContext(),
765 StVT.getStoreSizeInBits());
Nadav Rotem2a148662012-07-11 11:02:16 +0000766 Value = DAG.getZeroExtendInReg(Value, dl, StVT);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000767 SDValue Result =
Nadav Rotem2a148662012-07-11 11:02:16 +0000768 DAG.getTruncStore(Chain, dl, Value, Ptr, ST->getPointerInfo(),
Sanjay Patelb06441a2014-11-21 18:05:59 +0000769 NVT, isVolatile, isNonTemporal, Alignment, AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000770 ReplaceNode(SDValue(Node, 0), Result);
771 } else if (StWidth & (StWidth - 1)) {
772 // If not storing a power-of-2 number of bits, expand as two stores.
773 assert(!StVT.isVector() && "Unsupported truncstore!");
774 unsigned RoundWidth = 1 << Log2_32(StWidth);
775 assert(RoundWidth < StWidth);
776 unsigned ExtraWidth = StWidth - RoundWidth;
777 assert(ExtraWidth < RoundWidth);
778 assert(!(RoundWidth % 8) && !(ExtraWidth % 8) &&
779 "Store size not an integral number of bytes!");
780 EVT RoundVT = EVT::getIntegerVT(*DAG.getContext(), RoundWidth);
781 EVT ExtraVT = EVT::getIntegerVT(*DAG.getContext(), ExtraWidth);
782 SDValue Lo, Hi;
783 unsigned IncrementSize;
784
785 if (TLI.isLittleEndian()) {
786 // TRUNCSTORE:i24 X -> TRUNCSTORE:i16 X, TRUNCSTORE@+2:i8 (srl X, 16)
787 // Store the bottom RoundWidth bits.
Nadav Rotem2a148662012-07-11 11:02:16 +0000788 Lo = DAG.getTruncStore(Chain, dl, Value, Ptr, ST->getPointerInfo(),
Nadav Rotemde6fd282012-07-11 08:52:09 +0000789 RoundVT,
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000790 isVolatile, isNonTemporal, Alignment,
Hal Finkelcc39b672014-07-24 12:16:19 +0000791 AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000792
793 // Store the remaining ExtraWidth bits.
794 IncrementSize = RoundWidth / 8;
Nadav Rotem2a148662012-07-11 11:02:16 +0000795 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000796 DAG.getConstant(IncrementSize, dl,
797 Ptr.getValueType()));
Nadav Rotem2a148662012-07-11 11:02:16 +0000798 Hi = DAG.getNode(ISD::SRL, dl, Value.getValueType(), Value,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000799 DAG.getConstant(RoundWidth, dl,
Jack Carter5c0af482013-11-19 23:43:22 +0000800 TLI.getShiftAmountTy(Value.getValueType())));
Nadav Rotem2a148662012-07-11 11:02:16 +0000801 Hi = DAG.getTruncStore(Chain, dl, Hi, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +0000802 ST->getPointerInfo().getWithOffset(IncrementSize),
803 ExtraVT, isVolatile, isNonTemporal,
Hal Finkelcc39b672014-07-24 12:16:19 +0000804 MinAlign(Alignment, IncrementSize), AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000805 } else {
806 // Big endian - avoid unaligned stores.
807 // TRUNCSTORE:i24 X -> TRUNCSTORE:i16 (srl X, 8), TRUNCSTORE@+2:i8 X
808 // Store the top RoundWidth bits.
Nadav Rotem2a148662012-07-11 11:02:16 +0000809 Hi = DAG.getNode(ISD::SRL, dl, Value.getValueType(), Value,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000810 DAG.getConstant(ExtraWidth, dl,
Jack Carter5c0af482013-11-19 23:43:22 +0000811 TLI.getShiftAmountTy(Value.getValueType())));
Nadav Rotem2a148662012-07-11 11:02:16 +0000812 Hi = DAG.getTruncStore(Chain, dl, Hi, Ptr, ST->getPointerInfo(),
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000813 RoundVT, isVolatile, isNonTemporal, Alignment,
Hal Finkelcc39b672014-07-24 12:16:19 +0000814 AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000815
816 // Store the remaining ExtraWidth bits.
817 IncrementSize = RoundWidth / 8;
Nadav Rotem2a148662012-07-11 11:02:16 +0000818 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000819 DAG.getConstant(IncrementSize, dl,
820 Ptr.getValueType()));
Nadav Rotem2a148662012-07-11 11:02:16 +0000821 Lo = DAG.getTruncStore(Chain, dl, Value, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +0000822 ST->getPointerInfo().getWithOffset(IncrementSize),
823 ExtraVT, isVolatile, isNonTemporal,
Hal Finkelcc39b672014-07-24 12:16:19 +0000824 MinAlign(Alignment, IncrementSize), AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000825 }
826
827 // The order of the stores doesn't matter.
828 SDValue Result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo, Hi);
829 ReplaceNode(SDValue(Node, 0), Result);
830 } else {
Patrik Hagglundd7cdcf82012-12-19 08:28:51 +0000831 switch (TLI.getTruncStoreAction(ST->getValue().getSimpleValueType(),
832 StVT.getSimpleVT())) {
Nadav Rotemde6fd282012-07-11 08:52:09 +0000833 default: llvm_unreachable("This action is not supported yet!");
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000834 case TargetLowering::Legal: {
835 unsigned AS = ST->getAddressSpace();
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000836 unsigned Align = ST->getAlignment();
Nadav Rotemde6fd282012-07-11 08:52:09 +0000837 // If this is an unaligned store and the target doesn't support it,
838 // expand it.
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000839 if (!TLI.allowsMisalignedMemoryAccesses(ST->getMemoryVT(), AS, Align)) {
Nadav Rotemde6fd282012-07-11 08:52:09 +0000840 Type *Ty = ST->getMemoryVT().getTypeForEVT(*DAG.getContext());
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000841 unsigned ABIAlignment= TLI.getDataLayout()->getABITypeAlignment(Ty);
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000842 if (Align < ABIAlignment)
Nadav Rotemde6fd282012-07-11 08:52:09 +0000843 ExpandUnalignedStore(cast<StoreSDNode>(Node), DAG, TLI, this);
844 }
845 break;
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000846 }
Nadav Rotem2a148662012-07-11 11:02:16 +0000847 case TargetLowering::Custom: {
848 SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG);
Hal Finkelcec70132015-02-24 12:59:47 +0000849 if (Res && Res != SDValue(Node, 0))
Nadav Rotem2a148662012-07-11 11:02:16 +0000850 ReplaceNode(SDValue(Node, 0), Res);
851 return;
852 }
Nadav Rotemde6fd282012-07-11 08:52:09 +0000853 case TargetLowering::Expand:
854 assert(!StVT.isVector() &&
855 "Vector Stores are handled in LegalizeVectorOps");
856
857 // TRUNCSTORE:i16 i32 -> STORE i16
Nadav Rotem2a148662012-07-11 11:02:16 +0000858 assert(TLI.isTypeLegal(StVT) &&
859 "Do not know how to expand this store!");
860 Value = DAG.getNode(ISD::TRUNCATE, dl, StVT, Value);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000861 SDValue Result =
Nadav Rotem2a148662012-07-11 11:02:16 +0000862 DAG.getStore(Chain, dl, Value, Ptr, ST->getPointerInfo(),
Hal Finkelcc39b672014-07-24 12:16:19 +0000863 isVolatile, isNonTemporal, Alignment, AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000864 ReplaceNode(SDValue(Node, 0), Result);
865 break;
866 }
867 }
868 }
869}
870
871void SelectionDAGLegalize::LegalizeLoadOps(SDNode *Node) {
872 LoadSDNode *LD = cast<LoadSDNode>(Node);
Nadav Rotem2a148662012-07-11 11:02:16 +0000873 SDValue Chain = LD->getChain(); // The chain.
874 SDValue Ptr = LD->getBasePtr(); // The base pointer.
875 SDValue Value; // The value returned by the load op.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000876 SDLoc dl(Node);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000877
878 ISD::LoadExtType ExtType = LD->getExtensionType();
879 if (ExtType == ISD::NON_EXTLOAD) {
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +0000880 MVT VT = Node->getSimpleValueType(0);
Nadav Rotem2a148662012-07-11 11:02:16 +0000881 SDValue RVal = SDValue(Node, 0);
882 SDValue RChain = SDValue(Node, 1);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000883
884 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
885 default: llvm_unreachable("This action is not supported yet!");
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000886 case TargetLowering::Legal: {
887 unsigned AS = LD->getAddressSpace();
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000888 unsigned Align = LD->getAlignment();
Evan Chengc5735992012-09-18 01:34:40 +0000889 // If this is an unaligned load and the target doesn't support it,
890 // expand it.
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000891 if (!TLI.allowsMisalignedMemoryAccesses(LD->getMemoryVT(), AS, Align)) {
Evan Chengc5735992012-09-18 01:34:40 +0000892 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
893 unsigned ABIAlignment =
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000894 TLI.getDataLayout()->getABITypeAlignment(Ty);
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000895 if (Align < ABIAlignment){
Evan Chengc5735992012-09-18 01:34:40 +0000896 ExpandUnalignedLoad(cast<LoadSDNode>(Node), DAG, TLI, RVal, RChain);
897 }
898 }
899 break;
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000900 }
Nadav Rotem2a148662012-07-11 11:02:16 +0000901 case TargetLowering::Custom: {
Evan Chengc5735992012-09-18 01:34:40 +0000902 SDValue Res = TLI.LowerOperation(RVal, DAG);
903 if (Res.getNode()) {
904 RVal = Res;
905 RChain = Res.getValue(1);
906 }
907 break;
Nadav Rotem2a148662012-07-11 11:02:16 +0000908 }
Nadav Rotemde6fd282012-07-11 08:52:09 +0000909 case TargetLowering::Promote: {
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +0000910 MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), VT);
Tom Stellard30e2aa52012-12-10 21:41:58 +0000911 assert(NVT.getSizeInBits() == VT.getSizeInBits() &&
912 "Can only promote loads to same size type");
Nadav Rotemde6fd282012-07-11 08:52:09 +0000913
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000914 SDValue Res = DAG.getLoad(NVT, dl, Chain, Ptr, LD->getMemOperand());
Nadav Rotem2a148662012-07-11 11:02:16 +0000915 RVal = DAG.getNode(ISD::BITCAST, dl, VT, Res);
916 RChain = Res.getValue(1);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000917 break;
918 }
919 }
Nadav Rotem2a148662012-07-11 11:02:16 +0000920 if (RChain.getNode() != Node) {
921 assert(RVal.getNode() != Node && "Load must be completely replaced");
922 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), RVal);
923 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), RChain);
Chandler Carruth411fb402014-07-26 05:49:40 +0000924 if (UpdatedNodes) {
925 UpdatedNodes->insert(RVal.getNode());
926 UpdatedNodes->insert(RChain.getNode());
927 }
Nadav Rotemde6fd282012-07-11 08:52:09 +0000928 ReplacedNode(Node);
929 }
930 return;
931 }
932
933 EVT SrcVT = LD->getMemoryVT();
934 unsigned SrcWidth = SrcVT.getSizeInBits();
935 unsigned Alignment = LD->getAlignment();
936 bool isVolatile = LD->isVolatile();
937 bool isNonTemporal = LD->isNonTemporal();
Louis Gerbarg67474e32014-07-31 21:45:05 +0000938 bool isInvariant = LD->isInvariant();
Hal Finkelcc39b672014-07-24 12:16:19 +0000939 AAMDNodes AAInfo = LD->getAAInfo();
Nadav Rotemde6fd282012-07-11 08:52:09 +0000940
941 if (SrcWidth != SrcVT.getStoreSizeInBits() &&
942 // Some targets pretend to have an i1 loading operation, and actually
943 // load an i8. This trick is correct for ZEXTLOAD because the top 7
944 // bits are guaranteed to be zero; it helps the optimizers understand
945 // that these bits are zero. It is also useful for EXTLOAD, since it
946 // tells the optimizers that those bits are undefined. It would be
947 // nice to have an effective generic way of getting these benefits...
948 // Until such a way is found, don't insist on promoting i1 here.
949 (SrcVT != MVT::i1 ||
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000950 TLI.getLoadExtAction(ExtType, Node->getValueType(0), MVT::i1) ==
951 TargetLowering::Promote)) {
Nadav Rotemde6fd282012-07-11 08:52:09 +0000952 // Promote to a byte-sized load if not loading an integral number of
953 // bytes. For example, promote EXTLOAD:i20 -> EXTLOAD:i24.
954 unsigned NewWidth = SrcVT.getStoreSizeInBits();
955 EVT NVT = EVT::getIntegerVT(*DAG.getContext(), NewWidth);
956 SDValue Ch;
957
958 // The extra bits are guaranteed to be zero, since we stored them that
959 // way. A zext load from NVT thus automatically gives zext from SrcVT.
960
961 ISD::LoadExtType NewExtType =
962 ExtType == ISD::ZEXTLOAD ? ISD::ZEXTLOAD : ISD::EXTLOAD;
963
964 SDValue Result =
965 DAG.getExtLoad(NewExtType, dl, Node->getValueType(0),
Nadav Rotem2a148662012-07-11 11:02:16 +0000966 Chain, Ptr, LD->getPointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000967 NVT, isVolatile, isNonTemporal, isInvariant, Alignment,
968 AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000969
970 Ch = Result.getValue(1); // The chain.
971
972 if (ExtType == ISD::SEXTLOAD)
973 // Having the top bits zero doesn't help when sign extending.
974 Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl,
975 Result.getValueType(),
976 Result, DAG.getValueType(SrcVT));
977 else if (ExtType == ISD::ZEXTLOAD || NVT == Result.getValueType())
978 // All the top bits are guaranteed to be zero - inform the optimizers.
979 Result = DAG.getNode(ISD::AssertZext, dl,
980 Result.getValueType(), Result,
981 DAG.getValueType(SrcVT));
982
Nadav Rotem2a148662012-07-11 11:02:16 +0000983 Value = Result;
984 Chain = Ch;
Nadav Rotemde6fd282012-07-11 08:52:09 +0000985 } else if (SrcWidth & (SrcWidth - 1)) {
986 // If not loading a power-of-2 number of bits, expand as two loads.
987 assert(!SrcVT.isVector() && "Unsupported extload!");
988 unsigned RoundWidth = 1 << Log2_32(SrcWidth);
989 assert(RoundWidth < SrcWidth);
990 unsigned ExtraWidth = SrcWidth - RoundWidth;
991 assert(ExtraWidth < RoundWidth);
992 assert(!(RoundWidth % 8) && !(ExtraWidth % 8) &&
993 "Load size not an integral number of bytes!");
994 EVT RoundVT = EVT::getIntegerVT(*DAG.getContext(), RoundWidth);
995 EVT ExtraVT = EVT::getIntegerVT(*DAG.getContext(), ExtraWidth);
996 SDValue Lo, Hi, Ch;
997 unsigned IncrementSize;
998
999 if (TLI.isLittleEndian()) {
1000 // EXTLOAD:i24 -> ZEXTLOAD:i16 | (shl EXTLOAD@+2:i8, 16)
1001 // Load the bottom RoundWidth bits.
1002 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, Node->getValueType(0),
Nadav Rotem2a148662012-07-11 11:02:16 +00001003 Chain, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +00001004 LD->getPointerInfo(), RoundVT, isVolatile,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001005 isNonTemporal, isInvariant, Alignment, AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001006
1007 // Load the remaining ExtraWidth bits.
1008 IncrementSize = RoundWidth / 8;
Nadav Rotem2a148662012-07-11 11:02:16 +00001009 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001010 DAG.getConstant(IncrementSize, dl,
1011 Ptr.getValueType()));
Nadav Rotem2a148662012-07-11 11:02:16 +00001012 Hi = DAG.getExtLoad(ExtType, dl, Node->getValueType(0), Chain, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +00001013 LD->getPointerInfo().getWithOffset(IncrementSize),
Louis Gerbarg67474e32014-07-31 21:45:05 +00001014 ExtraVT, isVolatile, isNonTemporal, isInvariant,
Hal Finkelcc39b672014-07-24 12:16:19 +00001015 MinAlign(Alignment, IncrementSize), AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001016
1017 // Build a factor node to remember that this load is independent of
1018 // the other one.
1019 Ch = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
1020 Hi.getValue(1));
1021
1022 // Move the top bits to the right place.
1023 Hi = DAG.getNode(ISD::SHL, dl, Hi.getValueType(), Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001024 DAG.getConstant(RoundWidth, dl,
Jack Carter5c0af482013-11-19 23:43:22 +00001025 TLI.getShiftAmountTy(Hi.getValueType())));
Nadav Rotemde6fd282012-07-11 08:52:09 +00001026
1027 // Join the hi and lo parts.
Nadav Rotem2a148662012-07-11 11:02:16 +00001028 Value = DAG.getNode(ISD::OR, dl, Node->getValueType(0), Lo, Hi);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001029 } else {
1030 // Big endian - avoid unaligned loads.
1031 // EXTLOAD:i24 -> (shl EXTLOAD:i16, 8) | ZEXTLOAD@+2:i8
1032 // Load the top RoundWidth bits.
Nadav Rotem2a148662012-07-11 11:02:16 +00001033 Hi = DAG.getExtLoad(ExtType, dl, Node->getValueType(0), Chain, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +00001034 LD->getPointerInfo(), RoundVT, isVolatile,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001035 isNonTemporal, isInvariant, Alignment, AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001036
1037 // Load the remaining ExtraWidth bits.
1038 IncrementSize = RoundWidth / 8;
Nadav Rotem2a148662012-07-11 11:02:16 +00001039 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001040 DAG.getConstant(IncrementSize, dl,
1041 Ptr.getValueType()));
Nadav Rotemde6fd282012-07-11 08:52:09 +00001042 Lo = DAG.getExtLoad(ISD::ZEXTLOAD,
Nadav Rotem2a148662012-07-11 11:02:16 +00001043 dl, Node->getValueType(0), Chain, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +00001044 LD->getPointerInfo().getWithOffset(IncrementSize),
Louis Gerbarg67474e32014-07-31 21:45:05 +00001045 ExtraVT, isVolatile, isNonTemporal, isInvariant,
Hal Finkelcc39b672014-07-24 12:16:19 +00001046 MinAlign(Alignment, IncrementSize), AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001047
1048 // Build a factor node to remember that this load is independent of
1049 // the other one.
1050 Ch = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
1051 Hi.getValue(1));
1052
1053 // Move the top bits to the right place.
1054 Hi = DAG.getNode(ISD::SHL, dl, Hi.getValueType(), Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001055 DAG.getConstant(ExtraWidth, dl,
Jack Carter5c0af482013-11-19 23:43:22 +00001056 TLI.getShiftAmountTy(Hi.getValueType())));
Nadav Rotemde6fd282012-07-11 08:52:09 +00001057
1058 // Join the hi and lo parts.
Nadav Rotem2a148662012-07-11 11:02:16 +00001059 Value = DAG.getNode(ISD::OR, dl, Node->getValueType(0), Lo, Hi);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001060 }
1061
Nadav Rotem2a148662012-07-11 11:02:16 +00001062 Chain = Ch;
Nadav Rotemde6fd282012-07-11 08:52:09 +00001063 } else {
1064 bool isCustom = false;
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +00001065 switch (TLI.getLoadExtAction(ExtType, Node->getValueType(0),
1066 SrcVT.getSimpleVT())) {
Nadav Rotemde6fd282012-07-11 08:52:09 +00001067 default: llvm_unreachable("This action is not supported yet!");
1068 case TargetLowering::Custom:
Matt Arsenault95b714c2014-03-11 00:01:25 +00001069 isCustom = true;
1070 // FALLTHROUGH
Nadav Rotem2a148662012-07-11 11:02:16 +00001071 case TargetLowering::Legal: {
Matt Arsenault95b714c2014-03-11 00:01:25 +00001072 Value = SDValue(Node, 0);
1073 Chain = SDValue(Node, 1);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001074
Matt Arsenault95b714c2014-03-11 00:01:25 +00001075 if (isCustom) {
1076 SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG);
1077 if (Res.getNode()) {
1078 Value = Res;
1079 Chain = Res.getValue(1);
1080 }
1081 } else {
1082 // If this is an unaligned load and the target doesn't support
1083 // it, expand it.
1084 EVT MemVT = LD->getMemoryVT();
1085 unsigned AS = LD->getAddressSpace();
Matt Arsenault6f2a5262014-07-27 17:46:40 +00001086 unsigned Align = LD->getAlignment();
1087 if (!TLI.allowsMisalignedMemoryAccesses(MemVT, AS, Align)) {
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00001088 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
1089 unsigned ABIAlignment = TLI.getDataLayout()->getABITypeAlignment(Ty);
Matt Arsenault6f2a5262014-07-27 17:46:40 +00001090 if (Align < ABIAlignment){
Sanjay Patelb06441a2014-11-21 18:05:59 +00001091 ExpandUnalignedLoad(cast<LoadSDNode>(Node), DAG, TLI, Value, Chain);
Matt Arsenault95b714c2014-03-11 00:01:25 +00001092 }
1093 }
1094 }
1095 break;
Nadav Rotem2a148662012-07-11 11:02:16 +00001096 }
Nadav Rotemde6fd282012-07-11 08:52:09 +00001097 case TargetLowering::Expand:
Matt Arsenaultbd223422015-01-14 01:35:17 +00001098 if (!TLI.isLoadExtLegal(ISD::EXTLOAD, Node->getValueType(0), SrcVT)) {
1099 // If the source type is not legal, see if there is a legal extload to
1100 // an intermediate type that we can then extend further.
1101 EVT LoadVT = TLI.getRegisterType(SrcVT.getSimpleVT());
1102 if (TLI.isTypeLegal(SrcVT) || // Same as SrcVT == LoadVT?
1103 TLI.isLoadExtLegal(ExtType, LoadVT, SrcVT)) {
1104 // If we are loading a legal type, this is a non-extload followed by a
1105 // full extend.
1106 ISD::LoadExtType MidExtType =
1107 (LoadVT == SrcVT) ? ISD::NON_EXTLOAD : ExtType;
1108
1109 SDValue Load = DAG.getExtLoad(MidExtType, dl, LoadVT, Chain, Ptr,
1110 SrcVT, LD->getMemOperand());
1111 unsigned ExtendOp =
1112 ISD::getExtForLoadExtType(SrcVT.isFloatingPoint(), ExtType);
1113 Value = DAG.getNode(ExtendOp, dl, Node->getValueType(0), Load);
1114 Chain = Load.getValue(1);
Matt Arsenault95b714c2014-03-11 00:01:25 +00001115 break;
Matt Arsenault95b714c2014-03-11 00:01:25 +00001116 }
Matt Arsenault95b714c2014-03-11 00:01:25 +00001117 }
Nadav Rotemde6fd282012-07-11 08:52:09 +00001118
Matt Arsenault95b714c2014-03-11 00:01:25 +00001119 assert(!SrcVT.isVector() &&
1120 "Vector Loads are handled in LegalizeVectorOps");
Nadav Rotemde6fd282012-07-11 08:52:09 +00001121
Matt Arsenault95b714c2014-03-11 00:01:25 +00001122 // FIXME: This does not work for vectors on most targets. Sign-
1123 // and zero-extend operations are currently folded into extending
1124 // loads, whether they are legal or not, and then we end up here
1125 // without any support for legalizing them.
1126 assert(ExtType != ISD::EXTLOAD &&
1127 "EXTLOAD should always be supported!");
1128 // Turn the unsupported load into an EXTLOAD followed by an
1129 // explicit zero/sign extend inreg.
1130 SDValue Result = DAG.getExtLoad(ISD::EXTLOAD, dl,
1131 Node->getValueType(0),
1132 Chain, Ptr, SrcVT,
1133 LD->getMemOperand());
1134 SDValue ValRes;
1135 if (ExtType == ISD::SEXTLOAD)
1136 ValRes = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl,
1137 Result.getValueType(),
1138 Result, DAG.getValueType(SrcVT));
1139 else
Sanjay Patelb06441a2014-11-21 18:05:59 +00001140 ValRes = DAG.getZeroExtendInReg(Result, dl, SrcVT.getScalarType());
Matt Arsenault95b714c2014-03-11 00:01:25 +00001141 Value = ValRes;
1142 Chain = Result.getValue(1);
1143 break;
Nadav Rotemde6fd282012-07-11 08:52:09 +00001144 }
1145 }
1146
1147 // Since loads produce two values, make sure to remember that we legalized
1148 // both of them.
Nadav Rotem2a148662012-07-11 11:02:16 +00001149 if (Chain.getNode() != Node) {
1150 assert(Value.getNode() != Node && "Load must be completely replaced");
1151 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), Value);
1152 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), Chain);
Chandler Carruth411fb402014-07-26 05:49:40 +00001153 if (UpdatedNodes) {
1154 UpdatedNodes->insert(Value.getNode());
1155 UpdatedNodes->insert(Chain.getNode());
1156 }
Nadav Rotemde6fd282012-07-11 08:52:09 +00001157 ReplacedNode(Node);
1158 }
1159}
1160
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00001161/// Return a legal replacement for the given operation, with all legal operands.
Dan Gohman198b7ff2011-11-03 21:49:52 +00001162void SelectionDAGLegalize::LegalizeOp(SDNode *Node) {
Chandler Carruthb1432742014-07-28 17:55:07 +00001163 DEBUG(dbgs() << "\nLegalizing: "; Node->dump(&DAG));
1164
Dan Gohman198b7ff2011-11-03 21:49:52 +00001165 if (Node->getOpcode() == ISD::TargetConstant) // Allow illegal target nodes.
1166 return;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001167
Eli Friedman5e0d1502009-05-24 02:46:31 +00001168 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
Dan Gohmane49e7422011-07-15 22:39:09 +00001169 assert(TLI.getTypeAction(*DAG.getContext(), Node->getValueType(i)) ==
1170 TargetLowering::TypeLegal &&
Eli Friedman5e0d1502009-05-24 02:46:31 +00001171 "Unexpected illegal type!");
1172
1173 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
Dan Gohmane49e7422011-07-15 22:39:09 +00001174 assert((TLI.getTypeAction(*DAG.getContext(),
1175 Node->getOperand(i).getValueType()) ==
1176 TargetLowering::TypeLegal ||
Eli Friedman5e0d1502009-05-24 02:46:31 +00001177 Node->getOperand(i).getOpcode() == ISD::TargetConstant) &&
1178 "Unexpected illegal type!");
Chris Lattnerdc750592005-01-07 07:47:09 +00001179
Eli Friedman21d349b2009-05-27 01:25:56 +00001180 // Figure out the correct action; the way to query this varies by opcode
Bill Wendlingfb4ee9b2011-01-26 22:21:35 +00001181 TargetLowering::LegalizeAction Action = TargetLowering::Legal;
Eli Friedman21d349b2009-05-27 01:25:56 +00001182 bool SimpleFinishLegalizing = true;
Chris Lattnerdc750592005-01-07 07:47:09 +00001183 switch (Node->getOpcode()) {
Eli Friedman21d349b2009-05-27 01:25:56 +00001184 case ISD::INTRINSIC_W_CHAIN:
1185 case ISD::INTRINSIC_WO_CHAIN:
1186 case ISD::INTRINSIC_VOID:
Eli Friedman21d349b2009-05-27 01:25:56 +00001187 case ISD::STACKSAVE:
Owen Anderson9f944592009-08-11 20:47:22 +00001188 Action = TLI.getOperationAction(Node->getOpcode(), MVT::Other);
Eli Friedman21d349b2009-05-27 01:25:56 +00001189 break;
Hal Finkel71c2ba32012-03-24 03:53:52 +00001190 case ISD::VAARG:
1191 Action = TLI.getOperationAction(Node->getOpcode(),
1192 Node->getValueType(0));
1193 if (Action != TargetLowering::Promote)
1194 Action = TLI.getOperationAction(Node->getOpcode(), MVT::Other);
1195 break;
Tim Northoverfd7e4242014-07-17 10:51:23 +00001196 case ISD::FP_TO_FP16:
Eli Friedman21d349b2009-05-27 01:25:56 +00001197 case ISD::SINT_TO_FP:
1198 case ISD::UINT_TO_FP:
1199 case ISD::EXTRACT_VECTOR_ELT:
1200 Action = TLI.getOperationAction(Node->getOpcode(),
1201 Node->getOperand(0).getValueType());
1202 break;
1203 case ISD::FP_ROUND_INREG:
1204 case ISD::SIGN_EXTEND_INREG: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001205 EVT InnerType = cast<VTSDNode>(Node->getOperand(1))->getVT();
Eli Friedman21d349b2009-05-27 01:25:56 +00001206 Action = TLI.getOperationAction(Node->getOpcode(), InnerType);
1207 break;
1208 }
Eli Friedman342e8df2011-08-24 20:50:09 +00001209 case ISD::ATOMIC_STORE: {
1210 Action = TLI.getOperationAction(Node->getOpcode(),
1211 Node->getOperand(2).getValueType());
1212 break;
1213 }
Eli Friedmane1bc3792009-05-28 03:06:16 +00001214 case ISD::SELECT_CC:
1215 case ISD::SETCC:
1216 case ISD::BR_CC: {
1217 unsigned CCOperand = Node->getOpcode() == ISD::SELECT_CC ? 4 :
1218 Node->getOpcode() == ISD::SETCC ? 2 : 1;
1219 unsigned CompareOperand = Node->getOpcode() == ISD::BR_CC ? 2 : 0;
Patrik Hagglunddeee9002012-12-19 10:09:26 +00001220 MVT OpVT = Node->getOperand(CompareOperand).getSimpleValueType();
Eli Friedmane1bc3792009-05-28 03:06:16 +00001221 ISD::CondCode CCCode =
1222 cast<CondCodeSDNode>(Node->getOperand(CCOperand))->get();
1223 Action = TLI.getCondCodeAction(CCCode, OpVT);
1224 if (Action == TargetLowering::Legal) {
1225 if (Node->getOpcode() == ISD::SELECT_CC)
1226 Action = TLI.getOperationAction(Node->getOpcode(),
1227 Node->getValueType(0));
1228 else
1229 Action = TLI.getOperationAction(Node->getOpcode(), OpVT);
1230 }
1231 break;
1232 }
Eli Friedman21d349b2009-05-27 01:25:56 +00001233 case ISD::LOAD:
1234 case ISD::STORE:
Eli Friedman5df72022009-05-28 03:56:57 +00001235 // FIXME: Model these properly. LOAD and STORE are complicated, and
1236 // STORE expects the unlegalized operand in some cases.
1237 SimpleFinishLegalizing = false;
1238 break;
Eli Friedman21d349b2009-05-27 01:25:56 +00001239 case ISD::CALLSEQ_START:
1240 case ISD::CALLSEQ_END:
Eli Friedman5df72022009-05-28 03:56:57 +00001241 // FIXME: This shouldn't be necessary. These nodes have special properties
1242 // dealing with the recursive nature of legalization. Removing this
1243 // special case should be done as part of making LegalizeDAG non-recursive.
1244 SimpleFinishLegalizing = false;
1245 break;
Eli Friedman21d349b2009-05-27 01:25:56 +00001246 case ISD::EXTRACT_ELEMENT:
1247 case ISD::FLT_ROUNDS_:
Eli Friedman21d349b2009-05-27 01:25:56 +00001248 case ISD::FPOWI:
1249 case ISD::MERGE_VALUES:
1250 case ISD::EH_RETURN:
1251 case ISD::FRAME_TO_ARGS_OFFSET:
Jim Grosbachdc0a0652010-07-06 23:44:52 +00001252 case ISD::EH_SJLJ_SETJMP:
1253 case ISD::EH_SJLJ_LONGJMP:
Eli Friedmand6f28342009-05-27 03:33:44 +00001254 // These operations lie about being legal: when they claim to be legal,
1255 // they should actually be expanded.
Eli Friedman21d349b2009-05-27 01:25:56 +00001256 Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
1257 if (Action == TargetLowering::Legal)
1258 Action = TargetLowering::Expand;
1259 break;
Duncan Sandsa0984362011-09-06 13:37:06 +00001260 case ISD::INIT_TRAMPOLINE:
1261 case ISD::ADJUST_TRAMPOLINE:
Eli Friedman21d349b2009-05-27 01:25:56 +00001262 case ISD::FRAMEADDR:
1263 case ISD::RETURNADDR:
Eli Friedman2892d822009-05-27 12:20:41 +00001264 // These operations lie about being legal: when they claim to be legal,
1265 // they should actually be custom-lowered.
1266 Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
1267 if (Action == TargetLowering::Legal)
1268 Action = TargetLowering::Custom;
Eli Friedman21d349b2009-05-27 01:25:56 +00001269 break;
Renato Golinc7aea402014-05-06 16:51:25 +00001270 case ISD::READ_REGISTER:
1271 case ISD::WRITE_REGISTER:
1272 // Named register is legal in the DAG, but blocked by register name
1273 // selection if not implemented by target (to chose the correct register)
1274 // They'll be converted to Copy(To/From)Reg.
1275 Action = TargetLowering::Legal;
1276 break;
Shuxin Yangcdde0592012-10-19 20:11:16 +00001277 case ISD::DEBUGTRAP:
1278 Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
1279 if (Action == TargetLowering::Expand) {
1280 // replace ISD::DEBUGTRAP with ISD::TRAP
1281 SDValue NewVal;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001282 NewVal = DAG.getNode(ISD::TRAP, SDLoc(Node), Node->getVTList(),
Shuxin Yang1479fcd2012-10-19 23:00:20 +00001283 Node->getOperand(0));
Shuxin Yangcdde0592012-10-19 20:11:16 +00001284 ReplaceNode(Node, NewVal.getNode());
1285 LegalizeOp(NewVal.getNode());
1286 return;
1287 }
1288 break;
1289
Chris Lattnerdc750592005-01-07 07:47:09 +00001290 default:
Chris Lattner3eb86932005-05-14 06:34:48 +00001291 if (Node->getOpcode() >= ISD::BUILTIN_OP_END) {
Eli Friedman21d349b2009-05-27 01:25:56 +00001292 Action = TargetLowering::Legal;
1293 } else {
1294 Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
Chris Lattner3eb86932005-05-14 06:34:48 +00001295 }
Eli Friedman21d349b2009-05-27 01:25:56 +00001296 break;
1297 }
1298
1299 if (SimpleFinishLegalizing) {
Peter Collingbourne8eb05fd2012-05-20 18:36:15 +00001300 SDNode *NewNode = Node;
Eli Friedman21d349b2009-05-27 01:25:56 +00001301 switch (Node->getOpcode()) {
1302 default: break;
Eli Friedman21d349b2009-05-27 01:25:56 +00001303 case ISD::SHL:
1304 case ISD::SRL:
1305 case ISD::SRA:
1306 case ISD::ROTL:
1307 case ISD::ROTR:
1308 // Legalizing shifts/rotates requires adjusting the shift amount
1309 // to the appropriate width.
Peter Collingbourne8eb05fd2012-05-20 18:36:15 +00001310 if (!Node->getOperand(1).getValueType().isVector()) {
1311 SDValue SAO =
1312 DAG.getShiftAmountOperand(Node->getOperand(0).getValueType(),
1313 Node->getOperand(1));
Dan Gohman198b7ff2011-11-03 21:49:52 +00001314 HandleSDNode Handle(SAO);
1315 LegalizeOp(SAO.getNode());
Peter Collingbourne8eb05fd2012-05-20 18:36:15 +00001316 NewNode = DAG.UpdateNodeOperands(Node, Node->getOperand(0),
1317 Handle.getValue());
Dan Gohman198b7ff2011-11-03 21:49:52 +00001318 }
Eli Friedman21d349b2009-05-27 01:25:56 +00001319 break;
Dan Gohman4906f732009-08-18 23:36:17 +00001320 case ISD::SRL_PARTS:
1321 case ISD::SRA_PARTS:
1322 case ISD::SHL_PARTS:
1323 // Legalizing shifts/rotates requires adjusting the shift amount
1324 // to the appropriate width.
Peter Collingbourne8eb05fd2012-05-20 18:36:15 +00001325 if (!Node->getOperand(2).getValueType().isVector()) {
1326 SDValue SAO =
1327 DAG.getShiftAmountOperand(Node->getOperand(0).getValueType(),
1328 Node->getOperand(2));
Dan Gohman198b7ff2011-11-03 21:49:52 +00001329 HandleSDNode Handle(SAO);
1330 LegalizeOp(SAO.getNode());
Peter Collingbourne8eb05fd2012-05-20 18:36:15 +00001331 NewNode = DAG.UpdateNodeOperands(Node, Node->getOperand(0),
1332 Node->getOperand(1),
1333 Handle.getValue());
Dan Gohman198b7ff2011-11-03 21:49:52 +00001334 }
Dan Gohman2fa67c92009-08-18 23:52:48 +00001335 break;
Eli Friedman21d349b2009-05-27 01:25:56 +00001336 }
1337
Dan Gohman198b7ff2011-11-03 21:49:52 +00001338 if (NewNode != Node) {
Chandler Carruth411fb402014-07-26 05:49:40 +00001339 ReplaceNode(Node, NewNode);
Dan Gohman198b7ff2011-11-03 21:49:52 +00001340 Node = NewNode;
1341 }
Eli Friedman21d349b2009-05-27 01:25:56 +00001342 switch (Action) {
1343 case TargetLowering::Legal:
Dan Gohman198b7ff2011-11-03 21:49:52 +00001344 return;
Nadav Rotem2a148662012-07-11 11:02:16 +00001345 case TargetLowering::Custom: {
Eli Friedman21d349b2009-05-27 01:25:56 +00001346 // FIXME: The handling for custom lowering with multiple results is
1347 // a complete mess.
Nadav Rotem2a148662012-07-11 11:02:16 +00001348 SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG);
1349 if (Res.getNode()) {
Chandler Carruth98655fa2014-07-26 05:52:51 +00001350 if (!(Res.getNode() != Node || Res.getResNo() != 0))
1351 return;
1352
1353 if (Node->getNumValues() == 1) {
1354 // We can just directly replace this node with the lowered value.
1355 ReplaceNode(SDValue(Node, 0), Res);
1356 return;
Eli Friedman21d349b2009-05-27 01:25:56 +00001357 }
Chandler Carruth98655fa2014-07-26 05:52:51 +00001358
1359 SmallVector<SDValue, 8> ResultVals;
1360 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
1361 ResultVals.push_back(Res.getValue(i));
1362 ReplaceNode(Node, ResultVals.data());
Dan Gohman198b7ff2011-11-03 21:49:52 +00001363 return;
Eli Friedman21d349b2009-05-27 01:25:56 +00001364 }
Nadav Rotem2a148662012-07-11 11:02:16 +00001365 }
Eli Friedman21d349b2009-05-27 01:25:56 +00001366 // FALL THROUGH
1367 case TargetLowering::Expand:
Dan Gohman198b7ff2011-11-03 21:49:52 +00001368 ExpandNode(Node);
1369 return;
Eli Friedman21d349b2009-05-27 01:25:56 +00001370 case TargetLowering::Promote:
Dan Gohman198b7ff2011-11-03 21:49:52 +00001371 PromoteNode(Node);
1372 return;
Eli Friedman21d349b2009-05-27 01:25:56 +00001373 }
1374 }
1375
1376 switch (Node->getOpcode()) {
1377 default:
Jim Laskeyc3d341e2006-07-11 17:58:07 +00001378#ifndef NDEBUG
David Greeneae4f2662010-01-05 01:24:53 +00001379 dbgs() << "NODE: ";
1380 Node->dump( &DAG);
1381 dbgs() << "\n";
Jim Laskeyc3d341e2006-07-11 17:58:07 +00001382#endif
Craig Topperee4dab52012-02-05 08:31:47 +00001383 llvm_unreachable("Do not know how to legalize this operator!");
Bill Wendlingf359fed2007-11-13 00:44:25 +00001384
Dan Gohman198b7ff2011-11-03 21:49:52 +00001385 case ISD::CALLSEQ_START:
Dan Gohman9b9c9702011-10-29 00:41:52 +00001386 case ISD::CALLSEQ_END:
Dan Gohman198b7ff2011-11-03 21:49:52 +00001387 break;
Evan Cheng31d15fa2005-12-23 07:29:34 +00001388 case ISD::LOAD: {
Nadav Rotemde6fd282012-07-11 08:52:09 +00001389 return LegalizeLoadOps(Node);
Chris Lattnera3b7ef02005-04-10 22:54:25 +00001390 }
Evan Cheng31d15fa2005-12-23 07:29:34 +00001391 case ISD::STORE: {
Nadav Rotemde6fd282012-07-11 08:52:09 +00001392 return LegalizeStoreOps(Node);
Evan Cheng31d15fa2005-12-23 07:29:34 +00001393 }
Nate Begeman7e7f4392006-02-01 07:19:44 +00001394 }
Chris Lattnerdc750592005-01-07 07:47:09 +00001395}
1396
Eli Friedman40afdb62009-05-23 22:37:25 +00001397SDValue SelectionDAGLegalize::ExpandExtractFromVectorThroughStack(SDValue Op) {
1398 SDValue Vec = Op.getOperand(0);
1399 SDValue Idx = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001400 SDLoc dl(Op);
Hal Finkel90adf0f2014-03-30 15:10:18 +00001401
1402 // Before we generate a new store to a temporary stack slot, see if there is
1403 // already one that we can use. There often is because when we scalarize
1404 // vector operations (using SelectionDAG::UnrollVectorOp for example) a whole
1405 // series of EXTRACT_VECTOR_ELT nodes are generated, one for each element in
1406 // the vector. If all are expanded here, we don't want one store per vector
1407 // element.
1408 SDValue StackPtr, Ch;
1409 for (SDNode::use_iterator UI = Vec.getNode()->use_begin(),
1410 UE = Vec.getNode()->use_end(); UI != UE; ++UI) {
1411 SDNode *User = *UI;
1412 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(User)) {
1413 if (ST->isIndexed() || ST->isTruncatingStore() ||
1414 ST->getValue() != Vec)
1415 continue;
1416
1417 // Make sure that nothing else could have stored into the destination of
1418 // this store.
1419 if (!ST->getChain().reachesChainWithoutSideEffects(DAG.getEntryNode()))
1420 continue;
1421
1422 StackPtr = ST->getBasePtr();
1423 Ch = SDValue(ST, 0);
1424 break;
1425 }
1426 }
1427
1428 if (!Ch.getNode()) {
1429 // Store the value to a temporary stack slot, then LOAD the returned part.
1430 StackPtr = DAG.CreateStackTemporary(Vec.getValueType());
1431 Ch = DAG.getStore(DAG.getEntryNode(), dl, Vec, StackPtr,
1432 MachinePointerInfo(), false, false, 0);
1433 }
Eli Friedman40afdb62009-05-23 22:37:25 +00001434
1435 // Add the offset to the index.
Dan Gohman9b80f862010-02-25 15:20:39 +00001436 unsigned EltSize =
1437 Vec.getValueType().getVectorElementType().getSizeInBits()/8;
Eli Friedman40afdb62009-05-23 22:37:25 +00001438 Idx = DAG.getNode(ISD::MUL, dl, Idx.getValueType(), Idx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001439 DAG.getConstant(EltSize, SDLoc(Vec), Idx.getValueType()));
Eli Friedman40afdb62009-05-23 22:37:25 +00001440
Matt Arsenault873bb3e2013-11-17 02:24:21 +00001441 Idx = DAG.getZExtOrTrunc(Idx, dl, TLI.getPointerTy());
Eli Friedman40afdb62009-05-23 22:37:25 +00001442 StackPtr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), Idx, StackPtr);
1443
Ahmed Bougachac8097612015-03-09 22:51:05 +00001444 SDValue NewLoad;
1445
Eli Friedman2b77eef2009-07-09 22:01:03 +00001446 if (Op.getValueType().isVector())
Ahmed Bougachac8097612015-03-09 22:51:05 +00001447 NewLoad = DAG.getLoad(Op.getValueType(), dl, Ch, StackPtr,
1448 MachinePointerInfo(), false, false, false, 0);
1449 else
1450 NewLoad = DAG.getExtLoad(
1451 ISD::EXTLOAD, dl, Op.getValueType(), Ch, StackPtr, MachinePointerInfo(),
1452 Vec.getValueType().getVectorElementType(), false, false, false, 0);
1453
1454 // Replace the chain going out of the store, by the one out of the load.
1455 DAG.ReplaceAllUsesOfValueWith(Ch, SDValue(NewLoad.getNode(), 1));
1456
1457 // We introduced a cycle though, so update the loads operands, making sure
1458 // to use the original store's chain as an incoming chain.
1459 SmallVector<SDValue, 6> NewLoadOperands(NewLoad->op_begin(),
1460 NewLoad->op_end());
1461 NewLoadOperands[0] = Ch;
1462 NewLoad =
1463 SDValue(DAG.UpdateNodeOperands(NewLoad.getNode(), NewLoadOperands), 0);
1464 return NewLoad;
Eli Friedman40afdb62009-05-23 22:37:25 +00001465}
1466
David Greenebab5e6e2011-01-26 19:13:22 +00001467SDValue SelectionDAGLegalize::ExpandInsertToVectorThroughStack(SDValue Op) {
1468 assert(Op.getValueType().isVector() && "Non-vector insert subvector!");
1469
1470 SDValue Vec = Op.getOperand(0);
1471 SDValue Part = Op.getOperand(1);
1472 SDValue Idx = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001473 SDLoc dl(Op);
David Greenebab5e6e2011-01-26 19:13:22 +00001474
1475 // Store the value to a temporary stack slot, then LOAD the returned part.
1476
1477 SDValue StackPtr = DAG.CreateStackTemporary(Vec.getValueType());
1478 int FI = cast<FrameIndexSDNode>(StackPtr.getNode())->getIndex();
1479 MachinePointerInfo PtrInfo = MachinePointerInfo::getFixedStack(FI);
1480
1481 // First store the whole vector.
1482 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, Vec, StackPtr, PtrInfo,
1483 false, false, 0);
1484
1485 // Then store the inserted part.
1486
1487 // Add the offset to the index.
1488 unsigned EltSize =
1489 Vec.getValueType().getVectorElementType().getSizeInBits()/8;
1490
1491 Idx = DAG.getNode(ISD::MUL, dl, Idx.getValueType(), Idx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001492 DAG.getConstant(EltSize, SDLoc(Vec), Idx.getValueType()));
Matt Arsenault64283bd2013-11-17 02:31:26 +00001493 Idx = DAG.getZExtOrTrunc(Idx, dl, TLI.getPointerTy());
David Greenebab5e6e2011-01-26 19:13:22 +00001494
1495 SDValue SubStackPtr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), Idx,
1496 StackPtr);
1497
1498 // Store the subvector.
Owen Andersonb5a25992014-11-18 20:50:19 +00001499 Ch = DAG.getStore(Ch, dl, Part, SubStackPtr,
David Greenebab5e6e2011-01-26 19:13:22 +00001500 MachinePointerInfo(), false, false, 0);
1501
1502 // Finally, load the updated vector.
1503 return DAG.getLoad(Op.getValueType(), dl, Ch, StackPtr, PtrInfo,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001504 false, false, false, 0);
David Greenebab5e6e2011-01-26 19:13:22 +00001505}
1506
Eli Friedmanaee3f622009-06-06 07:04:42 +00001507SDValue SelectionDAGLegalize::ExpandVectorBuildThroughStack(SDNode* Node) {
1508 // We can't handle this case efficiently. Allocate a sufficiently
1509 // aligned object on the stack, store each element into it, then load
1510 // the result as a vector.
1511 // Create the stack frame object.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001512 EVT VT = Node->getValueType(0);
Dale Johannesenb91eba32009-11-21 00:53:23 +00001513 EVT EltVT = VT.getVectorElementType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001514 SDLoc dl(Node);
Eli Friedmanaee3f622009-06-06 07:04:42 +00001515 SDValue FIPtr = DAG.CreateStackTemporary(VT);
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00001516 int FI = cast<FrameIndexSDNode>(FIPtr.getNode())->getIndex();
Chris Lattner1ffcf522010-09-21 16:36:31 +00001517 MachinePointerInfo PtrInfo = MachinePointerInfo::getFixedStack(FI);
Eli Friedmanaee3f622009-06-06 07:04:42 +00001518
1519 // Emit a store of each element to the stack slot.
1520 SmallVector<SDValue, 8> Stores;
Dan Gohman9b80f862010-02-25 15:20:39 +00001521 unsigned TypeByteSize = EltVT.getSizeInBits() / 8;
Eli Friedmanaee3f622009-06-06 07:04:42 +00001522 // Store (in the right endianness) the elements to memory.
1523 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
1524 // Ignore undef elements.
1525 if (Node->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1526
1527 unsigned Offset = TypeByteSize*i;
1528
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001529 SDValue Idx = DAG.getConstant(Offset, dl, FIPtr.getValueType());
Eli Friedmanaee3f622009-06-06 07:04:42 +00001530 Idx = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr, Idx);
1531
Dan Gohman2a8e3772010-02-25 20:30:49 +00001532 // If the destination vector element type is narrower than the source
1533 // element type, only store the bits necessary.
1534 if (EltVT.bitsLT(Node->getOperand(i).getValueType().getScalarType())) {
Dale Johannesenb91eba32009-11-21 00:53:23 +00001535 Stores.push_back(DAG.getTruncStore(DAG.getEntryNode(), dl,
Chris Lattner1ffcf522010-09-21 16:36:31 +00001536 Node->getOperand(i), Idx,
1537 PtrInfo.getWithOffset(Offset),
David Greene39c6d012010-02-15 17:00:31 +00001538 EltVT, false, false, 0));
Mon P Wang586d9972010-01-24 00:05:03 +00001539 } else
Jim Grosbach9b7755f2010-07-02 17:41:59 +00001540 Stores.push_back(DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner1ffcf522010-09-21 16:36:31 +00001541 Node->getOperand(i), Idx,
1542 PtrInfo.getWithOffset(Offset),
David Greene39c6d012010-02-15 17:00:31 +00001543 false, false, 0));
Eli Friedmanaee3f622009-06-06 07:04:42 +00001544 }
1545
1546 SDValue StoreChain;
1547 if (!Stores.empty()) // Not all undef elements?
Craig Topper48d114b2014-04-26 18:35:24 +00001548 StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
Eli Friedmanaee3f622009-06-06 07:04:42 +00001549 else
1550 StoreChain = DAG.getEntryNode();
1551
1552 // Result is a load from the stack slot.
Stephen Lincfe7f352013-07-08 00:37:03 +00001553 return DAG.getLoad(VT, dl, StoreChain, FIPtr, PtrInfo,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001554 false, false, false, 0);
Eli Friedmanaee3f622009-06-06 07:04:42 +00001555}
1556
Eli Friedman2892d822009-05-27 12:20:41 +00001557SDValue SelectionDAGLegalize::ExpandFCOPYSIGN(SDNode* Node) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001558 SDLoc dl(Node);
Eli Friedman2892d822009-05-27 12:20:41 +00001559 SDValue Tmp1 = Node->getOperand(0);
1560 SDValue Tmp2 = Node->getOperand(1);
Duncan Sands4c55f762010-03-12 11:45:06 +00001561
1562 // Get the sign bit of the RHS. First obtain a value that has the same
1563 // sign as the sign bit, i.e. negative if and only if the sign bit is 1.
Eli Friedman2892d822009-05-27 12:20:41 +00001564 SDValue SignBit;
Duncan Sands4c55f762010-03-12 11:45:06 +00001565 EVT FloatVT = Tmp2.getValueType();
1566 EVT IVT = EVT::getIntegerVT(*DAG.getContext(), FloatVT.getSizeInBits());
Dan Gohmane49e7422011-07-15 22:39:09 +00001567 if (TLI.isTypeLegal(IVT)) {
Duncan Sands4c55f762010-03-12 11:45:06 +00001568 // Convert to an integer with the same sign bit.
Wesley Peck527da1b2010-11-23 03:31:01 +00001569 SignBit = DAG.getNode(ISD::BITCAST, dl, IVT, Tmp2);
Eli Friedman2892d822009-05-27 12:20:41 +00001570 } else {
Duncan Sands4c55f762010-03-12 11:45:06 +00001571 // Store the float to memory, then load the sign part out as an integer.
1572 MVT LoadTy = TLI.getPointerTy();
1573 // First create a temporary that is aligned for both the load and store.
1574 SDValue StackPtr = DAG.CreateStackTemporary(FloatVT, LoadTy);
1575 // Then store the float to it.
Eli Friedman2892d822009-05-27 12:20:41 +00001576 SDValue Ch =
Chris Lattner676c61d2010-09-21 18:41:36 +00001577 DAG.getStore(DAG.getEntryNode(), dl, Tmp2, StackPtr, MachinePointerInfo(),
David Greene39c6d012010-02-15 17:00:31 +00001578 false, false, 0);
Duncan Sands4c55f762010-03-12 11:45:06 +00001579 if (TLI.isBigEndian()) {
1580 assert(FloatVT.isByteSized() && "Unsupported floating point type!");
1581 // Load out a legal integer with the same sign bit as the float.
Chris Lattner1ffcf522010-09-21 16:36:31 +00001582 SignBit = DAG.getLoad(LoadTy, dl, Ch, StackPtr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001583 false, false, false, 0);
Duncan Sands4c55f762010-03-12 11:45:06 +00001584 } else { // Little endian
1585 SDValue LoadPtr = StackPtr;
1586 // The float may be wider than the integer we are going to load. Advance
1587 // the pointer so that the loaded integer will contain the sign bit.
1588 unsigned Strides = (FloatVT.getSizeInBits()-1)/LoadTy.getSizeInBits();
1589 unsigned ByteOffset = (Strides * LoadTy.getSizeInBits()) / 8;
Jack Carter5c0af482013-11-19 23:43:22 +00001590 LoadPtr = DAG.getNode(ISD::ADD, dl, LoadPtr.getValueType(), LoadPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001591 DAG.getConstant(ByteOffset, dl,
1592 LoadPtr.getValueType()));
Duncan Sands4c55f762010-03-12 11:45:06 +00001593 // Load a legal integer containing the sign bit.
Chris Lattner1ffcf522010-09-21 16:36:31 +00001594 SignBit = DAG.getLoad(LoadTy, dl, Ch, LoadPtr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001595 false, false, false, 0);
Duncan Sands4c55f762010-03-12 11:45:06 +00001596 // Move the sign bit to the top bit of the loaded integer.
1597 unsigned BitShift = LoadTy.getSizeInBits() -
1598 (FloatVT.getSizeInBits() - 8 * ByteOffset);
1599 assert(BitShift < LoadTy.getSizeInBits() && "Pointer advanced wrong?");
1600 if (BitShift)
1601 SignBit = DAG.getNode(ISD::SHL, dl, LoadTy, SignBit,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001602 DAG.getConstant(BitShift, dl,
Owen Andersonb2c80da2011-02-25 21:41:48 +00001603 TLI.getShiftAmountTy(SignBit.getValueType())));
Duncan Sands4c55f762010-03-12 11:45:06 +00001604 }
Eli Friedman2892d822009-05-27 12:20:41 +00001605 }
Duncan Sands4c55f762010-03-12 11:45:06 +00001606 // Now get the sign bit proper, by seeing whether the value is negative.
Matt Arsenault758659232013-05-18 00:21:46 +00001607 SignBit = DAG.getSetCC(dl, getSetCCResultType(SignBit.getValueType()),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001608 SignBit,
1609 DAG.getConstant(0, dl, SignBit.getValueType()),
Duncan Sands4c55f762010-03-12 11:45:06 +00001610 ISD::SETLT);
Eli Friedman2892d822009-05-27 12:20:41 +00001611 // Get the absolute value of the result.
1612 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, Tmp1.getValueType(), Tmp1);
1613 // Select between the nabs and abs value based on the sign bit of
1614 // the input.
Matt Arsenaultd2f03322013-06-14 22:04:37 +00001615 return DAG.getSelect(dl, AbsVal.getValueType(), SignBit,
Jack Carter5c0af482013-11-19 23:43:22 +00001616 DAG.getNode(ISD::FNEG, dl, AbsVal.getValueType(), AbsVal),
1617 AbsVal);
Eli Friedman2892d822009-05-27 12:20:41 +00001618}
1619
Eli Friedman2892d822009-05-27 12:20:41 +00001620void SelectionDAGLegalize::ExpandDYNAMIC_STACKALLOC(SDNode* Node,
1621 SmallVectorImpl<SDValue> &Results) {
1622 unsigned SPReg = TLI.getStackPointerRegisterToSaveRestore();
1623 assert(SPReg && "Target cannot require DYNAMIC_STACKALLOC expansion and"
1624 " not tell us which reg is the stack pointer!");
Andrew Trickef9de2a2013-05-25 02:42:55 +00001625 SDLoc dl(Node);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001626 EVT VT = Node->getValueType(0);
Eli Friedman2892d822009-05-27 12:20:41 +00001627 SDValue Tmp1 = SDValue(Node, 0);
1628 SDValue Tmp2 = SDValue(Node, 1);
1629 SDValue Tmp3 = Node->getOperand(2);
1630 SDValue Chain = Tmp1.getOperand(0);
1631
1632 // Chain the dynamic stack allocation so that it doesn't modify the stack
1633 // pointer when other instructions are using the stack.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001634 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, dl, true), dl);
Eli Friedman2892d822009-05-27 12:20:41 +00001635
1636 SDValue Size = Tmp2.getOperand(1);
1637 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, VT);
1638 Chain = SP.getValue(1);
1639 unsigned Align = cast<ConstantSDNode>(Tmp3)->getZExtValue();
Eric Christopherd9134482014-08-04 21:25:23 +00001640 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00001641 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Eli Friedman2892d822009-05-27 12:20:41 +00001642 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, SP, Size); // Value
Elena Demikhovsky82a46eb2013-10-14 07:26:51 +00001643 if (Align > StackAlign)
1644 Tmp1 = DAG.getNode(ISD::AND, dl, VT, Tmp1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001645 DAG.getConstant(-(uint64_t)Align, dl, VT));
Eli Friedman2892d822009-05-27 12:20:41 +00001646 Chain = DAG.getCopyToReg(Chain, dl, SPReg, Tmp1); // Output chain
1647
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001648 Tmp2 = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, dl, true),
1649 DAG.getIntPtrConstant(0, dl, true), SDValue(), dl);
Eli Friedman2892d822009-05-27 12:20:41 +00001650
1651 Results.push_back(Tmp1);
1652 Results.push_back(Tmp2);
1653}
1654
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00001655/// Legalize a SETCC with given LHS and RHS and condition code CC on the current
1656/// target.
Daniel Sandersedc071b2013-11-21 13:24:49 +00001657///
Tom Stellard08690a12013-09-28 02:50:32 +00001658/// If the SETCC has been legalized using AND / OR, then the legalized node
Daniel Sandersedc071b2013-11-21 13:24:49 +00001659/// will be stored in LHS. RHS and CC will be set to SDValue(). NeedInvert
1660/// will be set to false.
1661///
Tom Stellard08690a12013-09-28 02:50:32 +00001662/// If the SETCC has been legalized by using getSetCCSwappedOperands(),
Daniel Sandersedc071b2013-11-21 13:24:49 +00001663/// then the values of LHS and RHS will be swapped, CC will be set to the
1664/// new condition, and NeedInvert will be set to false.
1665///
1666/// If the SETCC has been legalized using the inverse condcode, then LHS and
1667/// RHS will be unchanged, CC will set to the inverted condcode, and NeedInvert
1668/// will be set to true. The caller must invert the result of the SETCC with
Pete Cooper7fd1d722014-05-12 23:26:58 +00001669/// SelectionDAG::getLogicalNOT() or take equivalent action to swap the effect
1670/// of a true/false result.
Daniel Sandersedc071b2013-11-21 13:24:49 +00001671///
Tom Stellard08690a12013-09-28 02:50:32 +00001672/// \returns true if the SetCC has been legalized, false if it hasn't.
1673bool SelectionDAGLegalize::LegalizeSetCCCondCode(EVT VT,
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001674 SDValue &LHS, SDValue &RHS,
Dale Johannesenad00f6e2009-02-02 20:41:04 +00001675 SDValue &CC,
Daniel Sandersedc071b2013-11-21 13:24:49 +00001676 bool &NeedInvert,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001677 SDLoc dl) {
Patrik Hagglunddeee9002012-12-19 10:09:26 +00001678 MVT OpVT = LHS.getSimpleValueType();
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001679 ISD::CondCode CCCode = cast<CondCodeSDNode>(CC)->get();
Daniel Sandersedc071b2013-11-21 13:24:49 +00001680 NeedInvert = false;
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001681 switch (TLI.getCondCodeAction(CCCode, OpVT)) {
Craig Topperee4dab52012-02-05 08:31:47 +00001682 default: llvm_unreachable("Unknown condition code action!");
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001683 case TargetLowering::Legal:
1684 // Nothing to do.
1685 break;
1686 case TargetLowering::Expand: {
Tom Stellardcd428182013-09-28 02:50:38 +00001687 ISD::CondCode InvCC = ISD::getSetCCSwappedOperands(CCCode);
1688 if (TLI.isCondCodeLegal(InvCC, OpVT)) {
1689 std::swap(LHS, RHS);
1690 CC = DAG.getCondCode(InvCC);
1691 return true;
1692 }
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001693 ISD::CondCode CC1 = ISD::SETCC_INVALID, CC2 = ISD::SETCC_INVALID;
1694 unsigned Opc = 0;
1695 switch (CCCode) {
Craig Topperee4dab52012-02-05 08:31:47 +00001696 default: llvm_unreachable("Don't know how to expand this condition!");
Stephen Lincfe7f352013-07-08 00:37:03 +00001697 case ISD::SETO:
Micah Villmow0242b9b2012-10-10 20:50:51 +00001698 assert(TLI.getCondCodeAction(ISD::SETOEQ, OpVT)
1699 == TargetLowering::Legal
1700 && "If SETO is expanded, SETOEQ must be legal!");
1701 CC1 = ISD::SETOEQ; CC2 = ISD::SETOEQ; Opc = ISD::AND; break;
Stephen Lincfe7f352013-07-08 00:37:03 +00001702 case ISD::SETUO:
Micah Villmow0242b9b2012-10-10 20:50:51 +00001703 assert(TLI.getCondCodeAction(ISD::SETUNE, OpVT)
1704 == TargetLowering::Legal
1705 && "If SETUO is expanded, SETUNE must be legal!");
1706 CC1 = ISD::SETUNE; CC2 = ISD::SETUNE; Opc = ISD::OR; break;
1707 case ISD::SETOEQ:
1708 case ISD::SETOGT:
1709 case ISD::SETOGE:
1710 case ISD::SETOLT:
1711 case ISD::SETOLE:
Stephen Lincfe7f352013-07-08 00:37:03 +00001712 case ISD::SETONE:
1713 case ISD::SETUEQ:
1714 case ISD::SETUNE:
1715 case ISD::SETUGT:
1716 case ISD::SETUGE:
1717 case ISD::SETULT:
Micah Villmow0242b9b2012-10-10 20:50:51 +00001718 case ISD::SETULE:
1719 // If we are floating point, assign and break, otherwise fall through.
1720 if (!OpVT.isInteger()) {
1721 // We can use the 4th bit to tell if we are the unordered
1722 // or ordered version of the opcode.
1723 CC2 = ((unsigned)CCCode & 0x8U) ? ISD::SETUO : ISD::SETO;
1724 Opc = ((unsigned)CCCode & 0x8U) ? ISD::OR : ISD::AND;
1725 CC1 = (ISD::CondCode)(((int)CCCode & 0x7) | 0x10);
1726 break;
1727 }
1728 // Fallthrough if we are unsigned integer.
1729 case ISD::SETLE:
1730 case ISD::SETGT:
1731 case ISD::SETGE:
1732 case ISD::SETLT:
Tom Stellardcd428182013-09-28 02:50:38 +00001733 // We only support using the inverted operation, which is computed above
1734 // and not a different manner of supporting expanding these cases.
1735 llvm_unreachable("Don't know how to expand this condition!");
Daniel Sandersedc071b2013-11-21 13:24:49 +00001736 case ISD::SETNE:
1737 case ISD::SETEQ:
1738 // Try inverting the result of the inverse condition.
1739 InvCC = CCCode == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ;
1740 if (TLI.isCondCodeLegal(InvCC, OpVT)) {
1741 CC = DAG.getCondCode(InvCC);
1742 NeedInvert = true;
1743 return true;
1744 }
1745 // If inverting the condition didn't work then we have no means to expand
1746 // the condition.
1747 llvm_unreachable("Don't know how to expand this condition!");
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001748 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001749
Micah Villmow0242b9b2012-10-10 20:50:51 +00001750 SDValue SetCC1, SetCC2;
1751 if (CCCode != ISD::SETO && CCCode != ISD::SETUO) {
1752 // If we aren't the ordered or unorder operation,
1753 // then the pattern is (LHS CC1 RHS) Opc (LHS CC2 RHS).
1754 SetCC1 = DAG.getSetCC(dl, VT, LHS, RHS, CC1);
1755 SetCC2 = DAG.getSetCC(dl, VT, LHS, RHS, CC2);
1756 } else {
1757 // Otherwise, the pattern is (LHS CC1 LHS) Opc (RHS CC2 RHS)
1758 SetCC1 = DAG.getSetCC(dl, VT, LHS, LHS, CC1);
1759 SetCC2 = DAG.getSetCC(dl, VT, RHS, RHS, CC2);
1760 }
Dale Johannesenad00f6e2009-02-02 20:41:04 +00001761 LHS = DAG.getNode(Opc, dl, VT, SetCC1, SetCC2);
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001762 RHS = SDValue();
1763 CC = SDValue();
Tom Stellard08690a12013-09-28 02:50:32 +00001764 return true;
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001765 }
1766 }
Tom Stellard08690a12013-09-28 02:50:32 +00001767 return false;
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001768}
1769
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00001770/// Emit a store/load combination to the stack. This stores
Chris Lattner87bc3e72008-01-16 07:45:30 +00001771/// SrcOp to a stack slot of type SlotVT, truncating it if needed. It then does
1772/// a load from the stack slot to DestVT, extending it if needed.
1773/// The resultant code need not be legal.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001774SDValue SelectionDAGLegalize::EmitStackConvert(SDValue SrcOp,
Owen Anderson53aa7a92009-08-10 22:56:29 +00001775 EVT SlotVT,
1776 EVT DestVT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001777 SDLoc dl) {
Chris Lattner36e663d2005-12-23 00:16:34 +00001778 // Create the stack frame object.
Bob Wilsonf074ca72009-04-10 18:48:47 +00001779 unsigned SrcAlign =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001780 TLI.getDataLayout()->getPrefTypeAlignment(SrcOp.getValueType().
Owen Anderson117c9e82009-08-12 00:36:31 +00001781 getTypeForEVT(*DAG.getContext()));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001782 SDValue FIPtr = DAG.CreateStackTemporary(SlotVT, SrcAlign);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001783
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00001784 FrameIndexSDNode *StackPtrFI = cast<FrameIndexSDNode>(FIPtr);
1785 int SPFI = StackPtrFI->getIndex();
Chris Lattner6963c1f2010-09-21 17:42:31 +00001786 MachinePointerInfo PtrInfo = MachinePointerInfo::getFixedStack(SPFI);
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00001787
Duncan Sands13237ac2008-06-06 12:08:01 +00001788 unsigned SrcSize = SrcOp.getValueType().getSizeInBits();
1789 unsigned SlotSize = SlotVT.getSizeInBits();
1790 unsigned DestSize = DestVT.getSizeInBits();
Chris Lattner229907c2011-07-18 04:54:35 +00001791 Type *DestType = DestVT.getTypeForEVT(*DAG.getContext());
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001792 unsigned DestAlign = TLI.getDataLayout()->getPrefTypeAlignment(DestType);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001793
Chris Lattner87bc3e72008-01-16 07:45:30 +00001794 // Emit a store to the stack slot. Use a truncstore if the input value is
1795 // later than DestVT.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001796 SDValue Store;
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00001797
Chris Lattner87bc3e72008-01-16 07:45:30 +00001798 if (SrcSize > SlotSize)
Dale Johannesena02e45c2009-02-02 22:12:50 +00001799 Store = DAG.getTruncStore(DAG.getEntryNode(), dl, SrcOp, FIPtr,
Chris Lattner6963c1f2010-09-21 17:42:31 +00001800 PtrInfo, SlotVT, false, false, SrcAlign);
Chris Lattner87bc3e72008-01-16 07:45:30 +00001801 else {
1802 assert(SrcSize == SlotSize && "Invalid store");
Dale Johannesena02e45c2009-02-02 22:12:50 +00001803 Store = DAG.getStore(DAG.getEntryNode(), dl, SrcOp, FIPtr,
Chris Lattner6963c1f2010-09-21 17:42:31 +00001804 PtrInfo, false, false, SrcAlign);
Chris Lattner87bc3e72008-01-16 07:45:30 +00001805 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001806
Chris Lattner36e663d2005-12-23 00:16:34 +00001807 // Result is a load from the stack slot.
Chris Lattner87bc3e72008-01-16 07:45:30 +00001808 if (SlotSize == DestSize)
Chris Lattner6963c1f2010-09-21 17:42:31 +00001809 return DAG.getLoad(DestVT, dl, Store, FIPtr, PtrInfo,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001810 false, false, false, DestAlign);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001811
Chris Lattner87bc3e72008-01-16 07:45:30 +00001812 assert(SlotSize < DestSize && "Unknown extension!");
Stuart Hastings81c43062011-02-16 16:23:55 +00001813 return DAG.getExtLoad(ISD::EXTLOAD, dl, DestVT, Store, FIPtr,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001814 PtrInfo, SlotVT, false, false, false, DestAlign);
Chris Lattner36e663d2005-12-23 00:16:34 +00001815}
1816
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001817SDValue SelectionDAGLegalize::ExpandSCALAR_TO_VECTOR(SDNode *Node) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001818 SDLoc dl(Node);
Chris Lattner6be79822006-04-04 17:23:26 +00001819 // Create a vector sized/aligned stack slot, store the value to element #0,
1820 // then load the whole vector back out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001821 SDValue StackPtr = DAG.CreateStackTemporary(Node->getValueType(0));
Dan Gohman2d489b52008-02-06 22:27:42 +00001822
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00001823 FrameIndexSDNode *StackPtrFI = cast<FrameIndexSDNode>(StackPtr);
1824 int SPFI = StackPtrFI->getIndex();
1825
Duncan Sandse4ff21b2009-04-18 20:16:54 +00001826 SDValue Ch = DAG.getTruncStore(DAG.getEntryNode(), dl, Node->getOperand(0),
1827 StackPtr,
Chris Lattnera35499e2010-09-21 07:32:19 +00001828 MachinePointerInfo::getFixedStack(SPFI),
David Greene39c6d012010-02-15 17:00:31 +00001829 Node->getValueType(0).getVectorElementType(),
1830 false, false, 0);
Dale Johannesena02e45c2009-02-02 22:12:50 +00001831 return DAG.getLoad(Node->getValueType(0), dl, Ch, StackPtr,
Chris Lattnera35499e2010-09-21 07:32:19 +00001832 MachinePointerInfo::getFixedStack(SPFI),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001833 false, false, false, 0);
Chris Lattner6be79822006-04-04 17:23:26 +00001834}
1835
Hal Finkelb811b6d2014-03-31 19:42:55 +00001836static bool
1837ExpandBVWithShuffles(SDNode *Node, SelectionDAG &DAG,
1838 const TargetLowering &TLI, SDValue &Res) {
1839 unsigned NumElems = Node->getNumOperands();
1840 SDLoc dl(Node);
1841 EVT VT = Node->getValueType(0);
1842
1843 // Try to group the scalars into pairs, shuffle the pairs together, then
1844 // shuffle the pairs of pairs together, etc. until the vector has
1845 // been built. This will work only if all of the necessary shuffle masks
1846 // are legal.
1847
1848 // We do this in two phases; first to check the legality of the shuffles,
1849 // and next, assuming that all shuffles are legal, to create the new nodes.
1850 for (int Phase = 0; Phase < 2; ++Phase) {
1851 SmallVector<std::pair<SDValue, SmallVector<int, 16> >, 16> IntermedVals,
1852 NewIntermedVals;
1853 for (unsigned i = 0; i < NumElems; ++i) {
1854 SDValue V = Node->getOperand(i);
1855 if (V.getOpcode() == ISD::UNDEF)
1856 continue;
1857
1858 SDValue Vec;
1859 if (Phase)
1860 Vec = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, V);
1861 IntermedVals.push_back(std::make_pair(Vec, SmallVector<int, 16>(1, i)));
1862 }
1863
1864 while (IntermedVals.size() > 2) {
1865 NewIntermedVals.clear();
1866 for (unsigned i = 0, e = (IntermedVals.size() & ~1u); i < e; i += 2) {
1867 // This vector and the next vector are shuffled together (simply to
1868 // append the one to the other).
1869 SmallVector<int, 16> ShuffleVec(NumElems, -1);
1870
1871 SmallVector<int, 16> FinalIndices;
1872 FinalIndices.reserve(IntermedVals[i].second.size() +
1873 IntermedVals[i+1].second.size());
1874
1875 int k = 0;
1876 for (unsigned j = 0, f = IntermedVals[i].second.size(); j != f;
1877 ++j, ++k) {
1878 ShuffleVec[k] = j;
1879 FinalIndices.push_back(IntermedVals[i].second[j]);
1880 }
1881 for (unsigned j = 0, f = IntermedVals[i+1].second.size(); j != f;
1882 ++j, ++k) {
1883 ShuffleVec[k] = NumElems + j;
1884 FinalIndices.push_back(IntermedVals[i+1].second[j]);
1885 }
1886
1887 SDValue Shuffle;
1888 if (Phase)
1889 Shuffle = DAG.getVectorShuffle(VT, dl, IntermedVals[i].first,
1890 IntermedVals[i+1].first,
1891 ShuffleVec.data());
1892 else if (!TLI.isShuffleMaskLegal(ShuffleVec, VT))
1893 return false;
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +00001894 NewIntermedVals.push_back(
1895 std::make_pair(Shuffle, std::move(FinalIndices)));
Hal Finkelb811b6d2014-03-31 19:42:55 +00001896 }
1897
1898 // If we had an odd number of defined values, then append the last
1899 // element to the array of new vectors.
1900 if ((IntermedVals.size() & 1) != 0)
1901 NewIntermedVals.push_back(IntermedVals.back());
1902
1903 IntermedVals.swap(NewIntermedVals);
1904 }
1905
1906 assert(IntermedVals.size() <= 2 && IntermedVals.size() > 0 &&
1907 "Invalid number of intermediate vectors");
1908 SDValue Vec1 = IntermedVals[0].first;
1909 SDValue Vec2;
1910 if (IntermedVals.size() > 1)
1911 Vec2 = IntermedVals[1].first;
1912 else if (Phase)
1913 Vec2 = DAG.getUNDEF(VT);
1914
1915 SmallVector<int, 16> ShuffleVec(NumElems, -1);
1916 for (unsigned i = 0, e = IntermedVals[0].second.size(); i != e; ++i)
1917 ShuffleVec[IntermedVals[0].second[i]] = i;
1918 for (unsigned i = 0, e = IntermedVals[1].second.size(); i != e; ++i)
1919 ShuffleVec[IntermedVals[1].second[i]] = NumElems + i;
1920
1921 if (Phase)
1922 Res = DAG.getVectorShuffle(VT, dl, Vec1, Vec2, ShuffleVec.data());
1923 else if (!TLI.isShuffleMaskLegal(ShuffleVec, VT))
1924 return false;
1925 }
1926
1927 return true;
1928}
Chris Lattner6be79822006-04-04 17:23:26 +00001929
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00001930/// Expand a BUILD_VECTOR node on targets that don't
Dan Gohman06c60b62007-07-16 14:29:03 +00001931/// support the operation, but do support the resultant vector type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001932SDValue SelectionDAGLegalize::ExpandBUILD_VECTOR(SDNode *Node) {
Bob Wilsonf6c21952009-04-13 20:20:30 +00001933 unsigned NumElems = Node->getNumOperands();
Eli Friedman32345872009-06-07 06:52:44 +00001934 SDValue Value1, Value2;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001935 SDLoc dl(Node);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001936 EVT VT = Node->getValueType(0);
1937 EVT OpVT = Node->getOperand(0).getValueType();
1938 EVT EltVT = VT.getVectorElementType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001939
1940 // If the only non-undef value is the low element, turn this into a
Chris Lattner21e68c82006-03-20 01:52:29 +00001941 // SCALAR_TO_VECTOR node. If this is { X, X, X, X }, determine X.
Chris Lattner9cdc5a02006-03-19 06:31:19 +00001942 bool isOnlyLowElement = true;
Eli Friedman32345872009-06-07 06:52:44 +00001943 bool MoreThanTwoValues = false;
Chris Lattner77e271c2006-03-24 07:29:17 +00001944 bool isConstant = true;
Eli Friedman32345872009-06-07 06:52:44 +00001945 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001946 SDValue V = Node->getOperand(i);
Eli Friedman32345872009-06-07 06:52:44 +00001947 if (V.getOpcode() == ISD::UNDEF)
1948 continue;
1949 if (i > 0)
Chris Lattner9cdc5a02006-03-19 06:31:19 +00001950 isOnlyLowElement = false;
Eli Friedman32345872009-06-07 06:52:44 +00001951 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
Chris Lattner77e271c2006-03-24 07:29:17 +00001952 isConstant = false;
Eli Friedman32345872009-06-07 06:52:44 +00001953
1954 if (!Value1.getNode()) {
1955 Value1 = V;
1956 } else if (!Value2.getNode()) {
1957 if (V != Value1)
1958 Value2 = V;
1959 } else if (V != Value1 && V != Value2) {
1960 MoreThanTwoValues = true;
1961 }
Chris Lattner9cdc5a02006-03-19 06:31:19 +00001962 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001963
Eli Friedman32345872009-06-07 06:52:44 +00001964 if (!Value1.getNode())
1965 return DAG.getUNDEF(VT);
1966
1967 if (isOnlyLowElement)
Bob Wilsonf6c21952009-04-13 20:20:30 +00001968 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Node->getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001969
Chris Lattner77e271c2006-03-24 07:29:17 +00001970 // If all elements are constants, create a load from the constant pool.
1971 if (isConstant) {
Chris Lattner47a86bd2012-01-25 06:02:56 +00001972 SmallVector<Constant*, 16> CV;
Chris Lattner77e271c2006-03-24 07:29:17 +00001973 for (unsigned i = 0, e = NumElems; i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00001974 if (ConstantFPSDNode *V =
Chris Lattner77e271c2006-03-24 07:29:17 +00001975 dyn_cast<ConstantFPSDNode>(Node->getOperand(i))) {
Dan Gohmanec270fb2008-09-12 18:08:03 +00001976 CV.push_back(const_cast<ConstantFP *>(V->getConstantFPValue()));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001977 } else if (ConstantSDNode *V =
Bob Wilsonf074ca72009-04-10 18:48:47 +00001978 dyn_cast<ConstantSDNode>(Node->getOperand(i))) {
Dale Johannesen6f7d5b22009-11-10 23:16:41 +00001979 if (OpVT==EltVT)
1980 CV.push_back(const_cast<ConstantInt *>(V->getConstantIntValue()));
1981 else {
1982 // If OpVT and EltVT don't match, EltVT is not legal and the
1983 // element values have been promoted/truncated earlier. Undo this;
1984 // we don't want a v16i8 to become a v16i32 for example.
1985 const ConstantInt *CI = V->getConstantIntValue();
1986 CV.push_back(ConstantInt::get(EltVT.getTypeForEVT(*DAG.getContext()),
1987 CI->getZExtValue()));
1988 }
Chris Lattner77e271c2006-03-24 07:29:17 +00001989 } else {
1990 assert(Node->getOperand(i).getOpcode() == ISD::UNDEF);
Chris Lattner229907c2011-07-18 04:54:35 +00001991 Type *OpNTy = EltVT.getTypeForEVT(*DAG.getContext());
Owen Andersonb292b8c2009-07-30 23:03:37 +00001992 CV.push_back(UndefValue::get(OpNTy));
Chris Lattner77e271c2006-03-24 07:29:17 +00001993 }
1994 }
Owen Anderson4aa32952009-07-28 21:19:26 +00001995 Constant *CP = ConstantVector::get(CV);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001996 SDValue CPIdx = DAG.getConstantPool(CP, TLI.getPointerTy());
Evan Cheng1fb8aed2009-03-13 07:51:59 +00001997 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesena02e45c2009-02-02 22:12:50 +00001998 return DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnera35499e2010-09-21 07:32:19 +00001999 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002000 false, false, false, Alignment);
Chris Lattner77e271c2006-03-24 07:29:17 +00002001 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002002
Hal Finkel19775142014-03-31 17:48:10 +00002003 SmallSet<SDValue, 16> DefinedValues;
2004 for (unsigned i = 0; i < NumElems; ++i) {
2005 if (Node->getOperand(i).getOpcode() == ISD::UNDEF)
2006 continue;
2007 DefinedValues.insert(Node->getOperand(i));
2008 }
2009
Hal Finkelb811b6d2014-03-31 19:42:55 +00002010 if (TLI.shouldExpandBuildVectorWithShuffles(VT, DefinedValues.size())) {
2011 if (!MoreThanTwoValues) {
2012 SmallVector<int, 8> ShuffleVec(NumElems, -1);
2013 for (unsigned i = 0; i < NumElems; ++i) {
2014 SDValue V = Node->getOperand(i);
2015 if (V.getOpcode() == ISD::UNDEF)
2016 continue;
2017 ShuffleVec[i] = V == Value1 ? 0 : NumElems;
2018 }
2019 if (TLI.isShuffleMaskLegal(ShuffleVec, Node->getValueType(0))) {
2020 // Get the splatted value into the low element of a vector register.
2021 SDValue Vec1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value1);
2022 SDValue Vec2;
2023 if (Value2.getNode())
2024 Vec2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value2);
2025 else
2026 Vec2 = DAG.getUNDEF(VT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002027
Hal Finkelb811b6d2014-03-31 19:42:55 +00002028 // Return shuffle(LowValVec, undef, <0,0,0,0>)
2029 return DAG.getVectorShuffle(VT, dl, Vec1, Vec2, ShuffleVec.data());
2030 }
2031 } else {
2032 SDValue Res;
2033 if (ExpandBVWithShuffles(Node, DAG, TLI, Res))
2034 return Res;
Evan Cheng1d2e9952006-03-24 01:17:21 +00002035 }
2036 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002037
Eli Friedmanaee3f622009-06-06 07:04:42 +00002038 // Otherwise, we can't handle this case efficiently.
2039 return ExpandVectorBuildThroughStack(Node);
Chris Lattner9cdc5a02006-03-19 06:31:19 +00002040}
2041
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002042// Expand a node into a call to a libcall. If the result value
Chris Lattneraac464e2005-01-21 06:05:23 +00002043// does not fit into a register, return the lo part and set the hi part to the
2044// by-reg argument. If it does fit into a single register, return the result
2045// and leave the Hi part unset.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002046SDValue SelectionDAGLegalize::ExpandLibCall(RTLIB::Libcall LC, SDNode *Node,
Eli Friedmanb3554152009-05-27 02:21:29 +00002047 bool isSigned) {
Chris Lattneraac464e2005-01-21 06:05:23 +00002048 TargetLowering::ArgListTy Args;
Reid Spencere63b6512006-12-31 05:55:36 +00002049 TargetLowering::ArgListEntry Entry;
Chris Lattneraac464e2005-01-21 06:05:23 +00002050 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002051 EVT ArgVT = Node->getOperand(i).getValueType();
Chris Lattner229907c2011-07-18 04:54:35 +00002052 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelcf0da6c2009-02-17 22:15:04 +00002053 Entry.Node = Node->getOperand(i); Entry.Ty = ArgTy;
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00002054 Entry.isSExt = isSigned;
Duncan Sands4c95dbd2008-02-14 17:28:50 +00002055 Entry.isZExt = !isSigned;
Reid Spencere63b6512006-12-31 05:55:36 +00002056 Args.push_back(Entry);
Chris Lattneraac464e2005-01-21 06:05:23 +00002057 }
Bill Wendling24c79f22008-09-16 21:48:12 +00002058 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
Mon P Wang58c37942008-10-30 08:01:45 +00002059 TLI.getPointerTy());
Misha Brukman835702a2005-04-21 22:36:52 +00002060
Chris Lattner229907c2011-07-18 04:54:35 +00002061 Type *RetTy = Node->getValueType(0).getTypeForEVT(*DAG.getContext());
Evan Chengd4b08732010-11-30 23:55:39 +00002062
Evan Chengf8bad082012-04-10 01:51:00 +00002063 // By default, the input chain to this libcall is the entry node of the
2064 // function. If the libcall is going to be emitted as a tail call then
2065 // TLI.isUsedByReturnOnly will change it to the right chain if the return
2066 // node which is being folded has a non-entry input chain.
2067 SDValue InChain = DAG.getEntryNode();
2068
Evan Chengd4b08732010-11-30 23:55:39 +00002069 // isTailCall may be true since the callee does not reference caller stack
2070 // frame. Check if it's in the right position.
Evan Cheng136861d2012-04-10 03:15:18 +00002071 SDValue TCChain = InChain;
Tim Northoverf1450d82013-01-09 13:18:15 +00002072 bool isTailCall = TLI.isInTailCallPosition(DAG, Node, TCChain);
Evan Cheng136861d2012-04-10 03:15:18 +00002073 if (isTailCall)
2074 InChain = TCChain;
2075
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002076 TargetLowering::CallLoweringInfo CLI(DAG);
2077 CLI.setDebugLoc(SDLoc(Node)).setChain(InChain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002078 .setCallee(TLI.getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002079 .setTailCall(isTailCall).setSExtResult(isSigned).setZExtResult(!isSigned);
Justin Holewinskiaa583972012-05-25 16:35:28 +00002080
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002081 std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI);
Chris Lattnera5bf1032005-05-12 04:49:08 +00002082
Evan Chengd4b08732010-11-30 23:55:39 +00002083 if (!CallInfo.second.getNode())
2084 // It's a tailcall, return the chain (which is the DAG root).
2085 return DAG.getRoot();
2086
Eli Friedman4a951bf2009-05-26 08:55:52 +00002087 return CallInfo.first;
Chris Lattneraac464e2005-01-21 06:05:23 +00002088}
2089
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002090/// Generate a libcall taking the given operands as arguments
Eric Christopherbcaedb52011-04-20 01:19:45 +00002091/// and returning a result of type RetVT.
2092SDValue SelectionDAGLegalize::ExpandLibCall(RTLIB::Libcall LC, EVT RetVT,
2093 const SDValue *Ops, unsigned NumOps,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002094 bool isSigned, SDLoc dl) {
Eric Christopherbcaedb52011-04-20 01:19:45 +00002095 TargetLowering::ArgListTy Args;
2096 Args.reserve(NumOps);
Dan Gohmanae9b1682011-05-16 22:09:53 +00002097
Eric Christopherbcaedb52011-04-20 01:19:45 +00002098 TargetLowering::ArgListEntry Entry;
2099 for (unsigned i = 0; i != NumOps; ++i) {
2100 Entry.Node = Ops[i];
2101 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
2102 Entry.isSExt = isSigned;
2103 Entry.isZExt = !isSigned;
2104 Args.push_back(Entry);
2105 }
2106 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
2107 TLI.getPointerTy());
Dan Gohmanae9b1682011-05-16 22:09:53 +00002108
Chris Lattner229907c2011-07-18 04:54:35 +00002109 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002110
2111 TargetLowering::CallLoweringInfo CLI(DAG);
2112 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002113 .setCallee(TLI.getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002114 .setSExtResult(isSigned).setZExtResult(!isSigned);
2115
Justin Holewinskiaa583972012-05-25 16:35:28 +00002116 std::pair<SDValue,SDValue> CallInfo = TLI.LowerCallTo(CLI);
Dan Gohmanae9b1682011-05-16 22:09:53 +00002117
Eric Christopherbcaedb52011-04-20 01:19:45 +00002118 return CallInfo.first;
2119}
2120
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002121// Expand a node into a call to a libcall. Similar to
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002122// ExpandLibCall except that the first operand is the in-chain.
2123std::pair<SDValue, SDValue>
2124SelectionDAGLegalize::ExpandChainLibCall(RTLIB::Libcall LC,
2125 SDNode *Node,
2126 bool isSigned) {
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002127 SDValue InChain = Node->getOperand(0);
2128
2129 TargetLowering::ArgListTy Args;
2130 TargetLowering::ArgListEntry Entry;
2131 for (unsigned i = 1, e = Node->getNumOperands(); i != e; ++i) {
2132 EVT ArgVT = Node->getOperand(i).getValueType();
Chris Lattner229907c2011-07-18 04:54:35 +00002133 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002134 Entry.Node = Node->getOperand(i);
2135 Entry.Ty = ArgTy;
2136 Entry.isSExt = isSigned;
2137 Entry.isZExt = !isSigned;
2138 Args.push_back(Entry);
2139 }
2140 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
2141 TLI.getPointerTy());
2142
Chris Lattner229907c2011-07-18 04:54:35 +00002143 Type *RetTy = Node->getValueType(0).getTypeForEVT(*DAG.getContext());
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002144
2145 TargetLowering::CallLoweringInfo CLI(DAG);
2146 CLI.setDebugLoc(SDLoc(Node)).setChain(InChain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002147 .setCallee(TLI.getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002148 .setSExtResult(isSigned).setZExtResult(!isSigned);
2149
Justin Holewinskiaa583972012-05-25 16:35:28 +00002150 std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI);
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002151
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002152 return CallInfo;
2153}
2154
Eli Friedmand6f28342009-05-27 03:33:44 +00002155SDValue SelectionDAGLegalize::ExpandFPLibCall(SDNode* Node,
2156 RTLIB::Libcall Call_F32,
2157 RTLIB::Libcall Call_F64,
2158 RTLIB::Libcall Call_F80,
Tim Northover4bf47bc2013-01-08 17:09:59 +00002159 RTLIB::Libcall Call_F128,
Eli Friedmand6f28342009-05-27 03:33:44 +00002160 RTLIB::Libcall Call_PPCF128) {
2161 RTLIB::Libcall LC;
Craig Topperd9c27832013-08-15 02:44:19 +00002162 switch (Node->getSimpleValueType(0).SimpleTy) {
Craig Topperee4dab52012-02-05 08:31:47 +00002163 default: llvm_unreachable("Unexpected request for libcall!");
Owen Anderson9f944592009-08-11 20:47:22 +00002164 case MVT::f32: LC = Call_F32; break;
2165 case MVT::f64: LC = Call_F64; break;
2166 case MVT::f80: LC = Call_F80; break;
Tim Northover4bf47bc2013-01-08 17:09:59 +00002167 case MVT::f128: LC = Call_F128; break;
Owen Anderson9f944592009-08-11 20:47:22 +00002168 case MVT::ppcf128: LC = Call_PPCF128; break;
Eli Friedmand6f28342009-05-27 03:33:44 +00002169 }
2170 return ExpandLibCall(LC, Node, false);
2171}
2172
2173SDValue SelectionDAGLegalize::ExpandIntLibCall(SDNode* Node, bool isSigned,
Anton Korobeynikovf93bb392009-11-07 17:14:39 +00002174 RTLIB::Libcall Call_I8,
Eli Friedmand6f28342009-05-27 03:33:44 +00002175 RTLIB::Libcall Call_I16,
2176 RTLIB::Libcall Call_I32,
2177 RTLIB::Libcall Call_I64,
2178 RTLIB::Libcall Call_I128) {
2179 RTLIB::Libcall LC;
Craig Topperd9c27832013-08-15 02:44:19 +00002180 switch (Node->getSimpleValueType(0).SimpleTy) {
Craig Topperee4dab52012-02-05 08:31:47 +00002181 default: llvm_unreachable("Unexpected request for libcall!");
Anton Korobeynikovf93bb392009-11-07 17:14:39 +00002182 case MVT::i8: LC = Call_I8; break;
2183 case MVT::i16: LC = Call_I16; break;
2184 case MVT::i32: LC = Call_I32; break;
2185 case MVT::i64: LC = Call_I64; break;
Owen Anderson9f944592009-08-11 20:47:22 +00002186 case MVT::i128: LC = Call_I128; break;
Eli Friedmand6f28342009-05-27 03:33:44 +00002187 }
2188 return ExpandLibCall(LC, Node, isSigned);
2189}
2190
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002191/// Return true if divmod libcall is available.
Evan Chengb14ce092011-04-16 03:08:26 +00002192static bool isDivRemLibcallAvailable(SDNode *Node, bool isSigned,
2193 const TargetLowering &TLI) {
Evan Chengbd766792011-04-01 00:42:02 +00002194 RTLIB::Libcall LC;
Craig Topperd9c27832013-08-15 02:44:19 +00002195 switch (Node->getSimpleValueType(0).SimpleTy) {
Craig Topperee4dab52012-02-05 08:31:47 +00002196 default: llvm_unreachable("Unexpected request for libcall!");
Evan Chengbd766792011-04-01 00:42:02 +00002197 case MVT::i8: LC= isSigned ? RTLIB::SDIVREM_I8 : RTLIB::UDIVREM_I8; break;
2198 case MVT::i16: LC= isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break;
2199 case MVT::i32: LC= isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break;
2200 case MVT::i64: LC= isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break;
2201 case MVT::i128: LC= isSigned ? RTLIB::SDIVREM_I128:RTLIB::UDIVREM_I128; break;
2202 }
2203
Craig Topperc0196b12014-04-14 00:51:57 +00002204 return TLI.getLibcallName(LC) != nullptr;
Evan Chengb14ce092011-04-16 03:08:26 +00002205}
Evan Chengbd766792011-04-01 00:42:02 +00002206
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002207/// Only issue divrem libcall if both quotient and remainder are needed.
Evan Cheng8c2ad812012-06-21 05:56:05 +00002208static bool useDivRem(SDNode *Node, bool isSigned, bool isDIV) {
2209 // The other use might have been replaced with a divrem already.
2210 unsigned DivRemOpc = isSigned ? ISD::SDIVREM : ISD::UDIVREM;
Evan Chengbd766792011-04-01 00:42:02 +00002211 unsigned OtherOpcode = 0;
Evan Chengb14ce092011-04-16 03:08:26 +00002212 if (isSigned)
Evan Chengbd766792011-04-01 00:42:02 +00002213 OtherOpcode = isDIV ? ISD::SREM : ISD::SDIV;
Evan Chengb14ce092011-04-16 03:08:26 +00002214 else
Evan Chengbd766792011-04-01 00:42:02 +00002215 OtherOpcode = isDIV ? ISD::UREM : ISD::UDIV;
Evan Chengb14ce092011-04-16 03:08:26 +00002216
Evan Chengbd766792011-04-01 00:42:02 +00002217 SDValue Op0 = Node->getOperand(0);
2218 SDValue Op1 = Node->getOperand(1);
2219 for (SDNode::use_iterator UI = Op0.getNode()->use_begin(),
2220 UE = Op0.getNode()->use_end(); UI != UE; ++UI) {
2221 SDNode *User = *UI;
2222 if (User == Node)
2223 continue;
Evan Cheng8c2ad812012-06-21 05:56:05 +00002224 if ((User->getOpcode() == OtherOpcode || User->getOpcode() == DivRemOpc) &&
Evan Chengbd766792011-04-01 00:42:02 +00002225 User->getOperand(0) == Op0 &&
Evan Chengb14ce092011-04-16 03:08:26 +00002226 User->getOperand(1) == Op1)
2227 return true;
Evan Chengbd766792011-04-01 00:42:02 +00002228 }
Evan Chengb14ce092011-04-16 03:08:26 +00002229 return false;
2230}
Evan Chengbd766792011-04-01 00:42:02 +00002231
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002232/// Issue libcalls to __{u}divmod to compute div / rem pairs.
Evan Chengb14ce092011-04-16 03:08:26 +00002233void
2234SelectionDAGLegalize::ExpandDivRemLibCall(SDNode *Node,
2235 SmallVectorImpl<SDValue> &Results) {
2236 unsigned Opcode = Node->getOpcode();
2237 bool isSigned = Opcode == ISD::SDIVREM;
2238
2239 RTLIB::Libcall LC;
Craig Topperd9c27832013-08-15 02:44:19 +00002240 switch (Node->getSimpleValueType(0).SimpleTy) {
Craig Topperee4dab52012-02-05 08:31:47 +00002241 default: llvm_unreachable("Unexpected request for libcall!");
Evan Chengb14ce092011-04-16 03:08:26 +00002242 case MVT::i8: LC= isSigned ? RTLIB::SDIVREM_I8 : RTLIB::UDIVREM_I8; break;
2243 case MVT::i16: LC= isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break;
2244 case MVT::i32: LC= isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break;
2245 case MVT::i64: LC= isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break;
2246 case MVT::i128: LC= isSigned ? RTLIB::SDIVREM_I128:RTLIB::UDIVREM_I128; break;
Evan Chengbd766792011-04-01 00:42:02 +00002247 }
2248
2249 // The input chain to this libcall is the entry node of the function.
2250 // Legalizing the call will automatically add the previous call to the
2251 // dependence.
2252 SDValue InChain = DAG.getEntryNode();
2253
2254 EVT RetVT = Node->getValueType(0);
Chris Lattner229907c2011-07-18 04:54:35 +00002255 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Evan Chengbd766792011-04-01 00:42:02 +00002256
2257 TargetLowering::ArgListTy Args;
2258 TargetLowering::ArgListEntry Entry;
2259 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
2260 EVT ArgVT = Node->getOperand(i).getValueType();
Chris Lattner229907c2011-07-18 04:54:35 +00002261 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Evan Chengbd766792011-04-01 00:42:02 +00002262 Entry.Node = Node->getOperand(i); Entry.Ty = ArgTy;
2263 Entry.isSExt = isSigned;
2264 Entry.isZExt = !isSigned;
2265 Args.push_back(Entry);
2266 }
2267
2268 // Also pass the return address of the remainder.
2269 SDValue FIPtr = DAG.CreateStackTemporary(RetVT);
2270 Entry.Node = FIPtr;
Micah Villmow51e72462012-10-24 17:25:11 +00002271 Entry.Ty = RetTy->getPointerTo();
Evan Chengbd766792011-04-01 00:42:02 +00002272 Entry.isSExt = isSigned;
2273 Entry.isZExt = !isSigned;
2274 Args.push_back(Entry);
2275
2276 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
2277 TLI.getPointerTy());
2278
Andrew Trickef9de2a2013-05-25 02:42:55 +00002279 SDLoc dl(Node);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002280 TargetLowering::CallLoweringInfo CLI(DAG);
2281 CLI.setDebugLoc(dl).setChain(InChain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002282 .setCallee(TLI.getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002283 .setSExtResult(isSigned).setZExtResult(!isSigned);
2284
Justin Holewinskiaa583972012-05-25 16:35:28 +00002285 std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI);
Evan Chengbd766792011-04-01 00:42:02 +00002286
Evan Chengbd766792011-04-01 00:42:02 +00002287 // Remainder is loaded back from the stack frame.
Dan Gohman198b7ff2011-11-03 21:49:52 +00002288 SDValue Rem = DAG.getLoad(RetVT, dl, CallInfo.second, FIPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002289 MachinePointerInfo(), false, false, false, 0);
Evan Chengb14ce092011-04-16 03:08:26 +00002290 Results.push_back(CallInfo.first);
2291 Results.push_back(Rem);
Evan Chengbd766792011-04-01 00:42:02 +00002292}
2293
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002294/// Return true if sincos libcall is available.
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002295static bool isSinCosLibcallAvailable(SDNode *Node, const TargetLowering &TLI) {
2296 RTLIB::Libcall LC;
Craig Topperd9c27832013-08-15 02:44:19 +00002297 switch (Node->getSimpleValueType(0).SimpleTy) {
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002298 default: llvm_unreachable("Unexpected request for libcall!");
2299 case MVT::f32: LC = RTLIB::SINCOS_F32; break;
2300 case MVT::f64: LC = RTLIB::SINCOS_F64; break;
2301 case MVT::f80: LC = RTLIB::SINCOS_F80; break;
2302 case MVT::f128: LC = RTLIB::SINCOS_F128; break;
2303 case MVT::ppcf128: LC = RTLIB::SINCOS_PPCF128; break;
2304 }
Craig Topperc0196b12014-04-14 00:51:57 +00002305 return TLI.getLibcallName(LC) != nullptr;
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002306}
2307
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002308/// Return true if sincos libcall is available and can be used to combine sin
2309/// and cos.
Paul Redmondf29ddfe2013-02-15 18:45:18 +00002310static bool canCombineSinCosLibcall(SDNode *Node, const TargetLowering &TLI,
2311 const TargetMachine &TM) {
2312 if (!isSinCosLibcallAvailable(Node, TLI))
2313 return false;
2314 // GNU sin/cos functions set errno while sincos does not. Therefore
2315 // combining sin and cos is only safe if unsafe-fpmath is enabled.
2316 bool isGNU = Triple(TM.getTargetTriple()).getEnvironment() == Triple::GNU;
2317 if (isGNU && !TM.Options.UnsafeFPMath)
2318 return false;
2319 return true;
2320}
2321
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002322/// Only issue sincos libcall if both sin and cos are needed.
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002323static bool useSinCos(SDNode *Node) {
2324 unsigned OtherOpcode = Node->getOpcode() == ISD::FSIN
2325 ? ISD::FCOS : ISD::FSIN;
Stephen Lincfe7f352013-07-08 00:37:03 +00002326
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002327 SDValue Op0 = Node->getOperand(0);
2328 for (SDNode::use_iterator UI = Op0.getNode()->use_begin(),
2329 UE = Op0.getNode()->use_end(); UI != UE; ++UI) {
2330 SDNode *User = *UI;
2331 if (User == Node)
2332 continue;
2333 // The other user might have been turned into sincos already.
2334 if (User->getOpcode() == OtherOpcode || User->getOpcode() == ISD::FSINCOS)
2335 return true;
2336 }
2337 return false;
2338}
2339
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002340/// Issue libcalls to sincos to compute sin / cos pairs.
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002341void
2342SelectionDAGLegalize::ExpandSinCosLibCall(SDNode *Node,
2343 SmallVectorImpl<SDValue> &Results) {
2344 RTLIB::Libcall LC;
Craig Topperd9c27832013-08-15 02:44:19 +00002345 switch (Node->getSimpleValueType(0).SimpleTy) {
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002346 default: llvm_unreachable("Unexpected request for libcall!");
2347 case MVT::f32: LC = RTLIB::SINCOS_F32; break;
2348 case MVT::f64: LC = RTLIB::SINCOS_F64; break;
2349 case MVT::f80: LC = RTLIB::SINCOS_F80; break;
2350 case MVT::f128: LC = RTLIB::SINCOS_F128; break;
2351 case MVT::ppcf128: LC = RTLIB::SINCOS_PPCF128; break;
2352 }
Stephen Lincfe7f352013-07-08 00:37:03 +00002353
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002354 // The input chain to this libcall is the entry node of the function.
2355 // Legalizing the call will automatically add the previous call to the
2356 // dependence.
2357 SDValue InChain = DAG.getEntryNode();
Stephen Lincfe7f352013-07-08 00:37:03 +00002358
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002359 EVT RetVT = Node->getValueType(0);
2360 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Stephen Lincfe7f352013-07-08 00:37:03 +00002361
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002362 TargetLowering::ArgListTy Args;
2363 TargetLowering::ArgListEntry Entry;
Stephen Lincfe7f352013-07-08 00:37:03 +00002364
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002365 // Pass the argument.
2366 Entry.Node = Node->getOperand(0);
2367 Entry.Ty = RetTy;
2368 Entry.isSExt = false;
2369 Entry.isZExt = false;
2370 Args.push_back(Entry);
Stephen Lincfe7f352013-07-08 00:37:03 +00002371
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002372 // Pass the return address of sin.
2373 SDValue SinPtr = DAG.CreateStackTemporary(RetVT);
2374 Entry.Node = SinPtr;
2375 Entry.Ty = RetTy->getPointerTo();
2376 Entry.isSExt = false;
2377 Entry.isZExt = false;
2378 Args.push_back(Entry);
Stephen Lincfe7f352013-07-08 00:37:03 +00002379
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002380 // Also pass the return address of the cos.
2381 SDValue CosPtr = DAG.CreateStackTemporary(RetVT);
2382 Entry.Node = CosPtr;
2383 Entry.Ty = RetTy->getPointerTo();
2384 Entry.isSExt = false;
2385 Entry.isZExt = false;
2386 Args.push_back(Entry);
Stephen Lincfe7f352013-07-08 00:37:03 +00002387
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002388 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
2389 TLI.getPointerTy());
Stephen Lincfe7f352013-07-08 00:37:03 +00002390
Andrew Trickef9de2a2013-05-25 02:42:55 +00002391 SDLoc dl(Node);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002392 TargetLowering::CallLoweringInfo CLI(DAG);
2393 CLI.setDebugLoc(dl).setChain(InChain)
2394 .setCallee(TLI.getLibcallCallingConv(LC),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002395 Type::getVoidTy(*DAG.getContext()), Callee, std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002396
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002397 std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI);
2398
2399 Results.push_back(DAG.getLoad(RetVT, dl, CallInfo.second, SinPtr,
2400 MachinePointerInfo(), false, false, false, 0));
2401 Results.push_back(DAG.getLoad(RetVT, dl, CallInfo.second, CosPtr,
2402 MachinePointerInfo(), false, false, false, 0));
2403}
2404
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002405/// This function is responsible for legalizing a
Chris Lattner689bdcc2006-01-28 08:25:58 +00002406/// INT_TO_FP operation of the specified operand when the target requests that
2407/// we expand it. At this point, we know that the result and operand types are
2408/// legal for the target.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002409SDValue SelectionDAGLegalize::ExpandLegalINT_TO_FP(bool isSigned,
2410 SDValue Op0,
Owen Anderson53aa7a92009-08-10 22:56:29 +00002411 EVT DestVT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002412 SDLoc dl) {
Akira Hatanakaadb14f52012-08-28 02:12:42 +00002413 if (Op0.getValueType() == MVT::i32 && TLI.isTypeLegal(MVT::f64)) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002414 // simple 32-bit [signed|unsigned] integer to float/double expansion
Scott Michelcf0da6c2009-02-17 22:15:04 +00002415
Chris Lattnera2c7ff32008-01-16 07:03:22 +00002416 // Get the stack frame index of a 8 byte buffer.
Owen Anderson9f944592009-08-11 20:47:22 +00002417 SDValue StackSlot = DAG.CreateStackTemporary(MVT::f64);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002418
Chris Lattner689bdcc2006-01-28 08:25:58 +00002419 // word offset constant for Hi/Lo address computation
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002420 SDValue WordOff = DAG.getConstant(sizeof(int), dl,
2421 StackSlot.getValueType());
Chris Lattner689bdcc2006-01-28 08:25:58 +00002422 // set up Hi and Lo (into buffer) address based on endian
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002423 SDValue Hi = StackSlot;
Tom Stellard838e2342013-08-26 15:06:10 +00002424 SDValue Lo = DAG.getNode(ISD::ADD, dl, StackSlot.getValueType(),
2425 StackSlot, WordOff);
Chris Lattner9ea1b3f2006-03-23 05:29:04 +00002426 if (TLI.isLittleEndian())
2427 std::swap(Hi, Lo);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002428
Chris Lattner689bdcc2006-01-28 08:25:58 +00002429 // if signed map to unsigned space
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002430 SDValue Op0Mapped;
Chris Lattner689bdcc2006-01-28 08:25:58 +00002431 if (isSigned) {
2432 // constant used to invert sign bit (signed to unsigned mapping)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002433 SDValue SignBit = DAG.getConstant(0x80000000u, dl, MVT::i32);
Owen Anderson9f944592009-08-11 20:47:22 +00002434 Op0Mapped = DAG.getNode(ISD::XOR, dl, MVT::i32, Op0, SignBit);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002435 } else {
2436 Op0Mapped = Op0;
2437 }
2438 // store the lo of the constructed double - based on integer input
Dale Johannesen8525d832009-02-02 19:03:57 +00002439 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00002440 Op0Mapped, Lo, MachinePointerInfo(),
David Greene39c6d012010-02-15 17:00:31 +00002441 false, false, 0);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002442 // initial hi portion of constructed double
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002443 SDValue InitialHi = DAG.getConstant(0x43300000u, dl, MVT::i32);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002444 // store the hi of the constructed double - biased exponent
Chris Lattner676c61d2010-09-21 18:41:36 +00002445 SDValue Store2 = DAG.getStore(Store1, dl, InitialHi, Hi,
2446 MachinePointerInfo(),
2447 false, false, 0);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002448 // load the constructed double
Chris Lattner1ffcf522010-09-21 16:36:31 +00002449 SDValue Load = DAG.getLoad(MVT::f64, dl, Store2, StackSlot,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002450 MachinePointerInfo(), false, false, false, 0);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002451 // FP constant to bias correct the final result
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002452 SDValue Bias = DAG.getConstantFP(isSigned ?
Bob Wilsonf074ca72009-04-10 18:48:47 +00002453 BitsToDouble(0x4330000080000000ULL) :
2454 BitsToDouble(0x4330000000000000ULL),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002455 dl, MVT::f64);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002456 // subtract the bias
Owen Anderson9f944592009-08-11 20:47:22 +00002457 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Load, Bias);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002458 // final result
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002459 SDValue Result;
Chris Lattner689bdcc2006-01-28 08:25:58 +00002460 // handle final rounding
Owen Anderson9f944592009-08-11 20:47:22 +00002461 if (DestVT == MVT::f64) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002462 // do nothing
2463 Result = Sub;
Owen Anderson9f944592009-08-11 20:47:22 +00002464 } else if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesen8525d832009-02-02 19:03:57 +00002465 Result = DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002466 DAG.getIntPtrConstant(0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00002467 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesen8525d832009-02-02 19:03:57 +00002468 Result = DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002469 }
2470 return Result;
2471 }
2472 assert(!isSigned && "Legalize cannot Expand SINT_TO_FP for i64 yet");
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002473 // Code below here assumes !isSigned without checking again.
Dan Gohman14e450f2010-03-06 00:00:55 +00002474
2475 // Implementation of unsigned i64 to f64 following the algorithm in
2476 // __floatundidf in compiler_rt. This implementation has the advantage
2477 // of performing rounding correctly, both in the default rounding mode
2478 // and in all alternate rounding modes.
2479 // TODO: Generalize this for use with other types.
2480 if (Op0.getValueType() == MVT::i64 && DestVT == MVT::f64) {
2481 SDValue TwoP52 =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002482 DAG.getConstant(UINT64_C(0x4330000000000000), dl, MVT::i64);
Dan Gohman14e450f2010-03-06 00:00:55 +00002483 SDValue TwoP84PlusTwoP52 =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002484 DAG.getConstantFP(BitsToDouble(UINT64_C(0x4530000000100000)), dl,
2485 MVT::f64);
Dan Gohman14e450f2010-03-06 00:00:55 +00002486 SDValue TwoP84 =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002487 DAG.getConstant(UINT64_C(0x4530000000000000), dl, MVT::i64);
Dan Gohman14e450f2010-03-06 00:00:55 +00002488
2489 SDValue Lo = DAG.getZeroExtendInReg(Op0, dl, MVT::i32);
2490 SDValue Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Op0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002491 DAG.getConstant(32, dl, MVT::i64));
Dan Gohman14e450f2010-03-06 00:00:55 +00002492 SDValue LoOr = DAG.getNode(ISD::OR, dl, MVT::i64, Lo, TwoP52);
2493 SDValue HiOr = DAG.getNode(ISD::OR, dl, MVT::i64, Hi, TwoP84);
Wesley Peck527da1b2010-11-23 03:31:01 +00002494 SDValue LoFlt = DAG.getNode(ISD::BITCAST, dl, MVT::f64, LoOr);
2495 SDValue HiFlt = DAG.getNode(ISD::BITCAST, dl, MVT::f64, HiOr);
Jim Grosbach9b7755f2010-07-02 17:41:59 +00002496 SDValue HiSub = DAG.getNode(ISD::FSUB, dl, MVT::f64, HiFlt,
2497 TwoP84PlusTwoP52);
Dan Gohman14e450f2010-03-06 00:00:55 +00002498 return DAG.getNode(ISD::FADD, dl, MVT::f64, LoFlt, HiSub);
2499 }
2500
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002501 // Implementation of unsigned i64 to f32.
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002502 // TODO: Generalize this for use with other types.
2503 if (Op0.getValueType() == MVT::i64 && DestVT == MVT::f32) {
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002504 // For unsigned conversions, convert them to signed conversions using the
2505 // algorithm from the x86_64 __floatundidf in compiler_rt.
2506 if (!isSigned) {
2507 SDValue Fast = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, Op0);
Wesley Peck527da1b2010-11-23 03:31:01 +00002508
Owen Andersonb2c80da2011-02-25 21:41:48 +00002509 SDValue ShiftConst =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002510 DAG.getConstant(1, dl, TLI.getShiftAmountTy(Op0.getValueType()));
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002511 SDValue Shr = DAG.getNode(ISD::SRL, dl, MVT::i64, Op0, ShiftConst);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002512 SDValue AndConst = DAG.getConstant(1, dl, MVT::i64);
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002513 SDValue And = DAG.getNode(ISD::AND, dl, MVT::i64, Op0, AndConst);
2514 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i64, And, Shr);
Wesley Peck527da1b2010-11-23 03:31:01 +00002515
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002516 SDValue SignCvt = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, Or);
2517 SDValue Slow = DAG.getNode(ISD::FADD, dl, MVT::f32, SignCvt, SignCvt);
Wesley Peck527da1b2010-11-23 03:31:01 +00002518
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002519 // TODO: This really should be implemented using a branch rather than a
Wesley Peck527da1b2010-11-23 03:31:01 +00002520 // select. We happen to get lucky and machinesink does the right
2521 // thing most of the time. This would be a good candidate for a
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002522 //pseudo-op, or, even better, for whole-function isel.
Matt Arsenault758659232013-05-18 00:21:46 +00002523 SDValue SignBitTest = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002524 Op0, DAG.getConstant(0, dl, MVT::i64), ISD::SETLT);
Matt Arsenaultd2f03322013-06-14 22:04:37 +00002525 return DAG.getSelect(dl, MVT::f32, SignBitTest, Slow, Fast);
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002526 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002527
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002528 // Otherwise, implement the fully general conversion.
Wesley Peck527da1b2010-11-23 03:31:01 +00002529
Jim Grosbach9b7755f2010-07-02 17:41:59 +00002530 SDValue And = DAG.getNode(ISD::AND, dl, MVT::i64, Op0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002531 DAG.getConstant(UINT64_C(0xfffffffffffff800), dl, MVT::i64));
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002532 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i64, And,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002533 DAG.getConstant(UINT64_C(0x800), dl, MVT::i64));
Jim Grosbach9b7755f2010-07-02 17:41:59 +00002534 SDValue And2 = DAG.getNode(ISD::AND, dl, MVT::i64, Op0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002535 DAG.getConstant(UINT64_C(0x7ff), dl, MVT::i64));
2536 SDValue Ne = DAG.getSetCC(dl, getSetCCResultType(MVT::i64), And2,
2537 DAG.getConstant(UINT64_C(0), dl, MVT::i64),
2538 ISD::SETNE);
Matt Arsenaultd2f03322013-06-14 22:04:37 +00002539 SDValue Sel = DAG.getSelect(dl, MVT::i64, Ne, Or, Op0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002540 SDValue Ge = DAG.getSetCC(dl, getSetCCResultType(MVT::i64), Op0,
2541 DAG.getConstant(UINT64_C(0x0020000000000000), dl,
2542 MVT::i64),
2543 ISD::SETUGE);
Matt Arsenaultd2f03322013-06-14 22:04:37 +00002544 SDValue Sel2 = DAG.getSelect(dl, MVT::i64, Ge, Sel, Op0);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002545 EVT SHVT = TLI.getShiftAmountTy(Sel2.getValueType());
Wesley Peck527da1b2010-11-23 03:31:01 +00002546
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002547 SDValue Sh = DAG.getNode(ISD::SRL, dl, MVT::i64, Sel2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002548 DAG.getConstant(32, dl, SHVT));
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002549 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Sh);
2550 SDValue Fcvt = DAG.getNode(ISD::UINT_TO_FP, dl, MVT::f64, Trunc);
2551 SDValue TwoP32 =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002552 DAG.getConstantFP(BitsToDouble(UINT64_C(0x41f0000000000000)), dl,
2553 MVT::f64);
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002554 SDValue Fmul = DAG.getNode(ISD::FMUL, dl, MVT::f64, TwoP32, Fcvt);
2555 SDValue Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Sel2);
2556 SDValue Fcvt2 = DAG.getNode(ISD::UINT_TO_FP, dl, MVT::f64, Lo);
2557 SDValue Fadd = DAG.getNode(ISD::FADD, dl, MVT::f64, Fmul, Fcvt2);
2558 return DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Fadd,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002559 DAG.getIntPtrConstant(0, dl));
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002560 }
2561
Dan Gohman998c7c22010-03-05 02:40:23 +00002562 SDValue Tmp1 = DAG.getNode(ISD::SINT_TO_FP, dl, DestVT, Op0);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002563
Matt Arsenault758659232013-05-18 00:21:46 +00002564 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(Op0.getValueType()),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002565 Op0,
2566 DAG.getConstant(0, dl, Op0.getValueType()),
Dan Gohman998c7c22010-03-05 02:40:23 +00002567 ISD::SETLT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002568 SDValue Zero = DAG.getIntPtrConstant(0, dl),
2569 Four = DAG.getIntPtrConstant(4, dl);
Matt Arsenaultd2f03322013-06-14 22:04:37 +00002570 SDValue CstOffset = DAG.getSelect(dl, Zero.getValueType(),
Dan Gohman998c7c22010-03-05 02:40:23 +00002571 SignSet, Four, Zero);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002572
Dan Gohman998c7c22010-03-05 02:40:23 +00002573 // If the sign bit of the integer is set, the large number will be treated
2574 // as a negative number. To counteract this, the dynamic code adds an
2575 // offset depending on the data type.
2576 uint64_t FF;
Craig Topperd9c27832013-08-15 02:44:19 +00002577 switch (Op0.getSimpleValueType().SimpleTy) {
Craig Topperee4dab52012-02-05 08:31:47 +00002578 default: llvm_unreachable("Unsupported integer type!");
Dan Gohman998c7c22010-03-05 02:40:23 +00002579 case MVT::i8 : FF = 0x43800000ULL; break; // 2^8 (as a float)
2580 case MVT::i16: FF = 0x47800000ULL; break; // 2^16 (as a float)
2581 case MVT::i32: FF = 0x4F800000ULL; break; // 2^32 (as a float)
2582 case MVT::i64: FF = 0x5F800000ULL; break; // 2^64 (as a float)
2583 }
2584 if (TLI.isLittleEndian()) FF <<= 32;
2585 Constant *FudgeFactor = ConstantInt::get(
2586 Type::getInt64Ty(*DAG.getContext()), FF);
2587
2588 SDValue CPIdx = DAG.getConstantPool(FudgeFactor, TLI.getPointerTy());
2589 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Tom Stellard838e2342013-08-26 15:06:10 +00002590 CPIdx = DAG.getNode(ISD::ADD, dl, CPIdx.getValueType(), CPIdx, CstOffset);
Dan Gohman998c7c22010-03-05 02:40:23 +00002591 Alignment = std::min(Alignment, 4u);
2592 SDValue FudgeInReg;
2593 if (DestVT == MVT::f32)
2594 FudgeInReg = DAG.getLoad(MVT::f32, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnera35499e2010-09-21 07:32:19 +00002595 MachinePointerInfo::getConstantPool(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002596 false, false, false, Alignment);
Dan Gohman998c7c22010-03-05 02:40:23 +00002597 else {
Dan Gohman198b7ff2011-11-03 21:49:52 +00002598 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, DestVT,
2599 DAG.getEntryNode(), CPIdx,
2600 MachinePointerInfo::getConstantPool(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00002601 MVT::f32, false, false, false, Alignment);
Dan Gohman198b7ff2011-11-03 21:49:52 +00002602 HandleSDNode Handle(Load);
2603 LegalizeOp(Load.getNode());
2604 FudgeInReg = Handle.getValue();
Dan Gohman998c7c22010-03-05 02:40:23 +00002605 }
2606
2607 return DAG.getNode(ISD::FADD, dl, DestVT, Tmp1, FudgeInReg);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002608}
2609
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002610/// This function is responsible for legalizing a
Chris Lattner689bdcc2006-01-28 08:25:58 +00002611/// *INT_TO_FP operation of the specified operand when the target requests that
2612/// we promote it. At this point, we know that the result and operand types are
2613/// legal for the target, and that there is a legal UINT_TO_FP or SINT_TO_FP
2614/// operation that takes a larger input.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002615SDValue SelectionDAGLegalize::PromoteLegalINT_TO_FP(SDValue LegalOp,
Owen Anderson53aa7a92009-08-10 22:56:29 +00002616 EVT DestVT,
Dale Johannesen8525d832009-02-02 19:03:57 +00002617 bool isSigned,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002618 SDLoc dl) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002619 // First step, figure out the appropriate *INT_TO_FP operation to use.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002620 EVT NewInTy = LegalOp.getValueType();
Chris Lattner689bdcc2006-01-28 08:25:58 +00002621
2622 unsigned OpToUse = 0;
2623
2624 // Scan for the appropriate larger type to use.
2625 while (1) {
Owen Anderson9f944592009-08-11 20:47:22 +00002626 NewInTy = (MVT::SimpleValueType)(NewInTy.getSimpleVT().SimpleTy+1);
Duncan Sands13237ac2008-06-06 12:08:01 +00002627 assert(NewInTy.isInteger() && "Ran out of possibilities!");
Chris Lattner689bdcc2006-01-28 08:25:58 +00002628
2629 // If the target supports SINT_TO_FP of this type, use it.
Eli Friedmane1bc3792009-05-28 03:06:16 +00002630 if (TLI.isOperationLegalOrCustom(ISD::SINT_TO_FP, NewInTy)) {
2631 OpToUse = ISD::SINT_TO_FP;
2632 break;
Chris Lattner689bdcc2006-01-28 08:25:58 +00002633 }
Chris Lattner689bdcc2006-01-28 08:25:58 +00002634 if (isSigned) continue;
2635
2636 // If the target supports UINT_TO_FP of this type, use it.
Eli Friedmane1bc3792009-05-28 03:06:16 +00002637 if (TLI.isOperationLegalOrCustom(ISD::UINT_TO_FP, NewInTy)) {
2638 OpToUse = ISD::UINT_TO_FP;
2639 break;
Chris Lattner689bdcc2006-01-28 08:25:58 +00002640 }
Chris Lattner689bdcc2006-01-28 08:25:58 +00002641
2642 // Otherwise, try a larger type.
2643 }
2644
2645 // Okay, we found the operation and type to use. Zero extend our input to the
2646 // desired type then run the operation on it.
Dale Johannesen8525d832009-02-02 19:03:57 +00002647 return DAG.getNode(OpToUse, dl, DestVT,
Chris Lattner689bdcc2006-01-28 08:25:58 +00002648 DAG.getNode(isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
Dale Johannesen8525d832009-02-02 19:03:57 +00002649 dl, NewInTy, LegalOp));
Chris Lattner689bdcc2006-01-28 08:25:58 +00002650}
2651
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002652/// This function is responsible for legalizing a
Chris Lattner689bdcc2006-01-28 08:25:58 +00002653/// FP_TO_*INT operation of the specified operand when the target requests that
2654/// we promote it. At this point, we know that the result and operand types are
2655/// legal for the target, and that there is a legal FP_TO_UINT or FP_TO_SINT
2656/// operation that returns a larger result.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002657SDValue SelectionDAGLegalize::PromoteLegalFP_TO_INT(SDValue LegalOp,
Owen Anderson53aa7a92009-08-10 22:56:29 +00002658 EVT DestVT,
Dale Johannesen8525d832009-02-02 19:03:57 +00002659 bool isSigned,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002660 SDLoc dl) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002661 // First step, figure out the appropriate FP_TO*INT operation to use.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002662 EVT NewOutTy = DestVT;
Chris Lattner689bdcc2006-01-28 08:25:58 +00002663
2664 unsigned OpToUse = 0;
2665
2666 // Scan for the appropriate larger type to use.
2667 while (1) {
Owen Anderson9f944592009-08-11 20:47:22 +00002668 NewOutTy = (MVT::SimpleValueType)(NewOutTy.getSimpleVT().SimpleTy+1);
Duncan Sands13237ac2008-06-06 12:08:01 +00002669 assert(NewOutTy.isInteger() && "Ran out of possibilities!");
Chris Lattner689bdcc2006-01-28 08:25:58 +00002670
Tim Northover65277a22014-06-15 09:27:20 +00002671 // A larger signed type can hold all unsigned values of the requested type,
2672 // so using FP_TO_SINT is valid
Eli Friedmane1bc3792009-05-28 03:06:16 +00002673 if (TLI.isOperationLegalOrCustom(ISD::FP_TO_SINT, NewOutTy)) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002674 OpToUse = ISD::FP_TO_SINT;
2675 break;
2676 }
Chris Lattner689bdcc2006-01-28 08:25:58 +00002677
Tim Northover65277a22014-06-15 09:27:20 +00002678 // However, if the value may be < 0.0, we *must* use some FP_TO_SINT.
2679 if (!isSigned && TLI.isOperationLegalOrCustom(ISD::FP_TO_UINT, NewOutTy)) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002680 OpToUse = ISD::FP_TO_UINT;
2681 break;
2682 }
Chris Lattner689bdcc2006-01-28 08:25:58 +00002683
2684 // Otherwise, try a larger type.
2685 }
2686
Scott Michelcf0da6c2009-02-17 22:15:04 +00002687
Chris Lattnerf81d5882007-11-24 07:07:01 +00002688 // Okay, we found the operation and type to use.
Dale Johannesen8525d832009-02-02 19:03:57 +00002689 SDValue Operation = DAG.getNode(OpToUse, dl, NewOutTy, LegalOp);
Duncan Sands93e180342008-07-04 11:47:58 +00002690
Chris Lattnerf81d5882007-11-24 07:07:01 +00002691 // Truncate the result of the extended FP_TO_*INT operation to the desired
2692 // size.
Dale Johannesen8525d832009-02-02 19:03:57 +00002693 return DAG.getNode(ISD::TRUNCATE, dl, DestVT, Operation);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002694}
2695
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002696/// Open code the operations for BSWAP of the specified operation.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002697SDValue SelectionDAGLegalize::ExpandBSWAP(SDValue Op, SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002698 EVT VT = Op.getValueType();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002699 EVT SHVT = TLI.getShiftAmountTy(VT);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002700 SDValue Tmp1, Tmp2, Tmp3, Tmp4, Tmp5, Tmp6, Tmp7, Tmp8;
Owen Anderson9f944592009-08-11 20:47:22 +00002701 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperee4dab52012-02-05 08:31:47 +00002702 default: llvm_unreachable("Unhandled Expand type in BSWAP!");
Owen Anderson9f944592009-08-11 20:47:22 +00002703 case MVT::i16:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002704 Tmp2 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(8, dl, SHVT));
2705 Tmp1 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(8, dl, SHVT));
Dale Johannesena02e45c2009-02-02 22:12:50 +00002706 return DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Owen Anderson9f944592009-08-11 20:47:22 +00002707 case MVT::i32:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002708 Tmp4 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(24, dl, SHVT));
2709 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(8, dl, SHVT));
2710 Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(8, dl, SHVT));
2711 Tmp1 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(24, dl, SHVT));
2712 Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp3,
2713 DAG.getConstant(0xFF0000, dl, VT));
2714 Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp2, DAG.getConstant(0xFF00, dl, VT));
Dale Johannesena02e45c2009-02-02 22:12:50 +00002715 Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp3);
2716 Tmp2 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp1);
2717 return DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp2);
Owen Anderson9f944592009-08-11 20:47:22 +00002718 case MVT::i64:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002719 Tmp8 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(56, dl, SHVT));
2720 Tmp7 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(40, dl, SHVT));
2721 Tmp6 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(24, dl, SHVT));
2722 Tmp5 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(8, dl, SHVT));
2723 Tmp4 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(8, dl, SHVT));
2724 Tmp3 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(24, dl, SHVT));
2725 Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(40, dl, SHVT));
2726 Tmp1 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(56, dl, SHVT));
2727 Tmp7 = DAG.getNode(ISD::AND, dl, VT, Tmp7,
2728 DAG.getConstant(255ULL<<48, dl, VT));
2729 Tmp6 = DAG.getNode(ISD::AND, dl, VT, Tmp6,
2730 DAG.getConstant(255ULL<<40, dl, VT));
2731 Tmp5 = DAG.getNode(ISD::AND, dl, VT, Tmp5,
2732 DAG.getConstant(255ULL<<32, dl, VT));
2733 Tmp4 = DAG.getNode(ISD::AND, dl, VT, Tmp4,
2734 DAG.getConstant(255ULL<<24, dl, VT));
2735 Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp3,
2736 DAG.getConstant(255ULL<<16, dl, VT));
2737 Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp2,
2738 DAG.getConstant(255ULL<<8 , dl, VT));
Dale Johannesena02e45c2009-02-02 22:12:50 +00002739 Tmp8 = DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp7);
2740 Tmp6 = DAG.getNode(ISD::OR, dl, VT, Tmp6, Tmp5);
2741 Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp3);
2742 Tmp2 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp1);
2743 Tmp8 = DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp6);
2744 Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp2);
2745 return DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp4);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002746 }
2747}
2748
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002749/// Expand the specified bitcount instruction into operations.
Scott Michelcf0da6c2009-02-17 22:15:04 +00002750SDValue SelectionDAGLegalize::ExpandBitCount(unsigned Opc, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002751 SDLoc dl) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002752 switch (Opc) {
Craig Topperee4dab52012-02-05 08:31:47 +00002753 default: llvm_unreachable("Cannot expand this yet!");
Chris Lattner689bdcc2006-01-28 08:25:58 +00002754 case ISD::CTPOP: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002755 EVT VT = Op.getValueType();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002756 EVT ShVT = TLI.getShiftAmountTy(VT);
Benjamin Kramerfff25172011-01-15 20:30:30 +00002757 unsigned Len = VT.getSizeInBits();
2758
Benjamin Kramerbec03ea2011-01-15 21:19:37 +00002759 assert(VT.isInteger() && Len <= 128 && Len % 8 == 0 &&
2760 "CTPOP not implemented for this type.");
2761
Benjamin Kramerfff25172011-01-15 20:30:30 +00002762 // This is the "best" algorithm from
2763 // http://graphics.stanford.edu/~seander/bithacks.html#CountBitsSetParallel
2764
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002765 SDValue Mask55 = DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x55)),
2766 dl, VT);
2767 SDValue Mask33 = DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x33)),
2768 dl, VT);
2769 SDValue Mask0F = DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x0F)),
2770 dl, VT);
2771 SDValue Mask01 = DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x01)),
2772 dl, VT);
Benjamin Kramerfff25172011-01-15 20:30:30 +00002773
2774 // v = v - ((v >> 1) & 0x55555555...)
2775 Op = DAG.getNode(ISD::SUB, dl, VT, Op,
2776 DAG.getNode(ISD::AND, dl, VT,
2777 DAG.getNode(ISD::SRL, dl, VT, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002778 DAG.getConstant(1, dl, ShVT)),
Benjamin Kramerfff25172011-01-15 20:30:30 +00002779 Mask55));
2780 // v = (v & 0x33333333...) + ((v >> 2) & 0x33333333...)
2781 Op = DAG.getNode(ISD::ADD, dl, VT,
2782 DAG.getNode(ISD::AND, dl, VT, Op, Mask33),
2783 DAG.getNode(ISD::AND, dl, VT,
2784 DAG.getNode(ISD::SRL, dl, VT, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002785 DAG.getConstant(2, dl, ShVT)),
Benjamin Kramerfff25172011-01-15 20:30:30 +00002786 Mask33));
2787 // v = (v + (v >> 4)) & 0x0F0F0F0F...
2788 Op = DAG.getNode(ISD::AND, dl, VT,
2789 DAG.getNode(ISD::ADD, dl, VT, Op,
2790 DAG.getNode(ISD::SRL, dl, VT, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002791 DAG.getConstant(4, dl, ShVT))),
Benjamin Kramerfff25172011-01-15 20:30:30 +00002792 Mask0F);
2793 // v = (v * 0x01010101...) >> (Len - 8)
2794 Op = DAG.getNode(ISD::SRL, dl, VT,
2795 DAG.getNode(ISD::MUL, dl, VT, Op, Mask01),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002796 DAG.getConstant(Len - 8, dl, ShVT));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002797
Chris Lattner689bdcc2006-01-28 08:25:58 +00002798 return Op;
2799 }
Chandler Carruth637cc6a2011-12-13 01:56:10 +00002800 case ISD::CTLZ_ZERO_UNDEF:
2801 // This trivially expands to CTLZ.
2802 return DAG.getNode(ISD::CTLZ, dl, Op.getValueType(), Op);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002803 case ISD::CTLZ: {
2804 // for now, we do this:
2805 // x = x | (x >> 1);
2806 // x = x | (x >> 2);
2807 // ...
2808 // x = x | (x >>16);
2809 // x = x | (x >>32); // for 64-bit input
2810 // return popcount(~x);
2811 //
Sanjay Patelbb292212014-09-15 19:47:44 +00002812 // Ref: "Hacker's Delight" by Henry Warren
Owen Anderson53aa7a92009-08-10 22:56:29 +00002813 EVT VT = Op.getValueType();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002814 EVT ShVT = TLI.getShiftAmountTy(VT);
Duncan Sands13237ac2008-06-06 12:08:01 +00002815 unsigned len = VT.getSizeInBits();
Chris Lattner689bdcc2006-01-28 08:25:58 +00002816 for (unsigned i = 0; (1U << i) <= (len / 2); ++i) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002817 SDValue Tmp3 = DAG.getConstant(1ULL << i, dl, ShVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002818 Op = DAG.getNode(ISD::OR, dl, VT, Op,
Dale Johannesendc93bbc2009-02-06 21:55:48 +00002819 DAG.getNode(ISD::SRL, dl, VT, Op, Tmp3));
Chris Lattner689bdcc2006-01-28 08:25:58 +00002820 }
Dale Johannesena02e45c2009-02-02 22:12:50 +00002821 Op = DAG.getNOT(dl, Op, VT);
2822 return DAG.getNode(ISD::CTPOP, dl, VT, Op);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002823 }
Chandler Carruth637cc6a2011-12-13 01:56:10 +00002824 case ISD::CTTZ_ZERO_UNDEF:
2825 // This trivially expands to CTTZ.
2826 return DAG.getNode(ISD::CTTZ, dl, Op.getValueType(), Op);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002827 case ISD::CTTZ: {
2828 // for now, we use: { return popcount(~x & (x - 1)); }
2829 // unless the target has ctlz but not ctpop, in which case we use:
2830 // { return 32 - nlz(~x & (x-1)); }
Sanjay Patelbb292212014-09-15 19:47:44 +00002831 // Ref: "Hacker's Delight" by Henry Warren
Owen Anderson53aa7a92009-08-10 22:56:29 +00002832 EVT VT = Op.getValueType();
Dale Johannesena02e45c2009-02-02 22:12:50 +00002833 SDValue Tmp3 = DAG.getNode(ISD::AND, dl, VT,
2834 DAG.getNOT(dl, Op, VT),
2835 DAG.getNode(ISD::SUB, dl, VT, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002836 DAG.getConstant(1, dl, VT)));
Chris Lattner689bdcc2006-01-28 08:25:58 +00002837 // If ISD::CTLZ is legal and CTPOP isn't, then do that instead.
Dan Gohman4aa18462009-01-28 17:46:25 +00002838 if (!TLI.isOperationLegalOrCustom(ISD::CTPOP, VT) &&
2839 TLI.isOperationLegalOrCustom(ISD::CTLZ, VT))
Dale Johannesena02e45c2009-02-02 22:12:50 +00002840 return DAG.getNode(ISD::SUB, dl, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002841 DAG.getConstant(VT.getSizeInBits(), dl, VT),
Dale Johannesena02e45c2009-02-02 22:12:50 +00002842 DAG.getNode(ISD::CTLZ, dl, VT, Tmp3));
2843 return DAG.getNode(ISD::CTPOP, dl, VT, Tmp3);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002844 }
2845 }
2846}
Chris Lattner2a7f8a92005-01-19 04:19:40 +00002847
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002848std::pair <SDValue, SDValue> SelectionDAGLegalize::ExpandAtomic(SDNode *Node) {
2849 unsigned Opc = Node->getOpcode();
2850 MVT VT = cast<AtomicSDNode>(Node)->getMemoryVT().getSimpleVT();
Benjamin Kramerc54c38e2015-03-05 20:04:29 +00002851 RTLIB::Libcall LC = RTLIB::getATOMIC(Opc, VT);
2852 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpected atomic op or value type!");
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002853
2854 return ExpandChainLibCall(LC, Node, false);
2855}
2856
Dan Gohman198b7ff2011-11-03 21:49:52 +00002857void SelectionDAGLegalize::ExpandNode(SDNode *Node) {
2858 SmallVector<SDValue, 8> Results;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002859 SDLoc dl(Node);
Eli Friedmane1dc1932009-05-28 20:40:34 +00002860 SDValue Tmp1, Tmp2, Tmp3, Tmp4;
Daniel Sandersedc071b2013-11-21 13:24:49 +00002861 bool NeedInvert;
Eli Friedman21d349b2009-05-27 01:25:56 +00002862 switch (Node->getOpcode()) {
2863 case ISD::CTPOP:
2864 case ISD::CTLZ:
Chandler Carruth637cc6a2011-12-13 01:56:10 +00002865 case ISD::CTLZ_ZERO_UNDEF:
Eli Friedman21d349b2009-05-27 01:25:56 +00002866 case ISD::CTTZ:
Chandler Carruth637cc6a2011-12-13 01:56:10 +00002867 case ISD::CTTZ_ZERO_UNDEF:
Eli Friedman21d349b2009-05-27 01:25:56 +00002868 Tmp1 = ExpandBitCount(Node->getOpcode(), Node->getOperand(0), dl);
2869 Results.push_back(Tmp1);
2870 break;
2871 case ISD::BSWAP:
Bill Wendlingef408db2009-12-23 00:28:23 +00002872 Results.push_back(ExpandBSWAP(Node->getOperand(0), dl));
Eli Friedman21d349b2009-05-27 01:25:56 +00002873 break;
2874 case ISD::FRAMEADDR:
2875 case ISD::RETURNADDR:
2876 case ISD::FRAME_TO_ARGS_OFFSET:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002877 Results.push_back(DAG.getConstant(0, dl, Node->getValueType(0)));
Eli Friedman21d349b2009-05-27 01:25:56 +00002878 break;
2879 case ISD::FLT_ROUNDS_:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002880 Results.push_back(DAG.getConstant(1, dl, Node->getValueType(0)));
Eli Friedman21d349b2009-05-27 01:25:56 +00002881 break;
2882 case ISD::EH_RETURN:
Eli Friedman21d349b2009-05-27 01:25:56 +00002883 case ISD::EH_LABEL:
2884 case ISD::PREFETCH:
Eli Friedman21d349b2009-05-27 01:25:56 +00002885 case ISD::VAEND:
Jim Grosbachdc0a0652010-07-06 23:44:52 +00002886 case ISD::EH_SJLJ_LONGJMP:
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00002887 // If the target didn't expand these, there's nothing to do, so just
2888 // preserve the chain and be done.
Jim Grosbachdc0a0652010-07-06 23:44:52 +00002889 Results.push_back(Node->getOperand(0));
2890 break;
2891 case ISD::EH_SJLJ_SETJMP:
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00002892 // If the target didn't expand this, just return 'zero' and preserve the
2893 // chain.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002894 Results.push_back(DAG.getConstant(0, dl, MVT::i32));
Eli Friedman21d349b2009-05-27 01:25:56 +00002895 Results.push_back(Node->getOperand(0));
2896 break;
Tim Northovera2b53392013-04-20 12:32:17 +00002897 case ISD::ATOMIC_FENCE: {
Jim Grosbachba451e82010-06-17 02:00:53 +00002898 // If the target didn't lower this, lower it to '__sync_synchronize()' call
Eli Friedman26a48482011-07-27 22:21:52 +00002899 // FIXME: handle "fence singlethread" more efficiently.
Jim Grosbachba451e82010-06-17 02:00:53 +00002900 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002901
2902 TargetLowering::CallLoweringInfo CLI(DAG);
2903 CLI.setDebugLoc(dl).setChain(Node->getOperand(0))
2904 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002905 DAG.getExternalSymbol("__sync_synchronize",
2906 TLI.getPointerTy()), std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002907
Justin Holewinskiaa583972012-05-25 16:35:28 +00002908 std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI);
2909
Jim Grosbachba451e82010-06-17 02:00:53 +00002910 Results.push_back(CallResult.second);
2911 break;
2912 }
Eli Friedman452aae62011-08-26 02:59:24 +00002913 case ISD::ATOMIC_LOAD: {
2914 // There is no libcall for atomic load; fake it with ATOMIC_CMP_SWAP.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002915 SDValue Zero = DAG.getConstant(0, dl, Node->getValueType(0));
Tim Northover420a2162014-06-13 14:24:07 +00002916 SDVTList VTs = DAG.getVTList(Node->getValueType(0), MVT::Other);
2917 SDValue Swap = DAG.getAtomicCmpSwap(
2918 ISD::ATOMIC_CMP_SWAP, dl, cast<AtomicSDNode>(Node)->getMemoryVT(), VTs,
2919 Node->getOperand(0), Node->getOperand(1), Zero, Zero,
2920 cast<AtomicSDNode>(Node)->getMemOperand(),
2921 cast<AtomicSDNode>(Node)->getOrdering(),
2922 cast<AtomicSDNode>(Node)->getOrdering(),
2923 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman452aae62011-08-26 02:59:24 +00002924 Results.push_back(Swap.getValue(0));
2925 Results.push_back(Swap.getValue(1));
2926 break;
2927 }
2928 case ISD::ATOMIC_STORE: {
2929 // There is no libcall for atomic store; fake it with ATOMIC_SWAP.
2930 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
2931 cast<AtomicSDNode>(Node)->getMemoryVT(),
2932 Node->getOperand(0),
2933 Node->getOperand(1), Node->getOperand(2),
2934 cast<AtomicSDNode>(Node)->getMemOperand(),
2935 cast<AtomicSDNode>(Node)->getOrdering(),
2936 cast<AtomicSDNode>(Node)->getSynchScope());
2937 Results.push_back(Swap.getValue(1));
2938 break;
2939 }
Jim Grosbach3aeae8a2010-06-17 17:50:54 +00002940 // By default, atomic intrinsics are marked Legal and lowered. Targets
2941 // which don't support them directly, however, may want libcalls, in which
2942 // case they mark them Expand, and we get here.
Jim Grosbach3aeae8a2010-06-17 17:50:54 +00002943 case ISD::ATOMIC_SWAP:
2944 case ISD::ATOMIC_LOAD_ADD:
2945 case ISD::ATOMIC_LOAD_SUB:
2946 case ISD::ATOMIC_LOAD_AND:
2947 case ISD::ATOMIC_LOAD_OR:
2948 case ISD::ATOMIC_LOAD_XOR:
2949 case ISD::ATOMIC_LOAD_NAND:
2950 case ISD::ATOMIC_LOAD_MIN:
2951 case ISD::ATOMIC_LOAD_MAX:
2952 case ISD::ATOMIC_LOAD_UMIN:
2953 case ISD::ATOMIC_LOAD_UMAX:
Evan Chengf5d62532010-06-18 22:01:37 +00002954 case ISD::ATOMIC_CMP_SWAP: {
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002955 std::pair<SDValue, SDValue> Tmp = ExpandAtomic(Node);
2956 Results.push_back(Tmp.first);
2957 Results.push_back(Tmp.second);
Jim Grosbach0ed5b462010-06-17 17:58:54 +00002958 break;
Evan Chengf5d62532010-06-18 22:01:37 +00002959 }
Tim Northover420a2162014-06-13 14:24:07 +00002960 case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS: {
2961 // Expanding an ATOMIC_CMP_SWAP_WITH_SUCCESS produces an ATOMIC_CMP_SWAP and
2962 // splits out the success value as a comparison. Expanding the resulting
2963 // ATOMIC_CMP_SWAP will produce a libcall.
2964 SDVTList VTs = DAG.getVTList(Node->getValueType(0), MVT::Other);
2965 SDValue Res = DAG.getAtomicCmpSwap(
2966 ISD::ATOMIC_CMP_SWAP, dl, cast<AtomicSDNode>(Node)->getMemoryVT(), VTs,
2967 Node->getOperand(0), Node->getOperand(1), Node->getOperand(2),
2968 Node->getOperand(3), cast<MemSDNode>(Node)->getMemOperand(),
2969 cast<AtomicSDNode>(Node)->getSuccessOrdering(),
2970 cast<AtomicSDNode>(Node)->getFailureOrdering(),
2971 cast<AtomicSDNode>(Node)->getSynchScope());
2972
2973 SDValue Success = DAG.getSetCC(SDLoc(Node), Node->getValueType(1),
2974 Res, Node->getOperand(2), ISD::SETEQ);
2975
2976 Results.push_back(Res.getValue(0));
2977 Results.push_back(Success);
2978 Results.push_back(Res.getValue(1));
2979 break;
2980 }
Eli Friedman2892d822009-05-27 12:20:41 +00002981 case ISD::DYNAMIC_STACKALLOC:
2982 ExpandDYNAMIC_STACKALLOC(Node, Results);
2983 break;
Eli Friedman21d349b2009-05-27 01:25:56 +00002984 case ISD::MERGE_VALUES:
2985 for (unsigned i = 0; i < Node->getNumValues(); i++)
2986 Results.push_back(Node->getOperand(i));
2987 break;
2988 case ISD::UNDEF: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002989 EVT VT = Node->getValueType(0);
Eli Friedman21d349b2009-05-27 01:25:56 +00002990 if (VT.isInteger())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002991 Results.push_back(DAG.getConstant(0, dl, VT));
Chris Lattnercd927182010-04-07 23:47:51 +00002992 else {
2993 assert(VT.isFloatingPoint() && "Unknown value type!");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002994 Results.push_back(DAG.getConstantFP(0, dl, VT));
Chris Lattnercd927182010-04-07 23:47:51 +00002995 }
Eli Friedman21d349b2009-05-27 01:25:56 +00002996 break;
2997 }
2998 case ISD::TRAP: {
2999 // If this operation is not supported, lower it to 'abort()' call
3000 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00003001 TargetLowering::CallLoweringInfo CLI(DAG);
3002 CLI.setDebugLoc(dl).setChain(Node->getOperand(0))
3003 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00003004 DAG.getExternalSymbol("abort", TLI.getPointerTy()),
3005 std::move(Args), 0);
Justin Holewinskiaa583972012-05-25 16:35:28 +00003006 std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI);
3007
Eli Friedman21d349b2009-05-27 01:25:56 +00003008 Results.push_back(CallResult.second);
3009 break;
3010 }
3011 case ISD::FP_ROUND:
Wesley Peck527da1b2010-11-23 03:31:01 +00003012 case ISD::BITCAST:
Eli Friedman21d349b2009-05-27 01:25:56 +00003013 Tmp1 = EmitStackConvert(Node->getOperand(0), Node->getValueType(0),
3014 Node->getValueType(0), dl);
3015 Results.push_back(Tmp1);
3016 break;
3017 case ISD::FP_EXTEND:
3018 Tmp1 = EmitStackConvert(Node->getOperand(0),
3019 Node->getOperand(0).getValueType(),
3020 Node->getValueType(0), dl);
3021 Results.push_back(Tmp1);
3022 break;
3023 case ISD::SIGN_EXTEND_INREG: {
3024 // NOTE: we could fall back on load/store here too for targets without
3025 // SAR. However, it is doubtful that any exist.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003026 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
Dan Gohman1d459e42009-12-11 21:31:27 +00003027 EVT VT = Node->getValueType(0);
Owen Andersonb2c80da2011-02-25 21:41:48 +00003028 EVT ShiftAmountTy = TLI.getShiftAmountTy(VT);
Dan Gohman6bd3ef82010-01-09 02:13:55 +00003029 if (VT.isVector())
Dan Gohman1d459e42009-12-11 21:31:27 +00003030 ShiftAmountTy = VT;
Dan Gohman6bd3ef82010-01-09 02:13:55 +00003031 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
3032 ExtraVT.getScalarType().getSizeInBits();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003033 SDValue ShiftCst = DAG.getConstant(BitsDiff, dl, ShiftAmountTy);
Eli Friedman21d349b2009-05-27 01:25:56 +00003034 Tmp1 = DAG.getNode(ISD::SHL, dl, Node->getValueType(0),
3035 Node->getOperand(0), ShiftCst);
Bill Wendlingef408db2009-12-23 00:28:23 +00003036 Tmp1 = DAG.getNode(ISD::SRA, dl, Node->getValueType(0), Tmp1, ShiftCst);
3037 Results.push_back(Tmp1);
Eli Friedman21d349b2009-05-27 01:25:56 +00003038 break;
3039 }
3040 case ISD::FP_ROUND_INREG: {
3041 // The only way we can lower this is to turn it into a TRUNCSTORE,
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003042 // EXTLOAD pair, targeting a temporary location (a stack slot).
Eli Friedman21d349b2009-05-27 01:25:56 +00003043
3044 // NOTE: there is a choice here between constantly creating new stack
3045 // slots and always reusing the same one. We currently always create
3046 // new ones, as reuse may inhibit scheduling.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003047 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
Eli Friedman21d349b2009-05-27 01:25:56 +00003048 Tmp1 = EmitStackConvert(Node->getOperand(0), ExtraVT,
3049 Node->getValueType(0), dl);
3050 Results.push_back(Tmp1);
3051 break;
3052 }
3053 case ISD::SINT_TO_FP:
3054 case ISD::UINT_TO_FP:
3055 Tmp1 = ExpandLegalINT_TO_FP(Node->getOpcode() == ISD::SINT_TO_FP,
3056 Node->getOperand(0), Node->getValueType(0), dl);
3057 Results.push_back(Tmp1);
3058 break;
Jan Veselyeca89d22014-07-10 22:40:18 +00003059 case ISD::FP_TO_SINT:
3060 if (TLI.expandFP_TO_SINT(Node, Tmp1, DAG))
3061 Results.push_back(Tmp1);
Tom Stellardaad46592014-06-17 16:53:07 +00003062 break;
Eli Friedman21d349b2009-05-27 01:25:56 +00003063 case ISD::FP_TO_UINT: {
3064 SDValue True, False;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003065 EVT VT = Node->getOperand(0).getValueType();
3066 EVT NVT = Node->getValueType(0);
Tim Northover29178a32013-01-22 09:46:31 +00003067 APFloat apf(DAG.EVTToAPFloatSemantics(VT),
3068 APInt::getNullValue(VT.getSizeInBits()));
Eli Friedman21d349b2009-05-27 01:25:56 +00003069 APInt x = APInt::getSignBit(NVT.getSizeInBits());
3070 (void)apf.convertFromAPInt(x, false, APFloat::rmNearestTiesToEven);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003071 Tmp1 = DAG.getConstantFP(apf, dl, VT);
Matt Arsenault758659232013-05-18 00:21:46 +00003072 Tmp2 = DAG.getSetCC(dl, getSetCCResultType(VT),
Eli Friedman21d349b2009-05-27 01:25:56 +00003073 Node->getOperand(0),
3074 Tmp1, ISD::SETLT);
3075 True = DAG.getNode(ISD::FP_TO_SINT, dl, NVT, Node->getOperand(0));
Bill Wendlingef408db2009-12-23 00:28:23 +00003076 False = DAG.getNode(ISD::FP_TO_SINT, dl, NVT,
3077 DAG.getNode(ISD::FSUB, dl, VT,
3078 Node->getOperand(0), Tmp1));
Eli Friedman21d349b2009-05-27 01:25:56 +00003079 False = DAG.getNode(ISD::XOR, dl, NVT, False,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003080 DAG.getConstant(x, dl, NVT));
Matt Arsenaultd2f03322013-06-14 22:04:37 +00003081 Tmp1 = DAG.getSelect(dl, NVT, Tmp2, True, False);
Eli Friedman21d349b2009-05-27 01:25:56 +00003082 Results.push_back(Tmp1);
3083 break;
3084 }
Eli Friedman3b251702009-05-27 07:58:35 +00003085 case ISD::VAARG: {
3086 const Value *V = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003087 EVT VT = Node->getValueType(0);
Eli Friedman3b251702009-05-27 07:58:35 +00003088 Tmp1 = Node->getOperand(0);
3089 Tmp2 = Node->getOperand(1);
Rafael Espindola2041abd2010-06-26 18:22:20 +00003090 unsigned Align = Node->getConstantOperandVal(3);
3091
Chris Lattner1ffcf522010-09-21 16:36:31 +00003092 SDValue VAListLoad = DAG.getLoad(TLI.getPointerTy(), dl, Tmp1, Tmp2,
Stephen Lincfe7f352013-07-08 00:37:03 +00003093 MachinePointerInfo(V),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003094 false, false, false, 0);
Rafael Espindola2041abd2010-06-26 18:22:20 +00003095 SDValue VAList = VAListLoad;
3096
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00003097 if (Align > TLI.getMinStackArgumentAlignment()) {
3098 assert(((Align & (Align-1)) == 0) && "Expected Align to be a power of 2");
3099
Tom Stellard838e2342013-08-26 15:06:10 +00003100 VAList = DAG.getNode(ISD::ADD, dl, VAList.getValueType(), VAList,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003101 DAG.getConstant(Align - 1, dl,
Tom Stellard838e2342013-08-26 15:06:10 +00003102 VAList.getValueType()));
Rafael Espindola2041abd2010-06-26 18:22:20 +00003103
Tom Stellard838e2342013-08-26 15:06:10 +00003104 VAList = DAG.getNode(ISD::AND, dl, VAList.getValueType(), VAList,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003105 DAG.getConstant(-(int64_t)Align, dl,
Tom Stellard838e2342013-08-26 15:06:10 +00003106 VAList.getValueType()));
Rafael Espindola2041abd2010-06-26 18:22:20 +00003107 }
3108
Eli Friedman3b251702009-05-27 07:58:35 +00003109 // Increment the pointer, VAList, to the next vaarg
Tom Stellard838e2342013-08-26 15:06:10 +00003110 Tmp3 = DAG.getNode(ISD::ADD, dl, VAList.getValueType(), VAList,
Micah Villmowcdfe20b2012-10-08 16:38:25 +00003111 DAG.getConstant(TLI.getDataLayout()->
Evan Cheng87b4f7c2010-04-15 01:25:27 +00003112 getTypeAllocSize(VT.getTypeForEVT(*DAG.getContext())),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003113 dl,
Tom Stellard838e2342013-08-26 15:06:10 +00003114 VAList.getValueType()));
Eli Friedman3b251702009-05-27 07:58:35 +00003115 // Store the incremented VAList to the legalized pointer
Chris Lattner676c61d2010-09-21 18:41:36 +00003116 Tmp3 = DAG.getStore(VAListLoad.getValue(1), dl, Tmp3, Tmp2,
3117 MachinePointerInfo(V), false, false, 0);
Eli Friedman3b251702009-05-27 07:58:35 +00003118 // Load the actual argument out of the pointer VAList
Chris Lattner1ffcf522010-09-21 16:36:31 +00003119 Results.push_back(DAG.getLoad(VT, dl, Tmp3, VAList, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003120 false, false, false, 0));
Eli Friedman3b251702009-05-27 07:58:35 +00003121 Results.push_back(Results[0].getValue(1));
3122 break;
3123 }
Eli Friedman21d349b2009-05-27 01:25:56 +00003124 case ISD::VACOPY: {
3125 // This defaults to loading a pointer from the input and storing it to the
3126 // output, returning the chain.
3127 const Value *VD = cast<SrcValueSDNode>(Node->getOperand(3))->getValue();
3128 const Value *VS = cast<SrcValueSDNode>(Node->getOperand(4))->getValue();
3129 Tmp1 = DAG.getLoad(TLI.getPointerTy(), dl, Node->getOperand(0),
Chris Lattner1ffcf522010-09-21 16:36:31 +00003130 Node->getOperand(2), MachinePointerInfo(VS),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003131 false, false, false, 0);
Chris Lattner1ffcf522010-09-21 16:36:31 +00003132 Tmp1 = DAG.getStore(Tmp1.getValue(1), dl, Tmp1, Node->getOperand(1),
3133 MachinePointerInfo(VD), false, false, 0);
Bill Wendlingef408db2009-12-23 00:28:23 +00003134 Results.push_back(Tmp1);
Eli Friedman21d349b2009-05-27 01:25:56 +00003135 break;
3136 }
3137 case ISD::EXTRACT_VECTOR_ELT:
3138 if (Node->getOperand(0).getValueType().getVectorNumElements() == 1)
3139 // This must be an access of the only element. Return it.
Wesley Peck527da1b2010-11-23 03:31:01 +00003140 Tmp1 = DAG.getNode(ISD::BITCAST, dl, Node->getValueType(0),
Eli Friedman21d349b2009-05-27 01:25:56 +00003141 Node->getOperand(0));
3142 else
3143 Tmp1 = ExpandExtractFromVectorThroughStack(SDValue(Node, 0));
3144 Results.push_back(Tmp1);
3145 break;
3146 case ISD::EXTRACT_SUBVECTOR:
Bill Wendlingef408db2009-12-23 00:28:23 +00003147 Results.push_back(ExpandExtractFromVectorThroughStack(SDValue(Node, 0)));
Eli Friedman21d349b2009-05-27 01:25:56 +00003148 break;
David Greenebab5e6e2011-01-26 19:13:22 +00003149 case ISD::INSERT_SUBVECTOR:
3150 Results.push_back(ExpandInsertToVectorThroughStack(SDValue(Node, 0)));
3151 break;
Eli Friedman3b251702009-05-27 07:58:35 +00003152 case ISD::CONCAT_VECTORS: {
Bill Wendlingef408db2009-12-23 00:28:23 +00003153 Results.push_back(ExpandVectorBuildThroughStack(Node));
Eli Friedman3b251702009-05-27 07:58:35 +00003154 break;
3155 }
Eli Friedman21d349b2009-05-27 01:25:56 +00003156 case ISD::SCALAR_TO_VECTOR:
Bill Wendlingef408db2009-12-23 00:28:23 +00003157 Results.push_back(ExpandSCALAR_TO_VECTOR(Node));
Eli Friedman21d349b2009-05-27 01:25:56 +00003158 break;
Eli Friedmana8f9a022009-05-27 02:16:40 +00003159 case ISD::INSERT_VECTOR_ELT:
Bill Wendlingef408db2009-12-23 00:28:23 +00003160 Results.push_back(ExpandINSERT_VECTOR_ELT(Node->getOperand(0),
3161 Node->getOperand(1),
3162 Node->getOperand(2), dl));
Eli Friedmana8f9a022009-05-27 02:16:40 +00003163 break;
Eli Friedman3b251702009-05-27 07:58:35 +00003164 case ISD::VECTOR_SHUFFLE: {
Benjamin Kramer339ced42012-01-15 13:16:05 +00003165 SmallVector<int, 32> NewMask;
3166 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Node)->getMask();
Eli Friedman3b251702009-05-27 07:58:35 +00003167
Owen Anderson53aa7a92009-08-10 22:56:29 +00003168 EVT VT = Node->getValueType(0);
3169 EVT EltVT = VT.getVectorElementType();
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003170 SDValue Op0 = Node->getOperand(0);
3171 SDValue Op1 = Node->getOperand(1);
3172 if (!TLI.isTypeLegal(EltVT)) {
3173
3174 EVT NewEltVT = TLI.getTypeToTransformTo(*DAG.getContext(), EltVT);
3175
3176 // BUILD_VECTOR operands are allowed to be wider than the element type.
Jack Carter5c0af482013-11-19 23:43:22 +00003177 // But if NewEltVT is smaller that EltVT the BUILD_VECTOR does not accept
3178 // it.
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003179 if (NewEltVT.bitsLT(EltVT)) {
3180
3181 // Convert shuffle node.
3182 // If original node was v4i64 and the new EltVT is i32,
3183 // cast operands to v8i32 and re-build the mask.
3184
3185 // Calculate new VT, the size of the new VT should be equal to original.
Jack Carter5c0af482013-11-19 23:43:22 +00003186 EVT NewVT =
3187 EVT::getVectorVT(*DAG.getContext(), NewEltVT,
3188 VT.getSizeInBits() / NewEltVT.getSizeInBits());
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003189 assert(NewVT.bitsEq(VT));
3190
3191 // cast operands to new VT
3192 Op0 = DAG.getNode(ISD::BITCAST, dl, NewVT, Op0);
3193 Op1 = DAG.getNode(ISD::BITCAST, dl, NewVT, Op1);
3194
3195 // Convert the shuffle mask
Jack Carter5c0af482013-11-19 23:43:22 +00003196 unsigned int factor =
3197 NewVT.getVectorNumElements()/VT.getVectorNumElements();
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003198
3199 // EltVT gets smaller
3200 assert(factor > 0);
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003201
3202 for (unsigned i = 0; i < VT.getVectorNumElements(); ++i) {
3203 if (Mask[i] < 0) {
3204 for (unsigned fi = 0; fi < factor; ++fi)
3205 NewMask.push_back(Mask[i]);
3206 }
3207 else {
3208 for (unsigned fi = 0; fi < factor; ++fi)
3209 NewMask.push_back(Mask[i]*factor+fi);
3210 }
3211 }
3212 Mask = NewMask;
3213 VT = NewVT;
3214 }
3215 EltVT = NewEltVT;
3216 }
Eli Friedman3b251702009-05-27 07:58:35 +00003217 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003218 SmallVector<SDValue, 16> Ops;
Eli Friedman3b251702009-05-27 07:58:35 +00003219 for (unsigned i = 0; i != NumElems; ++i) {
3220 if (Mask[i] < 0) {
3221 Ops.push_back(DAG.getUNDEF(EltVT));
3222 continue;
3223 }
3224 unsigned Idx = Mask[i];
3225 if (Idx < NumElems)
Bill Wendlingef408db2009-12-23 00:28:23 +00003226 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003227 Op0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003228 DAG.getConstant(Idx, dl, TLI.getVectorIdxTy())));
Eli Friedman3b251702009-05-27 07:58:35 +00003229 else
Bill Wendlingef408db2009-12-23 00:28:23 +00003230 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003231 Op1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003232 DAG.getConstant(Idx - NumElems, dl,
Tom Stellardd42c5942013-08-05 22:22:01 +00003233 TLI.getVectorIdxTy())));
Eli Friedman3b251702009-05-27 07:58:35 +00003234 }
Nadav Rotem61bdf792012-01-10 14:28:46 +00003235
Craig Topper48d114b2014-04-26 18:35:24 +00003236 Tmp1 = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops);
Nadav Rotem61bdf792012-01-10 14:28:46 +00003237 // We may have changed the BUILD_VECTOR type. Cast it back to the Node type.
3238 Tmp1 = DAG.getNode(ISD::BITCAST, dl, Node->getValueType(0), Tmp1);
Eli Friedman3b251702009-05-27 07:58:35 +00003239 Results.push_back(Tmp1);
3240 break;
3241 }
Eli Friedman21d349b2009-05-27 01:25:56 +00003242 case ISD::EXTRACT_ELEMENT: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003243 EVT OpTy = Node->getOperand(0).getValueType();
Eli Friedman21d349b2009-05-27 01:25:56 +00003244 if (cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue()) {
3245 // 1 -> Hi
3246 Tmp1 = DAG.getNode(ISD::SRL, dl, OpTy, Node->getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003247 DAG.getConstant(OpTy.getSizeInBits()/2, dl,
Owen Andersonb2c80da2011-02-25 21:41:48 +00003248 TLI.getShiftAmountTy(Node->getOperand(0).getValueType())));
Eli Friedman21d349b2009-05-27 01:25:56 +00003249 Tmp1 = DAG.getNode(ISD::TRUNCATE, dl, Node->getValueType(0), Tmp1);
3250 } else {
3251 // 0 -> Lo
3252 Tmp1 = DAG.getNode(ISD::TRUNCATE, dl, Node->getValueType(0),
3253 Node->getOperand(0));
3254 }
3255 Results.push_back(Tmp1);
3256 break;
3257 }
Eli Friedmana8f9a022009-05-27 02:16:40 +00003258 case ISD::STACKSAVE:
3259 // Expand to CopyFromReg if the target set
3260 // StackPointerRegisterToSaveRestore.
3261 if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) {
Bill Wendlingef408db2009-12-23 00:28:23 +00003262 Results.push_back(DAG.getCopyFromReg(Node->getOperand(0), dl, SP,
3263 Node->getValueType(0)));
Eli Friedmana8f9a022009-05-27 02:16:40 +00003264 Results.push_back(Results[0].getValue(1));
3265 } else {
Bill Wendlingef408db2009-12-23 00:28:23 +00003266 Results.push_back(DAG.getUNDEF(Node->getValueType(0)));
Eli Friedmana8f9a022009-05-27 02:16:40 +00003267 Results.push_back(Node->getOperand(0));
3268 }
3269 break;
3270 case ISD::STACKRESTORE:
Bill Wendlingef408db2009-12-23 00:28:23 +00003271 // Expand to CopyToReg if the target set
3272 // StackPointerRegisterToSaveRestore.
3273 if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) {
3274 Results.push_back(DAG.getCopyToReg(Node->getOperand(0), dl, SP,
3275 Node->getOperand(1)));
3276 } else {
3277 Results.push_back(Node->getOperand(0));
3278 }
Eli Friedmana8f9a022009-05-27 02:16:40 +00003279 break;
Eli Friedman2892d822009-05-27 12:20:41 +00003280 case ISD::FCOPYSIGN:
Bill Wendlingef408db2009-12-23 00:28:23 +00003281 Results.push_back(ExpandFCOPYSIGN(Node));
Eli Friedman2892d822009-05-27 12:20:41 +00003282 break;
Eli Friedmand6f28342009-05-27 03:33:44 +00003283 case ISD::FNEG:
3284 // Expand Y = FNEG(X) -> Y = SUB -0.0, X
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003285 Tmp1 = DAG.getConstantFP(-0.0, dl, Node->getValueType(0));
Eli Friedmand6f28342009-05-27 03:33:44 +00003286 Tmp1 = DAG.getNode(ISD::FSUB, dl, Node->getValueType(0), Tmp1,
3287 Node->getOperand(0));
3288 Results.push_back(Tmp1);
3289 break;
3290 case ISD::FABS: {
3291 // Expand Y = FABS(X) -> Y = (X >u 0.0) ? X : fneg(X).
Owen Anderson53aa7a92009-08-10 22:56:29 +00003292 EVT VT = Node->getValueType(0);
Eli Friedmand6f28342009-05-27 03:33:44 +00003293 Tmp1 = Node->getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003294 Tmp2 = DAG.getConstantFP(0.0, dl, VT);
Matt Arsenault758659232013-05-18 00:21:46 +00003295 Tmp2 = DAG.getSetCC(dl, getSetCCResultType(Tmp1.getValueType()),
Eli Friedmand6f28342009-05-27 03:33:44 +00003296 Tmp1, Tmp2, ISD::SETUGT);
Bill Wendlingef408db2009-12-23 00:28:23 +00003297 Tmp3 = DAG.getNode(ISD::FNEG, dl, VT, Tmp1);
Matt Arsenaultd2f03322013-06-14 22:04:37 +00003298 Tmp1 = DAG.getSelect(dl, VT, Tmp2, Tmp1, Tmp3);
Eli Friedmand6f28342009-05-27 03:33:44 +00003299 Results.push_back(Tmp1);
3300 break;
3301 }
James Molloy7e9776b2015-05-15 09:03:15 +00003302 case ISD::SMIN:
3303 case ISD::SMAX:
3304 case ISD::UMIN:
3305 case ISD::UMAX: {
3306 // Expand Y = MAX(A, B) -> Y = (A > B) ? A : B
3307 ISD::CondCode Pred;
3308 switch (Node->getOpcode()) {
3309 default: llvm_unreachable("How did we get here?");
3310 case ISD::SMAX: Pred = ISD::SETGT; break;
3311 case ISD::SMIN: Pred = ISD::SETLT; break;
3312 case ISD::UMAX: Pred = ISD::SETUGT; break;
3313 case ISD::UMIN: Pred = ISD::SETULT; break;
3314 }
3315 Tmp1 = Node->getOperand(0);
3316 Tmp2 = Node->getOperand(1);
3317 Tmp1 = DAG.getSelectCC(dl, Tmp1, Tmp2, Tmp1, Tmp2, Pred);
3318 Results.push_back(Tmp1);
3319 break;
3320 }
3321
Matt Arsenault7c936902014-10-21 23:01:01 +00003322 case ISD::FMINNUM:
3323 Results.push_back(ExpandFPLibCall(Node, RTLIB::FMIN_F32, RTLIB::FMIN_F64,
3324 RTLIB::FMIN_F80, RTLIB::FMIN_F128,
3325 RTLIB::FMIN_PPCF128));
3326 break;
3327 case ISD::FMAXNUM:
3328 Results.push_back(ExpandFPLibCall(Node, RTLIB::FMAX_F32, RTLIB::FMAX_F64,
3329 RTLIB::FMAX_F80, RTLIB::FMAX_F128,
3330 RTLIB::FMAX_PPCF128));
3331 break;
Eli Friedmand6f28342009-05-27 03:33:44 +00003332 case ISD::FSQRT:
Bill Wendlingef408db2009-12-23 00:28:23 +00003333 Results.push_back(ExpandFPLibCall(Node, RTLIB::SQRT_F32, RTLIB::SQRT_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003334 RTLIB::SQRT_F80, RTLIB::SQRT_F128,
3335 RTLIB::SQRT_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003336 break;
3337 case ISD::FSIN:
Evan Cheng0e88c7d2013-01-29 02:32:37 +00003338 case ISD::FCOS: {
3339 EVT VT = Node->getValueType(0);
3340 bool isSIN = Node->getOpcode() == ISD::FSIN;
3341 // Turn fsin / fcos into ISD::FSINCOS node if there are a pair of fsin /
3342 // fcos which share the same operand and both are used.
3343 if ((TLI.isOperationLegalOrCustom(ISD::FSINCOS, VT) ||
Paul Redmondf29ddfe2013-02-15 18:45:18 +00003344 canCombineSinCosLibcall(Node, TLI, TM))
Evan Cheng0e88c7d2013-01-29 02:32:37 +00003345 && useSinCos(Node)) {
3346 SDVTList VTs = DAG.getVTList(VT, VT);
3347 Tmp1 = DAG.getNode(ISD::FSINCOS, dl, VTs, Node->getOperand(0));
3348 if (!isSIN)
3349 Tmp1 = Tmp1.getValue(1);
3350 Results.push_back(Tmp1);
3351 } else if (isSIN) {
3352 Results.push_back(ExpandFPLibCall(Node, RTLIB::SIN_F32, RTLIB::SIN_F64,
3353 RTLIB::SIN_F80, RTLIB::SIN_F128,
3354 RTLIB::SIN_PPCF128));
3355 } else {
3356 Results.push_back(ExpandFPLibCall(Node, RTLIB::COS_F32, RTLIB::COS_F64,
3357 RTLIB::COS_F80, RTLIB::COS_F128,
3358 RTLIB::COS_PPCF128));
3359 }
Eli Friedmand6f28342009-05-27 03:33:44 +00003360 break;
Evan Cheng0e88c7d2013-01-29 02:32:37 +00003361 }
3362 case ISD::FSINCOS:
3363 // Expand into sincos libcall.
3364 ExpandSinCosLibCall(Node, Results);
Eli Friedmand6f28342009-05-27 03:33:44 +00003365 break;
3366 case ISD::FLOG:
Bill Wendlingef408db2009-12-23 00:28:23 +00003367 Results.push_back(ExpandFPLibCall(Node, RTLIB::LOG_F32, RTLIB::LOG_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003368 RTLIB::LOG_F80, RTLIB::LOG_F128,
3369 RTLIB::LOG_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003370 break;
3371 case ISD::FLOG2:
Bill Wendlingef408db2009-12-23 00:28:23 +00003372 Results.push_back(ExpandFPLibCall(Node, RTLIB::LOG2_F32, RTLIB::LOG2_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003373 RTLIB::LOG2_F80, RTLIB::LOG2_F128,
3374 RTLIB::LOG2_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003375 break;
3376 case ISD::FLOG10:
Bill Wendlingef408db2009-12-23 00:28:23 +00003377 Results.push_back(ExpandFPLibCall(Node, RTLIB::LOG10_F32, RTLIB::LOG10_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003378 RTLIB::LOG10_F80, RTLIB::LOG10_F128,
3379 RTLIB::LOG10_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003380 break;
3381 case ISD::FEXP:
Bill Wendlingef408db2009-12-23 00:28:23 +00003382 Results.push_back(ExpandFPLibCall(Node, RTLIB::EXP_F32, RTLIB::EXP_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003383 RTLIB::EXP_F80, RTLIB::EXP_F128,
3384 RTLIB::EXP_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003385 break;
3386 case ISD::FEXP2:
Bill Wendlingef408db2009-12-23 00:28:23 +00003387 Results.push_back(ExpandFPLibCall(Node, RTLIB::EXP2_F32, RTLIB::EXP2_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003388 RTLIB::EXP2_F80, RTLIB::EXP2_F128,
3389 RTLIB::EXP2_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003390 break;
3391 case ISD::FTRUNC:
Bill Wendlingef408db2009-12-23 00:28:23 +00003392 Results.push_back(ExpandFPLibCall(Node, RTLIB::TRUNC_F32, RTLIB::TRUNC_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003393 RTLIB::TRUNC_F80, RTLIB::TRUNC_F128,
3394 RTLIB::TRUNC_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003395 break;
3396 case ISD::FFLOOR:
Bill Wendlingef408db2009-12-23 00:28:23 +00003397 Results.push_back(ExpandFPLibCall(Node, RTLIB::FLOOR_F32, RTLIB::FLOOR_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003398 RTLIB::FLOOR_F80, RTLIB::FLOOR_F128,
3399 RTLIB::FLOOR_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003400 break;
3401 case ISD::FCEIL:
Bill Wendlingef408db2009-12-23 00:28:23 +00003402 Results.push_back(ExpandFPLibCall(Node, RTLIB::CEIL_F32, RTLIB::CEIL_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003403 RTLIB::CEIL_F80, RTLIB::CEIL_F128,
3404 RTLIB::CEIL_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003405 break;
3406 case ISD::FRINT:
Bill Wendlingef408db2009-12-23 00:28:23 +00003407 Results.push_back(ExpandFPLibCall(Node, RTLIB::RINT_F32, RTLIB::RINT_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003408 RTLIB::RINT_F80, RTLIB::RINT_F128,
3409 RTLIB::RINT_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003410 break;
3411 case ISD::FNEARBYINT:
Bill Wendlingef408db2009-12-23 00:28:23 +00003412 Results.push_back(ExpandFPLibCall(Node, RTLIB::NEARBYINT_F32,
3413 RTLIB::NEARBYINT_F64,
3414 RTLIB::NEARBYINT_F80,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003415 RTLIB::NEARBYINT_F128,
Bill Wendlingef408db2009-12-23 00:28:23 +00003416 RTLIB::NEARBYINT_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003417 break;
Hal Finkel171817e2013-08-07 22:49:12 +00003418 case ISD::FROUND:
3419 Results.push_back(ExpandFPLibCall(Node, RTLIB::ROUND_F32,
3420 RTLIB::ROUND_F64,
3421 RTLIB::ROUND_F80,
3422 RTLIB::ROUND_F128,
3423 RTLIB::ROUND_PPCF128));
3424 break;
Eli Friedmand6f28342009-05-27 03:33:44 +00003425 case ISD::FPOWI:
Bill Wendlingef408db2009-12-23 00:28:23 +00003426 Results.push_back(ExpandFPLibCall(Node, RTLIB::POWI_F32, RTLIB::POWI_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003427 RTLIB::POWI_F80, RTLIB::POWI_F128,
3428 RTLIB::POWI_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003429 break;
3430 case ISD::FPOW:
Bill Wendlingef408db2009-12-23 00:28:23 +00003431 Results.push_back(ExpandFPLibCall(Node, RTLIB::POW_F32, RTLIB::POW_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003432 RTLIB::POW_F80, RTLIB::POW_F128,
3433 RTLIB::POW_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003434 break;
3435 case ISD::FDIV:
Bill Wendlingef408db2009-12-23 00:28:23 +00003436 Results.push_back(ExpandFPLibCall(Node, RTLIB::DIV_F32, RTLIB::DIV_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003437 RTLIB::DIV_F80, RTLIB::DIV_F128,
3438 RTLIB::DIV_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003439 break;
3440 case ISD::FREM:
Bill Wendlingef408db2009-12-23 00:28:23 +00003441 Results.push_back(ExpandFPLibCall(Node, RTLIB::REM_F32, RTLIB::REM_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003442 RTLIB::REM_F80, RTLIB::REM_F128,
3443 RTLIB::REM_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003444 break;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00003445 case ISD::FMA:
3446 Results.push_back(ExpandFPLibCall(Node, RTLIB::FMA_F32, RTLIB::FMA_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003447 RTLIB::FMA_F80, RTLIB::FMA_F128,
3448 RTLIB::FMA_PPCF128));
Cameron Zwarichf03fa182011-07-08 21:39:21 +00003449 break;
Matt Arsenault0dc54c42015-02-20 22:10:33 +00003450 case ISD::FMAD:
3451 llvm_unreachable("Illegal fmad should never be formed");
3452
Oliver Stannard51b1d462014-08-21 12:50:31 +00003453 case ISD::FADD:
3454 Results.push_back(ExpandFPLibCall(Node, RTLIB::ADD_F32, RTLIB::ADD_F64,
3455 RTLIB::ADD_F80, RTLIB::ADD_F128,
3456 RTLIB::ADD_PPCF128));
3457 break;
3458 case ISD::FMUL:
3459 Results.push_back(ExpandFPLibCall(Node, RTLIB::MUL_F32, RTLIB::MUL_F64,
3460 RTLIB::MUL_F80, RTLIB::MUL_F128,
3461 RTLIB::MUL_PPCF128));
3462 break;
Tim Northoverfd7e4242014-07-17 10:51:23 +00003463 case ISD::FP16_TO_FP: {
3464 if (Node->getValueType(0) == MVT::f32) {
3465 Results.push_back(ExpandLibCall(RTLIB::FPEXT_F16_F32, Node, false));
3466 break;
3467 }
3468
3469 // We can extend to types bigger than f32 in two steps without changing the
3470 // result. Since "f16 -> f32" is much more commonly available, give CodeGen
3471 // the option of emitting that before resorting to a libcall.
3472 SDValue Res =
3473 DAG.getNode(ISD::FP16_TO_FP, dl, MVT::f32, Node->getOperand(0));
3474 Results.push_back(
3475 DAG.getNode(ISD::FP_EXTEND, dl, Node->getValueType(0), Res));
Anton Korobeynikov59e96002010-03-14 18:42:24 +00003476 break;
Tim Northoverfd7e4242014-07-17 10:51:23 +00003477 }
Tim Northover84ce0a62014-07-17 11:12:12 +00003478 case ISD::FP_TO_FP16: {
Eric Christopher824f42f2015-05-12 01:26:05 +00003479 if (!TLI.useSoftFloat() && TM.Options.UnsafeFPMath) {
Andrea Di Biagioaf3f3972015-02-23 22:59:02 +00003480 SDValue Op = Node->getOperand(0);
3481 MVT SVT = Op.getSimpleValueType();
3482 if ((SVT == MVT::f64 || SVT == MVT::f80) &&
3483 TLI.isOperationLegalOrCustom(ISD::FP_TO_FP16, MVT::f32)) {
3484 // Under fastmath, we can expand this node into a fround followed by
3485 // a float-half conversion.
3486 SDValue FloatVal = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003487 DAG.getIntPtrConstant(0, dl));
Andrea Di Biagioaf3f3972015-02-23 22:59:02 +00003488 Results.push_back(
3489 DAG.getNode(ISD::FP_TO_FP16, dl, MVT::i16, FloatVal));
3490 break;
3491 }
3492 }
3493
Tim Northover84ce0a62014-07-17 11:12:12 +00003494 RTLIB::Libcall LC =
3495 RTLIB::getFPROUND(Node->getOperand(0).getValueType(), MVT::f16);
3496 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unable to expand fp_to_fp16");
3497 Results.push_back(ExpandLibCall(LC, Node, false));
Anton Korobeynikov59e96002010-03-14 18:42:24 +00003498 break;
Tim Northover84ce0a62014-07-17 11:12:12 +00003499 }
Eli Friedman0e494312009-05-27 07:32:27 +00003500 case ISD::ConstantFP: {
3501 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Node);
Bill Wendlingef408db2009-12-23 00:28:23 +00003502 // Check to see if this FP immediate is already legal.
3503 // If this is a legal constant, turn it into a TargetConstantFP node.
Dan Gohman198b7ff2011-11-03 21:49:52 +00003504 if (!TLI.isFPImmLegal(CFP->getValueAPF(), Node->getValueType(0)))
3505 Results.push_back(ExpandConstantFP(CFP, true));
Eli Friedman0e494312009-05-27 07:32:27 +00003506 break;
3507 }
Owen Anderson2ee7c4d2012-03-06 00:29:31 +00003508 case ISD::FSUB: {
3509 EVT VT = Node->getValueType(0);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003510 if (TLI.isOperationLegalOrCustom(ISD::FADD, VT) &&
3511 TLI.isOperationLegalOrCustom(ISD::FNEG, VT)) {
3512 Tmp1 = DAG.getNode(ISD::FNEG, dl, VT, Node->getOperand(1));
3513 Tmp1 = DAG.getNode(ISD::FADD, dl, VT, Node->getOperand(0), Tmp1);
3514 Results.push_back(Tmp1);
3515 } else {
3516 Results.push_back(ExpandFPLibCall(Node, RTLIB::SUB_F32, RTLIB::SUB_F64,
3517 RTLIB::SUB_F80, RTLIB::SUB_F128,
3518 RTLIB::SUB_PPCF128));
3519 }
Owen Anderson2ee7c4d2012-03-06 00:29:31 +00003520 break;
3521 }
Eli Friedman56883962009-05-27 07:05:37 +00003522 case ISD::SUB: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003523 EVT VT = Node->getValueType(0);
Eli Friedman56883962009-05-27 07:05:37 +00003524 assert(TLI.isOperationLegalOrCustom(ISD::ADD, VT) &&
3525 TLI.isOperationLegalOrCustom(ISD::XOR, VT) &&
3526 "Don't know how to expand this subtraction!");
3527 Tmp1 = DAG.getNode(ISD::XOR, dl, VT, Node->getOperand(1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003528 DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), dl,
3529 VT));
3530 Tmp1 = DAG.getNode(ISD::ADD, dl, VT, Tmp1, DAG.getConstant(1, dl, VT));
Bill Wendlingef408db2009-12-23 00:28:23 +00003531 Results.push_back(DAG.getNode(ISD::ADD, dl, VT, Node->getOperand(0), Tmp1));
Eli Friedman56883962009-05-27 07:05:37 +00003532 break;
3533 }
Eli Friedman0e494312009-05-27 07:32:27 +00003534 case ISD::UREM:
3535 case ISD::SREM: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003536 EVT VT = Node->getValueType(0);
Eli Friedman0e494312009-05-27 07:32:27 +00003537 bool isSigned = Node->getOpcode() == ISD::SREM;
3538 unsigned DivOpc = isSigned ? ISD::SDIV : ISD::UDIV;
3539 unsigned DivRemOpc = isSigned ? ISD::SDIVREM : ISD::UDIVREM;
3540 Tmp2 = Node->getOperand(0);
3541 Tmp3 = Node->getOperand(1);
Evan Chengb14ce092011-04-16 03:08:26 +00003542 if (TLI.isOperationLegalOrCustom(DivRemOpc, VT) ||
3543 (isDivRemLibcallAvailable(Node, isSigned, TLI) &&
Evan Cheng21c4adc2012-10-12 01:15:47 +00003544 // If div is legal, it's better to do the normal expansion
3545 !TLI.isOperationLegalOrCustom(DivOpc, Node->getValueType(0)) &&
Evan Cheng8c2ad812012-06-21 05:56:05 +00003546 useDivRem(Node, isSigned, false))) {
Evan Cheng0e88c7d2013-01-29 02:32:37 +00003547 SDVTList VTs = DAG.getVTList(VT, VT);
Eli Friedmane1bc3792009-05-28 03:06:16 +00003548 Tmp1 = DAG.getNode(DivRemOpc, dl, VTs, Tmp2, Tmp3).getValue(1);
3549 } else if (TLI.isOperationLegalOrCustom(DivOpc, VT)) {
Eli Friedman0e494312009-05-27 07:32:27 +00003550 // X % Y -> X-X/Y*Y
3551 Tmp1 = DAG.getNode(DivOpc, dl, VT, Tmp2, Tmp3);
3552 Tmp1 = DAG.getNode(ISD::MUL, dl, VT, Tmp1, Tmp3);
3553 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, Tmp2, Tmp1);
Evan Chengb14ce092011-04-16 03:08:26 +00003554 } else if (isSigned)
3555 Tmp1 = ExpandIntLibCall(Node, true,
3556 RTLIB::SREM_I8,
3557 RTLIB::SREM_I16, RTLIB::SREM_I32,
3558 RTLIB::SREM_I64, RTLIB::SREM_I128);
3559 else
3560 Tmp1 = ExpandIntLibCall(Node, false,
3561 RTLIB::UREM_I8,
3562 RTLIB::UREM_I16, RTLIB::UREM_I32,
3563 RTLIB::UREM_I64, RTLIB::UREM_I128);
Eli Friedman56883962009-05-27 07:05:37 +00003564 Results.push_back(Tmp1);
3565 break;
3566 }
Eli Friedman0e494312009-05-27 07:32:27 +00003567 case ISD::UDIV:
3568 case ISD::SDIV: {
3569 bool isSigned = Node->getOpcode() == ISD::SDIV;
3570 unsigned DivRemOpc = isSigned ? ISD::SDIVREM : ISD::UDIVREM;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003571 EVT VT = Node->getValueType(0);
Eli Friedman56883962009-05-27 07:05:37 +00003572 SDVTList VTs = DAG.getVTList(VT, VT);
Evan Chengb14ce092011-04-16 03:08:26 +00003573 if (TLI.isOperationLegalOrCustom(DivRemOpc, VT) ||
3574 (isDivRemLibcallAvailable(Node, isSigned, TLI) &&
Evan Cheng8c2ad812012-06-21 05:56:05 +00003575 useDivRem(Node, isSigned, true)))
Eli Friedman0e494312009-05-27 07:32:27 +00003576 Tmp1 = DAG.getNode(DivRemOpc, dl, VTs, Node->getOperand(0),
3577 Node->getOperand(1));
Evan Chengb14ce092011-04-16 03:08:26 +00003578 else if (isSigned)
3579 Tmp1 = ExpandIntLibCall(Node, true,
3580 RTLIB::SDIV_I8,
3581 RTLIB::SDIV_I16, RTLIB::SDIV_I32,
3582 RTLIB::SDIV_I64, RTLIB::SDIV_I128);
3583 else
3584 Tmp1 = ExpandIntLibCall(Node, false,
3585 RTLIB::UDIV_I8,
3586 RTLIB::UDIV_I16, RTLIB::UDIV_I32,
3587 RTLIB::UDIV_I64, RTLIB::UDIV_I128);
Eli Friedman56883962009-05-27 07:05:37 +00003588 Results.push_back(Tmp1);
3589 break;
3590 }
3591 case ISD::MULHU:
3592 case ISD::MULHS: {
3593 unsigned ExpandOpcode = Node->getOpcode() == ISD::MULHU ? ISD::UMUL_LOHI :
3594 ISD::SMUL_LOHI;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003595 EVT VT = Node->getValueType(0);
Eli Friedman56883962009-05-27 07:05:37 +00003596 SDVTList VTs = DAG.getVTList(VT, VT);
3597 assert(TLI.isOperationLegalOrCustom(ExpandOpcode, VT) &&
3598 "If this wasn't legal, it shouldn't have been created!");
3599 Tmp1 = DAG.getNode(ExpandOpcode, dl, VTs, Node->getOperand(0),
3600 Node->getOperand(1));
3601 Results.push_back(Tmp1.getValue(1));
3602 break;
3603 }
Evan Chengb14ce092011-04-16 03:08:26 +00003604 case ISD::SDIVREM:
3605 case ISD::UDIVREM:
3606 // Expand into divrem libcall
3607 ExpandDivRemLibCall(Node, Results);
3608 break;
Eli Friedman56883962009-05-27 07:05:37 +00003609 case ISD::MUL: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003610 EVT VT = Node->getValueType(0);
Eli Friedman56883962009-05-27 07:05:37 +00003611 SDVTList VTs = DAG.getVTList(VT, VT);
3612 // See if multiply or divide can be lowered using two-result operations.
3613 // We just need the low half of the multiply; try both the signed
3614 // and unsigned forms. If the target supports both SMUL_LOHI and
3615 // UMUL_LOHI, form a preference by checking which forms of plain
3616 // MULH it supports.
3617 bool HasSMUL_LOHI = TLI.isOperationLegalOrCustom(ISD::SMUL_LOHI, VT);
3618 bool HasUMUL_LOHI = TLI.isOperationLegalOrCustom(ISD::UMUL_LOHI, VT);
3619 bool HasMULHS = TLI.isOperationLegalOrCustom(ISD::MULHS, VT);
3620 bool HasMULHU = TLI.isOperationLegalOrCustom(ISD::MULHU, VT);
3621 unsigned OpToUse = 0;
3622 if (HasSMUL_LOHI && !HasMULHS) {
3623 OpToUse = ISD::SMUL_LOHI;
3624 } else if (HasUMUL_LOHI && !HasMULHU) {
3625 OpToUse = ISD::UMUL_LOHI;
3626 } else if (HasSMUL_LOHI) {
3627 OpToUse = ISD::SMUL_LOHI;
3628 } else if (HasUMUL_LOHI) {
3629 OpToUse = ISD::UMUL_LOHI;
3630 }
3631 if (OpToUse) {
Bill Wendlingef408db2009-12-23 00:28:23 +00003632 Results.push_back(DAG.getNode(OpToUse, dl, VTs, Node->getOperand(0),
3633 Node->getOperand(1)));
Eli Friedman56883962009-05-27 07:05:37 +00003634 break;
3635 }
Tom Stellarda1a5d9a2014-04-11 16:12:01 +00003636
3637 SDValue Lo, Hi;
3638 EVT HalfType = VT.getHalfSizedIntegerVT(*DAG.getContext());
3639 if (TLI.isOperationLegalOrCustom(ISD::ZERO_EXTEND, VT) &&
3640 TLI.isOperationLegalOrCustom(ISD::ANY_EXTEND, VT) &&
3641 TLI.isOperationLegalOrCustom(ISD::SHL, VT) &&
3642 TLI.isOperationLegalOrCustom(ISD::OR, VT) &&
3643 TLI.expandMUL(Node, Lo, Hi, HalfType, DAG)) {
3644 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Lo);
3645 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, VT, Hi);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003646 SDValue Shift = DAG.getConstant(HalfType.getSizeInBits(), dl,
Tom Stellarda1a5d9a2014-04-11 16:12:01 +00003647 TLI.getShiftAmountTy(HalfType));
3648 Hi = DAG.getNode(ISD::SHL, dl, VT, Hi, Shift);
3649 Results.push_back(DAG.getNode(ISD::OR, dl, VT, Lo, Hi));
3650 break;
3651 }
3652
Anton Korobeynikovf93bb392009-11-07 17:14:39 +00003653 Tmp1 = ExpandIntLibCall(Node, false,
3654 RTLIB::MUL_I8,
3655 RTLIB::MUL_I16, RTLIB::MUL_I32,
Eli Friedman56883962009-05-27 07:05:37 +00003656 RTLIB::MUL_I64, RTLIB::MUL_I128);
3657 Results.push_back(Tmp1);
3658 break;
3659 }
Eli Friedman2892d822009-05-27 12:20:41 +00003660 case ISD::SADDO:
3661 case ISD::SSUBO: {
3662 SDValue LHS = Node->getOperand(0);
3663 SDValue RHS = Node->getOperand(1);
3664 SDValue Sum = DAG.getNode(Node->getOpcode() == ISD::SADDO ?
3665 ISD::ADD : ISD::SUB, dl, LHS.getValueType(),
3666 LHS, RHS);
3667 Results.push_back(Sum);
Matt Arsenault3ee37462014-05-28 20:51:42 +00003668 EVT ResultType = Node->getValueType(1);
3669 EVT OType = getSetCCResultType(Node->getValueType(0));
Bill Wendlingef408db2009-12-23 00:28:23 +00003670
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003671 SDValue Zero = DAG.getConstant(0, dl, LHS.getValueType());
Eli Friedman2892d822009-05-27 12:20:41 +00003672
3673 // LHSSign -> LHS >= 0
3674 // RHSSign -> RHS >= 0
3675 // SumSign -> Sum >= 0
3676 //
3677 // Add:
3678 // Overflow -> (LHSSign == RHSSign) && (LHSSign != SumSign)
3679 // Sub:
3680 // Overflow -> (LHSSign != RHSSign) && (LHSSign != SumSign)
3681 //
3682 SDValue LHSSign = DAG.getSetCC(dl, OType, LHS, Zero, ISD::SETGE);
3683 SDValue RHSSign = DAG.getSetCC(dl, OType, RHS, Zero, ISD::SETGE);
3684 SDValue SignsMatch = DAG.getSetCC(dl, OType, LHSSign, RHSSign,
3685 Node->getOpcode() == ISD::SADDO ?
3686 ISD::SETEQ : ISD::SETNE);
3687
3688 SDValue SumSign = DAG.getSetCC(dl, OType, Sum, Zero, ISD::SETGE);
3689 SDValue SumSignNE = DAG.getSetCC(dl, OType, LHSSign, SumSign, ISD::SETNE);
3690
3691 SDValue Cmp = DAG.getNode(ISD::AND, dl, OType, SignsMatch, SumSignNE);
Daniel Sanderscbd44c52014-07-10 10:18:12 +00003692 Results.push_back(DAG.getBoolExtOrTrunc(Cmp, dl, ResultType, ResultType));
Eli Friedman2892d822009-05-27 12:20:41 +00003693 break;
3694 }
3695 case ISD::UADDO:
3696 case ISD::USUBO: {
3697 SDValue LHS = Node->getOperand(0);
3698 SDValue RHS = Node->getOperand(1);
3699 SDValue Sum = DAG.getNode(Node->getOpcode() == ISD::UADDO ?
3700 ISD::ADD : ISD::SUB, dl, LHS.getValueType(),
3701 LHS, RHS);
3702 Results.push_back(Sum);
Matt Arsenault3ee37462014-05-28 20:51:42 +00003703
3704 EVT ResultType = Node->getValueType(1);
3705 EVT SetCCType = getSetCCResultType(Node->getValueType(0));
3706 ISD::CondCode CC
3707 = Node->getOpcode() == ISD::UADDO ? ISD::SETULT : ISD::SETUGT;
3708 SDValue SetCC = DAG.getSetCC(dl, SetCCType, Sum, LHS, CC);
3709
Daniel Sanderscbd44c52014-07-10 10:18:12 +00003710 Results.push_back(DAG.getBoolExtOrTrunc(SetCC, dl, ResultType, ResultType));
Eli Friedman2892d822009-05-27 12:20:41 +00003711 break;
3712 }
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003713 case ISD::UMULO:
3714 case ISD::SMULO: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003715 EVT VT = Node->getValueType(0);
Eric Christopherbcaedb52011-04-20 01:19:45 +00003716 EVT WideVT = EVT::getIntegerVT(*DAG.getContext(), VT.getSizeInBits() * 2);
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003717 SDValue LHS = Node->getOperand(0);
3718 SDValue RHS = Node->getOperand(1);
3719 SDValue BottomHalf;
3720 SDValue TopHalf;
Nuno Lopes129819d2009-12-23 17:48:10 +00003721 static const unsigned Ops[2][3] =
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003722 { { ISD::MULHU, ISD::UMUL_LOHI, ISD::ZERO_EXTEND },
3723 { ISD::MULHS, ISD::SMUL_LOHI, ISD::SIGN_EXTEND }};
3724 bool isSigned = Node->getOpcode() == ISD::SMULO;
3725 if (TLI.isOperationLegalOrCustom(Ops[isSigned][0], VT)) {
3726 BottomHalf = DAG.getNode(ISD::MUL, dl, VT, LHS, RHS);
3727 TopHalf = DAG.getNode(Ops[isSigned][0], dl, VT, LHS, RHS);
3728 } else if (TLI.isOperationLegalOrCustom(Ops[isSigned][1], VT)) {
3729 BottomHalf = DAG.getNode(Ops[isSigned][1], dl, DAG.getVTList(VT, VT), LHS,
3730 RHS);
3731 TopHalf = BottomHalf.getValue(1);
Eric Christopher83dd2fa2014-04-28 22:24:57 +00003732 } else if (TLI.isTypeLegal(WideVT)) {
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003733 LHS = DAG.getNode(Ops[isSigned][2], dl, WideVT, LHS);
3734 RHS = DAG.getNode(Ops[isSigned][2], dl, WideVT, RHS);
3735 Tmp1 = DAG.getNode(ISD::MUL, dl, WideVT, LHS, RHS);
3736 BottomHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT, Tmp1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003737 DAG.getIntPtrConstant(0, dl));
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003738 TopHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT, Tmp1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003739 DAG.getIntPtrConstant(1, dl));
Eric Christopherbb14f652011-01-20 00:29:24 +00003740 } else {
3741 // We can fall back to a libcall with an illegal type for the MUL if we
3742 // have a libcall big enough.
3743 // Also, we can fall back to a division in some cases, but that's a big
3744 // performance hit in the general case.
Eric Christopherbb14f652011-01-20 00:29:24 +00003745 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
3746 if (WideVT == MVT::i16)
3747 LC = RTLIB::MUL_I16;
3748 else if (WideVT == MVT::i32)
3749 LC = RTLIB::MUL_I32;
3750 else if (WideVT == MVT::i64)
3751 LC = RTLIB::MUL_I64;
3752 else if (WideVT == MVT::i128)
3753 LC = RTLIB::MUL_I128;
3754 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Cannot expand this operation!");
Dan Gohmanae9b1682011-05-16 22:09:53 +00003755
3756 // The high part is obtained by SRA'ing all but one of the bits of low
Eric Christopherbcaedb52011-04-20 01:19:45 +00003757 // part.
3758 unsigned LoSize = VT.getSizeInBits();
3759 SDValue HiLHS = DAG.getNode(ISD::SRA, dl, VT, RHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003760 DAG.getConstant(LoSize - 1, dl,
3761 TLI.getPointerTy()));
Eric Christopherbcaedb52011-04-20 01:19:45 +00003762 SDValue HiRHS = DAG.getNode(ISD::SRA, dl, VT, LHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003763 DAG.getConstant(LoSize - 1, dl,
3764 TLI.getPointerTy()));
Owen Andersonb2c80da2011-02-25 21:41:48 +00003765
Eric Christopherbcaedb52011-04-20 01:19:45 +00003766 // Here we're passing the 2 arguments explicitly as 4 arguments that are
3767 // pre-lowered to the correct types. This all depends upon WideVT not
3768 // being a legal type for the architecture and thus has to be split to
3769 // two arguments.
3770 SDValue Args[] = { LHS, HiLHS, RHS, HiRHS };
3771 SDValue Ret = ExpandLibCall(LC, WideVT, Args, 4, isSigned, dl);
3772 BottomHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT, Ret,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003773 DAG.getIntPtrConstant(0, dl));
Eric Christopherbcaedb52011-04-20 01:19:45 +00003774 TopHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT, Ret,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003775 DAG.getIntPtrConstant(1, dl));
Dan Gohman198b7ff2011-11-03 21:49:52 +00003776 // Ret is a node with an illegal type. Because such things are not
Chandler Carruth1f52b3d2014-08-01 19:49:59 +00003777 // generally permitted during this phase of legalization, make sure the
3778 // node has no more uses. The above EXTRACT_ELEMENT nodes should have been
3779 // folded.
3780 assert(Ret->use_empty() &&
3781 "Unexpected uses of illegally type from expanded lib call.");
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003782 }
Dan Gohmanae9b1682011-05-16 22:09:53 +00003783
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003784 if (isSigned) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003785 Tmp1 = DAG.getConstant(VT.getSizeInBits() - 1, dl,
Owen Andersonb2c80da2011-02-25 21:41:48 +00003786 TLI.getShiftAmountTy(BottomHalf.getValueType()));
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003787 Tmp1 = DAG.getNode(ISD::SRA, dl, VT, BottomHalf, Tmp1);
Matt Arsenault758659232013-05-18 00:21:46 +00003788 TopHalf = DAG.getSetCC(dl, getSetCCResultType(VT), TopHalf, Tmp1,
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003789 ISD::SETNE);
3790 } else {
Matt Arsenault758659232013-05-18 00:21:46 +00003791 TopHalf = DAG.getSetCC(dl, getSetCCResultType(VT), TopHalf,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003792 DAG.getConstant(0, dl, VT), ISD::SETNE);
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003793 }
3794 Results.push_back(BottomHalf);
3795 Results.push_back(TopHalf);
3796 break;
3797 }
Eli Friedman0e494312009-05-27 07:32:27 +00003798 case ISD::BUILD_PAIR: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003799 EVT PairTy = Node->getValueType(0);
Eli Friedman0e494312009-05-27 07:32:27 +00003800 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, PairTy, Node->getOperand(0));
3801 Tmp2 = DAG.getNode(ISD::ANY_EXTEND, dl, PairTy, Node->getOperand(1));
Bill Wendlingef408db2009-12-23 00:28:23 +00003802 Tmp2 = DAG.getNode(ISD::SHL, dl, PairTy, Tmp2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003803 DAG.getConstant(PairTy.getSizeInBits()/2, dl,
Owen Andersonb2c80da2011-02-25 21:41:48 +00003804 TLI.getShiftAmountTy(PairTy)));
Bill Wendlingef408db2009-12-23 00:28:23 +00003805 Results.push_back(DAG.getNode(ISD::OR, dl, PairTy, Tmp1, Tmp2));
Eli Friedman0e494312009-05-27 07:32:27 +00003806 break;
3807 }
Eli Friedman3b251702009-05-27 07:58:35 +00003808 case ISD::SELECT:
3809 Tmp1 = Node->getOperand(0);
3810 Tmp2 = Node->getOperand(1);
3811 Tmp3 = Node->getOperand(2);
Bill Wendlingef408db2009-12-23 00:28:23 +00003812 if (Tmp1.getOpcode() == ISD::SETCC) {
Eli Friedman3b251702009-05-27 07:58:35 +00003813 Tmp1 = DAG.getSelectCC(dl, Tmp1.getOperand(0), Tmp1.getOperand(1),
3814 Tmp2, Tmp3,
3815 cast<CondCodeSDNode>(Tmp1.getOperand(2))->get());
Bill Wendlingef408db2009-12-23 00:28:23 +00003816 } else {
Eli Friedman3b251702009-05-27 07:58:35 +00003817 Tmp1 = DAG.getSelectCC(dl, Tmp1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003818 DAG.getConstant(0, dl, Tmp1.getValueType()),
Eli Friedman3b251702009-05-27 07:58:35 +00003819 Tmp2, Tmp3, ISD::SETNE);
Bill Wendlingef408db2009-12-23 00:28:23 +00003820 }
Eli Friedman3b251702009-05-27 07:58:35 +00003821 Results.push_back(Tmp1);
3822 break;
Eli Friedman2892d822009-05-27 12:20:41 +00003823 case ISD::BR_JT: {
3824 SDValue Chain = Node->getOperand(0);
3825 SDValue Table = Node->getOperand(1);
3826 SDValue Index = Node->getOperand(2);
3827
Owen Anderson53aa7a92009-08-10 22:56:29 +00003828 EVT PTy = TLI.getPointerTy();
Chris Lattnerb6db2c62010-01-25 23:26:13 +00003829
Micah Villmowcdfe20b2012-10-08 16:38:25 +00003830 const DataLayout &TD = *TLI.getDataLayout();
Chris Lattnerb6db2c62010-01-25 23:26:13 +00003831 unsigned EntrySize =
3832 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(TD);
Jim Grosbach9b7755f2010-07-02 17:41:59 +00003833
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003834 Index = DAG.getNode(ISD::MUL, dl, Index.getValueType(), Index,
3835 DAG.getConstant(EntrySize, dl, Index.getValueType()));
Tom Stellard838e2342013-08-26 15:06:10 +00003836 SDValue Addr = DAG.getNode(ISD::ADD, dl, Index.getValueType(),
3837 Index, Table);
Eli Friedman2892d822009-05-27 12:20:41 +00003838
Owen Anderson117c9e82009-08-12 00:36:31 +00003839 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
Stuart Hastings81c43062011-02-16 16:23:55 +00003840 SDValue LD = DAG.getExtLoad(ISD::SEXTLOAD, dl, PTy, Chain, Addr,
Chris Lattnera35499e2010-09-21 07:32:19 +00003841 MachinePointerInfo::getJumpTable(), MemVT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00003842 false, false, false, 0);
Eli Friedman2892d822009-05-27 12:20:41 +00003843 Addr = LD;
Dan Gohmanc3349602010-04-19 19:05:59 +00003844 if (TM.getRelocationModel() == Reloc::PIC_) {
Eli Friedman2892d822009-05-27 12:20:41 +00003845 // For PIC, the sequence is:
Bill Wendlingef408db2009-12-23 00:28:23 +00003846 // BRIND(load(Jumptable + index) + RelocBase)
Eli Friedman2892d822009-05-27 12:20:41 +00003847 // RelocBase can be JumpTable, GOT or some sort of global base.
3848 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr,
3849 TLI.getPICJumpTableRelocBase(Table, DAG));
3850 }
Owen Anderson9f944592009-08-11 20:47:22 +00003851 Tmp1 = DAG.getNode(ISD::BRIND, dl, MVT::Other, LD.getValue(1), Addr);
Eli Friedman2892d822009-05-27 12:20:41 +00003852 Results.push_back(Tmp1);
3853 break;
3854 }
Eli Friedman0e494312009-05-27 07:32:27 +00003855 case ISD::BRCOND:
3856 // Expand brcond's setcc into its constituent parts and create a BR_CC
3857 // Node.
3858 Tmp1 = Node->getOperand(0);
3859 Tmp2 = Node->getOperand(1);
Bill Wendlingef408db2009-12-23 00:28:23 +00003860 if (Tmp2.getOpcode() == ISD::SETCC) {
Owen Anderson9f944592009-08-11 20:47:22 +00003861 Tmp1 = DAG.getNode(ISD::BR_CC, dl, MVT::Other,
Eli Friedman0e494312009-05-27 07:32:27 +00003862 Tmp1, Tmp2.getOperand(2),
3863 Tmp2.getOperand(0), Tmp2.getOperand(1),
3864 Node->getOperand(2));
Bill Wendlingef408db2009-12-23 00:28:23 +00003865 } else {
Stuart Hastingsaa02c082011-05-13 00:51:54 +00003866 // We test only the i1 bit. Skip the AND if UNDEF.
3867 Tmp3 = (Tmp2.getOpcode() == ISD::UNDEF) ? Tmp2 :
3868 DAG.getNode(ISD::AND, dl, Tmp2.getValueType(), Tmp2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003869 DAG.getConstant(1, dl, Tmp2.getValueType()));
Owen Anderson9f944592009-08-11 20:47:22 +00003870 Tmp1 = DAG.getNode(ISD::BR_CC, dl, MVT::Other, Tmp1,
Stuart Hastingsaa02c082011-05-13 00:51:54 +00003871 DAG.getCondCode(ISD::SETNE), Tmp3,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003872 DAG.getConstant(0, dl, Tmp3.getValueType()),
Eli Friedman0e494312009-05-27 07:32:27 +00003873 Node->getOperand(2));
Bill Wendlingef408db2009-12-23 00:28:23 +00003874 }
Eli Friedman0e494312009-05-27 07:32:27 +00003875 Results.push_back(Tmp1);
3876 break;
Eli Friedman5df72022009-05-28 03:56:57 +00003877 case ISD::SETCC: {
3878 Tmp1 = Node->getOperand(0);
3879 Tmp2 = Node->getOperand(1);
3880 Tmp3 = Node->getOperand(2);
Tom Stellard08690a12013-09-28 02:50:32 +00003881 bool Legalized = LegalizeSetCCCondCode(Node->getValueType(0), Tmp1, Tmp2,
Daniel Sandersedc071b2013-11-21 13:24:49 +00003882 Tmp3, NeedInvert, dl);
Eli Friedman5df72022009-05-28 03:56:57 +00003883
Tom Stellard08690a12013-09-28 02:50:32 +00003884 if (Legalized) {
Daniel Sandersedc071b2013-11-21 13:24:49 +00003885 // If we expanded the SETCC by swapping LHS and RHS, or by inverting the
3886 // condition code, create a new SETCC node.
Tom Stellard08690a12013-09-28 02:50:32 +00003887 if (Tmp3.getNode())
3888 Tmp1 = DAG.getNode(ISD::SETCC, dl, Node->getValueType(0),
3889 Tmp1, Tmp2, Tmp3);
3890
Daniel Sandersedc071b2013-11-21 13:24:49 +00003891 // If we expanded the SETCC by inverting the condition code, then wrap
3892 // the existing SETCC in a NOT to restore the intended condition.
3893 if (NeedInvert)
Pete Cooper7fd1d722014-05-12 23:26:58 +00003894 Tmp1 = DAG.getLogicalNOT(dl, Tmp1, Tmp1->getValueType(0));
Daniel Sandersedc071b2013-11-21 13:24:49 +00003895
Eli Friedman5df72022009-05-28 03:56:57 +00003896 Results.push_back(Tmp1);
3897 break;
3898 }
3899
3900 // Otherwise, SETCC for the given comparison type must be completely
3901 // illegal; expand it into a SELECT_CC.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003902 EVT VT = Node->getValueType(0);
Tom Stellardd93ef7a2013-03-08 15:37:02 +00003903 int TrueValue;
Daniel Sanderscbd44c52014-07-10 10:18:12 +00003904 switch (TLI.getBooleanContents(Tmp1->getValueType(0))) {
Tom Stellardd93ef7a2013-03-08 15:37:02 +00003905 case TargetLowering::ZeroOrOneBooleanContent:
3906 case TargetLowering::UndefinedBooleanContent:
3907 TrueValue = 1;
3908 break;
3909 case TargetLowering::ZeroOrNegativeOneBooleanContent:
3910 TrueValue = -1;
3911 break;
3912 }
Eli Friedman5df72022009-05-28 03:56:57 +00003913 Tmp1 = DAG.getNode(ISD::SELECT_CC, dl, VT, Tmp1, Tmp2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003914 DAG.getConstant(TrueValue, dl, VT),
3915 DAG.getConstant(0, dl, VT),
Tom Stellardd93ef7a2013-03-08 15:37:02 +00003916 Tmp3);
Eli Friedman5df72022009-05-28 03:56:57 +00003917 Results.push_back(Tmp1);
3918 break;
3919 }
Eli Friedmane1dc1932009-05-28 20:40:34 +00003920 case ISD::SELECT_CC: {
3921 Tmp1 = Node->getOperand(0); // LHS
3922 Tmp2 = Node->getOperand(1); // RHS
3923 Tmp3 = Node->getOperand(2); // True
3924 Tmp4 = Node->getOperand(3); // False
Tom Stellard3ca1bfc2014-06-10 16:01:22 +00003925 EVT VT = Node->getValueType(0);
Eli Friedmane1dc1932009-05-28 20:40:34 +00003926 SDValue CC = Node->getOperand(4);
Tom Stellard3ca1bfc2014-06-10 16:01:22 +00003927 ISD::CondCode CCOp = cast<CondCodeSDNode>(CC)->get();
Eli Friedmane1dc1932009-05-28 20:40:34 +00003928
Tom Stellard3ca1bfc2014-06-10 16:01:22 +00003929 if (TLI.isCondCodeLegal(CCOp, Tmp1.getSimpleValueType())) {
3930 // If the condition code is legal, then we need to expand this
3931 // node using SETCC and SELECT.
3932 EVT CmpVT = Tmp1.getValueType();
3933 assert(!TLI.isOperationExpand(ISD::SELECT, VT) &&
3934 "Cannot expand ISD::SELECT_CC when ISD::SELECT also needs to be "
3935 "expanded.");
3936 EVT CCVT = TLI.getSetCCResultType(*DAG.getContext(), CmpVT);
3937 SDValue Cond = DAG.getNode(ISD::SETCC, dl, CCVT, Tmp1, Tmp2, CC);
3938 Results.push_back(DAG.getSelect(dl, VT, Cond, Tmp3, Tmp4));
3939 break;
3940 }
3941
3942 // SELECT_CC is legal, so the condition code must not be.
Tom Stellard5694d302013-09-28 02:50:43 +00003943 bool Legalized = false;
3944 // Try to legalize by inverting the condition. This is for targets that
3945 // might support an ordered version of a condition, but not the unordered
3946 // version (or vice versa).
Tom Stellard3ca1bfc2014-06-10 16:01:22 +00003947 ISD::CondCode InvCC = ISD::getSetCCInverse(CCOp,
Tom Stellard5694d302013-09-28 02:50:43 +00003948 Tmp1.getValueType().isInteger());
3949 if (TLI.isCondCodeLegal(InvCC, Tmp1.getSimpleValueType())) {
3950 // Use the new condition code and swap true and false
3951 Legalized = true;
3952 Tmp1 = DAG.getSelectCC(dl, Tmp1, Tmp2, Tmp4, Tmp3, InvCC);
Tom Stellard08690a12013-09-28 02:50:32 +00003953 } else {
Tom Stellard5694d302013-09-28 02:50:43 +00003954 // If The inverse is not legal, then try to swap the arguments using
3955 // the inverse condition code.
3956 ISD::CondCode SwapInvCC = ISD::getSetCCSwappedOperands(InvCC);
3957 if (TLI.isCondCodeLegal(SwapInvCC, Tmp1.getSimpleValueType())) {
3958 // The swapped inverse condition is legal, so swap true and false,
3959 // lhs and rhs.
3960 Legalized = true;
3961 Tmp1 = DAG.getSelectCC(dl, Tmp2, Tmp1, Tmp4, Tmp3, SwapInvCC);
3962 }
3963 }
3964
3965 if (!Legalized) {
3966 Legalized = LegalizeSetCCCondCode(
Daniel Sandersedc071b2013-11-21 13:24:49 +00003967 getSetCCResultType(Tmp1.getValueType()), Tmp1, Tmp2, CC, NeedInvert,
3968 dl);
Tom Stellard5694d302013-09-28 02:50:43 +00003969
3970 assert(Legalized && "Can't legalize SELECT_CC with legal condition!");
Daniel Sandersedc071b2013-11-21 13:24:49 +00003971
3972 // If we expanded the SETCC by inverting the condition code, then swap
3973 // the True/False operands to match.
3974 if (NeedInvert)
3975 std::swap(Tmp3, Tmp4);
3976
3977 // If we expanded the SETCC by swapping LHS and RHS, or by inverting the
3978 // condition code, create a new SELECT_CC node.
Tom Stellard5694d302013-09-28 02:50:43 +00003979 if (CC.getNode()) {
3980 Tmp1 = DAG.getNode(ISD::SELECT_CC, dl, Node->getValueType(0),
3981 Tmp1, Tmp2, Tmp3, Tmp4, CC);
3982 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003983 Tmp2 = DAG.getConstant(0, dl, Tmp1.getValueType());
Tom Stellard5694d302013-09-28 02:50:43 +00003984 CC = DAG.getCondCode(ISD::SETNE);
Jack Carter5c0af482013-11-19 23:43:22 +00003985 Tmp1 = DAG.getNode(ISD::SELECT_CC, dl, Node->getValueType(0), Tmp1,
3986 Tmp2, Tmp3, Tmp4, CC);
Tom Stellard5694d302013-09-28 02:50:43 +00003987 }
Tom Stellard08690a12013-09-28 02:50:32 +00003988 }
Eli Friedmane1dc1932009-05-28 20:40:34 +00003989 Results.push_back(Tmp1);
3990 break;
3991 }
3992 case ISD::BR_CC: {
3993 Tmp1 = Node->getOperand(0); // Chain
3994 Tmp2 = Node->getOperand(2); // LHS
3995 Tmp3 = Node->getOperand(3); // RHS
3996 Tmp4 = Node->getOperand(1); // CC
3997
Tom Stellard08690a12013-09-28 02:50:32 +00003998 bool Legalized = LegalizeSetCCCondCode(getSetCCResultType(
Daniel Sandersedc071b2013-11-21 13:24:49 +00003999 Tmp2.getValueType()), Tmp2, Tmp3, Tmp4, NeedInvert, dl);
Tom Stellard45015d92013-09-28 03:10:17 +00004000 (void)Legalized;
Tom Stellard08690a12013-09-28 02:50:32 +00004001 assert(Legalized && "Can't legalize BR_CC with legal condition!");
Eli Friedmane1dc1932009-05-28 20:40:34 +00004002
Daniel Sandersedc071b2013-11-21 13:24:49 +00004003 // If we expanded the SETCC by inverting the condition code, then wrap
4004 // the existing SETCC in a NOT to restore the intended condition.
4005 if (NeedInvert)
4006 Tmp4 = DAG.getNOT(dl, Tmp4, Tmp4->getValueType(0));
4007
4008 // If we expanded the SETCC by swapping LHS and RHS, create a new BR_CC
Tom Stellard08690a12013-09-28 02:50:32 +00004009 // node.
4010 if (Tmp4.getNode()) {
4011 Tmp1 = DAG.getNode(ISD::BR_CC, dl, Node->getValueType(0), Tmp1,
4012 Tmp4, Tmp2, Tmp3, Node->getOperand(4));
4013 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004014 Tmp3 = DAG.getConstant(0, dl, Tmp2.getValueType());
Tom Stellard08690a12013-09-28 02:50:32 +00004015 Tmp4 = DAG.getCondCode(ISD::SETNE);
Jack Carter5c0af482013-11-19 23:43:22 +00004016 Tmp1 = DAG.getNode(ISD::BR_CC, dl, Node->getValueType(0), Tmp1, Tmp4,
4017 Tmp2, Tmp3, Node->getOperand(4));
Tom Stellard08690a12013-09-28 02:50:32 +00004018 }
Eli Friedmane1dc1932009-05-28 20:40:34 +00004019 Results.push_back(Tmp1);
4020 break;
4021 }
Dan Gohman198b7ff2011-11-03 21:49:52 +00004022 case ISD::BUILD_VECTOR:
4023 Results.push_back(ExpandBUILD_VECTOR(Node));
4024 break;
4025 case ISD::SRA:
4026 case ISD::SRL:
4027 case ISD::SHL: {
4028 // Scalarize vector SRA/SRL/SHL.
4029 EVT VT = Node->getValueType(0);
4030 assert(VT.isVector() && "Unable to legalize non-vector shift");
4031 assert(TLI.isTypeLegal(VT.getScalarType())&& "Element type must be legal");
4032 unsigned NumElem = VT.getVectorNumElements();
4033
4034 SmallVector<SDValue, 8> Scalars;
4035 for (unsigned Idx = 0; Idx < NumElem; Idx++) {
4036 SDValue Ex = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
4037 VT.getScalarType(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004038 Node->getOperand(0),
4039 DAG.getConstant(Idx, dl, TLI.getVectorIdxTy()));
Dan Gohman198b7ff2011-11-03 21:49:52 +00004040 SDValue Sh = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
4041 VT.getScalarType(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004042 Node->getOperand(1),
4043 DAG.getConstant(Idx, dl, TLI.getVectorIdxTy()));
Dan Gohman198b7ff2011-11-03 21:49:52 +00004044 Scalars.push_back(DAG.getNode(Node->getOpcode(), dl,
4045 VT.getScalarType(), Ex, Sh));
4046 }
4047 SDValue Result =
Craig Topper48d114b2014-04-26 18:35:24 +00004048 DAG.getNode(ISD::BUILD_VECTOR, dl, Node->getValueType(0), Scalars);
Eli Friedman13477152011-11-11 23:58:27 +00004049 ReplaceNode(SDValue(Node, 0), Result);
Dan Gohman198b7ff2011-11-03 21:49:52 +00004050 break;
4051 }
Eli Friedmana8f9a022009-05-27 02:16:40 +00004052 case ISD::GLOBAL_OFFSET_TABLE:
4053 case ISD::GlobalAddress:
4054 case ISD::GlobalTLSAddress:
4055 case ISD::ExternalSymbol:
4056 case ISD::ConstantPool:
4057 case ISD::JumpTable:
4058 case ISD::INTRINSIC_W_CHAIN:
4059 case ISD::INTRINSIC_WO_CHAIN:
4060 case ISD::INTRINSIC_VOID:
4061 // FIXME: Custom lowering for these operations shouldn't return null!
Eli Friedmana8f9a022009-05-27 02:16:40 +00004062 break;
Eli Friedman21d349b2009-05-27 01:25:56 +00004063 }
Dan Gohman198b7ff2011-11-03 21:49:52 +00004064
4065 // Replace the original node with the legalized result.
Eli Friedman13477152011-11-11 23:58:27 +00004066 if (!Results.empty())
4067 ReplaceNode(Node, Results.data());
Eli Friedman21d349b2009-05-27 01:25:56 +00004068}
Dan Gohman198b7ff2011-11-03 21:49:52 +00004069
4070void SelectionDAGLegalize::PromoteNode(SDNode *Node) {
4071 SmallVector<SDValue, 8> Results;
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +00004072 MVT OVT = Node->getSimpleValueType(0);
Eli Friedman21d349b2009-05-27 01:25:56 +00004073 if (Node->getOpcode() == ISD::UINT_TO_FP ||
Eli Friedman97f3f962009-07-17 05:16:04 +00004074 Node->getOpcode() == ISD::SINT_TO_FP ||
Bill Wendlingef408db2009-12-23 00:28:23 +00004075 Node->getOpcode() == ISD::SETCC) {
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +00004076 OVT = Node->getOperand(0).getSimpleValueType();
Bill Wendlingef408db2009-12-23 00:28:23 +00004077 }
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004078 if (Node->getOpcode() == ISD::BR_CC)
4079 OVT = Node->getOperand(2).getSimpleValueType();
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +00004080 MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004081 SDLoc dl(Node);
Eli Friedman3b251702009-05-27 07:58:35 +00004082 SDValue Tmp1, Tmp2, Tmp3;
Eli Friedman21d349b2009-05-27 01:25:56 +00004083 switch (Node->getOpcode()) {
4084 case ISD::CTTZ:
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004085 case ISD::CTTZ_ZERO_UNDEF:
Eli Friedman21d349b2009-05-27 01:25:56 +00004086 case ISD::CTLZ:
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004087 case ISD::CTLZ_ZERO_UNDEF:
Eli Friedman21d349b2009-05-27 01:25:56 +00004088 case ISD::CTPOP:
4089 // Zero extend the argument.
4090 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, Node->getOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004091 // Perform the larger operation. For CTPOP and CTTZ_ZERO_UNDEF, this is
4092 // already the correct result.
Jakob Stoklund Olesen6b9f63c2009-07-12 17:43:20 +00004093 Tmp1 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1);
Eli Friedman21d349b2009-05-27 01:25:56 +00004094 if (Node->getOpcode() == ISD::CTTZ) {
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004095 // FIXME: This should set a bit in the zero extended value instead.
Matt Arsenault758659232013-05-18 00:21:46 +00004096 Tmp2 = DAG.getSetCC(dl, getSetCCResultType(NVT),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004097 Tmp1, DAG.getConstant(NVT.getSizeInBits(), dl, NVT),
Eli Friedman21d349b2009-05-27 01:25:56 +00004098 ISD::SETEQ);
Matt Arsenaultd2f03322013-06-14 22:04:37 +00004099 Tmp1 = DAG.getSelect(dl, NVT, Tmp2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004100 DAG.getConstant(OVT.getSizeInBits(), dl, NVT), Tmp1);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004101 } else if (Node->getOpcode() == ISD::CTLZ ||
4102 Node->getOpcode() == ISD::CTLZ_ZERO_UNDEF) {
Eli Friedman21d349b2009-05-27 01:25:56 +00004103 // Tmp1 = Tmp1 - (sizeinbits(NVT) - sizeinbits(Old VT))
4104 Tmp1 = DAG.getNode(ISD::SUB, dl, NVT, Tmp1,
4105 DAG.getConstant(NVT.getSizeInBits() -
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004106 OVT.getSizeInBits(), dl, NVT));
Eli Friedman21d349b2009-05-27 01:25:56 +00004107 }
Bill Wendlingef408db2009-12-23 00:28:23 +00004108 Results.push_back(DAG.getNode(ISD::TRUNCATE, dl, OVT, Tmp1));
Eli Friedman21d349b2009-05-27 01:25:56 +00004109 break;
4110 case ISD::BSWAP: {
4111 unsigned DiffBits = NVT.getSizeInBits() - OVT.getSizeInBits();
Bill Wendling70794592009-12-22 22:53:39 +00004112 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, Node->getOperand(0));
Bill Wendlingef408db2009-12-23 00:28:23 +00004113 Tmp1 = DAG.getNode(ISD::BSWAP, dl, NVT, Tmp1);
4114 Tmp1 = DAG.getNode(ISD::SRL, dl, NVT, Tmp1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004115 DAG.getConstant(DiffBits, dl,
4116 TLI.getShiftAmountTy(NVT)));
Bill Wendlingef408db2009-12-23 00:28:23 +00004117 Results.push_back(Tmp1);
Eli Friedman21d349b2009-05-27 01:25:56 +00004118 break;
4119 }
4120 case ISD::FP_TO_UINT:
4121 case ISD::FP_TO_SINT:
4122 Tmp1 = PromoteLegalFP_TO_INT(Node->getOperand(0), Node->getValueType(0),
4123 Node->getOpcode() == ISD::FP_TO_SINT, dl);
4124 Results.push_back(Tmp1);
4125 break;
4126 case ISD::UINT_TO_FP:
4127 case ISD::SINT_TO_FP:
4128 Tmp1 = PromoteLegalINT_TO_FP(Node->getOperand(0), Node->getValueType(0),
4129 Node->getOpcode() == ISD::SINT_TO_FP, dl);
4130 Results.push_back(Tmp1);
4131 break;
Hal Finkel71c2ba32012-03-24 03:53:52 +00004132 case ISD::VAARG: {
4133 SDValue Chain = Node->getOperand(0); // Get the chain.
4134 SDValue Ptr = Node->getOperand(1); // Get the pointer.
4135
4136 unsigned TruncOp;
4137 if (OVT.isVector()) {
4138 TruncOp = ISD::BITCAST;
4139 } else {
4140 assert(OVT.isInteger()
4141 && "VAARG promotion is supported only for vectors or integer types");
4142 TruncOp = ISD::TRUNCATE;
4143 }
4144
4145 // Perform the larger operation, then convert back
4146 Tmp1 = DAG.getVAArg(NVT, dl, Chain, Ptr, Node->getOperand(2),
4147 Node->getConstantOperandVal(3));
4148 Chain = Tmp1.getValue(1);
4149
4150 Tmp2 = DAG.getNode(TruncOp, dl, OVT, Tmp1);
4151
4152 // Modified the chain result - switch anything that used the old chain to
4153 // use the new one.
4154 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), Tmp2);
4155 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), Chain);
Chandler Carruth411fb402014-07-26 05:49:40 +00004156 if (UpdatedNodes) {
4157 UpdatedNodes->insert(Tmp2.getNode());
4158 UpdatedNodes->insert(Chain.getNode());
4159 }
Hal Finkel71c2ba32012-03-24 03:53:52 +00004160 ReplacedNode(Node);
4161 break;
4162 }
Eli Friedmand6f28342009-05-27 03:33:44 +00004163 case ISD::AND:
4164 case ISD::OR:
Jakob Stoklund Olesened0e1a02009-07-12 18:10:18 +00004165 case ISD::XOR: {
4166 unsigned ExtOp, TruncOp;
4167 if (OVT.isVector()) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004168 ExtOp = ISD::BITCAST;
4169 TruncOp = ISD::BITCAST;
Chris Lattnercd927182010-04-07 23:47:51 +00004170 } else {
4171 assert(OVT.isInteger() && "Cannot promote logic operation");
Jakob Stoklund Olesened0e1a02009-07-12 18:10:18 +00004172 ExtOp = ISD::ANY_EXTEND;
4173 TruncOp = ISD::TRUNCATE;
Jakob Stoklund Olesened0e1a02009-07-12 18:10:18 +00004174 }
4175 // Promote each of the values to the new type.
4176 Tmp1 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(0));
4177 Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1));
4178 // Perform the larger operation, then convert back
Bill Wendlingef408db2009-12-23 00:28:23 +00004179 Tmp1 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
4180 Results.push_back(DAG.getNode(TruncOp, dl, OVT, Tmp1));
Eli Friedmand6f28342009-05-27 03:33:44 +00004181 break;
Jakob Stoklund Olesened0e1a02009-07-12 18:10:18 +00004182 }
4183 case ISD::SELECT: {
Eli Friedman3b251702009-05-27 07:58:35 +00004184 unsigned ExtOp, TruncOp;
Tom Stellardc9a67a22014-03-24 16:07:28 +00004185 if (Node->getValueType(0).isVector() ||
4186 Node->getValueType(0).getSizeInBits() == NVT.getSizeInBits()) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004187 ExtOp = ISD::BITCAST;
4188 TruncOp = ISD::BITCAST;
Eli Friedman2892d822009-05-27 12:20:41 +00004189 } else if (Node->getValueType(0).isInteger()) {
Eli Friedman3b251702009-05-27 07:58:35 +00004190 ExtOp = ISD::ANY_EXTEND;
4191 TruncOp = ISD::TRUNCATE;
4192 } else {
4193 ExtOp = ISD::FP_EXTEND;
4194 TruncOp = ISD::FP_ROUND;
4195 }
4196 Tmp1 = Node->getOperand(0);
4197 // Promote each of the values to the new type.
4198 Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1));
4199 Tmp3 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(2));
4200 // Perform the larger operation, then round down.
Matt Arsenaultd2f03322013-06-14 22:04:37 +00004201 Tmp1 = DAG.getSelect(dl, NVT, Tmp1, Tmp2, Tmp3);
Eli Friedman3b251702009-05-27 07:58:35 +00004202 if (TruncOp != ISD::FP_ROUND)
Bill Wendlingef408db2009-12-23 00:28:23 +00004203 Tmp1 = DAG.getNode(TruncOp, dl, Node->getValueType(0), Tmp1);
Eli Friedman3b251702009-05-27 07:58:35 +00004204 else
Bill Wendlingef408db2009-12-23 00:28:23 +00004205 Tmp1 = DAG.getNode(TruncOp, dl, Node->getValueType(0), Tmp1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004206 DAG.getIntPtrConstant(0, dl));
Bill Wendlingef408db2009-12-23 00:28:23 +00004207 Results.push_back(Tmp1);
Eli Friedman3b251702009-05-27 07:58:35 +00004208 break;
Jakob Stoklund Olesened0e1a02009-07-12 18:10:18 +00004209 }
Eli Friedman3b251702009-05-27 07:58:35 +00004210 case ISD::VECTOR_SHUFFLE: {
Benjamin Kramer339ced42012-01-15 13:16:05 +00004211 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Node)->getMask();
Eli Friedman3b251702009-05-27 07:58:35 +00004212
4213 // Cast the two input vectors.
Wesley Peck527da1b2010-11-23 03:31:01 +00004214 Tmp1 = DAG.getNode(ISD::BITCAST, dl, NVT, Node->getOperand(0));
4215 Tmp2 = DAG.getNode(ISD::BITCAST, dl, NVT, Node->getOperand(1));
Eli Friedman3b251702009-05-27 07:58:35 +00004216
4217 // Convert the shuffle mask to the right # elements.
Bill Wendlingef408db2009-12-23 00:28:23 +00004218 Tmp1 = ShuffleWithNarrowerEltType(NVT, OVT, dl, Tmp1, Tmp2, Mask);
Wesley Peck527da1b2010-11-23 03:31:01 +00004219 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OVT, Tmp1);
Eli Friedman3b251702009-05-27 07:58:35 +00004220 Results.push_back(Tmp1);
4221 break;
4222 }
Eli Friedman5df72022009-05-28 03:56:57 +00004223 case ISD::SETCC: {
Jakob Stoklund Olesen1ae07362009-07-24 18:22:59 +00004224 unsigned ExtOp = ISD::FP_EXTEND;
4225 if (NVT.isInteger()) {
4226 ISD::CondCode CCCode =
4227 cast<CondCodeSDNode>(Node->getOperand(2))->get();
4228 ExtOp = isSignedIntSetCC(CCCode) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Eli Friedman5df72022009-05-28 03:56:57 +00004229 }
Jakob Stoklund Olesen1ae07362009-07-24 18:22:59 +00004230 Tmp1 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(0));
4231 Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1));
Eli Friedman5df72022009-05-28 03:56:57 +00004232 Results.push_back(DAG.getNode(ISD::SETCC, dl, Node->getValueType(0),
4233 Tmp1, Tmp2, Node->getOperand(2)));
4234 break;
4235 }
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004236 case ISD::BR_CC: {
4237 unsigned ExtOp = ISD::FP_EXTEND;
4238 if (NVT.isInteger()) {
4239 ISD::CondCode CCCode =
4240 cast<CondCodeSDNode>(Node->getOperand(1))->get();
4241 ExtOp = isSignedIntSetCC(CCCode) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4242 }
4243 Tmp1 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(2));
4244 Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(3));
4245 Results.push_back(DAG.getNode(ISD::BR_CC, dl, Node->getValueType(0),
4246 Node->getOperand(0), Node->getOperand(1),
4247 Tmp1, Tmp2, Node->getOperand(4)));
4248 break;
4249 }
Oliver Stannardf5469be2014-08-18 14:22:39 +00004250 case ISD::FADD:
4251 case ISD::FSUB:
4252 case ISD::FMUL:
Pete Coopere69be6d2012-03-19 23:38:12 +00004253 case ISD::FDIV:
Pete Cooper8a3dc0e2012-04-04 19:36:31 +00004254 case ISD::FREM:
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004255 case ISD::FMINNUM:
4256 case ISD::FMAXNUM:
4257 case ISD::FCOPYSIGN:
Pete Cooper99415fe2012-01-12 21:46:18 +00004258 case ISD::FPOW: {
4259 Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0));
4260 Tmp2 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(1));
Pete Coopere69be6d2012-03-19 23:38:12 +00004261 Tmp3 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
Pete Cooper99415fe2012-01-12 21:46:18 +00004262 Results.push_back(DAG.getNode(ISD::FP_ROUND, dl, OVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004263 Tmp3, DAG.getIntPtrConstant(0, dl)));
Pete Cooper99415fe2012-01-12 21:46:18 +00004264 break;
4265 }
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004266 case ISD::FMA: {
4267 Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0));
4268 Tmp2 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(1));
4269 Tmp3 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(2));
4270 Results.push_back(
4271 DAG.getNode(ISD::FP_ROUND, dl, OVT,
4272 DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2, Tmp3),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004273 DAG.getIntPtrConstant(0, dl)));
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004274 break;
4275 }
4276 case ISD::FPOWI: {
4277 Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0));
4278 Tmp2 = Node->getOperand(1);
4279 Tmp3 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
4280 Results.push_back(DAG.getNode(ISD::FP_ROUND, dl, OVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004281 Tmp3, DAG.getIntPtrConstant(0, dl)));
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004282 break;
4283 }
4284 case ISD::FFLOOR:
4285 case ISD::FCEIL:
4286 case ISD::FRINT:
4287 case ISD::FNEARBYINT:
4288 case ISD::FROUND:
4289 case ISD::FTRUNC:
4290 case ISD::FNEG:
4291 case ISD::FSQRT:
4292 case ISD::FSIN:
4293 case ISD::FCOS:
Pete Cooper99415fe2012-01-12 21:46:18 +00004294 case ISD::FLOG:
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004295 case ISD::FLOG2:
4296 case ISD::FLOG10:
4297 case ISD::FABS:
4298 case ISD::FEXP:
4299 case ISD::FEXP2: {
Pete Cooper99415fe2012-01-12 21:46:18 +00004300 Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0));
4301 Tmp2 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1);
4302 Results.push_back(DAG.getNode(ISD::FP_ROUND, dl, OVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004303 Tmp2, DAG.getIntPtrConstant(0, dl)));
Pete Cooper99415fe2012-01-12 21:46:18 +00004304 break;
4305 }
Eli Friedman21d349b2009-05-27 01:25:56 +00004306 }
Dan Gohman198b7ff2011-11-03 21:49:52 +00004307
4308 // Replace the original node with the legalized result.
Eli Friedman13477152011-11-11 23:58:27 +00004309 if (!Results.empty())
4310 ReplaceNode(Node, Results.data());
Eli Friedman21d349b2009-05-27 01:25:56 +00004311}
4312
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00004313/// This is the entry point for the file.
Dan Gohmand282f462011-05-16 22:19:54 +00004314void SelectionDAG::Legalize() {
Chandler Carruth411fb402014-07-26 05:49:40 +00004315 AssignTopologicalOrder();
4316
Chandler Carruth411fb402014-07-26 05:49:40 +00004317 SmallPtrSet<SDNode *, 16> LegalizedNodes;
Chandler Carruth1f52b3d2014-08-01 19:49:59 +00004318 SelectionDAGLegalize Legalizer(*this, LegalizedNodes);
Chandler Carruth411fb402014-07-26 05:49:40 +00004319
4320 // Visit all the nodes. We start in topological order, so that we see
4321 // nodes with their original operands intact. Legalization can produce
4322 // new nodes which may themselves need to be legalized. Iterate until all
4323 // nodes have been legalized.
4324 for (;;) {
4325 bool AnyLegalized = false;
Chandler Carruth1f52b3d2014-08-01 19:49:59 +00004326 for (auto NI = allnodes_end(); NI != allnodes_begin();) {
4327 --NI;
Chandler Carruth411fb402014-07-26 05:49:40 +00004328
Chandler Carruth1f52b3d2014-08-01 19:49:59 +00004329 SDNode *N = NI;
4330 if (N->use_empty() && N != getRoot().getNode()) {
4331 ++NI;
4332 DeleteNode(N);
4333 continue;
4334 }
4335
David Blaikie70573dc2014-11-19 07:49:26 +00004336 if (LegalizedNodes.insert(N).second) {
Chandler Carruth411fb402014-07-26 05:49:40 +00004337 AnyLegalized = true;
4338 Legalizer.LegalizeOp(N);
Chandler Carruth1f52b3d2014-08-01 19:49:59 +00004339
4340 if (N->use_empty() && N != getRoot().getNode()) {
4341 ++NI;
4342 DeleteNode(N);
4343 }
Chandler Carruth411fb402014-07-26 05:49:40 +00004344 }
4345 }
4346 if (!AnyLegalized)
4347 break;
4348
4349 }
4350
4351 // Remove dead nodes now.
4352 RemoveDeadNodes();
4353}
4354
4355bool SelectionDAG::LegalizeOp(SDNode *N,
4356 SmallSetVector<SDNode *, 16> &UpdatedNodes) {
Chandler Carruth411fb402014-07-26 05:49:40 +00004357 SmallPtrSet<SDNode *, 16> LegalizedNodes;
Chandler Carruth1f52b3d2014-08-01 19:49:59 +00004358 SelectionDAGLegalize Legalizer(*this, LegalizedNodes, &UpdatedNodes);
Chandler Carruth411fb402014-07-26 05:49:40 +00004359
4360 // Directly insert the node in question, and legalize it. This will recurse
4361 // as needed through operands.
4362 LegalizedNodes.insert(N);
4363 Legalizer.LegalizeOp(N);
4364
4365 return LegalizedNodes.count(N);
Chris Lattnerdc750592005-01-07 07:47:09 +00004366}