blob: 249498e35ef3f7ecab129b7666ad2585eb362184 [file] [log] [blame]
Tom Stellardd8ea85a2016-12-21 19:06:24 +00001//===-- llvm/lib/Target/AMDGPU/AMDGPUCallLowering.cpp - Call lowering -----===//
Tom Stellard000c5af2016-04-14 19:09:28 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard000c5af2016-04-14 19:09:28 +00006//
7//===----------------------------------------------------------------------===//
8///
9/// \file
10/// This file implements the lowering of LLVM calls to machine code calls for
11/// GlobalISel.
12///
13//===----------------------------------------------------------------------===//
14
15#include "AMDGPUCallLowering.h"
Tom Stellardca166212017-01-30 21:56:46 +000016#include "AMDGPU.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000017#include "AMDGPUISelLowering.h"
Tom Stellardca166212017-01-30 21:56:46 +000018#include "AMDGPUSubtarget.h"
19#include "SIISelLowering.h"
Tom Stellardca166212017-01-30 21:56:46 +000020#include "SIMachineFunctionInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000021#include "SIRegisterInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000022#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Tom Stellard206b9922019-04-09 02:26:03 +000023#include "llvm/CodeGen/Analysis.h"
Tom Stellardca166212017-01-30 21:56:46 +000024#include "llvm/CodeGen/CallingConvLower.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000025#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Tom Stellard206b9922019-04-09 02:26:03 +000027#include "llvm/Support/LowLevelTypeImpl.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000028
29using namespace llvm;
30
Tom Stellard206b9922019-04-09 02:26:03 +000031namespace {
32
33struct OutgoingArgHandler : public CallLowering::ValueHandler {
34 OutgoingArgHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
35 MachineInstrBuilder MIB, CCAssignFn *AssignFn)
36 : ValueHandler(MIRBuilder, MRI, AssignFn), MIB(MIB) {}
37
38 MachineInstrBuilder MIB;
39
40 unsigned getStackAddress(uint64_t Size, int64_t Offset,
41 MachinePointerInfo &MPO) override {
42 llvm_unreachable("not implemented");
43 }
44
45 void assignValueToAddress(unsigned ValVReg, unsigned Addr, uint64_t Size,
46 MachinePointerInfo &MPO, CCValAssign &VA) override {
47 llvm_unreachable("not implemented");
48 }
49
50 void assignValueToReg(unsigned ValVReg, unsigned PhysReg,
51 CCValAssign &VA) override {
52 MIB.addUse(PhysReg);
53 MIRBuilder.buildCopy(PhysReg, ValVReg);
54 }
55
56 bool assignArg(unsigned ValNo, MVT ValVT, MVT LocVT,
57 CCValAssign::LocInfo LocInfo,
58 const CallLowering::ArgInfo &Info,
59 CCState &State) override {
60 return AssignFn(ValNo, ValVT, LocVT, LocInfo, Info.Flags, State);
61 }
62};
63
64}
65
Tom Stellard000c5af2016-04-14 19:09:28 +000066AMDGPUCallLowering::AMDGPUCallLowering(const AMDGPUTargetLowering &TLI)
Matt Arsenault0da63502018-08-31 05:49:54 +000067 : CallLowering(&TLI) {
Tom Stellard000c5af2016-04-14 19:09:28 +000068}
69
70bool AMDGPUCallLowering::lowerReturn(MachineIRBuilder &MIRBuilder,
Alexander Ivchenko49168f62018-08-02 08:33:31 +000071 const Value *Val,
72 ArrayRef<unsigned> VRegs) const {
Tom Stellard206b9922019-04-09 02:26:03 +000073
74 MachineFunction &MF = MIRBuilder.getMF();
75 MachineRegisterInfo &MRI = MF.getRegInfo();
76 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
77 MFI->setIfReturnsVoid(!Val);
78
79 if (!Val) {
80 MIRBuilder.buildInstr(AMDGPU::S_ENDPGM).addImm(0);
81 return true;
82 }
83
84 unsigned VReg = VRegs[0];
85
86 const Function &F = MF.getFunction();
87 auto &DL = F.getParent()->getDataLayout();
88 if (!AMDGPU::isShader(F.getCallingConv()))
Tom Stellard257882f2018-04-24 21:29:36 +000089 return false;
90
Tom Stellard206b9922019-04-09 02:26:03 +000091
92 const AMDGPUTargetLowering &TLI = *getTLI<AMDGPUTargetLowering>();
93 SmallVector<EVT, 4> SplitVTs;
94 SmallVector<uint64_t, 4> Offsets;
95 ArgInfo OrigArg{VReg, Val->getType()};
96 setArgFlags(OrigArg, AttributeList::ReturnIndex, DL, F);
97 ComputeValueVTs(TLI, DL, OrigArg.Ty, SplitVTs, &Offsets, 0);
98
99 SmallVector<ArgInfo, 8> SplitArgs;
100 CCAssignFn *AssignFn = CCAssignFnForReturn(F.getCallingConv(), false);
101 for (unsigned i = 0, e = Offsets.size(); i != e; ++i) {
102 Type *SplitTy = SplitVTs[i].getTypeForEVT(F.getContext());
103 SplitArgs.push_back({VRegs[i], SplitTy, OrigArg.Flags, OrigArg.IsFixed});
104 }
105 auto RetInstr = MIRBuilder.buildInstrNoInsert(AMDGPU::SI_RETURN_TO_EPILOG);
106 OutgoingArgHandler Handler(MIRBuilder, MRI, RetInstr, AssignFn);
107 if (!handleAssignments(MIRBuilder, SplitArgs, Handler))
108 return false;
109 MIRBuilder.insertInstr(RetInstr);
110
Tom Stellard000c5af2016-04-14 19:09:28 +0000111 return true;
112}
113
Tom Stellardca166212017-01-30 21:56:46 +0000114unsigned AMDGPUCallLowering::lowerParameterPtr(MachineIRBuilder &MIRBuilder,
115 Type *ParamTy,
Matt Arsenault29f30372018-07-05 17:01:20 +0000116 uint64_t Offset) const {
Tom Stellardca166212017-01-30 21:56:46 +0000117
118 MachineFunction &MF = MIRBuilder.getMF();
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000119 const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardca166212017-01-30 21:56:46 +0000120 MachineRegisterInfo &MRI = MF.getRegInfo();
Matthias Braunf1caa282017-12-15 22:22:58 +0000121 const Function &F = MF.getFunction();
Tom Stellardca166212017-01-30 21:56:46 +0000122 const DataLayout &DL = F.getParent()->getDataLayout();
Matt Arsenault0da63502018-08-31 05:49:54 +0000123 PointerType *PtrTy = PointerType::get(ParamTy, AMDGPUAS::CONSTANT_ADDRESS);
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000124 LLT PtrType = getLLTForType(*PtrTy, DL);
Tom Stellardca166212017-01-30 21:56:46 +0000125 unsigned DstReg = MRI.createGenericVirtualRegister(PtrType);
126 unsigned KernArgSegmentPtr =
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000127 MFI->getPreloadedReg(AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR);
Tom Stellardca166212017-01-30 21:56:46 +0000128 unsigned KernArgSegmentVReg = MRI.getLiveInVirtReg(KernArgSegmentPtr);
129
130 unsigned OffsetReg = MRI.createGenericVirtualRegister(LLT::scalar(64));
131 MIRBuilder.buildConstant(OffsetReg, Offset);
132
133 MIRBuilder.buildGEP(DstReg, KernArgSegmentVReg, OffsetReg);
134
135 return DstReg;
136}
137
138void AMDGPUCallLowering::lowerParameter(MachineIRBuilder &MIRBuilder,
Matt Arsenault29f30372018-07-05 17:01:20 +0000139 Type *ParamTy, uint64_t Offset,
140 unsigned Align,
Tom Stellardca166212017-01-30 21:56:46 +0000141 unsigned DstReg) const {
142 MachineFunction &MF = MIRBuilder.getMF();
Matthias Braunf1caa282017-12-15 22:22:58 +0000143 const Function &F = MF.getFunction();
Tom Stellardca166212017-01-30 21:56:46 +0000144 const DataLayout &DL = F.getParent()->getDataLayout();
Matt Arsenault0da63502018-08-31 05:49:54 +0000145 PointerType *PtrTy = PointerType::get(ParamTy, AMDGPUAS::CONSTANT_ADDRESS);
Tom Stellardca166212017-01-30 21:56:46 +0000146 MachinePointerInfo PtrInfo(UndefValue::get(PtrTy));
147 unsigned TypeSize = DL.getTypeStoreSize(ParamTy);
Tom Stellardca166212017-01-30 21:56:46 +0000148 unsigned PtrReg = lowerParameterPtr(MIRBuilder, ParamTy, Offset);
149
150 MachineMemOperand *MMO =
151 MF.getMachineMemOperand(PtrInfo, MachineMemOperand::MOLoad |
152 MachineMemOperand::MONonTemporal |
153 MachineMemOperand::MOInvariant,
154 TypeSize, Align);
155
156 MIRBuilder.buildLoad(DstReg, PtrReg, *MMO);
157}
158
Tim Northover862758ec2016-09-21 12:57:35 +0000159bool AMDGPUCallLowering::lowerFormalArguments(MachineIRBuilder &MIRBuilder,
160 const Function &F,
161 ArrayRef<unsigned> VRegs) const {
Tom Stellard37444282018-05-07 22:17:54 +0000162 // AMDGPU_GS and AMDGP_HS are not supported yet.
163 if (F.getCallingConv() == CallingConv::AMDGPU_GS ||
164 F.getCallingConv() == CallingConv::AMDGPU_HS)
Tom Stellard6c814182018-04-30 15:15:23 +0000165 return false;
Tom Stellardca166212017-01-30 21:56:46 +0000166
167 MachineFunction &MF = MIRBuilder.getMF();
Tom Stellard5bfbae52018-07-11 20:59:01 +0000168 const GCNSubtarget *Subtarget = &MF.getSubtarget<GCNSubtarget>();
Tom Stellardca166212017-01-30 21:56:46 +0000169 MachineRegisterInfo &MRI = MF.getRegInfo();
170 SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellard5bfbae52018-07-11 20:59:01 +0000171 const SIRegisterInfo *TRI = MF.getSubtarget<GCNSubtarget>().getRegisterInfo();
Tom Stellardca166212017-01-30 21:56:46 +0000172 const DataLayout &DL = F.getParent()->getDataLayout();
173
174 SmallVector<CCValAssign, 16> ArgLocs;
175 CCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs, F.getContext());
176
177 // FIXME: How should these inputs interact with inreg / custom SGPR inputs?
178 if (Info->hasPrivateSegmentBuffer()) {
179 unsigned PrivateSegmentBufferReg = Info->addPrivateSegmentBuffer(*TRI);
180 MF.addLiveIn(PrivateSegmentBufferReg, &AMDGPU::SReg_128RegClass);
181 CCInfo.AllocateReg(PrivateSegmentBufferReg);
182 }
183
184 if (Info->hasDispatchPtr()) {
185 unsigned DispatchPtrReg = Info->addDispatchPtr(*TRI);
186 // FIXME: Need to add reg as live-in
187 CCInfo.AllocateReg(DispatchPtrReg);
188 }
189
190 if (Info->hasQueuePtr()) {
191 unsigned QueuePtrReg = Info->addQueuePtr(*TRI);
192 // FIXME: Need to add reg as live-in
193 CCInfo.AllocateReg(QueuePtrReg);
194 }
195
196 if (Info->hasKernargSegmentPtr()) {
197 unsigned InputPtrReg = Info->addKernargSegmentPtr(*TRI);
Yaxun Liu0124b542018-02-13 18:00:25 +0000198 const LLT P2 = LLT::pointer(AMDGPUAS::CONSTANT_ADDRESS, 64);
Tom Stellardca166212017-01-30 21:56:46 +0000199 unsigned VReg = MRI.createGenericVirtualRegister(P2);
200 MRI.addLiveIn(InputPtrReg, VReg);
201 MIRBuilder.getMBB().addLiveIn(InputPtrReg);
202 MIRBuilder.buildCopy(VReg, InputPtrReg);
203 CCInfo.AllocateReg(InputPtrReg);
204 }
205
206 if (Info->hasDispatchID()) {
207 unsigned DispatchIDReg = Info->addDispatchID(*TRI);
208 // FIXME: Need to add reg as live-in
209 CCInfo.AllocateReg(DispatchIDReg);
210 }
211
212 if (Info->hasFlatScratchInit()) {
213 unsigned FlatScratchInitReg = Info->addFlatScratchInit(*TRI);
214 // FIXME: Need to add reg as live-in
215 CCInfo.AllocateReg(FlatScratchInitReg);
216 }
217
Matt Arsenault29f30372018-07-05 17:01:20 +0000218 // The infrastructure for normal calling convention lowering is essentially
219 // useless for kernels. We want to avoid any kind of legalization or argument
220 // splitting.
221 if (F.getCallingConv() == CallingConv::AMDGPU_KERNEL) {
222 unsigned i = 0;
223 const unsigned KernArgBaseAlign = 16;
224 const unsigned BaseOffset = Subtarget->getExplicitKernelArgOffset(F);
225 uint64_t ExplicitArgOffset = 0;
226
227 // TODO: Align down to dword alignment and extract bits for extending loads.
228 for (auto &Arg : F.args()) {
229 Type *ArgTy = Arg.getType();
230 unsigned AllocSize = DL.getTypeAllocSize(ArgTy);
231 if (AllocSize == 0)
232 continue;
233
234 unsigned ABIAlign = DL.getABITypeAlignment(ArgTy);
235
236 uint64_t ArgOffset = alignTo(ExplicitArgOffset, ABIAlign) + BaseOffset;
237 ExplicitArgOffset = alignTo(ExplicitArgOffset, ABIAlign) + AllocSize;
238
239 unsigned Align = MinAlign(KernArgBaseAlign, ArgOffset);
240 ArgOffset = alignTo(ArgOffset, DL.getABITypeAlignment(ArgTy));
241 lowerParameter(MIRBuilder, ArgTy, ArgOffset, Align, VRegs[i]);
242 ++i;
243 }
244
245 return true;
246 }
247
Tom Stellardca166212017-01-30 21:56:46 +0000248 unsigned NumArgs = F.arg_size();
249 Function::const_arg_iterator CurOrigArg = F.arg_begin();
250 const AMDGPUTargetLowering &TLI = *getTLI<AMDGPUTargetLowering>();
Tom Stellardc7709e12018-04-24 20:51:28 +0000251 unsigned PSInputNum = 0;
252 BitVector Skipped(NumArgs);
Tom Stellardca166212017-01-30 21:56:46 +0000253 for (unsigned i = 0; i != NumArgs; ++i, ++CurOrigArg) {
Tom Stellard9d8337d2017-08-01 12:38:33 +0000254 EVT ValEVT = TLI.getValueType(DL, CurOrigArg->getType());
255
256 // We can only hanlde simple value types at the moment.
Tom Stellardca166212017-01-30 21:56:46 +0000257 ISD::ArgFlagsTy Flags;
Tom Stellard9d8337d2017-08-01 12:38:33 +0000258 ArgInfo OrigArg{VRegs[i], CurOrigArg->getType()};
259 setArgFlags(OrigArg, i + 1, DL, F);
Tom Stellardca166212017-01-30 21:56:46 +0000260 Flags.setOrigAlign(DL.getABITypeAlignment(CurOrigArg->getType()));
Tom Stellardc7709e12018-04-24 20:51:28 +0000261
262 if (F.getCallingConv() == CallingConv::AMDGPU_PS &&
263 !OrigArg.Flags.isInReg() && !OrigArg.Flags.isByVal() &&
264 PSInputNum <= 15) {
265 if (CurOrigArg->use_empty() && !Info->isPSInputAllocated(PSInputNum)) {
266 Skipped.set(i);
267 ++PSInputNum;
268 continue;
269 }
270
271 Info->markPSInputAllocated(PSInputNum);
272 if (!CurOrigArg->use_empty())
273 Info->markPSInputEnabled(PSInputNum);
274
275 ++PSInputNum;
276 }
277
Tom Stellardca166212017-01-30 21:56:46 +0000278 CCAssignFn *AssignFn = CCAssignFnForCall(F.getCallingConv(),
279 /*IsVarArg=*/false);
Tom Stellard9d8337d2017-08-01 12:38:33 +0000280
Tom Stellardc7709e12018-04-24 20:51:28 +0000281 if (ValEVT.isVector()) {
282 EVT ElemVT = ValEVT.getVectorElementType();
283 if (!ValEVT.isSimple())
284 return false;
285 MVT ValVT = ElemVT.getSimpleVT();
286 bool Res = AssignFn(i, ValVT, ValVT, CCValAssign::Full,
287 OrigArg.Flags, CCInfo);
288 if (!Res)
289 return false;
290 } else {
291 MVT ValVT = ValEVT.getSimpleVT();
292 if (!ValEVT.isSimple())
293 return false;
294 bool Res =
295 AssignFn(i, ValVT, ValVT, CCValAssign::Full, OrigArg.Flags, CCInfo);
296
297 // Fail if we don't know how to handle this type.
298 if (Res)
299 return false;
300 }
Tom Stellardca166212017-01-30 21:56:46 +0000301 }
302
303 Function::const_arg_iterator Arg = F.arg_begin();
Tom Stellard9d8337d2017-08-01 12:38:33 +0000304
Tom Stellardc7709e12018-04-24 20:51:28 +0000305 if (F.getCallingConv() == CallingConv::AMDGPU_VS ||
306 F.getCallingConv() == CallingConv::AMDGPU_PS) {
307 for (unsigned i = 0, OrigArgIdx = 0;
308 OrigArgIdx != NumArgs && i != ArgLocs.size(); ++Arg, ++OrigArgIdx) {
309 if (Skipped.test(OrigArgIdx))
310 continue;
311 CCValAssign &VA = ArgLocs[i++];
312 MRI.addLiveIn(VA.getLocReg(), VRegs[OrigArgIdx]);
Tom Stellard9d8337d2017-08-01 12:38:33 +0000313 MIRBuilder.getMBB().addLiveIn(VA.getLocReg());
Tom Stellardc7709e12018-04-24 20:51:28 +0000314 MIRBuilder.buildCopy(VRegs[OrigArgIdx], VA.getLocReg());
Tom Stellard9d8337d2017-08-01 12:38:33 +0000315 }
316 return true;
317 }
318
Matt Arsenault29f30372018-07-05 17:01:20 +0000319 return false;
Tom Stellard000c5af2016-04-14 19:09:28 +0000320}