blob: dfdef5cdf29d443df3b9a3d157db8d70b552bf8f [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.cpp - AMDGPU Common DAG lowering functions -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief This is the parent TargetLowering class for hardware code gen
12/// targets.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUISelLowering.h"
Tom Stellarded882c22013-06-03 17:40:11 +000017#include "AMDGPU.h"
Tom Stellard81d871d2013-11-13 23:36:50 +000018#include "AMDGPUFrameLowering.h"
Matt Arsenaultc791f392014-06-23 18:00:31 +000019#include "AMDGPUIntrinsicInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000020#include "AMDGPURegisterInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000021#include "AMDGPUSubtarget.h"
Tom Stellardacfeebf2013-07-23 01:48:05 +000022#include "R600MachineFunctionInfo.h"
Tom Stellarded882c22013-06-03 17:40:11 +000023#include "SIMachineFunctionInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000024#include "llvm/CodeGen/CallingConvLower.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineRegisterInfo.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Tom Stellardc026e8b2013-06-28 15:47:08 +000029#include "llvm/IR/DataLayout.h"
Oliver Stannard7e7d9832016-02-02 13:52:43 +000030#include "llvm/IR/DiagnosticInfo.h"
Matt Arsenault6e3a4512016-01-18 22:01:13 +000031#include "SIInstrInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000032using namespace llvm;
Matt Arsenault16353872014-04-22 16:42:00 +000033
Tom Stellardaf775432013-10-23 00:44:32 +000034static bool allocateStack(unsigned ValNo, MVT ValVT, MVT LocVT,
35 CCValAssign::LocInfo LocInfo,
36 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Matt Arsenault52226f92013-12-14 18:21:59 +000037 unsigned Offset = State.AllocateStack(ValVT.getStoreSize(),
38 ArgFlags.getOrigAlign());
39 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Tom Stellardaf775432013-10-23 00:44:32 +000040
41 return true;
42}
Tom Stellard75aadc22012-12-11 21:25:42 +000043
Christian Konig2c8f6d52013-03-07 09:03:52 +000044#include "AMDGPUGenCallingConv.inc"
45
Matt Arsenaultc9df7942014-06-11 03:29:54 +000046// Find a larger type to do a load / store of a vector with.
47EVT AMDGPUTargetLowering::getEquivalentMemType(LLVMContext &Ctx, EVT VT) {
48 unsigned StoreSize = VT.getStoreSizeInBits();
49 if (StoreSize <= 32)
50 return EVT::getIntegerVT(Ctx, StoreSize);
51
52 assert(StoreSize % 32 == 0 && "Store size not a multiple of 32");
53 return EVT::getVectorVT(Ctx, MVT::i32, StoreSize / 32);
54}
55
56// Type for a vector that will be loaded to.
57EVT AMDGPUTargetLowering::getEquivalentLoadRegType(LLVMContext &Ctx, EVT VT) {
58 unsigned StoreSize = VT.getStoreSizeInBits();
59 if (StoreSize <= 32)
60 return EVT::getIntegerVT(Ctx, 32);
61
62 return EVT::getVectorVT(Ctx, MVT::i32, StoreSize / 32);
63}
64
Eric Christopher7792e322015-01-30 23:24:40 +000065AMDGPUTargetLowering::AMDGPUTargetLowering(TargetMachine &TM,
66 const AMDGPUSubtarget &STI)
67 : TargetLowering(TM), Subtarget(&STI) {
Matt Arsenaulte54e1c32014-06-23 18:00:44 +000068 setOperationAction(ISD::Constant, MVT::i32, Legal);
69 setOperationAction(ISD::Constant, MVT::i64, Legal);
70 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
71 setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
72
73 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
74 setOperationAction(ISD::BRIND, MVT::Other, Expand);
75
Matt Arsenault19c54882015-08-26 18:37:13 +000076 // This is totally unsupported, just custom lower to produce an error.
77 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
78
Tom Stellard75aadc22012-12-11 21:25:42 +000079 // We need to custom lower some of the intrinsics
80 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
81
82 // Library functions. These default to Expand, but we have instructions
83 // for them.
84 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
85 setOperationAction(ISD::FEXP2, MVT::f32, Legal);
86 setOperationAction(ISD::FPOW, MVT::f32, Legal);
87 setOperationAction(ISD::FLOG2, MVT::f32, Legal);
88 setOperationAction(ISD::FABS, MVT::f32, Legal);
89 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
90 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Tom Stellardeddfa692013-12-20 05:11:55 +000091 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Jan Vesely452b0362015-04-12 23:45:05 +000092 setOperationAction(ISD::FMINNUM, MVT::f32, Legal);
93 setOperationAction(ISD::FMAXNUM, MVT::f32, Legal);
Tom Stellard75aadc22012-12-11 21:25:42 +000094
Matt Arsenaultb0055482015-01-21 18:18:25 +000095 setOperationAction(ISD::FROUND, MVT::f32, Custom);
96 setOperationAction(ISD::FROUND, MVT::f64, Custom);
97
Matt Arsenault16e31332014-09-10 21:44:27 +000098 setOperationAction(ISD::FREM, MVT::f32, Custom);
99 setOperationAction(ISD::FREM, MVT::f64, Custom);
100
Matt Arsenault8d630032015-02-20 22:10:41 +0000101 // v_mad_f32 does not support denormals according to some sources.
102 if (!Subtarget->hasFP32Denormals())
103 setOperationAction(ISD::FMAD, MVT::f32, Legal);
104
Matt Arsenault20711b72015-02-20 22:10:45 +0000105 // Expand to fneg + fadd.
106 setOperationAction(ISD::FSUB, MVT::f64, Expand);
107
Tom Stellard75aadc22012-12-11 21:25:42 +0000108 // Lower floating point store/load to integer store/load to reduce the number
109 // of patterns in tablegen.
110 setOperationAction(ISD::STORE, MVT::f32, Promote);
111 AddPromotedToType(ISD::STORE, MVT::f32, MVT::i32);
112
Tom Stellarded2f6142013-07-18 21:43:42 +0000113 setOperationAction(ISD::STORE, MVT::v2f32, Promote);
114 AddPromotedToType(ISD::STORE, MVT::v2f32, MVT::v2i32);
115
Tom Stellard75aadc22012-12-11 21:25:42 +0000116 setOperationAction(ISD::STORE, MVT::v4f32, Promote);
117 AddPromotedToType(ISD::STORE, MVT::v4f32, MVT::v4i32);
118
Tom Stellardaf775432013-10-23 00:44:32 +0000119 setOperationAction(ISD::STORE, MVT::v8f32, Promote);
120 AddPromotedToType(ISD::STORE, MVT::v8f32, MVT::v8i32);
121
122 setOperationAction(ISD::STORE, MVT::v16f32, Promote);
123 AddPromotedToType(ISD::STORE, MVT::v16f32, MVT::v16i32);
124
Tom Stellard7512c082013-07-12 18:14:56 +0000125 setOperationAction(ISD::STORE, MVT::f64, Promote);
126 AddPromotedToType(ISD::STORE, MVT::f64, MVT::i64);
127
Matt Arsenaulte8a076a2014-05-08 18:01:56 +0000128 setOperationAction(ISD::STORE, MVT::v2f64, Promote);
129 AddPromotedToType(ISD::STORE, MVT::v2f64, MVT::v2i64);
130
Tom Stellard2ffc3302013-08-26 15:05:44 +0000131 // Custom lowering of vector stores is required for local address space
132 // stores.
133 setOperationAction(ISD::STORE, MVT::v4i32, Custom);
Tom Stellard2ffc3302013-08-26 15:05:44 +0000134
Tom Stellardfbab8272013-08-16 01:12:11 +0000135 setTruncStoreAction(MVT::v2i32, MVT::v2i16, Custom);
136 setTruncStoreAction(MVT::v2i32, MVT::v2i8, Custom);
137 setTruncStoreAction(MVT::v4i32, MVT::v4i8, Custom);
Matt Arsenaulte389dd52014-03-12 18:45:52 +0000138
Tom Stellardfbab8272013-08-16 01:12:11 +0000139 // XXX: This can be change to Custom, once ExpandVectorStores can
140 // handle 64-bit stores.
141 setTruncStoreAction(MVT::v4i32, MVT::v4i16, Expand);
142
Tom Stellard605e1162014-05-02 15:41:46 +0000143 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
144 setTruncStoreAction(MVT::i64, MVT::i8, Expand);
Matt Arsenaulte389dd52014-03-12 18:45:52 +0000145 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
146 setTruncStoreAction(MVT::v2i64, MVT::v2i1, Expand);
147 setTruncStoreAction(MVT::v4i64, MVT::v4i1, Expand);
148
149
Tom Stellard75aadc22012-12-11 21:25:42 +0000150 setOperationAction(ISD::LOAD, MVT::f32, Promote);
151 AddPromotedToType(ISD::LOAD, MVT::f32, MVT::i32);
152
Tom Stellardadf732c2013-07-18 21:43:48 +0000153 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
154 AddPromotedToType(ISD::LOAD, MVT::v2f32, MVT::v2i32);
155
Tom Stellard75aadc22012-12-11 21:25:42 +0000156 setOperationAction(ISD::LOAD, MVT::v4f32, Promote);
157 AddPromotedToType(ISD::LOAD, MVT::v4f32, MVT::v4i32);
158
Tom Stellardaf775432013-10-23 00:44:32 +0000159 setOperationAction(ISD::LOAD, MVT::v8f32, Promote);
160 AddPromotedToType(ISD::LOAD, MVT::v8f32, MVT::v8i32);
161
162 setOperationAction(ISD::LOAD, MVT::v16f32, Promote);
163 AddPromotedToType(ISD::LOAD, MVT::v16f32, MVT::v16i32);
164
Tom Stellard7512c082013-07-12 18:14:56 +0000165 setOperationAction(ISD::LOAD, MVT::f64, Promote);
166 AddPromotedToType(ISD::LOAD, MVT::f64, MVT::i64);
167
Matt Arsenaulte8a076a2014-05-08 18:01:56 +0000168 setOperationAction(ISD::LOAD, MVT::v2f64, Promote);
169 AddPromotedToType(ISD::LOAD, MVT::v2f64, MVT::v2i64);
170
Tom Stellardd86003e2013-08-14 23:25:00 +0000171 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
172 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f32, Custom);
Tom Stellard967bf582014-02-13 23:34:15 +0000173 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
174 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
Tom Stellardd86003e2013-08-14 23:25:00 +0000175 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2f32, Custom);
Tom Stellard967bf582014-02-13 23:34:15 +0000176 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2i32, Custom);
177 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4f32, Custom);
178 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4i32, Custom);
179 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8f32, Custom);
180 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8i32, Custom);
Tom Stellard0344cdf2013-08-01 15:23:42 +0000181
Matt Arsenaultbd223422015-01-14 01:35:17 +0000182 // There are no 64-bit extloads. These should be done as a 32-bit extload and
183 // an extension to 64-bit.
184 for (MVT VT : MVT::integer_valuetypes()) {
185 setLoadExtAction(ISD::EXTLOAD, MVT::i64, VT, Expand);
186 setLoadExtAction(ISD::SEXTLOAD, MVT::i64, VT, Expand);
187 setLoadExtAction(ISD::ZEXTLOAD, MVT::i64, VT, Expand);
188 }
189
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000190 for (MVT VT : MVT::integer_vector_valuetypes()) {
191 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v2i8, Expand);
192 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v2i8, Expand);
193 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v2i8, Expand);
194 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v4i8, Expand);
195 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v4i8, Expand);
196 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v4i8, Expand);
197 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v2i16, Expand);
198 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v2i16, Expand);
199 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v2i16, Expand);
200 setLoadExtAction(ISD::EXTLOAD, VT, MVT::v4i16, Expand);
201 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::v4i16, Expand);
202 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::v4i16, Expand);
203 }
Tom Stellardb03edec2013-08-16 01:12:16 +0000204
Tom Stellardaeb45642014-02-04 17:18:43 +0000205 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
206
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000207 if (Subtarget->getGeneration() < AMDGPUSubtarget::SEA_ISLANDS) {
Matt Arsenault46010932014-06-18 17:05:30 +0000208 setOperationAction(ISD::FCEIL, MVT::f64, Custom);
209 setOperationAction(ISD::FTRUNC, MVT::f64, Custom);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000210 setOperationAction(ISD::FRINT, MVT::f64, Custom);
Matt Arsenault46010932014-06-18 17:05:30 +0000211 setOperationAction(ISD::FFLOOR, MVT::f64, Custom);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000212 }
213
Matt Arsenault6e439652014-06-10 19:00:20 +0000214 if (!Subtarget->hasBFI()) {
215 // fcopysign can be done in a single instruction with BFI.
216 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
217 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
218 }
219
Tim Northoverf861de32014-07-18 08:43:24 +0000220 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
221
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000222 setLoadExtAction(ISD::EXTLOAD, MVT::f32, MVT::f16, Expand);
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000223 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, MVT::v2f16, Expand);
224 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, MVT::v4f16, Expand);
225 setLoadExtAction(ISD::EXTLOAD, MVT::v8f32, MVT::v8f16, Expand);
226
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000227 setLoadExtAction(ISD::EXTLOAD, MVT::f64, MVT::f16, Expand);
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000228 setLoadExtAction(ISD::EXTLOAD, MVT::v2f64, MVT::v2f16, Expand);
229 setLoadExtAction(ISD::EXTLOAD, MVT::v4f64, MVT::v4f16, Expand);
230 setLoadExtAction(ISD::EXTLOAD, MVT::v8f64, MVT::v8f16, Expand);
231
Tim Northover00fdbbb2014-07-18 13:01:37 +0000232 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000233 setTruncStoreAction(MVT::v2f32, MVT::v2f16, Expand);
234 setTruncStoreAction(MVT::v4f32, MVT::v4f16, Expand);
235 setTruncStoreAction(MVT::v8f32, MVT::v8f16, Expand);
236
Tim Northover00fdbbb2014-07-18 13:01:37 +0000237 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
Matt Arsenault81c7ae22015-06-04 16:00:27 +0000238 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Tim Northover00fdbbb2014-07-18 13:01:37 +0000239
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000240 const MVT ScalarIntVTs[] = { MVT::i32, MVT::i64 };
241 for (MVT VT : ScalarIntVTs) {
Matt Arsenault717c1d02014-06-15 21:08:58 +0000242 setOperationAction(ISD::SREM, VT, Expand);
Jan Vesely4a33bc62014-08-12 17:31:17 +0000243 setOperationAction(ISD::SDIV, VT, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000244
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000245 // GPU does not have divrem function for signed or unsigned.
Jan Vesely109efdf2014-06-22 21:43:00 +0000246 setOperationAction(ISD::SDIVREM, VT, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000247 setOperationAction(ISD::UDIVREM, VT, Custom);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000248
249 // GPU does not have [S|U]MUL_LOHI functions as a single instruction.
250 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
251 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
252
253 setOperationAction(ISD::BSWAP, VT, Expand);
254 setOperationAction(ISD::CTTZ, VT, Expand);
255 setOperationAction(ISD::CTLZ, VT, Expand);
256 }
257
Matt Arsenault60425062014-06-10 19:18:28 +0000258 if (!Subtarget->hasBCNT(32))
259 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
260
261 if (!Subtarget->hasBCNT(64))
262 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
263
Matt Arsenault717c1d02014-06-15 21:08:58 +0000264 // The hardware supports 32-bit ROTR, but not ROTL.
265 setOperationAction(ISD::ROTL, MVT::i32, Expand);
266 setOperationAction(ISD::ROTL, MVT::i64, Expand);
267 setOperationAction(ISD::ROTR, MVT::i64, Expand);
268
269 setOperationAction(ISD::MUL, MVT::i64, Expand);
270 setOperationAction(ISD::MULHU, MVT::i64, Expand);
271 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000272 setOperationAction(ISD::UDIV, MVT::i32, Expand);
273 setOperationAction(ISD::UREM, MVT::i32, Expand);
274 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +0000275 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Matt Arsenaultc9961752014-10-03 23:54:56 +0000276 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
277 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000278 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000279
Matt Arsenault5881f4e2015-06-09 00:52:37 +0000280 setOperationAction(ISD::SMIN, MVT::i32, Legal);
281 setOperationAction(ISD::UMIN, MVT::i32, Legal);
282 setOperationAction(ISD::SMAX, MVT::i32, Legal);
283 setOperationAction(ISD::UMAX, MVT::i32, Legal);
284
Matt Arsenaultde5fbe92016-01-11 17:02:00 +0000285 if (Subtarget->hasFFBH())
286 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Custom);
287 else
Jan Vesely6ddb8dd2014-07-15 15:51:09 +0000288 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
289
290 if (!Subtarget->hasFFBL())
291 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
292
Matt Arsenault5ca3c722016-01-11 16:37:46 +0000293 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
294
Matt Arsenaultf058d672016-01-11 16:50:29 +0000295 setOperationAction(ISD::CTLZ, MVT::i64, Custom);
296 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
297
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000298 static const MVT::SimpleValueType VectorIntTypes[] = {
Tom Stellardf6d80232013-08-21 22:14:17 +0000299 MVT::v2i32, MVT::v4i32
Aaron Watry0a794a462013-06-25 13:55:57 +0000300 };
Aaron Watry0a794a462013-06-25 13:55:57 +0000301
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000302 for (MVT VT : VectorIntTypes) {
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000303 // Expand the following operations for the current type by default.
Aaron Watry0a794a462013-06-25 13:55:57 +0000304 setOperationAction(ISD::ADD, VT, Expand);
305 setOperationAction(ISD::AND, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000306 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
307 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000308 setOperationAction(ISD::MUL, VT, Expand);
309 setOperationAction(ISD::OR, VT, Expand);
310 setOperationAction(ISD::SHL, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000311 setOperationAction(ISD::SRA, VT, Expand);
Matt Arsenault825fb0b2014-06-13 04:00:30 +0000312 setOperationAction(ISD::SRL, VT, Expand);
313 setOperationAction(ISD::ROTL, VT, Expand);
314 setOperationAction(ISD::ROTR, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000315 setOperationAction(ISD::SUB, VT, Expand);
Matt Arsenault825fb0b2014-06-13 04:00:30 +0000316 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000317 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
Jan Vesely109efdf2014-06-22 21:43:00 +0000318 setOperationAction(ISD::SDIV, VT, Expand);
Matt Arsenault717c1d02014-06-15 21:08:58 +0000319 setOperationAction(ISD::UDIV, VT, Expand);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000320 setOperationAction(ISD::SREM, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000321 setOperationAction(ISD::UREM, VT, Expand);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000322 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
323 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
Jan Vesely109efdf2014-06-22 21:43:00 +0000324 setOperationAction(ISD::SDIVREM, VT, Custom);
Artyom Skrobov63471332015-10-15 09:18:47 +0000325 setOperationAction(ISD::UDIVREM, VT, Expand);
Matt Arsenaultc4d3d3a2014-06-23 18:00:49 +0000326 setOperationAction(ISD::ADDC, VT, Expand);
327 setOperationAction(ISD::SUBC, VT, Expand);
328 setOperationAction(ISD::ADDE, VT, Expand);
329 setOperationAction(ISD::SUBE, VT, Expand);
Matt Arsenault9fe669c2014-03-06 17:34:03 +0000330 setOperationAction(ISD::SELECT, VT, Expand);
Tom Stellard67ae4762013-07-18 21:43:35 +0000331 setOperationAction(ISD::VSELECT, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000332 setOperationAction(ISD::SELECT_CC, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000333 setOperationAction(ISD::XOR, VT, Expand);
Matt Arsenault13ccc8f2014-06-09 16:20:25 +0000334 setOperationAction(ISD::BSWAP, VT, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000335 setOperationAction(ISD::CTPOP, VT, Expand);
336 setOperationAction(ISD::CTTZ, VT, Expand);
Matt Arsenault85796012014-06-17 17:36:24 +0000337 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000338 setOperationAction(ISD::CTLZ, VT, Expand);
Matt Arsenault85796012014-06-17 17:36:24 +0000339 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000340 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000341 }
Tom Stellarda92ff872013-08-16 23:51:24 +0000342
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000343 static const MVT::SimpleValueType FloatVectorTypes[] = {
Tom Stellardf6d80232013-08-21 22:14:17 +0000344 MVT::v2f32, MVT::v4f32
Tom Stellarda92ff872013-08-16 23:51:24 +0000345 };
Tom Stellarda92ff872013-08-16 23:51:24 +0000346
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000347 for (MVT VT : FloatVectorTypes) {
Tom Stellard175e7a82013-11-27 21:23:39 +0000348 setOperationAction(ISD::FABS, VT, Expand);
Matt Arsenault7c936902014-10-21 23:01:01 +0000349 setOperationAction(ISD::FMINNUM, VT, Expand);
350 setOperationAction(ISD::FMAXNUM, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000351 setOperationAction(ISD::FADD, VT, Expand);
Jan Vesely85f0dbc2014-06-18 17:57:29 +0000352 setOperationAction(ISD::FCEIL, VT, Expand);
Tom Stellard3dbf1f82014-05-02 15:41:47 +0000353 setOperationAction(ISD::FCOS, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000354 setOperationAction(ISD::FDIV, VT, Expand);
Tom Stellard5222a882014-06-20 17:06:05 +0000355 setOperationAction(ISD::FEXP2, VT, Expand);
Tom Stellarda79e9f02014-06-20 17:06:07 +0000356 setOperationAction(ISD::FLOG2, VT, Expand);
Matt Arsenault16e31332014-09-10 21:44:27 +0000357 setOperationAction(ISD::FREM, VT, Expand);
Tom Stellardbfebd1f2014-02-04 17:18:37 +0000358 setOperationAction(ISD::FPOW, VT, Expand);
Tom Stellardad3aff22013-08-16 23:51:29 +0000359 setOperationAction(ISD::FFLOOR, VT, Expand);
Tom Stellardeddfa692013-12-20 05:11:55 +0000360 setOperationAction(ISD::FTRUNC, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000361 setOperationAction(ISD::FMUL, VT, Expand);
Matt Arsenaultc6f8fdb2014-06-26 01:28:05 +0000362 setOperationAction(ISD::FMA, VT, Expand);
Tom Stellardb249b752013-08-16 23:51:33 +0000363 setOperationAction(ISD::FRINT, VT, Expand);
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000364 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Tom Stellarde118b8b2013-10-29 16:37:20 +0000365 setOperationAction(ISD::FSQRT, VT, Expand);
Tom Stellard3dbf1f82014-05-02 15:41:47 +0000366 setOperationAction(ISD::FSIN, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000367 setOperationAction(ISD::FSUB, VT, Expand);
Matt Arsenault616a8e42014-06-01 07:38:21 +0000368 setOperationAction(ISD::FNEG, VT, Expand);
Matt Arsenault9fe669c2014-03-06 17:34:03 +0000369 setOperationAction(ISD::SELECT, VT, Expand);
Matt Arsenault616a8e42014-06-01 07:38:21 +0000370 setOperationAction(ISD::VSELECT, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000371 setOperationAction(ISD::SELECT_CC, VT, Expand);
Matt Arsenault6e439652014-06-10 19:00:20 +0000372 setOperationAction(ISD::FCOPYSIGN, VT, Expand);
Matt Arsenaulte54e1c32014-06-23 18:00:44 +0000373 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000374 }
Matt Arsenaultfae02982014-03-17 18:58:11 +0000375
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000376 setOperationAction(ISD::FNEARBYINT, MVT::f32, Custom);
377 setOperationAction(ISD::FNEARBYINT, MVT::f64, Custom);
378
Matt Arsenault6e3a4512016-01-18 22:01:13 +0000379 setTargetDAGCombine(ISD::AND);
Matt Arsenault24692112015-07-14 18:20:33 +0000380 setTargetDAGCombine(ISD::SHL);
Matt Arsenault33e3ece2016-01-18 22:09:04 +0000381 setTargetDAGCombine(ISD::SRA);
Matt Arsenault80edab92016-01-18 21:43:36 +0000382 setTargetDAGCombine(ISD::SRL);
Tom Stellard50122a52014-04-07 19:45:41 +0000383 setTargetDAGCombine(ISD::MUL);
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000384 setTargetDAGCombine(ISD::SELECT);
Tom Stellardafa8b532014-05-09 16:42:16 +0000385 setTargetDAGCombine(ISD::SELECT_CC);
Matt Arsenaultca3976f2014-07-15 02:06:31 +0000386 setTargetDAGCombine(ISD::STORE);
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000387
Matt Arsenault8d630032015-02-20 22:10:41 +0000388 setTargetDAGCombine(ISD::FADD);
389 setTargetDAGCombine(ISD::FSUB);
390
Matt Arsenaultfcdddf92014-11-26 21:23:15 +0000391 setBooleanContents(ZeroOrNegativeOneBooleanContent);
392 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
393
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000394 setSchedulingPreference(Sched::RegPressure);
395 setJumpIsExpensive(true);
396
Matt Arsenault996a0ef2014-08-09 03:46:58 +0000397 // SI at least has hardware support for floating point exceptions, but no way
398 // of using or handling them is implemented. They are also optional in OpenCL
399 // (Section 7.3)
Matt Arsenaultf639c322016-01-28 20:53:42 +0000400 setHasFloatingPointExceptions(Subtarget->hasFPExceptions());
Matt Arsenault996a0ef2014-08-09 03:46:58 +0000401
Matt Arsenaultd5f91fd2014-06-23 18:00:52 +0000402 setSelectIsExpensive(false);
403 PredictableSelectIsExpensive = false;
404
Matt Arsenaultbf0db912015-01-13 20:53:23 +0000405 setFsqrtIsCheap(true);
Matt Arsenaultcf9a9a12014-06-15 19:48:16 +0000406
Matt Arsenault4d801cd2015-11-24 12:05:03 +0000407 // We want to find all load dependencies for long chains of stores to enable
408 // merging into very wide vectors. The problem is with vectors with > 4
409 // elements. MergeConsecutiveStores will attempt to merge these because x8/x16
410 // vectors are a legal type, even though we have to split the loads
411 // usually. When we can more precisely specify load legality per address
412 // space, we should be able to make FindBetterChain/MergeConsecutiveStores
413 // smarter so that they can figure out what to do in 2 iterations without all
414 // N > 4 stores on the same chain.
415 GatherAllAliasesMaxDepth = 16;
416
Matt Arsenaultfd8c24e2014-06-13 17:20:53 +0000417 // FIXME: Need to really handle these.
418 MaxStoresPerMemcpy = 4096;
419 MaxStoresPerMemmove = 4096;
420 MaxStoresPerMemset = 4096;
Tom Stellard75aadc22012-12-11 21:25:42 +0000421}
422
Tom Stellard28d06de2013-08-05 22:22:07 +0000423//===----------------------------------------------------------------------===//
424// Target Information
425//===----------------------------------------------------------------------===//
426
Mehdi Amini44ede332015-07-09 02:09:04 +0000427MVT AMDGPUTargetLowering::getVectorIdxTy(const DataLayout &) const {
Tom Stellard28d06de2013-08-05 22:22:07 +0000428 return MVT::i32;
429}
430
Matt Arsenaultd5f91fd2014-06-23 18:00:52 +0000431bool AMDGPUTargetLowering::isSelectSupported(SelectSupportKind SelType) const {
432 return true;
433}
434
Matt Arsenault14d46452014-06-15 20:23:38 +0000435// The backend supports 32 and 64 bit floating point immediates.
436// FIXME: Why are we reporting vectors of FP immediates as legal?
437bool AMDGPUTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
438 EVT ScalarVT = VT.getScalarType();
Matt Arsenault2a60de52014-06-15 21:22:52 +0000439 return (ScalarVT == MVT::f32 || ScalarVT == MVT::f64);
Matt Arsenault14d46452014-06-15 20:23:38 +0000440}
441
442// We don't want to shrink f64 / f32 constants.
443bool AMDGPUTargetLowering::ShouldShrinkFPConstant(EVT VT) const {
444 EVT ScalarVT = VT.getScalarType();
445 return (ScalarVT != MVT::f32 && ScalarVT != MVT::f64);
446}
447
Matt Arsenault810cb622014-12-12 00:00:24 +0000448bool AMDGPUTargetLowering::shouldReduceLoadWidth(SDNode *N,
449 ISD::LoadExtType,
450 EVT NewVT) const {
451
452 unsigned NewSize = NewVT.getStoreSizeInBits();
453
454 // If we are reducing to a 32-bit load, this is always better.
455 if (NewSize == 32)
456 return true;
457
458 EVT OldVT = N->getValueType(0);
459 unsigned OldSize = OldVT.getStoreSizeInBits();
460
461 // Don't produce extloads from sub 32-bit types. SI doesn't have scalar
462 // extloads, so doing one requires using a buffer_load. In cases where we
463 // still couldn't use a scalar load, using the wider load shouldn't really
464 // hurt anything.
465
466 // If the old size already had to be an extload, there's no harm in continuing
467 // to reduce the width.
468 return (OldSize < 32);
469}
470
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000471bool AMDGPUTargetLowering::isLoadBitCastBeneficial(EVT LoadTy,
472 EVT CastTy) const {
473 if (LoadTy.getSizeInBits() != CastTy.getSizeInBits())
474 return true;
475
476 unsigned LScalarSize = LoadTy.getScalarType().getSizeInBits();
477 unsigned CastScalarSize = CastTy.getScalarType().getSizeInBits();
478
479 return ((LScalarSize <= CastScalarSize) ||
480 (CastScalarSize >= 32) ||
481 (LScalarSize < 32));
482}
Tom Stellard28d06de2013-08-05 22:22:07 +0000483
Matt Arsenaultb56d8432015-01-13 19:46:48 +0000484// SI+ has instructions for cttz / ctlz for 32-bit values. This is probably also
485// profitable with the expansion for 64-bit since it's generally good to
486// speculate things.
487// FIXME: These should really have the size as a parameter.
488bool AMDGPUTargetLowering::isCheapToSpeculateCttz() const {
489 return true;
490}
491
492bool AMDGPUTargetLowering::isCheapToSpeculateCtlz() const {
493 return true;
494}
495
Tom Stellard75aadc22012-12-11 21:25:42 +0000496//===---------------------------------------------------------------------===//
Tom Stellardc54731a2013-07-23 23:55:03 +0000497// Target Properties
498//===---------------------------------------------------------------------===//
499
500bool AMDGPUTargetLowering::isFAbsFree(EVT VT) const {
501 assert(VT.isFloatingPoint());
Matt Arsenaulta1474382014-08-15 18:42:15 +0000502 return VT == MVT::f32 || VT == MVT::f64;
Tom Stellardc54731a2013-07-23 23:55:03 +0000503}
504
505bool AMDGPUTargetLowering::isFNegFree(EVT VT) const {
506 assert(VT.isFloatingPoint());
Matt Arsenault13623d02014-08-15 18:42:18 +0000507 return VT == MVT::f32 || VT == MVT::f64;
Tom Stellardc54731a2013-07-23 23:55:03 +0000508}
509
Matt Arsenault65ad1602015-05-24 00:51:27 +0000510bool AMDGPUTargetLowering:: storeOfVectorConstantIsCheap(EVT MemVT,
511 unsigned NumElem,
512 unsigned AS) const {
513 return true;
514}
515
Matt Arsenault61dc2352015-10-12 23:59:50 +0000516bool AMDGPUTargetLowering::aggressivelyPreferBuildVectorSources(EVT VecVT) const {
517 // There are few operations which truly have vector input operands. Any vector
518 // operation is going to involve operations on each component, and a
519 // build_vector will be a copy per element, so it always makes sense to use a
520 // build_vector input in place of the extracted element to avoid a copy into a
521 // super register.
522 //
523 // We should probably only do this if all users are extracts only, but this
524 // should be the common case.
525 return true;
526}
527
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000528bool AMDGPUTargetLowering::isTruncateFree(EVT Source, EVT Dest) const {
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000529 // Truncate is just accessing a subregister.
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000530 return Dest.bitsLT(Source) && (Dest.getSizeInBits() % 32 == 0);
531}
532
533bool AMDGPUTargetLowering::isTruncateFree(Type *Source, Type *Dest) const {
534 // Truncate is just accessing a subregister.
535 return Dest->getPrimitiveSizeInBits() < Source->getPrimitiveSizeInBits() &&
536 (Dest->getPrimitiveSizeInBits() % 32 == 0);
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000537}
538
Matt Arsenaultb517c812014-03-27 17:23:31 +0000539bool AMDGPUTargetLowering::isZExtFree(Type *Src, Type *Dest) const {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000540 unsigned SrcSize = Src->getScalarSizeInBits();
541 unsigned DestSize = Dest->getScalarSizeInBits();
Matt Arsenaultb517c812014-03-27 17:23:31 +0000542
543 return SrcSize == 32 && DestSize == 64;
544}
545
546bool AMDGPUTargetLowering::isZExtFree(EVT Src, EVT Dest) const {
547 // Any register load of a 64-bit value really requires 2 32-bit moves. For all
548 // practical purposes, the extra mov 0 to load a 64-bit is free. As used,
549 // this will enable reducing 64-bit operations the 32-bit, which is always
550 // good.
551 return Src == MVT::i32 && Dest == MVT::i64;
552}
553
Aaron Ballman3c81e462014-06-26 13:45:47 +0000554bool AMDGPUTargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
555 return isZExtFree(Val.getValueType(), VT2);
556}
557
Matt Arsenaulta7f1e0c2014-03-24 19:43:31 +0000558bool AMDGPUTargetLowering::isNarrowingProfitable(EVT SrcVT, EVT DestVT) const {
559 // There aren't really 64-bit registers, but pairs of 32-bit ones and only a
560 // limited number of native 64-bit operations. Shrinking an operation to fit
561 // in a single 32-bit register should always be helpful. As currently used,
562 // this is much less general than the name suggests, and is only used in
563 // places trying to reduce the sizes of loads. Shrinking loads to < 32-bits is
564 // not profitable, and may actually be harmful.
565 return SrcVT.getSizeInBits() > 32 && DestVT.getSizeInBits() == 32;
566}
567
Tom Stellardc54731a2013-07-23 23:55:03 +0000568//===---------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000569// TargetLowering Callbacks
570//===---------------------------------------------------------------------===//
571
Christian Konig2c8f6d52013-03-07 09:03:52 +0000572void AMDGPUTargetLowering::AnalyzeFormalArguments(CCState &State,
573 const SmallVectorImpl<ISD::InputArg> &Ins) const {
574
575 State.AnalyzeFormalArguments(Ins, CC_AMDGPU);
Tom Stellard75aadc22012-12-11 21:25:42 +0000576}
577
Marek Olsak8a0f3352016-01-13 17:23:04 +0000578void AMDGPUTargetLowering::AnalyzeReturn(CCState &State,
579 const SmallVectorImpl<ISD::OutputArg> &Outs) const {
580
581 State.AnalyzeReturn(Outs, RetCC_SI);
582}
583
Tom Stellard75aadc22012-12-11 21:25:42 +0000584SDValue AMDGPUTargetLowering::LowerReturn(
585 SDValue Chain,
586 CallingConv::ID CallConv,
587 bool isVarArg,
588 const SmallVectorImpl<ISD::OutputArg> &Outs,
589 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000590 SDLoc DL, SelectionDAG &DAG) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000591 return DAG.getNode(AMDGPUISD::RET_FLAG, DL, MVT::Other, Chain);
592}
593
594//===---------------------------------------------------------------------===//
595// Target specific lowering
596//===---------------------------------------------------------------------===//
597
Matt Arsenault16353872014-04-22 16:42:00 +0000598SDValue AMDGPUTargetLowering::LowerCall(CallLoweringInfo &CLI,
599 SmallVectorImpl<SDValue> &InVals) const {
600 SDValue Callee = CLI.Callee;
601 SelectionDAG &DAG = CLI.DAG;
602
603 const Function &Fn = *DAG.getMachineFunction().getFunction();
604
605 StringRef FuncName("<unknown>");
606
Matt Arsenaultde1c34102014-04-25 22:22:01 +0000607 if (const ExternalSymbolSDNode *G = dyn_cast<ExternalSymbolSDNode>(Callee))
608 FuncName = G->getSymbol();
609 else if (const GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Matt Arsenault16353872014-04-22 16:42:00 +0000610 FuncName = G->getGlobal()->getName();
611
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000612 DiagnosticInfoUnsupported NoCalls(
613 Fn, "unsupported call to function " + FuncName, CLI.DL.getDebugLoc());
Matt Arsenault16353872014-04-22 16:42:00 +0000614 DAG.getContext()->diagnose(NoCalls);
615 return SDValue();
616}
617
Matt Arsenault19c54882015-08-26 18:37:13 +0000618SDValue AMDGPUTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
619 SelectionDAG &DAG) const {
620 const Function &Fn = *DAG.getMachineFunction().getFunction();
621
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000622 DiagnosticInfoUnsupported NoDynamicAlloca(Fn, "unsupported dynamic alloca",
623 SDLoc(Op).getDebugLoc());
Matt Arsenault19c54882015-08-26 18:37:13 +0000624 DAG.getContext()->diagnose(NoDynamicAlloca);
625 return SDValue();
626}
627
Matt Arsenault14d46452014-06-15 20:23:38 +0000628SDValue AMDGPUTargetLowering::LowerOperation(SDValue Op,
629 SelectionDAG &DAG) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000630 switch (Op.getOpcode()) {
631 default:
632 Op.getNode()->dump();
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +0000633 llvm_unreachable("Custom lowering code for this"
634 "instruction is not implemented yet!");
Tom Stellard75aadc22012-12-11 21:25:42 +0000635 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000636 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Tom Stellardd86003e2013-08-14 23:25:00 +0000637 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
638 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
Tom Stellard81d871d2013-11-13 23:36:50 +0000639 case ISD::FrameIndex: return LowerFrameIndex(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000640 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
641 case ISD::UDIVREM: return LowerUDIVREM(Op, DAG);
Jan Vesely109efdf2014-06-22 21:43:00 +0000642 case ISD::SDIVREM: return LowerSDIVREM(Op, DAG);
Matt Arsenault16e31332014-09-10 21:44:27 +0000643 case ISD::FREM: return LowerFREM(Op, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +0000644 case ISD::FCEIL: return LowerFCEIL(Op, DAG);
645 case ISD::FTRUNC: return LowerFTRUNC(Op, DAG);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +0000646 case ISD::FRINT: return LowerFRINT(Op, DAG);
Matt Arsenault692bd5e2014-06-18 22:03:45 +0000647 case ISD::FNEARBYINT: return LowerFNEARBYINT(Op, DAG);
Matt Arsenaultb0055482015-01-21 18:18:25 +0000648 case ISD::FROUND: return LowerFROUND(Op, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +0000649 case ISD::FFLOOR: return LowerFFLOOR(Op, DAG);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +0000650 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Tom Stellardc947d8c2013-10-30 17:22:05 +0000651 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Matt Arsenaultc9961752014-10-03 23:54:56 +0000652 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
653 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Matt Arsenaultf058d672016-01-11 16:50:29 +0000654 case ISD::CTLZ:
655 case ISD::CTLZ_ZERO_UNDEF:
656 return LowerCTLZ(Op, DAG);
Matt Arsenault19c54882015-08-26 18:37:13 +0000657 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000658 }
659 return Op;
660}
661
Matt Arsenaultd125d742014-03-27 17:23:24 +0000662void AMDGPUTargetLowering::ReplaceNodeResults(SDNode *N,
663 SmallVectorImpl<SDValue> &Results,
664 SelectionDAG &DAG) const {
665 switch (N->getOpcode()) {
666 case ISD::SIGN_EXTEND_INREG:
667 // Different parts of legalization seem to interpret which type of
668 // sign_extend_inreg is the one to check for custom lowering. The extended
669 // from type is what really matters, but some places check for custom
670 // lowering of the result type. This results in trying to use
671 // ReplaceNodeResults to sext_in_reg to an illegal type, so we'll just do
672 // nothing here and let the illegal result integer be handled normally.
673 return;
Matt Arsenault961ca432014-06-27 02:33:47 +0000674 case ISD::LOAD: {
675 SDNode *Node = LowerLOAD(SDValue(N, 0), DAG).getNode();
Matt Arsenaultc324b952014-07-02 17:44:53 +0000676 if (!Node)
677 return;
678
Matt Arsenault961ca432014-06-27 02:33:47 +0000679 Results.push_back(SDValue(Node, 0));
680 Results.push_back(SDValue(Node, 1));
681 // XXX: LLVM seems not to replace Chain Value inside CustomWidenLowerNode
682 // function
683 DAG.ReplaceAllUsesOfValueWith(SDValue(N,1), SDValue(Node, 1));
684 return;
685 }
686 case ISD::STORE: {
Matt Arsenaultc324b952014-07-02 17:44:53 +0000687 SDValue Lowered = LowerSTORE(SDValue(N, 0), DAG);
688 if (Lowered.getNode())
689 Results.push_back(Lowered);
Matt Arsenault961ca432014-06-27 02:33:47 +0000690 return;
691 }
Matt Arsenaultd125d742014-03-27 17:23:24 +0000692 default:
693 return;
694 }
695}
696
Matt Arsenault40100882014-05-21 22:59:17 +0000697// FIXME: This implements accesses to initialized globals in the constant
698// address space by copying them to private and accessing that. It does not
699// properly handle illegal types or vectors. The private vector loads are not
700// scalarized, and the illegal scalars hit an assertion. This technique will not
701// work well with large initializers, and this should eventually be
702// removed. Initialized globals should be placed into a data section that the
703// runtime will load into a buffer before the kernel is executed. Uses of the
704// global need to be replaced with a pointer loaded from an implicit kernel
705// argument into this buffer holding the copy of the data, which will remove the
706// need for any of this.
Tom Stellard04c0e982014-01-22 19:24:21 +0000707SDValue AMDGPUTargetLowering::LowerConstantInitializer(const Constant* Init,
708 const GlobalValue *GV,
709 const SDValue &InitPtr,
710 SDValue Chain,
711 SelectionDAG &DAG) const {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000712 const DataLayout &TD = DAG.getDataLayout();
Tom Stellard04c0e982014-01-22 19:24:21 +0000713 SDLoc DL(InitPtr);
Matt Arsenault41aa27c2014-06-14 04:26:01 +0000714 Type *InitTy = Init->getType();
715
Tom Stellard04c0e982014-01-22 19:24:21 +0000716 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Init)) {
Matt Arsenault41aa27c2014-06-14 04:26:01 +0000717 EVT VT = EVT::getEVT(InitTy);
718 PointerType *PtrTy = PointerType::get(InitTy, AMDGPUAS::PRIVATE_ADDRESS);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000719 return DAG.getStore(Chain, DL, DAG.getConstant(*CI, DL, VT), InitPtr,
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000720 MachinePointerInfo(UndefValue::get(PtrTy)), false,
721 false, TD.getPrefTypeAlignment(InitTy));
Matt Arsenault46013d92014-05-11 21:24:41 +0000722 }
723
724 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(Init)) {
Tom Stellard04c0e982014-01-22 19:24:21 +0000725 EVT VT = EVT::getEVT(CFP->getType());
726 PointerType *PtrTy = PointerType::get(CFP->getType(), 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000727 return DAG.getStore(Chain, DL, DAG.getConstantFP(*CFP, DL, VT), InitPtr,
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000728 MachinePointerInfo(UndefValue::get(PtrTy)), false,
729 false, TD.getPrefTypeAlignment(CFP->getType()));
Matt Arsenault46013d92014-05-11 21:24:41 +0000730 }
731
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000732 if (StructType *ST = dyn_cast<StructType>(InitTy)) {
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000733 const StructLayout *SL = TD.getStructLayout(ST);
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000734
Tom Stellard04c0e982014-01-22 19:24:21 +0000735 EVT PtrVT = InitPtr.getValueType();
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000736 SmallVector<SDValue, 8> Chains;
737
738 for (unsigned I = 0, N = ST->getNumElements(); I != N; ++I) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000739 SDValue Offset = DAG.getConstant(SL->getElementOffset(I), DL, PtrVT);
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000740 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, InitPtr, Offset);
741
742 Constant *Elt = Init->getAggregateElement(I);
743 Chains.push_back(LowerConstantInitializer(Elt, GV, Ptr, Chain, DAG));
744 }
745
746 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
747 }
748
749 if (SequentialType *SeqTy = dyn_cast<SequentialType>(InitTy)) {
750 EVT PtrVT = InitPtr.getValueType();
751
752 unsigned NumElements;
753 if (ArrayType *AT = dyn_cast<ArrayType>(SeqTy))
754 NumElements = AT->getNumElements();
755 else if (VectorType *VT = dyn_cast<VectorType>(SeqTy))
756 NumElements = VT->getNumElements();
757 else
758 llvm_unreachable("Unexpected type");
759
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000760 unsigned EltSize = TD.getTypeAllocSize(SeqTy->getElementType());
Tom Stellard04c0e982014-01-22 19:24:21 +0000761 SmallVector<SDValue, 8> Chains;
762 for (unsigned i = 0; i < NumElements; ++i) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000763 SDValue Offset = DAG.getConstant(i * EltSize, DL, PtrVT);
Tom Stellard04c0e982014-01-22 19:24:21 +0000764 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, InitPtr, Offset);
Matt Arsenault6a57fd82014-05-21 22:42:42 +0000765
766 Constant *Elt = Init->getAggregateElement(i);
767 Chains.push_back(LowerConstantInitializer(Elt, GV, Ptr, Chain, DAG));
Tom Stellard04c0e982014-01-22 19:24:21 +0000768 }
Matt Arsenault46013d92014-05-11 21:24:41 +0000769
Craig Topper48d114b2014-04-26 18:35:24 +0000770 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Chains);
Tom Stellard04c0e982014-01-22 19:24:21 +0000771 }
Matt Arsenault46013d92014-05-11 21:24:41 +0000772
Matt Arsenaulte682a192014-06-14 04:26:05 +0000773 if (isa<UndefValue>(Init)) {
774 EVT VT = EVT::getEVT(InitTy);
775 PointerType *PtrTy = PointerType::get(InitTy, AMDGPUAS::PRIVATE_ADDRESS);
776 return DAG.getStore(Chain, DL, DAG.getUNDEF(VT), InitPtr,
Mehdi Aminia749f2a2015-07-09 02:09:52 +0000777 MachinePointerInfo(UndefValue::get(PtrTy)), false,
778 false, TD.getPrefTypeAlignment(InitTy));
Matt Arsenaulte682a192014-06-14 04:26:05 +0000779 }
780
Matt Arsenault46013d92014-05-11 21:24:41 +0000781 Init->dump();
782 llvm_unreachable("Unhandled constant initializer");
Tom Stellard04c0e982014-01-22 19:24:21 +0000783}
784
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000785static bool hasDefinedInitializer(const GlobalValue *GV) {
786 const GlobalVariable *GVar = dyn_cast<GlobalVariable>(GV);
787 if (!GVar || !GVar->hasInitializer())
788 return false;
789
790 if (isa<UndefValue>(GVar->getInitializer()))
791 return false;
792
793 return true;
794}
795
Tom Stellardc026e8b2013-06-28 15:47:08 +0000796SDValue AMDGPUTargetLowering::LowerGlobalAddress(AMDGPUMachineFunction* MFI,
797 SDValue Op,
798 SelectionDAG &DAG) const {
799
Mehdi Amini44ede332015-07-09 02:09:04 +0000800 const DataLayout &DL = DAG.getDataLayout();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000801 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Op);
Tom Stellardc026e8b2013-06-28 15:47:08 +0000802 const GlobalValue *GV = G->getGlobal();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000803
Tom Stellard04c0e982014-01-22 19:24:21 +0000804 switch (G->getAddressSpace()) {
Tom Stellard04c0e982014-01-22 19:24:21 +0000805 case AMDGPUAS::LOCAL_ADDRESS: {
806 // XXX: What does the value of G->getOffset() mean?
807 assert(G->getOffset() == 0 &&
808 "Do not know what to do with an non-zero offset");
Tom Stellardc026e8b2013-06-28 15:47:08 +0000809
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000810 // TODO: We could emit code to handle the initialization somewhere.
811 if (hasDefinedInitializer(GV))
812 break;
813
Tom Stellard04c0e982014-01-22 19:24:21 +0000814 unsigned Offset;
815 if (MFI->LocalMemoryObjects.count(GV) == 0) {
Manuel Jacob5f6eaac2016-01-16 20:30:46 +0000816 uint64_t Size = DL.getTypeAllocSize(GV->getValueType());
Tom Stellard04c0e982014-01-22 19:24:21 +0000817 Offset = MFI->LDSSize;
818 MFI->LocalMemoryObjects[GV] = Offset;
819 // XXX: Account for alignment?
820 MFI->LDSSize += Size;
821 } else {
822 Offset = MFI->LocalMemoryObjects[GV];
823 }
824
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000825 return DAG.getConstant(Offset, SDLoc(Op),
Mehdi Amini44ede332015-07-09 02:09:04 +0000826 getPointerTy(DL, AMDGPUAS::LOCAL_ADDRESS));
Tom Stellard04c0e982014-01-22 19:24:21 +0000827 }
828 case AMDGPUAS::CONSTANT_ADDRESS: {
829 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
Manuel Jacob5f6eaac2016-01-16 20:30:46 +0000830 Type *EltType = GV->getValueType();
Mehdi Amini44ede332015-07-09 02:09:04 +0000831 unsigned Size = DL.getTypeAllocSize(EltType);
832 unsigned Alignment = DL.getPrefTypeAlignment(EltType);
Tom Stellard04c0e982014-01-22 19:24:21 +0000833
Mehdi Amini44ede332015-07-09 02:09:04 +0000834 MVT PrivPtrVT = getPointerTy(DL, AMDGPUAS::PRIVATE_ADDRESS);
835 MVT ConstPtrVT = getPointerTy(DL, AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenaulte682a192014-06-14 04:26:05 +0000836
Tom Stellard04c0e982014-01-22 19:24:21 +0000837 int FI = FrameInfo->CreateStackObject(Size, Alignment, false);
Matt Arsenaulte682a192014-06-14 04:26:05 +0000838 SDValue InitPtr = DAG.getFrameIndex(FI, PrivPtrVT);
839
840 const GlobalVariable *Var = cast<GlobalVariable>(GV);
841 if (!Var->hasInitializer()) {
842 // This has no use, but bugpoint will hit it.
843 return DAG.getZExtOrTrunc(InitPtr, SDLoc(Op), ConstPtrVT);
844 }
845
846 const Constant *Init = Var->getInitializer();
Tom Stellard04c0e982014-01-22 19:24:21 +0000847 SmallVector<SDNode*, 8> WorkList;
848
849 for (SDNode::use_iterator I = DAG.getEntryNode()->use_begin(),
850 E = DAG.getEntryNode()->use_end(); I != E; ++I) {
851 if (I->getOpcode() != AMDGPUISD::REGISTER_LOAD && I->getOpcode() != ISD::LOAD)
852 continue;
853 WorkList.push_back(*I);
854 }
855 SDValue Chain = LowerConstantInitializer(Init, GV, InitPtr, DAG.getEntryNode(), DAG);
856 for (SmallVector<SDNode*, 8>::iterator I = WorkList.begin(),
857 E = WorkList.end(); I != E; ++I) {
858 SmallVector<SDValue, 8> Ops;
859 Ops.push_back(Chain);
860 for (unsigned i = 1; i < (*I)->getNumOperands(); ++i) {
861 Ops.push_back((*I)->getOperand(i));
862 }
Craig Topper8c0b4d02014-04-28 05:57:50 +0000863 DAG.UpdateNodeOperands(*I, Ops);
Tom Stellard04c0e982014-01-22 19:24:21 +0000864 }
Matt Arsenaulte682a192014-06-14 04:26:05 +0000865 return DAG.getZExtOrTrunc(InitPtr, SDLoc(Op), ConstPtrVT);
Tom Stellard04c0e982014-01-22 19:24:21 +0000866 }
867 }
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000868
869 const Function &Fn = *DAG.getMachineFunction().getFunction();
Oliver Stannard7e7d9832016-02-02 13:52:43 +0000870 DiagnosticInfoUnsupported BadInit(
871 Fn, "unsupported initializer for address space", SDLoc(Op).getDebugLoc());
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000872 DAG.getContext()->diagnose(BadInit);
873 return SDValue();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000874}
875
Tom Stellardd86003e2013-08-14 23:25:00 +0000876SDValue AMDGPUTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
877 SelectionDAG &DAG) const {
878 SmallVector<SDValue, 8> Args;
Tom Stellardd86003e2013-08-14 23:25:00 +0000879
Tom Stellardff5cf0e2015-04-23 22:59:24 +0000880 for (const SDUse &U : Op->ops())
881 DAG.ExtractVectorElements(U.get(), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000882
Craig Topper48d114b2014-04-26 18:35:24 +0000883 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000884}
885
886SDValue AMDGPUTargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op,
887 SelectionDAG &DAG) const {
888
889 SmallVector<SDValue, 8> Args;
Tom Stellardd86003e2013-08-14 23:25:00 +0000890 unsigned Start = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Matt Arsenault9ec3cf22014-04-11 17:47:30 +0000891 EVT VT = Op.getValueType();
892 DAG.ExtractVectorElements(Op.getOperand(0), Args, Start,
893 VT.getVectorNumElements());
Tom Stellardd86003e2013-08-14 23:25:00 +0000894
Craig Topper48d114b2014-04-26 18:35:24 +0000895 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(), Args);
Tom Stellardd86003e2013-08-14 23:25:00 +0000896}
897
Tom Stellard81d871d2013-11-13 23:36:50 +0000898SDValue AMDGPUTargetLowering::LowerFrameIndex(SDValue Op,
899 SelectionDAG &DAG) const {
900
901 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopher7792e322015-01-30 23:24:40 +0000902 const AMDGPUFrameLowering *TFL = Subtarget->getFrameLowering();
Tom Stellard81d871d2013-11-13 23:36:50 +0000903
Matt Arsenault10da3b22014-06-11 03:30:06 +0000904 FrameIndexSDNode *FIN = cast<FrameIndexSDNode>(Op);
Tom Stellard81d871d2013-11-13 23:36:50 +0000905
906 unsigned FrameIndex = FIN->getIndex();
James Y Knight5567baf2015-08-15 02:32:35 +0000907 unsigned IgnoredFrameReg;
908 unsigned Offset =
909 TFL->getFrameIndexReference(MF, FrameIndex, IgnoredFrameReg);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000910 return DAG.getConstant(Offset * 4 * TFL->getStackWidth(MF), SDLoc(Op),
Tom Stellard81d871d2013-11-13 23:36:50 +0000911 Op.getValueType());
912}
Tom Stellardd86003e2013-08-14 23:25:00 +0000913
Tom Stellard75aadc22012-12-11 21:25:42 +0000914SDValue AMDGPUTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
915 SelectionDAG &DAG) const {
916 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000917 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000918 EVT VT = Op.getValueType();
919
920 switch (IntrinsicID) {
921 default: return Op;
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000922 case AMDGPUIntrinsic::AMDGPU_clamp:
923 case AMDGPUIntrinsic::AMDIL_clamp: // Legacy name.
924 return DAG.getNode(AMDGPUISD::CLAMP, DL, VT,
925 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
926
Matt Arsenaultbef34e22016-01-22 21:30:34 +0000927 case Intrinsic::AMDGPU_ldexp: // Legacy name
Matt Arsenault2e7cc482014-08-15 17:30:25 +0000928 return DAG.getNode(AMDGPUISD::LDEXP, DL, VT, Op.getOperand(1),
929 Op.getOperand(2));
930
Matt Arsenault4c537172014-03-31 18:21:18 +0000931 case AMDGPUIntrinsic::AMDGPU_bfe_i32:
932 return DAG.getNode(AMDGPUISD::BFE_I32, DL, VT,
933 Op.getOperand(1),
934 Op.getOperand(2),
935 Op.getOperand(3));
936
937 case AMDGPUIntrinsic::AMDGPU_bfe_u32:
938 return DAG.getNode(AMDGPUISD::BFE_U32, DL, VT,
939 Op.getOperand(1),
940 Op.getOperand(2),
941 Op.getOperand(3));
942
943 case AMDGPUIntrinsic::AMDGPU_bfi:
944 return DAG.getNode(AMDGPUISD::BFI, DL, VT,
945 Op.getOperand(1),
946 Op.getOperand(2),
947 Op.getOperand(3));
948
949 case AMDGPUIntrinsic::AMDGPU_bfm:
950 return DAG.getNode(AMDGPUISD::BFM, DL, VT,
951 Op.getOperand(1),
952 Op.getOperand(2));
953
Matt Arsenault5d47d4a2014-06-12 21:15:44 +0000954 case AMDGPUIntrinsic::AMDIL_exp: // Legacy name.
955 return DAG.getNode(ISD::FEXP2, DL, VT, Op.getOperand(1));
956
Matt Arsenaultd0792852015-12-14 17:25:38 +0000957 case AMDGPUIntrinsic::AMDGPU_brev: // Legacy name
958 return DAG.getNode(ISD::BITREVERSE, DL, VT, Op.getOperand(1));
Tom Stellard75aadc22012-12-11 21:25:42 +0000959 }
960}
961
Tom Stellard75aadc22012-12-11 21:25:42 +0000962/// \brief Generate Min/Max node
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000963SDValue AMDGPUTargetLowering::CombineFMinMaxLegacy(SDLoc DL,
964 EVT VT,
965 SDValue LHS,
966 SDValue RHS,
967 SDValue True,
968 SDValue False,
969 SDValue CC,
970 DAGCombinerInfo &DCI) const {
971 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
972 return SDValue();
973
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000974 if (!(LHS == True && RHS == False) && !(LHS == False && RHS == True))
975 return SDValue();
Tom Stellard75aadc22012-12-11 21:25:42 +0000976
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000977 SelectionDAG &DAG = DCI.DAG;
Tom Stellard75aadc22012-12-11 21:25:42 +0000978 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(CC)->get();
979 switch (CCOpcode) {
980 case ISD::SETOEQ:
981 case ISD::SETONE:
982 case ISD::SETUNE:
983 case ISD::SETNE:
984 case ISD::SETUEQ:
985 case ISD::SETEQ:
986 case ISD::SETFALSE:
987 case ISD::SETFALSE2:
988 case ISD::SETTRUE:
989 case ISD::SETTRUE2:
990 case ISD::SETUO:
991 case ISD::SETO:
Matt Arsenaultda59f3d2014-11-13 23:03:09 +0000992 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000993 case ISD::SETULE:
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000994 case ISD::SETULT: {
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +0000995 if (LHS == True)
996 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
997 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
998 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000999 case ISD::SETOLE:
1000 case ISD::SETOLT:
1001 case ISD::SETLE:
1002 case ISD::SETLT: {
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001003 // Ordered. Assume ordered for undefined.
1004
1005 // Only do this after legalization to avoid interfering with other combines
1006 // which might occur.
1007 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG &&
1008 !DCI.isCalledByLegalizer())
1009 return SDValue();
Marek Olsakbe047802014-12-07 12:19:03 +00001010
Matt Arsenault36094d72014-11-15 05:02:57 +00001011 // We need to permute the operands to get the correct NaN behavior. The
1012 // selected operand is the second one based on the failing compare with NaN,
1013 // so permute it based on the compare type the hardware uses.
1014 if (LHS == True)
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001015 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
1016 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
Tom Stellard75aadc22012-12-11 21:25:42 +00001017 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001018 case ISD::SETUGE:
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001019 case ISD::SETUGT: {
Matt Arsenault36094d72014-11-15 05:02:57 +00001020 if (LHS == True)
1021 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, RHS, LHS);
1022 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, LHS, RHS);
Tom Stellard75aadc22012-12-11 21:25:42 +00001023 }
Matt Arsenault1e3a4eb2014-12-12 02:30:37 +00001024 case ISD::SETGT:
1025 case ISD::SETGE:
1026 case ISD::SETOGE:
1027 case ISD::SETOGT: {
1028 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG &&
1029 !DCI.isCalledByLegalizer())
1030 return SDValue();
1031
1032 if (LHS == True)
1033 return DAG.getNode(AMDGPUISD::FMAX_LEGACY, DL, VT, LHS, RHS);
1034 return DAG.getNode(AMDGPUISD::FMIN_LEGACY, DL, VT, RHS, LHS);
1035 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001036 case ISD::SETCC_INVALID:
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +00001037 llvm_unreachable("Invalid setcc condcode!");
Tom Stellard75aadc22012-12-11 21:25:42 +00001038 }
Tom Stellardafa8b532014-05-09 16:42:16 +00001039 return SDValue();
Tom Stellard75aadc22012-12-11 21:25:42 +00001040}
1041
Matt Arsenault6e3a4512016-01-18 22:01:13 +00001042std::pair<SDValue, SDValue>
1043AMDGPUTargetLowering::split64BitValue(SDValue Op, SelectionDAG &DAG) const {
1044 SDLoc SL(Op);
1045
1046 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1047
1048 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1049 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1050
1051 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
1052 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
1053
1054 return std::make_pair(Lo, Hi);
1055}
1056
Matt Arsenault33e3ece2016-01-18 22:09:04 +00001057SDValue AMDGPUTargetLowering::getLoHalf64(SDValue Op, SelectionDAG &DAG) const {
1058 SDLoc SL(Op);
1059
1060 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1061 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1062 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
1063}
1064
1065SDValue AMDGPUTargetLowering::getHiHalf64(SDValue Op, SelectionDAG &DAG) const {
1066 SDLoc SL(Op);
1067
1068 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Op);
1069 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1070 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
1071}
1072
Matt Arsenault83e60582014-07-24 17:10:35 +00001073SDValue AMDGPUTargetLowering::ScalarizeVectorLoad(const SDValue Op,
1074 SelectionDAG &DAG) const {
1075 LoadSDNode *Load = cast<LoadSDNode>(Op);
1076 EVT MemVT = Load->getMemoryVT();
1077 EVT MemEltVT = MemVT.getVectorElementType();
1078
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001079 EVT LoadVT = Op.getValueType();
Matt Arsenault83e60582014-07-24 17:10:35 +00001080 EVT EltVT = LoadVT.getVectorElementType();
Tom Stellard35bb18c2013-08-26 15:06:04 +00001081 EVT PtrVT = Load->getBasePtr().getValueType();
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001082
Tom Stellard35bb18c2013-08-26 15:06:04 +00001083 unsigned NumElts = Load->getMemoryVT().getVectorNumElements();
1084 SmallVector<SDValue, 8> Loads;
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001085 SmallVector<SDValue, 8> Chains;
1086
Tom Stellard35bb18c2013-08-26 15:06:04 +00001087 SDLoc SL(Op);
Matt Arsenault83e60582014-07-24 17:10:35 +00001088 unsigned MemEltSize = MemEltVT.getStoreSize();
1089 MachinePointerInfo SrcValue(Load->getMemOperand()->getValue());
Tom Stellard35bb18c2013-08-26 15:06:04 +00001090
Matt Arsenault83e60582014-07-24 17:10:35 +00001091 for (unsigned i = 0; i < NumElts; ++i) {
Tom Stellard35bb18c2013-08-26 15:06:04 +00001092 SDValue Ptr = DAG.getNode(ISD::ADD, SL, PtrVT, Load->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001093 DAG.getConstant(i * MemEltSize, SL, PtrVT));
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001094
1095 SDValue NewLoad
1096 = DAG.getExtLoad(Load->getExtensionType(), SL, EltVT,
1097 Load->getChain(), Ptr,
Matt Arsenault83e60582014-07-24 17:10:35 +00001098 SrcValue.getWithOffset(i * MemEltSize),
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001099 MemEltVT, Load->isVolatile(), Load->isNonTemporal(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00001100 Load->isInvariant(), Load->getAlignment());
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001101 Loads.push_back(NewLoad.getValue(0));
1102 Chains.push_back(NewLoad.getValue(1));
Tom Stellard35bb18c2013-08-26 15:06:04 +00001103 }
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001104
1105 SDValue Ops[] = {
1106 DAG.getNode(ISD::BUILD_VECTOR, SL, LoadVT, Loads),
1107 DAG.getNode(ISD::TokenFactor, SL, MVT::Other, Chains)
1108 };
1109
1110 return DAG.getMergeValues(Ops, SL);
Tom Stellard35bb18c2013-08-26 15:06:04 +00001111}
1112
Matt Arsenault83e60582014-07-24 17:10:35 +00001113SDValue AMDGPUTargetLowering::SplitVectorLoad(const SDValue Op,
1114 SelectionDAG &DAG) const {
1115 EVT VT = Op.getValueType();
1116
1117 // If this is a 2 element vector, we really want to scalarize and not create
1118 // weird 1 element vectors.
1119 if (VT.getVectorNumElements() == 2)
1120 return ScalarizeVectorLoad(Op, DAG);
1121
1122 LoadSDNode *Load = cast<LoadSDNode>(Op);
1123 SDValue BasePtr = Load->getBasePtr();
1124 EVT PtrVT = BasePtr.getValueType();
1125 EVT MemVT = Load->getMemoryVT();
1126 SDLoc SL(Op);
Matt Arsenault52a52a52015-12-14 16:59:40 +00001127
1128 const MachinePointerInfo &SrcValue = Load->getMemOperand()->getPointerInfo();
Matt Arsenault83e60582014-07-24 17:10:35 +00001129
1130 EVT LoVT, HiVT;
1131 EVT LoMemVT, HiMemVT;
1132 SDValue Lo, Hi;
1133
1134 std::tie(LoVT, HiVT) = DAG.GetSplitDestVTs(VT);
1135 std::tie(LoMemVT, HiMemVT) = DAG.GetSplitDestVTs(MemVT);
1136 std::tie(Lo, Hi) = DAG.SplitVector(Op, SL, LoVT, HiVT);
Matt Arsenault52a52a52015-12-14 16:59:40 +00001137
1138 unsigned Size = LoMemVT.getStoreSize();
1139 unsigned BaseAlign = Load->getAlignment();
1140 unsigned HiAlign = MinAlign(BaseAlign, Size);
1141
Matt Arsenault83e60582014-07-24 17:10:35 +00001142 SDValue LoLoad
1143 = DAG.getExtLoad(Load->getExtensionType(), SL, LoVT,
1144 Load->getChain(), BasePtr,
1145 SrcValue,
1146 LoMemVT, Load->isVolatile(), Load->isNonTemporal(),
Matt Arsenault52a52a52015-12-14 16:59:40 +00001147 Load->isInvariant(), BaseAlign);
Matt Arsenault83e60582014-07-24 17:10:35 +00001148
1149 SDValue HiPtr = DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
Matt Arsenault52a52a52015-12-14 16:59:40 +00001150 DAG.getConstant(Size, SL, PtrVT));
Matt Arsenault83e60582014-07-24 17:10:35 +00001151
1152 SDValue HiLoad
1153 = DAG.getExtLoad(Load->getExtensionType(), SL, HiVT,
1154 Load->getChain(), HiPtr,
1155 SrcValue.getWithOffset(LoMemVT.getStoreSize()),
1156 HiMemVT, Load->isVolatile(), Load->isNonTemporal(),
Matt Arsenault52a52a52015-12-14 16:59:40 +00001157 Load->isInvariant(), HiAlign);
Matt Arsenault83e60582014-07-24 17:10:35 +00001158
1159 SDValue Ops[] = {
1160 DAG.getNode(ISD::CONCAT_VECTORS, SL, VT, LoLoad, HiLoad),
1161 DAG.getNode(ISD::TokenFactor, SL, MVT::Other,
1162 LoLoad.getValue(1), HiLoad.getValue(1))
1163 };
1164
1165 return DAG.getMergeValues(Ops, SL);
1166}
1167
Tom Stellard2ffc3302013-08-26 15:05:44 +00001168SDValue AMDGPUTargetLowering::MergeVectorStore(const SDValue &Op,
1169 SelectionDAG &DAG) const {
Matt Arsenault10da3b22014-06-11 03:30:06 +00001170 StoreSDNode *Store = cast<StoreSDNode>(Op);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001171 EVT MemVT = Store->getMemoryVT();
1172 unsigned MemBits = MemVT.getSizeInBits();
Tom Stellard75aadc22012-12-11 21:25:42 +00001173
Matt Arsenaultca6dcfc2014-03-05 21:47:22 +00001174 // Byte stores are really expensive, so if possible, try to pack 32-bit vector
1175 // truncating store into an i32 store.
1176 // XXX: We could also handle optimize other vector bitwidths.
Tom Stellard2ffc3302013-08-26 15:05:44 +00001177 if (!MemVT.isVector() || MemBits > 32) {
1178 return SDValue();
1179 }
1180
1181 SDLoc DL(Op);
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001182 SDValue Value = Store->getValue();
Tom Stellard2ffc3302013-08-26 15:05:44 +00001183 EVT VT = Value.getValueType();
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001184 EVT ElemVT = VT.getVectorElementType();
1185 SDValue Ptr = Store->getBasePtr();
Tom Stellard2ffc3302013-08-26 15:05:44 +00001186 EVT MemEltVT = MemVT.getVectorElementType();
1187 unsigned MemEltBits = MemEltVT.getSizeInBits();
1188 unsigned MemNumElements = MemVT.getVectorNumElements();
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001189 unsigned PackedSize = MemVT.getStoreSizeInBits();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001190 SDValue Mask = DAG.getConstant((1 << MemEltBits) - 1, DL, MVT::i32);
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001191
1192 assert(Value.getValueType().getScalarSizeInBits() >= 32);
Matt Arsenault02117142014-03-11 01:38:53 +00001193
Tom Stellard2ffc3302013-08-26 15:05:44 +00001194 SDValue PackedValue;
1195 for (unsigned i = 0; i < MemNumElements; ++i) {
Tom Stellard2ffc3302013-08-26 15:05:44 +00001196 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, ElemVT, Value,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001197 DAG.getConstant(i, DL, MVT::i32));
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001198 Elt = DAG.getZExtOrTrunc(Elt, DL, MVT::i32);
1199 Elt = DAG.getNode(ISD::AND, DL, MVT::i32, Elt, Mask); // getZeroExtendInReg
1200
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001201 SDValue Shift = DAG.getConstant(MemEltBits * i, DL, MVT::i32);
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001202 Elt = DAG.getNode(ISD::SHL, DL, MVT::i32, Elt, Shift);
1203
Tom Stellard2ffc3302013-08-26 15:05:44 +00001204 if (i == 0) {
1205 PackedValue = Elt;
1206 } else {
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001207 PackedValue = DAG.getNode(ISD::OR, DL, MVT::i32, PackedValue, Elt);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001208 }
1209 }
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001210
1211 if (PackedSize < 32) {
1212 EVT PackedVT = EVT::getIntegerVT(*DAG.getContext(), PackedSize);
1213 return DAG.getTruncStore(Store->getChain(), DL, PackedValue, Ptr,
1214 Store->getMemOperand()->getPointerInfo(),
1215 PackedVT,
1216 Store->isNonTemporal(), Store->isVolatile(),
1217 Store->getAlignment());
1218 }
1219
Tom Stellard2ffc3302013-08-26 15:05:44 +00001220 return DAG.getStore(Store->getChain(), DL, PackedValue, Ptr,
Matt Arsenaulta3c8cde2014-04-22 04:11:14 +00001221 Store->getMemOperand()->getPointerInfo(),
Tom Stellard2ffc3302013-08-26 15:05:44 +00001222 Store->isVolatile(), Store->isNonTemporal(),
1223 Store->getAlignment());
1224}
1225
Matt Arsenault83e60582014-07-24 17:10:35 +00001226SDValue AMDGPUTargetLowering::ScalarizeVectorStore(SDValue Op,
1227 SelectionDAG &DAG) const {
Tom Stellard2ffc3302013-08-26 15:05:44 +00001228 StoreSDNode *Store = cast<StoreSDNode>(Op);
1229 EVT MemEltVT = Store->getMemoryVT().getVectorElementType();
1230 EVT EltVT = Store->getValue().getValueType().getVectorElementType();
1231 EVT PtrVT = Store->getBasePtr().getValueType();
1232 unsigned NumElts = Store->getMemoryVT().getVectorNumElements();
1233 SDLoc SL(Op);
1234
1235 SmallVector<SDValue, 8> Chains;
1236
Matt Arsenault83e60582014-07-24 17:10:35 +00001237 unsigned EltSize = MemEltVT.getStoreSize();
1238 MachinePointerInfo SrcValue(Store->getMemOperand()->getValue());
1239
Tom Stellard2ffc3302013-08-26 15:05:44 +00001240 for (unsigned i = 0, e = NumElts; i != e; ++i) {
1241 SDValue Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, EltVT,
Matt Arsenault83e60582014-07-24 17:10:35 +00001242 Store->getValue(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001243 DAG.getConstant(i, SL, MVT::i32));
Matt Arsenault83e60582014-07-24 17:10:35 +00001244
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001245 SDValue Offset = DAG.getConstant(i * MemEltVT.getStoreSize(), SL, PtrVT);
Matt Arsenault83e60582014-07-24 17:10:35 +00001246 SDValue Ptr = DAG.getNode(ISD::ADD, SL, PtrVT, Store->getBasePtr(), Offset);
1247 SDValue NewStore =
1248 DAG.getTruncStore(Store->getChain(), SL, Val, Ptr,
1249 SrcValue.getWithOffset(i * EltSize),
1250 MemEltVT, Store->isNonTemporal(), Store->isVolatile(),
1251 Store->getAlignment());
1252 Chains.push_back(NewStore);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001253 }
Matt Arsenault83e60582014-07-24 17:10:35 +00001254
Craig Topper48d114b2014-04-26 18:35:24 +00001255 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, Chains);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001256}
1257
Matt Arsenault83e60582014-07-24 17:10:35 +00001258SDValue AMDGPUTargetLowering::SplitVectorStore(SDValue Op,
1259 SelectionDAG &DAG) const {
1260 StoreSDNode *Store = cast<StoreSDNode>(Op);
1261 SDValue Val = Store->getValue();
1262 EVT VT = Val.getValueType();
1263
1264 // If this is a 2 element vector, we really want to scalarize and not create
1265 // weird 1 element vectors.
1266 if (VT.getVectorNumElements() == 2)
1267 return ScalarizeVectorStore(Op, DAG);
1268
1269 EVT MemVT = Store->getMemoryVT();
1270 SDValue Chain = Store->getChain();
1271 SDValue BasePtr = Store->getBasePtr();
1272 SDLoc SL(Op);
1273
1274 EVT LoVT, HiVT;
1275 EVT LoMemVT, HiMemVT;
1276 SDValue Lo, Hi;
1277
1278 std::tie(LoVT, HiVT) = DAG.GetSplitDestVTs(VT);
1279 std::tie(LoMemVT, HiMemVT) = DAG.GetSplitDestVTs(MemVT);
1280 std::tie(Lo, Hi) = DAG.SplitVector(Val, SL, LoVT, HiVT);
1281
1282 EVT PtrVT = BasePtr.getValueType();
1283 SDValue HiPtr = DAG.getNode(ISD::ADD, SL, PtrVT, BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001284 DAG.getConstant(LoMemVT.getStoreSize(), SL,
1285 PtrVT));
Matt Arsenault83e60582014-07-24 17:10:35 +00001286
Matt Arsenault52a52a52015-12-14 16:59:40 +00001287 const MachinePointerInfo &SrcValue = Store->getMemOperand()->getPointerInfo();
1288 unsigned BaseAlign = Store->getAlignment();
1289 unsigned Size = LoMemVT.getStoreSize();
1290 unsigned HiAlign = MinAlign(BaseAlign, Size);
1291
Matt Arsenault83e60582014-07-24 17:10:35 +00001292 SDValue LoStore
1293 = DAG.getTruncStore(Chain, SL, Lo,
1294 BasePtr,
1295 SrcValue,
1296 LoMemVT,
1297 Store->isNonTemporal(),
1298 Store->isVolatile(),
Matt Arsenault52a52a52015-12-14 16:59:40 +00001299 BaseAlign);
Matt Arsenault83e60582014-07-24 17:10:35 +00001300 SDValue HiStore
1301 = DAG.getTruncStore(Chain, SL, Hi,
1302 HiPtr,
Matt Arsenault52a52a52015-12-14 16:59:40 +00001303 SrcValue.getWithOffset(Size),
Matt Arsenault83e60582014-07-24 17:10:35 +00001304 HiMemVT,
1305 Store->isNonTemporal(),
1306 Store->isVolatile(),
Matt Arsenault52a52a52015-12-14 16:59:40 +00001307 HiAlign);
Matt Arsenault83e60582014-07-24 17:10:35 +00001308
1309 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, LoStore, HiStore);
1310}
1311
1312
Tom Stellarde9373602014-01-22 19:24:14 +00001313SDValue AMDGPUTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
1314 SDLoc DL(Op);
1315 LoadSDNode *Load = cast<LoadSDNode>(Op);
1316 ISD::LoadExtType ExtType = Load->getExtensionType();
Matt Arsenaultf9a995d2014-03-06 17:34:12 +00001317 EVT VT = Op.getValueType();
1318 EVT MemVT = Load->getMemoryVT();
1319
Matt Arsenault470acd82014-04-15 22:28:39 +00001320 if (ExtType == ISD::NON_EXTLOAD && VT.getSizeInBits() < 32) {
1321 assert(VT == MVT::i1 && "Only i1 non-extloads expected");
1322 // FIXME: Copied from PPC
1323 // First, load into 32 bits, then truncate to 1 bit.
1324
1325 SDValue Chain = Load->getChain();
1326 SDValue BasePtr = Load->getBasePtr();
1327 MachineMemOperand *MMO = Load->getMemOperand();
1328
1329 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, DL, MVT::i32, Chain,
1330 BasePtr, MVT::i8, MMO);
Matt Arsenaultd2c9e082014-07-07 18:34:45 +00001331
1332 SDValue Ops[] = {
1333 DAG.getNode(ISD::TRUNCATE, DL, VT, NewLD),
1334 NewLD.getValue(1)
1335 };
1336
1337 return DAG.getMergeValues(Ops, DL);
Matt Arsenault470acd82014-04-15 22:28:39 +00001338 }
1339
Tom Stellardb37f7972014-08-05 14:40:52 +00001340 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS ||
1341 Load->getAddressSpace() != AMDGPUAS::PRIVATE_ADDRESS ||
Tom Stellard4973a132014-08-01 21:55:50 +00001342 ExtType == ISD::NON_EXTLOAD || Load->getMemoryVT().bitsGE(MVT::i32))
1343 return SDValue();
1344
Jan Veselya2143fa2015-05-26 18:07:21 +00001345 // <SI && AS=PRIVATE && EXTLOAD && size < 32bit,
1346 // register (2-)byte extract.
Tom Stellard4973a132014-08-01 21:55:50 +00001347
Jan Veselya2143fa2015-05-26 18:07:21 +00001348 // Get Register holding the target.
Tom Stellard4973a132014-08-01 21:55:50 +00001349 SDValue Ptr = DAG.getNode(ISD::SRL, DL, MVT::i32, Load->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001350 DAG.getConstant(2, DL, MVT::i32));
Jan Veselya2143fa2015-05-26 18:07:21 +00001351 // Load the Register.
Tom Stellard4973a132014-08-01 21:55:50 +00001352 SDValue Ret = DAG.getNode(AMDGPUISD::REGISTER_LOAD, DL, Op.getValueType(),
1353 Load->getChain(), Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001354 DAG.getTargetConstant(0, DL, MVT::i32),
Tom Stellard4973a132014-08-01 21:55:50 +00001355 Op.getOperand(2));
Jan Veselya2143fa2015-05-26 18:07:21 +00001356
1357 // Get offset within the register.
Tom Stellard4973a132014-08-01 21:55:50 +00001358 SDValue ByteIdx = DAG.getNode(ISD::AND, DL, MVT::i32,
1359 Load->getBasePtr(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001360 DAG.getConstant(0x3, DL, MVT::i32));
Jan Veselya2143fa2015-05-26 18:07:21 +00001361
1362 // Bit offset of target byte (byteIdx * 8).
Tom Stellard4973a132014-08-01 21:55:50 +00001363 SDValue ShiftAmt = DAG.getNode(ISD::SHL, DL, MVT::i32, ByteIdx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001364 DAG.getConstant(3, DL, MVT::i32));
Tom Stellard4973a132014-08-01 21:55:50 +00001365
Jan Veselya2143fa2015-05-26 18:07:21 +00001366 // Shift to the right.
Tom Stellard4973a132014-08-01 21:55:50 +00001367 Ret = DAG.getNode(ISD::SRL, DL, MVT::i32, Ret, ShiftAmt);
1368
Jan Veselya2143fa2015-05-26 18:07:21 +00001369 // Eliminate the upper bits by setting them to ...
Tom Stellard4973a132014-08-01 21:55:50 +00001370 EVT MemEltVT = MemVT.getScalarType();
Jan Veselya2143fa2015-05-26 18:07:21 +00001371
1372 // ... ones.
Tom Stellard4973a132014-08-01 21:55:50 +00001373 if (ExtType == ISD::SEXTLOAD) {
1374 SDValue MemEltVTNode = DAG.getValueType(MemEltVT);
1375
1376 SDValue Ops[] = {
1377 DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, MVT::i32, Ret, MemEltVTNode),
1378 Load->getChain()
1379 };
1380
1381 return DAG.getMergeValues(Ops, DL);
1382 }
1383
Jan Veselya2143fa2015-05-26 18:07:21 +00001384 // ... or zeros.
Tom Stellard4973a132014-08-01 21:55:50 +00001385 SDValue Ops[] = {
1386 DAG.getZeroExtendInReg(Ret, DL, MemEltVT),
1387 Load->getChain()
1388 };
1389
1390 return DAG.getMergeValues(Ops, DL);
Tom Stellarde9373602014-01-22 19:24:14 +00001391}
1392
Tom Stellard2ffc3302013-08-26 15:05:44 +00001393SDValue AMDGPUTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
Tom Stellarde9373602014-01-22 19:24:14 +00001394 SDLoc DL(Op);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001395 SDValue Result = AMDGPUTargetLowering::MergeVectorStore(Op, DAG);
1396 if (Result.getNode()) {
1397 return Result;
1398 }
1399
1400 StoreSDNode *Store = cast<StoreSDNode>(Op);
Tom Stellarde9373602014-01-22 19:24:14 +00001401 SDValue Chain = Store->getChain();
Tom Stellard81d871d2013-11-13 23:36:50 +00001402 if ((Store->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS ||
1403 Store->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS) &&
Tom Stellard2ffc3302013-08-26 15:05:44 +00001404 Store->getValue().getValueType().isVector()) {
Matt Arsenaultff05da82015-11-24 12:18:54 +00001405 return SplitVectorStore(Op, DAG);
Tom Stellard2ffc3302013-08-26 15:05:44 +00001406 }
Tom Stellarde9373602014-01-22 19:24:14 +00001407
Matt Arsenault74891cd2014-03-15 00:08:22 +00001408 EVT MemVT = Store->getMemoryVT();
Tom Stellarde9373602014-01-22 19:24:14 +00001409 if (Store->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS &&
Matt Arsenault74891cd2014-03-15 00:08:22 +00001410 MemVT.bitsLT(MVT::i32)) {
Tom Stellarde9373602014-01-22 19:24:14 +00001411 unsigned Mask = 0;
1412 if (Store->getMemoryVT() == MVT::i8) {
1413 Mask = 0xff;
1414 } else if (Store->getMemoryVT() == MVT::i16) {
1415 Mask = 0xffff;
1416 }
Matt Arsenaultea330fb2014-03-15 00:08:26 +00001417 SDValue BasePtr = Store->getBasePtr();
1418 SDValue Ptr = DAG.getNode(ISD::SRL, DL, MVT::i32, BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001419 DAG.getConstant(2, DL, MVT::i32));
Tom Stellarde9373602014-01-22 19:24:14 +00001420 SDValue Dst = DAG.getNode(AMDGPUISD::REGISTER_LOAD, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001421 Chain, Ptr,
1422 DAG.getTargetConstant(0, DL, MVT::i32));
Matt Arsenaultea330fb2014-03-15 00:08:26 +00001423
1424 SDValue ByteIdx = DAG.getNode(ISD::AND, DL, MVT::i32, BasePtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001425 DAG.getConstant(0x3, DL, MVT::i32));
Matt Arsenaultea330fb2014-03-15 00:08:26 +00001426
Tom Stellarde9373602014-01-22 19:24:14 +00001427 SDValue ShiftAmt = DAG.getNode(ISD::SHL, DL, MVT::i32, ByteIdx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001428 DAG.getConstant(3, DL, MVT::i32));
Matt Arsenaultea330fb2014-03-15 00:08:26 +00001429
Tom Stellarde9373602014-01-22 19:24:14 +00001430 SDValue SExtValue = DAG.getNode(ISD::SIGN_EXTEND, DL, MVT::i32,
1431 Store->getValue());
Matt Arsenault74891cd2014-03-15 00:08:22 +00001432
1433 SDValue MaskedValue = DAG.getZeroExtendInReg(SExtValue, DL, MemVT);
1434
Tom Stellarde9373602014-01-22 19:24:14 +00001435 SDValue ShiftedValue = DAG.getNode(ISD::SHL, DL, MVT::i32,
1436 MaskedValue, ShiftAmt);
Matt Arsenault74891cd2014-03-15 00:08:22 +00001437
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001438 SDValue DstMask = DAG.getNode(ISD::SHL, DL, MVT::i32,
1439 DAG.getConstant(Mask, DL, MVT::i32),
Tom Stellarde9373602014-01-22 19:24:14 +00001440 ShiftAmt);
1441 DstMask = DAG.getNode(ISD::XOR, DL, MVT::i32, DstMask,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001442 DAG.getConstant(0xffffffff, DL, MVT::i32));
Tom Stellarde9373602014-01-22 19:24:14 +00001443 Dst = DAG.getNode(ISD::AND, DL, MVT::i32, Dst, DstMask);
1444
1445 SDValue Value = DAG.getNode(ISD::OR, DL, MVT::i32, Dst, ShiftedValue);
1446 return DAG.getNode(AMDGPUISD::REGISTER_STORE, DL, MVT::Other,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001447 Chain, Value, Ptr,
1448 DAG.getTargetConstant(0, DL, MVT::i32));
Tom Stellarde9373602014-01-22 19:24:14 +00001449 }
Tom Stellard2ffc3302013-08-26 15:05:44 +00001450 return SDValue();
1451}
Tom Stellard75aadc22012-12-11 21:25:42 +00001452
Matt Arsenault0daeb632014-07-24 06:59:20 +00001453// This is a shortcut for integer division because we have fast i32<->f32
1454// conversions, and fast f32 reciprocal instructions. The fractional part of a
1455// float is enough to accurately represent up to a 24-bit integer.
Jan Veselye5ca27d2014-08-12 17:31:20 +00001456SDValue AMDGPUTargetLowering::LowerDIVREM24(SDValue Op, SelectionDAG &DAG, bool sign) const {
Matt Arsenault1578aa72014-06-15 20:08:02 +00001457 SDLoc DL(Op);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001458 EVT VT = Op.getValueType();
Matt Arsenault1578aa72014-06-15 20:08:02 +00001459 SDValue LHS = Op.getOperand(0);
1460 SDValue RHS = Op.getOperand(1);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001461 MVT IntVT = MVT::i32;
1462 MVT FltVT = MVT::f32;
1463
Jan Veselye5ca27d2014-08-12 17:31:20 +00001464 ISD::NodeType ToFp = sign ? ISD::SINT_TO_FP : ISD::UINT_TO_FP;
1465 ISD::NodeType ToInt = sign ? ISD::FP_TO_SINT : ISD::FP_TO_UINT;
1466
Matt Arsenault0daeb632014-07-24 06:59:20 +00001467 if (VT.isVector()) {
1468 unsigned NElts = VT.getVectorNumElements();
1469 IntVT = MVT::getVectorVT(MVT::i32, NElts);
1470 FltVT = MVT::getVectorVT(MVT::f32, NElts);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001471 }
Matt Arsenault0daeb632014-07-24 06:59:20 +00001472
1473 unsigned BitSize = VT.getScalarType().getSizeInBits();
1474
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001475 SDValue jq = DAG.getConstant(1, DL, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001476
Jan Veselye5ca27d2014-08-12 17:31:20 +00001477 if (sign) {
1478 // char|short jq = ia ^ ib;
1479 jq = DAG.getNode(ISD::XOR, DL, VT, LHS, RHS);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001480
Jan Veselye5ca27d2014-08-12 17:31:20 +00001481 // jq = jq >> (bitsize - 2)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001482 jq = DAG.getNode(ISD::SRA, DL, VT, jq,
1483 DAG.getConstant(BitSize - 2, DL, VT));
Matt Arsenault1578aa72014-06-15 20:08:02 +00001484
Jan Veselye5ca27d2014-08-12 17:31:20 +00001485 // jq = jq | 0x1
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001486 jq = DAG.getNode(ISD::OR, DL, VT, jq, DAG.getConstant(1, DL, VT));
Jan Veselye5ca27d2014-08-12 17:31:20 +00001487
1488 // jq = (int)jq
1489 jq = DAG.getSExtOrTrunc(jq, DL, IntVT);
1490 }
Matt Arsenault1578aa72014-06-15 20:08:02 +00001491
1492 // int ia = (int)LHS;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001493 SDValue ia = sign ?
1494 DAG.getSExtOrTrunc(LHS, DL, IntVT) : DAG.getZExtOrTrunc(LHS, DL, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001495
1496 // int ib, (int)RHS;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001497 SDValue ib = sign ?
1498 DAG.getSExtOrTrunc(RHS, DL, IntVT) : DAG.getZExtOrTrunc(RHS, DL, IntVT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001499
1500 // float fa = (float)ia;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001501 SDValue fa = DAG.getNode(ToFp, DL, FltVT, ia);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001502
1503 // float fb = (float)ib;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001504 SDValue fb = DAG.getNode(ToFp, DL, FltVT, ib);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001505
Sanjay Patela2607012015-09-16 16:31:21 +00001506 // TODO: Should this propagate fast-math-flags?
Matt Arsenault1578aa72014-06-15 20:08:02 +00001507 // float fq = native_divide(fa, fb);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001508 SDValue fq = DAG.getNode(ISD::FMUL, DL, FltVT,
1509 fa, DAG.getNode(AMDGPUISD::RCP, DL, FltVT, fb));
Matt Arsenault1578aa72014-06-15 20:08:02 +00001510
1511 // fq = trunc(fq);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001512 fq = DAG.getNode(ISD::FTRUNC, DL, FltVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001513
1514 // float fqneg = -fq;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001515 SDValue fqneg = DAG.getNode(ISD::FNEG, DL, FltVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001516
1517 // float fr = mad(fqneg, fb, fa);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001518 SDValue fr = DAG.getNode(ISD::FADD, DL, FltVT,
1519 DAG.getNode(ISD::FMUL, DL, FltVT, fqneg, fb), fa);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001520
1521 // int iq = (int)fq;
Jan Veselye5ca27d2014-08-12 17:31:20 +00001522 SDValue iq = DAG.getNode(ToInt, DL, IntVT, fq);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001523
1524 // fr = fabs(fr);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001525 fr = DAG.getNode(ISD::FABS, DL, FltVT, fr);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001526
1527 // fb = fabs(fb);
Matt Arsenault0daeb632014-07-24 06:59:20 +00001528 fb = DAG.getNode(ISD::FABS, DL, FltVT, fb);
1529
Mehdi Amini44ede332015-07-09 02:09:04 +00001530 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001531
1532 // int cv = fr >= fb;
Matt Arsenault0daeb632014-07-24 06:59:20 +00001533 SDValue cv = DAG.getSetCC(DL, SetCCVT, fr, fb, ISD::SETOGE);
1534
Matt Arsenault1578aa72014-06-15 20:08:02 +00001535 // jq = (cv ? jq : 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001536 jq = DAG.getNode(ISD::SELECT, DL, VT, cv, jq, DAG.getConstant(0, DL, VT));
Matt Arsenault0daeb632014-07-24 06:59:20 +00001537
Jan Veselye5ca27d2014-08-12 17:31:20 +00001538 // dst = trunc/extend to legal type
1539 iq = sign ? DAG.getSExtOrTrunc(iq, DL, VT) : DAG.getZExtOrTrunc(iq, DL, VT);
Jan Vesely4a33bc62014-08-12 17:31:17 +00001540
Jan Veselye5ca27d2014-08-12 17:31:20 +00001541 // dst = iq + jq;
Jan Vesely4a33bc62014-08-12 17:31:17 +00001542 SDValue Div = DAG.getNode(ISD::ADD, DL, VT, iq, jq);
1543
Jan Veselye5ca27d2014-08-12 17:31:20 +00001544 // Rem needs compensation, it's easier to recompute it
Jan Vesely4a33bc62014-08-12 17:31:17 +00001545 SDValue Rem = DAG.getNode(ISD::MUL, DL, VT, Div, RHS);
1546 Rem = DAG.getNode(ISD::SUB, DL, VT, LHS, Rem);
1547
1548 SDValue Res[2] = {
1549 Div,
1550 Rem
1551 };
1552 return DAG.getMergeValues(Res, DL);
Matt Arsenault1578aa72014-06-15 20:08:02 +00001553}
1554
Tom Stellardbf69d762014-11-15 01:07:53 +00001555void AMDGPUTargetLowering::LowerUDIVREM64(SDValue Op,
1556 SelectionDAG &DAG,
1557 SmallVectorImpl<SDValue> &Results) const {
1558 assert(Op.getValueType() == MVT::i64);
1559
1560 SDLoc DL(Op);
1561 EVT VT = Op.getValueType();
1562 EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
1563
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001564 SDValue one = DAG.getConstant(1, DL, HalfVT);
1565 SDValue zero = DAG.getConstant(0, DL, HalfVT);
Tom Stellardbf69d762014-11-15 01:07:53 +00001566
1567 //HiLo split
1568 SDValue LHS = Op.getOperand(0);
1569 SDValue LHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, zero);
1570 SDValue LHS_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, one);
1571
1572 SDValue RHS = Op.getOperand(1);
1573 SDValue RHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, zero);
1574 SDValue RHS_Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, one);
1575
Jan Vesely5f715d32015-01-22 23:42:43 +00001576 if (VT == MVT::i64 &&
1577 DAG.MaskedValueIsZero(RHS, APInt::getHighBitsSet(64, 32)) &&
1578 DAG.MaskedValueIsZero(LHS, APInt::getHighBitsSet(64, 32))) {
1579
1580 SDValue Res = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(HalfVT, HalfVT),
1581 LHS_Lo, RHS_Lo);
1582
1583 SDValue DIV = DAG.getNode(ISD::BUILD_PAIR, DL, VT, Res.getValue(0), zero);
1584 SDValue REM = DAG.getNode(ISD::BUILD_PAIR, DL, VT, Res.getValue(1), zero);
1585 Results.push_back(DIV);
1586 Results.push_back(REM);
1587 return;
1588 }
1589
Tom Stellardbf69d762014-11-15 01:07:53 +00001590 // Get Speculative values
1591 SDValue DIV_Part = DAG.getNode(ISD::UDIV, DL, HalfVT, LHS_Hi, RHS_Lo);
1592 SDValue REM_Part = DAG.getNode(ISD::UREM, DL, HalfVT, LHS_Hi, RHS_Lo);
1593
Tom Stellardbf69d762014-11-15 01:07:53 +00001594 SDValue REM_Lo = DAG.getSelectCC(DL, RHS_Hi, zero, REM_Part, LHS_Hi, ISD::SETEQ);
Jan Veselyf7987ca2015-01-22 23:42:39 +00001595 SDValue REM = DAG.getNode(ISD::BUILD_PAIR, DL, VT, REM_Lo, zero);
Tom Stellardbf69d762014-11-15 01:07:53 +00001596
1597 SDValue DIV_Hi = DAG.getSelectCC(DL, RHS_Hi, zero, DIV_Part, zero, ISD::SETEQ);
1598 SDValue DIV_Lo = zero;
1599
1600 const unsigned halfBitWidth = HalfVT.getSizeInBits();
1601
1602 for (unsigned i = 0; i < halfBitWidth; ++i) {
Jan Veselyf7987ca2015-01-22 23:42:39 +00001603 const unsigned bitPos = halfBitWidth - i - 1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001604 SDValue POS = DAG.getConstant(bitPos, DL, HalfVT);
Jan Veselyf7987ca2015-01-22 23:42:39 +00001605 // Get value of high bit
Jan Vesely811ef522015-04-12 23:45:01 +00001606 SDValue HBit = DAG.getNode(ISD::SRL, DL, HalfVT, LHS_Lo, POS);
1607 HBit = DAG.getNode(ISD::AND, DL, HalfVT, HBit, one);
Jan Veselyf7987ca2015-01-22 23:42:39 +00001608 HBit = DAG.getNode(ISD::ZERO_EXTEND, DL, VT, HBit);
Tom Stellardbf69d762014-11-15 01:07:53 +00001609
Jan Veselyf7987ca2015-01-22 23:42:39 +00001610 // Shift
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001611 REM = DAG.getNode(ISD::SHL, DL, VT, REM, DAG.getConstant(1, DL, VT));
Jan Veselyf7987ca2015-01-22 23:42:39 +00001612 // Add LHS high bit
1613 REM = DAG.getNode(ISD::OR, DL, VT, REM, HBit);
Tom Stellardbf69d762014-11-15 01:07:53 +00001614
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001615 SDValue BIT = DAG.getConstant(1 << bitPos, DL, HalfVT);
Tom Stellard83171b32014-11-15 01:07:57 +00001616 SDValue realBIT = DAG.getSelectCC(DL, REM, RHS, BIT, zero, ISD::SETUGE);
Tom Stellardbf69d762014-11-15 01:07:53 +00001617
1618 DIV_Lo = DAG.getNode(ISD::OR, DL, HalfVT, DIV_Lo, realBIT);
1619
1620 // Update REM
Tom Stellardbf69d762014-11-15 01:07:53 +00001621 SDValue REM_sub = DAG.getNode(ISD::SUB, DL, VT, REM, RHS);
Tom Stellard83171b32014-11-15 01:07:57 +00001622 REM = DAG.getSelectCC(DL, REM, RHS, REM_sub, REM, ISD::SETUGE);
Tom Stellardbf69d762014-11-15 01:07:53 +00001623 }
1624
Tom Stellardbf69d762014-11-15 01:07:53 +00001625 SDValue DIV = DAG.getNode(ISD::BUILD_PAIR, DL, VT, DIV_Lo, DIV_Hi);
1626 Results.push_back(DIV);
1627 Results.push_back(REM);
1628}
1629
Tom Stellard75aadc22012-12-11 21:25:42 +00001630SDValue AMDGPUTargetLowering::LowerUDIVREM(SDValue Op,
Matt Arsenault46013d92014-05-11 21:24:41 +00001631 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001632 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00001633 EVT VT = Op.getValueType();
1634
Tom Stellardbf69d762014-11-15 01:07:53 +00001635 if (VT == MVT::i64) {
1636 SmallVector<SDValue, 2> Results;
1637 LowerUDIVREM64(Op, DAG, Results);
1638 return DAG.getMergeValues(Results, DL);
1639 }
1640
Tom Stellard75aadc22012-12-11 21:25:42 +00001641 SDValue Num = Op.getOperand(0);
1642 SDValue Den = Op.getOperand(1);
1643
Jan Veselye5ca27d2014-08-12 17:31:20 +00001644 if (VT == MVT::i32) {
Jan Vesely5f715d32015-01-22 23:42:43 +00001645 if (DAG.MaskedValueIsZero(Num, APInt::getHighBitsSet(32, 8)) &&
1646 DAG.MaskedValueIsZero(Den, APInt::getHighBitsSet(32, 8))) {
Jan Veselye5ca27d2014-08-12 17:31:20 +00001647 // TODO: We technically could do this for i64, but shouldn't that just be
1648 // handled by something generally reducing 64-bit division on 32-bit
1649 // values to 32-bit?
1650 return LowerDIVREM24(Op, DAG, false);
1651 }
1652 }
1653
Tom Stellard75aadc22012-12-11 21:25:42 +00001654 // RCP = URECIP(Den) = 2^32 / Den + e
1655 // e is rounding error.
1656 SDValue RCP = DAG.getNode(AMDGPUISD::URECIP, DL, VT, Den);
1657
Tom Stellard4349b192014-09-22 15:35:30 +00001658 // RCP_LO = mul(RCP, Den) */
1659 SDValue RCP_LO = DAG.getNode(ISD::MUL, DL, VT, RCP, Den);
Tom Stellard75aadc22012-12-11 21:25:42 +00001660
1661 // RCP_HI = mulhu (RCP, Den) */
1662 SDValue RCP_HI = DAG.getNode(ISD::MULHU, DL, VT, RCP, Den);
1663
1664 // NEG_RCP_LO = -RCP_LO
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001665 SDValue NEG_RCP_LO = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001666 RCP_LO);
1667
1668 // ABS_RCP_LO = (RCP_HI == 0 ? NEG_RCP_LO : RCP_LO)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001669 SDValue ABS_RCP_LO = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001670 NEG_RCP_LO, RCP_LO,
1671 ISD::SETEQ);
1672 // Calculate the rounding error from the URECIP instruction
1673 // E = mulhu(ABS_RCP_LO, RCP)
1674 SDValue E = DAG.getNode(ISD::MULHU, DL, VT, ABS_RCP_LO, RCP);
1675
1676 // RCP_A_E = RCP + E
1677 SDValue RCP_A_E = DAG.getNode(ISD::ADD, DL, VT, RCP, E);
1678
1679 // RCP_S_E = RCP - E
1680 SDValue RCP_S_E = DAG.getNode(ISD::SUB, DL, VT, RCP, E);
1681
1682 // Tmp0 = (RCP_HI == 0 ? RCP_A_E : RCP_SUB_E)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001683 SDValue Tmp0 = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001684 RCP_A_E, RCP_S_E,
1685 ISD::SETEQ);
1686 // Quotient = mulhu(Tmp0, Num)
1687 SDValue Quotient = DAG.getNode(ISD::MULHU, DL, VT, Tmp0, Num);
1688
1689 // Num_S_Remainder = Quotient * Den
Tom Stellard4349b192014-09-22 15:35:30 +00001690 SDValue Num_S_Remainder = DAG.getNode(ISD::MUL, DL, VT, Quotient, Den);
Tom Stellard75aadc22012-12-11 21:25:42 +00001691
1692 // Remainder = Num - Num_S_Remainder
1693 SDValue Remainder = DAG.getNode(ISD::SUB, DL, VT, Num, Num_S_Remainder);
1694
1695 // Remainder_GE_Den = (Remainder >= Den ? -1 : 0)
1696 SDValue Remainder_GE_Den = DAG.getSelectCC(DL, Remainder, Den,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001697 DAG.getConstant(-1, DL, VT),
1698 DAG.getConstant(0, DL, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +00001699 ISD::SETUGE);
1700 // Remainder_GE_Zero = (Num >= Num_S_Remainder ? -1 : 0)
1701 SDValue Remainder_GE_Zero = DAG.getSelectCC(DL, Num,
1702 Num_S_Remainder,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001703 DAG.getConstant(-1, DL, VT),
1704 DAG.getConstant(0, DL, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +00001705 ISD::SETUGE);
Tom Stellard75aadc22012-12-11 21:25:42 +00001706 // Tmp1 = Remainder_GE_Den & Remainder_GE_Zero
1707 SDValue Tmp1 = DAG.getNode(ISD::AND, DL, VT, Remainder_GE_Den,
1708 Remainder_GE_Zero);
1709
1710 // Calculate Division result:
1711
1712 // Quotient_A_One = Quotient + 1
1713 SDValue Quotient_A_One = DAG.getNode(ISD::ADD, DL, VT, Quotient,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001714 DAG.getConstant(1, DL, VT));
Tom Stellard75aadc22012-12-11 21:25:42 +00001715
1716 // Quotient_S_One = Quotient - 1
1717 SDValue Quotient_S_One = DAG.getNode(ISD::SUB, DL, VT, Quotient,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001718 DAG.getConstant(1, DL, VT));
Tom Stellard75aadc22012-12-11 21:25:42 +00001719
1720 // Div = (Tmp1 == 0 ? Quotient : Quotient_A_One)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001721 SDValue Div = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001722 Quotient, Quotient_A_One, ISD::SETEQ);
1723
1724 // Div = (Remainder_GE_Zero == 0 ? Quotient_S_One : Div)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001725 Div = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001726 Quotient_S_One, Div, ISD::SETEQ);
1727
1728 // Calculate Rem result:
1729
1730 // Remainder_S_Den = Remainder - Den
1731 SDValue Remainder_S_Den = DAG.getNode(ISD::SUB, DL, VT, Remainder, Den);
1732
1733 // Remainder_A_Den = Remainder + Den
1734 SDValue Remainder_A_Den = DAG.getNode(ISD::ADD, DL, VT, Remainder, Den);
1735
1736 // Rem = (Tmp1 == 0 ? Remainder : Remainder_S_Den)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001737 SDValue Rem = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001738 Remainder, Remainder_S_Den, ISD::SETEQ);
1739
1740 // Rem = (Remainder_GE_Zero == 0 ? Remainder_A_Den : Rem)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001741 Rem = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, DL, VT),
Tom Stellard75aadc22012-12-11 21:25:42 +00001742 Remainder_A_Den, Rem, ISD::SETEQ);
Matt Arsenault7939acd2014-04-07 16:44:24 +00001743 SDValue Ops[2] = {
1744 Div,
1745 Rem
1746 };
Craig Topper64941d92014-04-27 19:20:57 +00001747 return DAG.getMergeValues(Ops, DL);
Tom Stellard75aadc22012-12-11 21:25:42 +00001748}
1749
Jan Vesely109efdf2014-06-22 21:43:00 +00001750SDValue AMDGPUTargetLowering::LowerSDIVREM(SDValue Op,
1751 SelectionDAG &DAG) const {
1752 SDLoc DL(Op);
1753 EVT VT = Op.getValueType();
1754
Jan Vesely109efdf2014-06-22 21:43:00 +00001755 SDValue LHS = Op.getOperand(0);
1756 SDValue RHS = Op.getOperand(1);
1757
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001758 SDValue Zero = DAG.getConstant(0, DL, VT);
1759 SDValue NegOne = DAG.getConstant(-1, DL, VT);
Jan Vesely4a33bc62014-08-12 17:31:17 +00001760
Jan Vesely5f715d32015-01-22 23:42:43 +00001761 if (VT == MVT::i32 &&
1762 DAG.ComputeNumSignBits(LHS) > 8 &&
1763 DAG.ComputeNumSignBits(RHS) > 8) {
1764 return LowerDIVREM24(Op, DAG, true);
1765 }
1766 if (VT == MVT::i64 &&
1767 DAG.ComputeNumSignBits(LHS) > 32 &&
1768 DAG.ComputeNumSignBits(RHS) > 32) {
1769 EVT HalfVT = VT.getHalfSizedIntegerVT(*DAG.getContext());
1770
1771 //HiLo split
1772 SDValue LHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, LHS, Zero);
1773 SDValue RHS_Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, HalfVT, RHS, Zero);
1774 SDValue DIVREM = DAG.getNode(ISD::SDIVREM, DL, DAG.getVTList(HalfVT, HalfVT),
1775 LHS_Lo, RHS_Lo);
1776 SDValue Res[2] = {
1777 DAG.getNode(ISD::SIGN_EXTEND, DL, VT, DIVREM.getValue(0)),
1778 DAG.getNode(ISD::SIGN_EXTEND, DL, VT, DIVREM.getValue(1))
1779 };
1780 return DAG.getMergeValues(Res, DL);
1781 }
1782
Jan Vesely109efdf2014-06-22 21:43:00 +00001783 SDValue LHSign = DAG.getSelectCC(DL, LHS, Zero, NegOne, Zero, ISD::SETLT);
1784 SDValue RHSign = DAG.getSelectCC(DL, RHS, Zero, NegOne, Zero, ISD::SETLT);
1785 SDValue DSign = DAG.getNode(ISD::XOR, DL, VT, LHSign, RHSign);
1786 SDValue RSign = LHSign; // Remainder sign is the same as LHS
1787
1788 LHS = DAG.getNode(ISD::ADD, DL, VT, LHS, LHSign);
1789 RHS = DAG.getNode(ISD::ADD, DL, VT, RHS, RHSign);
1790
1791 LHS = DAG.getNode(ISD::XOR, DL, VT, LHS, LHSign);
1792 RHS = DAG.getNode(ISD::XOR, DL, VT, RHS, RHSign);
1793
1794 SDValue Div = DAG.getNode(ISD::UDIVREM, DL, DAG.getVTList(VT, VT), LHS, RHS);
1795 SDValue Rem = Div.getValue(1);
1796
1797 Div = DAG.getNode(ISD::XOR, DL, VT, Div, DSign);
1798 Rem = DAG.getNode(ISD::XOR, DL, VT, Rem, RSign);
1799
1800 Div = DAG.getNode(ISD::SUB, DL, VT, Div, DSign);
1801 Rem = DAG.getNode(ISD::SUB, DL, VT, Rem, RSign);
1802
1803 SDValue Res[2] = {
1804 Div,
1805 Rem
1806 };
1807 return DAG.getMergeValues(Res, DL);
1808}
1809
Matt Arsenault16e31332014-09-10 21:44:27 +00001810// (frem x, y) -> (fsub x, (fmul (ftrunc (fdiv x, y)), y))
1811SDValue AMDGPUTargetLowering::LowerFREM(SDValue Op, SelectionDAG &DAG) const {
1812 SDLoc SL(Op);
1813 EVT VT = Op.getValueType();
1814 SDValue X = Op.getOperand(0);
1815 SDValue Y = Op.getOperand(1);
1816
Sanjay Patela2607012015-09-16 16:31:21 +00001817 // TODO: Should this propagate fast-math-flags?
1818
Matt Arsenault16e31332014-09-10 21:44:27 +00001819 SDValue Div = DAG.getNode(ISD::FDIV, SL, VT, X, Y);
1820 SDValue Floor = DAG.getNode(ISD::FTRUNC, SL, VT, Div);
1821 SDValue Mul = DAG.getNode(ISD::FMUL, SL, VT, Floor, Y);
1822
1823 return DAG.getNode(ISD::FSUB, SL, VT, X, Mul);
1824}
1825
Matt Arsenault46010932014-06-18 17:05:30 +00001826SDValue AMDGPUTargetLowering::LowerFCEIL(SDValue Op, SelectionDAG &DAG) const {
1827 SDLoc SL(Op);
1828 SDValue Src = Op.getOperand(0);
1829
1830 // result = trunc(src)
1831 // if (src > 0.0 && src != result)
1832 // result += 1.0
1833
1834 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
1835
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001836 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f64);
1837 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001838
Mehdi Amini44ede332015-07-09 02:09:04 +00001839 EVT SetCCVT =
1840 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00001841
1842 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOGT);
1843 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
1844 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
1845
1846 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, One, Zero);
Sanjay Patela2607012015-09-16 16:31:21 +00001847 // TODO: Should this propagate fast-math-flags?
Matt Arsenault46010932014-06-18 17:05:30 +00001848 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
1849}
1850
Matt Arsenaultb0055482015-01-21 18:18:25 +00001851static SDValue extractF64Exponent(SDValue Hi, SDLoc SL, SelectionDAG &DAG) {
1852 const unsigned FractBits = 52;
1853 const unsigned ExpBits = 11;
1854
1855 SDValue ExpPart = DAG.getNode(AMDGPUISD::BFE_U32, SL, MVT::i32,
1856 Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001857 DAG.getConstant(FractBits - 32, SL, MVT::i32),
1858 DAG.getConstant(ExpBits, SL, MVT::i32));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001859 SDValue Exp = DAG.getNode(ISD::SUB, SL, MVT::i32, ExpPart,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001860 DAG.getConstant(1023, SL, MVT::i32));
Matt Arsenaultb0055482015-01-21 18:18:25 +00001861
1862 return Exp;
1863}
1864
Matt Arsenault46010932014-06-18 17:05:30 +00001865SDValue AMDGPUTargetLowering::LowerFTRUNC(SDValue Op, SelectionDAG &DAG) const {
1866 SDLoc SL(Op);
1867 SDValue Src = Op.getOperand(0);
1868
1869 assert(Op.getValueType() == MVT::f64);
1870
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001871 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1872 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001873
1874 SDValue VecSrc = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
1875
1876 // Extract the upper half, since this is where we will find the sign and
1877 // exponent.
1878 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, VecSrc, One);
1879
Matt Arsenaultb0055482015-01-21 18:18:25 +00001880 SDValue Exp = extractF64Exponent(Hi, SL, DAG);
Matt Arsenault46010932014-06-18 17:05:30 +00001881
Matt Arsenaultb0055482015-01-21 18:18:25 +00001882 const unsigned FractBits = 52;
Matt Arsenault46010932014-06-18 17:05:30 +00001883
1884 // Extract the sign bit.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001885 const SDValue SignBitMask = DAG.getConstant(UINT32_C(1) << 31, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001886 SDValue SignBit = DAG.getNode(ISD::AND, SL, MVT::i32, Hi, SignBitMask);
1887
1888 // Extend back to to 64-bits.
1889 SDValue SignBit64 = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
1890 Zero, SignBit);
1891 SignBit64 = DAG.getNode(ISD::BITCAST, SL, MVT::i64, SignBit64);
1892
1893 SDValue BcInt = DAG.getNode(ISD::BITCAST, SL, MVT::i64, Src);
Matt Arsenault2b0fa432014-06-18 22:11:03 +00001894 const SDValue FractMask
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001895 = DAG.getConstant((UINT64_C(1) << FractBits) - 1, SL, MVT::i64);
Matt Arsenault46010932014-06-18 17:05:30 +00001896
1897 SDValue Shr = DAG.getNode(ISD::SRA, SL, MVT::i64, FractMask, Exp);
1898 SDValue Not = DAG.getNOT(SL, Shr, MVT::i64);
1899 SDValue Tmp0 = DAG.getNode(ISD::AND, SL, MVT::i64, BcInt, Not);
1900
Mehdi Amini44ede332015-07-09 02:09:04 +00001901 EVT SetCCVT =
1902 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001903
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001904 const SDValue FiftyOne = DAG.getConstant(FractBits - 1, SL, MVT::i32);
Matt Arsenault46010932014-06-18 17:05:30 +00001905
1906 SDValue ExpLt0 = DAG.getSetCC(SL, SetCCVT, Exp, Zero, ISD::SETLT);
1907 SDValue ExpGt51 = DAG.getSetCC(SL, SetCCVT, Exp, FiftyOne, ISD::SETGT);
1908
1909 SDValue Tmp1 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpLt0, SignBit64, Tmp0);
1910 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, ExpGt51, BcInt, Tmp1);
1911
1912 return DAG.getNode(ISD::BITCAST, SL, MVT::f64, Tmp2);
1913}
1914
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001915SDValue AMDGPUTargetLowering::LowerFRINT(SDValue Op, SelectionDAG &DAG) const {
1916 SDLoc SL(Op);
1917 SDValue Src = Op.getOperand(0);
1918
1919 assert(Op.getValueType() == MVT::f64);
1920
Matt Arsenaultd22626f2014-06-18 17:45:58 +00001921 APFloat C1Val(APFloat::IEEEdouble, "0x1.0p+52");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001922 SDValue C1 = DAG.getConstantFP(C1Val, SL, MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001923 SDValue CopySign = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f64, C1, Src);
1924
Sanjay Patela2607012015-09-16 16:31:21 +00001925 // TODO: Should this propagate fast-math-flags?
1926
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001927 SDValue Tmp1 = DAG.getNode(ISD::FADD, SL, MVT::f64, Src, CopySign);
1928 SDValue Tmp2 = DAG.getNode(ISD::FSUB, SL, MVT::f64, Tmp1, CopySign);
1929
1930 SDValue Fabs = DAG.getNode(ISD::FABS, SL, MVT::f64, Src);
Matt Arsenaultd22626f2014-06-18 17:45:58 +00001931
1932 APFloat C2Val(APFloat::IEEEdouble, "0x1.fffffffffffffp+51");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001933 SDValue C2 = DAG.getConstantFP(C2Val, SL, MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001934
Mehdi Amini44ede332015-07-09 02:09:04 +00001935 EVT SetCCVT =
1936 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenaulte8208ec2014-06-18 17:05:26 +00001937 SDValue Cond = DAG.getSetCC(SL, SetCCVT, Fabs, C2, ISD::SETOGT);
1938
1939 return DAG.getSelect(SL, MVT::f64, Cond, Src, Tmp2);
1940}
1941
Matt Arsenault692bd5e2014-06-18 22:03:45 +00001942SDValue AMDGPUTargetLowering::LowerFNEARBYINT(SDValue Op, SelectionDAG &DAG) const {
1943 // FNEARBYINT and FRINT are the same, except in their handling of FP
1944 // exceptions. Those aren't really meaningful for us, and OpenCL only has
1945 // rint, so just treat them as equivalent.
1946 return DAG.getNode(ISD::FRINT, SDLoc(Op), Op.getValueType(), Op.getOperand(0));
1947}
1948
Matt Arsenaultb0055482015-01-21 18:18:25 +00001949// XXX - May require not supporting f32 denormals?
1950SDValue AMDGPUTargetLowering::LowerFROUND32(SDValue Op, SelectionDAG &DAG) const {
1951 SDLoc SL(Op);
1952 SDValue X = Op.getOperand(0);
1953
1954 SDValue T = DAG.getNode(ISD::FTRUNC, SL, MVT::f32, X);
1955
Sanjay Patela2607012015-09-16 16:31:21 +00001956 // TODO: Should this propagate fast-math-flags?
1957
Matt Arsenaultb0055482015-01-21 18:18:25 +00001958 SDValue Diff = DAG.getNode(ISD::FSUB, SL, MVT::f32, X, T);
1959
1960 SDValue AbsDiff = DAG.getNode(ISD::FABS, SL, MVT::f32, Diff);
1961
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001962 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f32);
1963 const SDValue One = DAG.getConstantFP(1.0, SL, MVT::f32);
1964 const SDValue Half = DAG.getConstantFP(0.5, SL, MVT::f32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001965
1966 SDValue SignOne = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f32, One, X);
1967
Mehdi Amini44ede332015-07-09 02:09:04 +00001968 EVT SetCCVT =
1969 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001970
1971 SDValue Cmp = DAG.getSetCC(SL, SetCCVT, AbsDiff, Half, ISD::SETOGE);
1972
1973 SDValue Sel = DAG.getNode(ISD::SELECT, SL, MVT::f32, Cmp, SignOne, Zero);
1974
1975 return DAG.getNode(ISD::FADD, SL, MVT::f32, T, Sel);
1976}
1977
1978SDValue AMDGPUTargetLowering::LowerFROUND64(SDValue Op, SelectionDAG &DAG) const {
1979 SDLoc SL(Op);
1980 SDValue X = Op.getOperand(0);
1981
1982 SDValue L = DAG.getNode(ISD::BITCAST, SL, MVT::i64, X);
1983
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001984 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
1985 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
1986 const SDValue NegOne = DAG.getConstant(-1, SL, MVT::i32);
1987 const SDValue FiftyOne = DAG.getConstant(51, SL, MVT::i32);
Mehdi Amini44ede332015-07-09 02:09:04 +00001988 EVT SetCCVT =
1989 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::i32);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001990
1991 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, X);
1992
1993 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC, One);
1994
1995 SDValue Exp = extractF64Exponent(Hi, SL, DAG);
1996
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001997 const SDValue Mask = DAG.getConstant(INT64_C(0x000fffffffffffff), SL,
1998 MVT::i64);
Matt Arsenaultb0055482015-01-21 18:18:25 +00001999
2000 SDValue M = DAG.getNode(ISD::SRA, SL, MVT::i64, Mask, Exp);
2001 SDValue D = DAG.getNode(ISD::SRA, SL, MVT::i64,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002002 DAG.getConstant(INT64_C(0x0008000000000000), SL,
2003 MVT::i64),
Matt Arsenaultb0055482015-01-21 18:18:25 +00002004 Exp);
2005
2006 SDValue Tmp0 = DAG.getNode(ISD::AND, SL, MVT::i64, L, M);
2007 SDValue Tmp1 = DAG.getSetCC(SL, SetCCVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002008 DAG.getConstant(0, SL, MVT::i64), Tmp0,
Matt Arsenaultb0055482015-01-21 18:18:25 +00002009 ISD::SETNE);
2010
2011 SDValue Tmp2 = DAG.getNode(ISD::SELECT, SL, MVT::i64, Tmp1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002012 D, DAG.getConstant(0, SL, MVT::i64));
Matt Arsenaultb0055482015-01-21 18:18:25 +00002013 SDValue K = DAG.getNode(ISD::ADD, SL, MVT::i64, L, Tmp2);
2014
2015 K = DAG.getNode(ISD::AND, SL, MVT::i64, K, DAG.getNOT(SL, M, MVT::i64));
2016 K = DAG.getNode(ISD::BITCAST, SL, MVT::f64, K);
2017
2018 SDValue ExpLt0 = DAG.getSetCC(SL, SetCCVT, Exp, Zero, ISD::SETLT);
2019 SDValue ExpGt51 = DAG.getSetCC(SL, SetCCVT, Exp, FiftyOne, ISD::SETGT);
2020 SDValue ExpEqNegOne = DAG.getSetCC(SL, SetCCVT, NegOne, Exp, ISD::SETEQ);
2021
2022 SDValue Mag = DAG.getNode(ISD::SELECT, SL, MVT::f64,
2023 ExpEqNegOne,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002024 DAG.getConstantFP(1.0, SL, MVT::f64),
2025 DAG.getConstantFP(0.0, SL, MVT::f64));
Matt Arsenaultb0055482015-01-21 18:18:25 +00002026
2027 SDValue S = DAG.getNode(ISD::FCOPYSIGN, SL, MVT::f64, Mag, X);
2028
2029 K = DAG.getNode(ISD::SELECT, SL, MVT::f64, ExpLt0, S, K);
2030 K = DAG.getNode(ISD::SELECT, SL, MVT::f64, ExpGt51, X, K);
2031
2032 return K;
2033}
2034
2035SDValue AMDGPUTargetLowering::LowerFROUND(SDValue Op, SelectionDAG &DAG) const {
2036 EVT VT = Op.getValueType();
2037
2038 if (VT == MVT::f32)
2039 return LowerFROUND32(Op, DAG);
2040
2041 if (VT == MVT::f64)
2042 return LowerFROUND64(Op, DAG);
2043
2044 llvm_unreachable("unhandled type");
2045}
2046
Matt Arsenault46010932014-06-18 17:05:30 +00002047SDValue AMDGPUTargetLowering::LowerFFLOOR(SDValue Op, SelectionDAG &DAG) const {
2048 SDLoc SL(Op);
2049 SDValue Src = Op.getOperand(0);
2050
2051 // result = trunc(src);
2052 // if (src < 0.0 && src != result)
2053 // result += -1.0.
2054
2055 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
2056
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002057 const SDValue Zero = DAG.getConstantFP(0.0, SL, MVT::f64);
2058 const SDValue NegOne = DAG.getConstantFP(-1.0, SL, MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00002059
Mehdi Amini44ede332015-07-09 02:09:04 +00002060 EVT SetCCVT =
2061 getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), MVT::f64);
Matt Arsenault46010932014-06-18 17:05:30 +00002062
2063 SDValue Lt0 = DAG.getSetCC(SL, SetCCVT, Src, Zero, ISD::SETOLT);
2064 SDValue NeTrunc = DAG.getSetCC(SL, SetCCVT, Src, Trunc, ISD::SETONE);
2065 SDValue And = DAG.getNode(ISD::AND, SL, SetCCVT, Lt0, NeTrunc);
2066
2067 SDValue Add = DAG.getNode(ISD::SELECT, SL, MVT::f64, And, NegOne, Zero);
Sanjay Patela2607012015-09-16 16:31:21 +00002068 // TODO: Should this propagate fast-math-flags?
Matt Arsenault46010932014-06-18 17:05:30 +00002069 return DAG.getNode(ISD::FADD, SL, MVT::f64, Trunc, Add);
2070}
2071
Matt Arsenaultf058d672016-01-11 16:50:29 +00002072SDValue AMDGPUTargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
2073 SDLoc SL(Op);
2074 SDValue Src = Op.getOperand(0);
Matt Arsenaultf058d672016-01-11 16:50:29 +00002075 bool ZeroUndef = Op.getOpcode() == ISD::CTLZ_ZERO_UNDEF;
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002076
2077 if (ZeroUndef && Src.getValueType() == MVT::i32)
2078 return DAG.getNode(AMDGPUISD::FFBH_U32, SL, MVT::i32, Src);
2079
Matt Arsenaultf058d672016-01-11 16:50:29 +00002080 SDValue Vec = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
2081
2082 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
2083 const SDValue One = DAG.getConstant(1, SL, MVT::i32);
2084
2085 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, Zero);
2086 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, Vec, One);
2087
2088 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(),
2089 *DAG.getContext(), MVT::i32);
2090
2091 SDValue Hi0 = DAG.getSetCC(SL, SetCCVT, Hi, Zero, ISD::SETEQ);
2092
2093 SDValue CtlzLo = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, SL, MVT::i32, Lo);
2094 SDValue CtlzHi = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, SL, MVT::i32, Hi);
2095
2096 const SDValue Bits32 = DAG.getConstant(32, SL, MVT::i32);
2097 SDValue Add = DAG.getNode(ISD::ADD, SL, MVT::i32, CtlzLo, Bits32);
2098
2099 // ctlz(x) = hi_32(x) == 0 ? ctlz(lo_32(x)) + 32 : ctlz(hi_32(x))
2100 SDValue NewCtlz = DAG.getNode(ISD::SELECT, SL, MVT::i32, Hi0, Add, CtlzHi);
2101
2102 if (!ZeroUndef) {
2103 // Test if the full 64-bit input is zero.
2104
2105 // FIXME: DAG combines turn what should be an s_and_b64 into a v_or_b32,
2106 // which we probably don't want.
2107 SDValue Lo0 = DAG.getSetCC(SL, SetCCVT, Lo, Zero, ISD::SETEQ);
2108 SDValue SrcIsZero = DAG.getNode(ISD::AND, SL, SetCCVT, Lo0, Hi0);
2109
2110 // TODO: If i64 setcc is half rate, it can result in 1 fewer instruction
2111 // with the same cycles, otherwise it is slower.
2112 // SDValue SrcIsZero = DAG.getSetCC(SL, SetCCVT, Src,
2113 // DAG.getConstant(0, SL, MVT::i64), ISD::SETEQ);
2114
2115 const SDValue Bits32 = DAG.getConstant(64, SL, MVT::i32);
2116
2117 // The instruction returns -1 for 0 input, but the defined intrinsic
2118 // behavior is to return the number of bits.
2119 NewCtlz = DAG.getNode(ISD::SELECT, SL, MVT::i32,
2120 SrcIsZero, Bits32, NewCtlz);
2121 }
2122
2123 return DAG.getNode(ISD::ZERO_EXTEND, SL, MVT::i64, NewCtlz);
2124}
2125
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00002126SDValue AMDGPUTargetLowering::LowerINT_TO_FP32(SDValue Op, SelectionDAG &DAG,
2127 bool Signed) const {
2128 // Unsigned
2129 // cul2f(ulong u)
2130 //{
2131 // uint lz = clz(u);
2132 // uint e = (u != 0) ? 127U + 63U - lz : 0;
2133 // u = (u << lz) & 0x7fffffffffffffffUL;
2134 // ulong t = u & 0xffffffffffUL;
2135 // uint v = (e << 23) | (uint)(u >> 40);
2136 // uint r = t > 0x8000000000UL ? 1U : (t == 0x8000000000UL ? v & 1U : 0U);
2137 // return as_float(v + r);
2138 //}
2139 // Signed
2140 // cl2f(long l)
2141 //{
2142 // long s = l >> 63;
2143 // float r = cul2f((l + s) ^ s);
2144 // return s ? -r : r;
2145 //}
2146
2147 SDLoc SL(Op);
2148 SDValue Src = Op.getOperand(0);
2149 SDValue L = Src;
2150
2151 SDValue S;
2152 if (Signed) {
2153 const SDValue SignBit = DAG.getConstant(63, SL, MVT::i64);
2154 S = DAG.getNode(ISD::SRA, SL, MVT::i64, L, SignBit);
2155
2156 SDValue LPlusS = DAG.getNode(ISD::ADD, SL, MVT::i64, L, S);
2157 L = DAG.getNode(ISD::XOR, SL, MVT::i64, LPlusS, S);
2158 }
2159
2160 EVT SetCCVT = getSetCCResultType(DAG.getDataLayout(),
2161 *DAG.getContext(), MVT::f32);
2162
2163
2164 SDValue ZeroI32 = DAG.getConstant(0, SL, MVT::i32);
2165 SDValue ZeroI64 = DAG.getConstant(0, SL, MVT::i64);
2166 SDValue LZ = DAG.getNode(ISD::CTLZ_ZERO_UNDEF, SL, MVT::i64, L);
2167 LZ = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, LZ);
2168
2169 SDValue K = DAG.getConstant(127U + 63U, SL, MVT::i32);
2170 SDValue E = DAG.getSelect(SL, MVT::i32,
2171 DAG.getSetCC(SL, SetCCVT, L, ZeroI64, ISD::SETNE),
2172 DAG.getNode(ISD::SUB, SL, MVT::i32, K, LZ),
2173 ZeroI32);
2174
2175 SDValue U = DAG.getNode(ISD::AND, SL, MVT::i64,
2176 DAG.getNode(ISD::SHL, SL, MVT::i64, L, LZ),
2177 DAG.getConstant((-1ULL) >> 1, SL, MVT::i64));
2178
2179 SDValue T = DAG.getNode(ISD::AND, SL, MVT::i64, U,
2180 DAG.getConstant(0xffffffffffULL, SL, MVT::i64));
2181
2182 SDValue UShl = DAG.getNode(ISD::SRL, SL, MVT::i64,
2183 U, DAG.getConstant(40, SL, MVT::i64));
2184
2185 SDValue V = DAG.getNode(ISD::OR, SL, MVT::i32,
2186 DAG.getNode(ISD::SHL, SL, MVT::i32, E, DAG.getConstant(23, SL, MVT::i32)),
2187 DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, UShl));
2188
2189 SDValue C = DAG.getConstant(0x8000000000ULL, SL, MVT::i64);
2190 SDValue RCmp = DAG.getSetCC(SL, SetCCVT, T, C, ISD::SETUGT);
2191 SDValue TCmp = DAG.getSetCC(SL, SetCCVT, T, C, ISD::SETEQ);
2192
2193 SDValue One = DAG.getConstant(1, SL, MVT::i32);
2194
2195 SDValue VTrunc1 = DAG.getNode(ISD::AND, SL, MVT::i32, V, One);
2196
2197 SDValue R = DAG.getSelect(SL, MVT::i32,
2198 RCmp,
2199 One,
2200 DAG.getSelect(SL, MVT::i32, TCmp, VTrunc1, ZeroI32));
2201 R = DAG.getNode(ISD::ADD, SL, MVT::i32, V, R);
2202 R = DAG.getNode(ISD::BITCAST, SL, MVT::f32, R);
2203
2204 if (!Signed)
2205 return R;
2206
2207 SDValue RNeg = DAG.getNode(ISD::FNEG, SL, MVT::f32, R);
2208 return DAG.getSelect(SL, MVT::f32, DAG.getSExtOrTrunc(S, SL, SetCCVT), RNeg, R);
2209}
2210
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002211SDValue AMDGPUTargetLowering::LowerINT_TO_FP64(SDValue Op, SelectionDAG &DAG,
2212 bool Signed) const {
2213 SDLoc SL(Op);
2214 SDValue Src = Op.getOperand(0);
2215
2216 SDValue BC = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, Src);
2217
2218 SDValue Lo = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002219 DAG.getConstant(0, SL, MVT::i32));
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002220 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32, BC,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002221 DAG.getConstant(1, SL, MVT::i32));
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002222
2223 SDValue CvtHi = DAG.getNode(Signed ? ISD::SINT_TO_FP : ISD::UINT_TO_FP,
2224 SL, MVT::f64, Hi);
2225
2226 SDValue CvtLo = DAG.getNode(ISD::UINT_TO_FP, SL, MVT::f64, Lo);
2227
2228 SDValue LdExp = DAG.getNode(AMDGPUISD::LDEXP, SL, MVT::f64, CvtHi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002229 DAG.getConstant(32, SL, MVT::i32));
Sanjay Patela2607012015-09-16 16:31:21 +00002230 // TODO: Should this propagate fast-math-flags?
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002231 return DAG.getNode(ISD::FADD, SL, MVT::f64, LdExp, CvtLo);
2232}
2233
Tom Stellardc947d8c2013-10-30 17:22:05 +00002234SDValue AMDGPUTargetLowering::LowerUINT_TO_FP(SDValue Op,
2235 SelectionDAG &DAG) const {
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00002236 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
2237 "operation should be legal");
Tom Stellardc947d8c2013-10-30 17:22:05 +00002238
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002239 EVT DestVT = Op.getValueType();
2240 if (DestVT == MVT::f64)
2241 return LowerINT_TO_FP64(Op, DAG, false);
2242
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00002243 if (DestVT == MVT::f32)
2244 return LowerINT_TO_FP32(Op, DAG, false);
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002245
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00002246 return SDValue();
Tom Stellardc947d8c2013-10-30 17:22:05 +00002247}
Tom Stellardfbab8272013-08-16 01:12:11 +00002248
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002249SDValue AMDGPUTargetLowering::LowerSINT_TO_FP(SDValue Op,
2250 SelectionDAG &DAG) const {
Matt Arsenault5e0bdb82016-01-11 22:01:48 +00002251 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
2252 "operation should be legal");
2253
2254 EVT DestVT = Op.getValueType();
2255 if (DestVT == MVT::f32)
2256 return LowerINT_TO_FP32(Op, DAG, true);
2257
2258 if (DestVT == MVT::f64)
Matt Arsenaultf7c95e32014-10-03 23:54:41 +00002259 return LowerINT_TO_FP64(Op, DAG, true);
2260
2261 return SDValue();
2262}
2263
Matt Arsenaultc9961752014-10-03 23:54:56 +00002264SDValue AMDGPUTargetLowering::LowerFP64_TO_INT(SDValue Op, SelectionDAG &DAG,
2265 bool Signed) const {
2266 SDLoc SL(Op);
2267
2268 SDValue Src = Op.getOperand(0);
2269
2270 SDValue Trunc = DAG.getNode(ISD::FTRUNC, SL, MVT::f64, Src);
2271
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002272 SDValue K0 = DAG.getConstantFP(BitsToDouble(UINT64_C(0x3df0000000000000)), SL,
2273 MVT::f64);
2274 SDValue K1 = DAG.getConstantFP(BitsToDouble(UINT64_C(0xc1f0000000000000)), SL,
2275 MVT::f64);
Sanjay Patela2607012015-09-16 16:31:21 +00002276 // TODO: Should this propagate fast-math-flags?
Matt Arsenaultc9961752014-10-03 23:54:56 +00002277 SDValue Mul = DAG.getNode(ISD::FMUL, SL, MVT::f64, Trunc, K0);
2278
2279 SDValue FloorMul = DAG.getNode(ISD::FFLOOR, SL, MVT::f64, Mul);
2280
2281
2282 SDValue Fma = DAG.getNode(ISD::FMA, SL, MVT::f64, FloorMul, K1, Trunc);
2283
2284 SDValue Hi = DAG.getNode(Signed ? ISD::FP_TO_SINT : ISD::FP_TO_UINT, SL,
2285 MVT::i32, FloorMul);
2286 SDValue Lo = DAG.getNode(ISD::FP_TO_UINT, SL, MVT::i32, Fma);
2287
2288 SDValue Result = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32, Lo, Hi);
2289
2290 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Result);
2291}
2292
2293SDValue AMDGPUTargetLowering::LowerFP_TO_SINT(SDValue Op,
2294 SelectionDAG &DAG) const {
2295 SDValue Src = Op.getOperand(0);
2296
2297 if (Op.getValueType() == MVT::i64 && Src.getValueType() == MVT::f64)
2298 return LowerFP64_TO_INT(Op, DAG, true);
2299
2300 return SDValue();
2301}
2302
2303SDValue AMDGPUTargetLowering::LowerFP_TO_UINT(SDValue Op,
2304 SelectionDAG &DAG) const {
2305 SDValue Src = Op.getOperand(0);
2306
2307 if (Op.getValueType() == MVT::i64 && Src.getValueType() == MVT::f64)
2308 return LowerFP64_TO_INT(Op, DAG, false);
2309
2310 return SDValue();
2311}
2312
Matt Arsenaultfae02982014-03-17 18:58:11 +00002313SDValue AMDGPUTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
2314 SelectionDAG &DAG) const {
2315 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
2316 MVT VT = Op.getSimpleValueType();
2317 MVT ScalarVT = VT.getScalarType();
2318
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002319 if (!VT.isVector())
2320 return SDValue();
Matt Arsenaultfae02982014-03-17 18:58:11 +00002321
2322 SDValue Src = Op.getOperand(0);
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002323 SDLoc DL(Op);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002324
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002325 // TODO: Don't scalarize on Evergreen?
2326 unsigned NElts = VT.getVectorNumElements();
2327 SmallVector<SDValue, 8> Args;
2328 DAG.ExtractVectorElements(Src, Args, 0, NElts);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002329
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002330 SDValue VTOp = DAG.getValueType(ExtraVT.getScalarType());
2331 for (unsigned I = 0; I < NElts; ++I)
2332 Args[I] = DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, ScalarVT, Args[I], VTOp);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002333
Craig Topper48d114b2014-04-26 18:35:24 +00002334 return DAG.getNode(ISD::BUILD_VECTOR, DL, VT, Args);
Matt Arsenaultfae02982014-03-17 18:58:11 +00002335}
2336
Tom Stellard75aadc22012-12-11 21:25:42 +00002337//===----------------------------------------------------------------------===//
Tom Stellard50122a52014-04-07 19:45:41 +00002338// Custom DAG optimizations
2339//===----------------------------------------------------------------------===//
2340
2341static bool isU24(SDValue Op, SelectionDAG &DAG) {
2342 APInt KnownZero, KnownOne;
2343 EVT VT = Op.getValueType();
Jay Foada0653a32014-05-14 21:14:37 +00002344 DAG.computeKnownBits(Op, KnownZero, KnownOne);
Tom Stellard50122a52014-04-07 19:45:41 +00002345
2346 return (VT.getSizeInBits() - KnownZero.countLeadingOnes()) <= 24;
2347}
2348
2349static bool isI24(SDValue Op, SelectionDAG &DAG) {
2350 EVT VT = Op.getValueType();
2351
2352 // In order for this to be a signed 24-bit value, bit 23, must
2353 // be a sign bit.
2354 return VT.getSizeInBits() >= 24 && // Types less than 24-bit should be treated
2355 // as unsigned 24-bit values.
2356 (VT.getSizeInBits() - DAG.ComputeNumSignBits(Op)) < 24;
2357}
2358
2359static void simplifyI24(SDValue Op, TargetLowering::DAGCombinerInfo &DCI) {
2360
2361 SelectionDAG &DAG = DCI.DAG;
2362 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2363 EVT VT = Op.getValueType();
2364
2365 APInt Demanded = APInt::getLowBitsSet(VT.getSizeInBits(), 24);
2366 APInt KnownZero, KnownOne;
2367 TargetLowering::TargetLoweringOpt TLO(DAG, true, true);
2368 if (TLI.SimplifyDemandedBits(Op, Demanded, KnownZero, KnownOne, TLO))
2369 DCI.CommitTargetLoweringOpt(TLO);
2370}
2371
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002372template <typename IntTy>
2373static SDValue constantFoldBFE(SelectionDAG &DAG, IntTy Src0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002374 uint32_t Offset, uint32_t Width, SDLoc DL) {
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002375 if (Width + Offset < 32) {
Matt Arsenault46cbc432014-09-19 00:42:06 +00002376 uint32_t Shl = static_cast<uint32_t>(Src0) << (32 - Offset - Width);
2377 IntTy Result = static_cast<IntTy>(Shl) >> (32 - Width);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002378 return DAG.getConstant(Result, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002379 }
2380
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002381 return DAG.getConstant(Src0 >> Offset, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002382}
2383
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002384static bool usesAllNormalStores(SDNode *LoadVal) {
2385 for (SDNode::use_iterator I = LoadVal->use_begin(); !I.atEnd(); ++I) {
2386 if (!ISD::isNormalStore(*I))
2387 return false;
2388 }
2389
2390 return true;
2391}
2392
2393// If we have a copy of an illegal type, replace it with a load / store of an
2394// equivalently sized legal type. This avoids intermediate bit pack / unpack
2395// instructions emitted when handling extloads and truncstores. Ideally we could
2396// recognize the pack / unpack pattern to eliminate it.
2397SDValue AMDGPUTargetLowering::performStoreCombine(SDNode *N,
2398 DAGCombinerInfo &DCI) const {
2399 if (!DCI.isBeforeLegalize())
2400 return SDValue();
2401
2402 StoreSDNode *SN = cast<StoreSDNode>(N);
2403 SDValue Value = SN->getValue();
2404 EVT VT = Value.getValueType();
2405
Matt Arsenault28638f12014-11-23 02:57:52 +00002406 if (isTypeLegal(VT) || SN->isVolatile() ||
2407 !ISD::isNormalLoad(Value.getNode()) || VT.getSizeInBits() < 8)
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002408 return SDValue();
2409
2410 LoadSDNode *LoadVal = cast<LoadSDNode>(Value);
2411 if (LoadVal->isVolatile() || !usesAllNormalStores(LoadVal))
2412 return SDValue();
2413
2414 EVT MemVT = LoadVal->getMemoryVT();
2415
2416 SDLoc SL(N);
2417 SelectionDAG &DAG = DCI.DAG;
2418 EVT LoadVT = getEquivalentMemType(*DAG.getContext(), MemVT);
2419
2420 SDValue NewLoad = DAG.getLoad(ISD::UNINDEXED, ISD::NON_EXTLOAD,
2421 LoadVT, SL,
2422 LoadVal->getChain(),
2423 LoadVal->getBasePtr(),
2424 LoadVal->getOffset(),
2425 LoadVT,
2426 LoadVal->getMemOperand());
2427
2428 SDValue CastLoad = DAG.getNode(ISD::BITCAST, SL, VT, NewLoad.getValue(0));
2429 DCI.CombineTo(LoadVal, CastLoad, NewLoad.getValue(1), false);
2430
2431 return DAG.getStore(SN->getChain(), SL, NewLoad,
2432 SN->getBasePtr(), SN->getMemOperand());
2433}
2434
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002435// TODO: Should repeat for other bit ops.
2436SDValue AMDGPUTargetLowering::performAndCombine(SDNode *N,
2437 DAGCombinerInfo &DCI) const {
2438 if (N->getValueType(0) != MVT::i64)
2439 return SDValue();
2440
2441 // Break up 64-bit and of a constant into two 32-bit ands. This will typically
2442 // happen anyway for a VALU 64-bit and. This exposes other 32-bit integer
2443 // combine opportunities since most 64-bit operations are decomposed this way.
2444 // TODO: We won't want this for SALU especially if it is an inline immediate.
2445 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
2446 if (!RHS)
2447 return SDValue();
2448
2449 uint64_t Val = RHS->getZExtValue();
2450 if (Lo_32(Val) != 0 && Hi_32(Val) != 0 && !RHS->hasOneUse()) {
2451 // If either half of the constant is 0, this is really a 32-bit and, so
2452 // split it. If we can re-use the full materialized constant, keep it.
2453 return SDValue();
2454 }
2455
2456 SDLoc SL(N);
2457 SelectionDAG &DAG = DCI.DAG;
2458
2459 SDValue Lo, Hi;
2460 std::tie(Lo, Hi) = split64BitValue(N->getOperand(0), DAG);
2461
2462 SDValue LoRHS = DAG.getConstant(Lo_32(Val), SL, MVT::i32);
2463 SDValue HiRHS = DAG.getConstant(Hi_32(Val), SL, MVT::i32);
2464
2465 SDValue LoAnd = DAG.getNode(ISD::AND, SL, MVT::i32, Lo, LoRHS);
2466 SDValue HiAnd = DAG.getNode(ISD::AND, SL, MVT::i32, Hi, HiRHS);
2467
2468 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32, LoAnd, HiAnd);
2469 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
2470}
2471
Matt Arsenault24692112015-07-14 18:20:33 +00002472SDValue AMDGPUTargetLowering::performShlCombine(SDNode *N,
2473 DAGCombinerInfo &DCI) const {
2474 if (N->getValueType(0) != MVT::i64)
2475 return SDValue();
2476
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002477 // i64 (shl x, C) -> (build_pair 0, (shl x, C -32))
Matt Arsenault24692112015-07-14 18:20:33 +00002478
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002479 // On some subtargets, 64-bit shift is a quarter rate instruction. In the
2480 // common case, splitting this into a move and a 32-bit shift is faster and
2481 // the same code size.
Matt Arsenault24692112015-07-14 18:20:33 +00002482 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002483 if (!RHS)
2484 return SDValue();
2485
2486 unsigned RHSVal = RHS->getZExtValue();
2487 if (RHSVal < 32)
Matt Arsenault24692112015-07-14 18:20:33 +00002488 return SDValue();
2489
2490 SDValue LHS = N->getOperand(0);
2491
2492 SDLoc SL(N);
2493 SelectionDAG &DAG = DCI.DAG;
2494
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002495 SDValue ShiftAmt = DAG.getConstant(RHSVal - 32, SL, MVT::i32);
2496
Matt Arsenault24692112015-07-14 18:20:33 +00002497 SDValue Lo = DAG.getNode(ISD::TRUNCATE, SL, MVT::i32, LHS);
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002498 SDValue NewShift = DAG.getNode(ISD::SHL, SL, MVT::i32, Lo, ShiftAmt);
Matt Arsenault24692112015-07-14 18:20:33 +00002499
2500 const SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
Matt Arsenault80edab92016-01-18 21:43:36 +00002501
Matt Arsenault3cbbc102016-01-18 21:55:14 +00002502 SDValue Vec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32, Zero, NewShift);
2503 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, Vec);
Matt Arsenault24692112015-07-14 18:20:33 +00002504}
2505
Matt Arsenault33e3ece2016-01-18 22:09:04 +00002506SDValue AMDGPUTargetLowering::performSraCombine(SDNode *N,
2507 DAGCombinerInfo &DCI) const {
2508 if (N->getValueType(0) != MVT::i64)
2509 return SDValue();
2510
2511 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
2512 if (!RHS)
2513 return SDValue();
2514
2515 SelectionDAG &DAG = DCI.DAG;
2516 SDLoc SL(N);
2517 unsigned RHSVal = RHS->getZExtValue();
2518
2519 // (sra i64:x, 32) -> build_pair x, (sra hi_32(x), 31)
2520 if (RHSVal == 32) {
2521 SDValue Hi = getHiHalf64(N->getOperand(0), DAG);
2522 SDValue NewShift = DAG.getNode(ISD::SRA, SL, MVT::i32, Hi,
2523 DAG.getConstant(31, SL, MVT::i32));
2524
2525 SDValue BuildVec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
2526 Hi, NewShift);
2527 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildVec);
2528 }
2529
2530 // (sra i64:x, 63) -> build_pair (sra hi_32(x), 31), (sra hi_32(x), 31)
2531 if (RHSVal == 63) {
2532 SDValue Hi = getHiHalf64(N->getOperand(0), DAG);
2533 SDValue NewShift = DAG.getNode(ISD::SRA, SL, MVT::i32, Hi,
2534 DAG.getConstant(31, SL, MVT::i32));
2535 SDValue BuildVec = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
2536 NewShift, NewShift);
2537 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildVec);
2538 }
2539
2540 return SDValue();
2541}
2542
Matt Arsenault80edab92016-01-18 21:43:36 +00002543SDValue AMDGPUTargetLowering::performSrlCombine(SDNode *N,
2544 DAGCombinerInfo &DCI) const {
2545 if (N->getValueType(0) != MVT::i64)
2546 return SDValue();
2547
2548 const ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N->getOperand(1));
2549 if (!RHS)
2550 return SDValue();
2551
2552 unsigned ShiftAmt = RHS->getZExtValue();
2553 if (ShiftAmt < 32)
2554 return SDValue();
2555
2556 // srl i64:x, C for C >= 32
2557 // =>
2558 // build_pair (srl hi_32(x), C - 32), 0
2559
2560 SelectionDAG &DAG = DCI.DAG;
2561 SDLoc SL(N);
2562
2563 SDValue One = DAG.getConstant(1, SL, MVT::i32);
2564 SDValue Zero = DAG.getConstant(0, SL, MVT::i32);
2565
2566 SDValue VecOp = DAG.getNode(ISD::BITCAST, SL, MVT::v2i32, N->getOperand(0));
2567 SDValue Hi = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, MVT::i32,
2568 VecOp, One);
2569
2570 SDValue NewConst = DAG.getConstant(ShiftAmt - 32, SL, MVT::i32);
2571 SDValue NewShift = DAG.getNode(ISD::SRL, SL, MVT::i32, Hi, NewConst);
2572
2573 SDValue BuildPair = DAG.getNode(ISD::BUILD_VECTOR, SL, MVT::v2i32,
2574 NewShift, Zero);
2575
2576 return DAG.getNode(ISD::BITCAST, SL, MVT::i64, BuildPair);
2577}
2578
Matt Arsenaultd0e0f0a2014-06-30 17:55:48 +00002579SDValue AMDGPUTargetLowering::performMulCombine(SDNode *N,
2580 DAGCombinerInfo &DCI) const {
2581 EVT VT = N->getValueType(0);
2582
2583 if (VT.isVector() || VT.getSizeInBits() > 32)
2584 return SDValue();
2585
2586 SelectionDAG &DAG = DCI.DAG;
2587 SDLoc DL(N);
2588
2589 SDValue N0 = N->getOperand(0);
2590 SDValue N1 = N->getOperand(1);
2591 SDValue Mul;
2592
2593 if (Subtarget->hasMulU24() && isU24(N0, DAG) && isU24(N1, DAG)) {
2594 N0 = DAG.getZExtOrTrunc(N0, DL, MVT::i32);
2595 N1 = DAG.getZExtOrTrunc(N1, DL, MVT::i32);
2596 Mul = DAG.getNode(AMDGPUISD::MUL_U24, DL, MVT::i32, N0, N1);
2597 } else if (Subtarget->hasMulI24() && isI24(N0, DAG) && isI24(N1, DAG)) {
2598 N0 = DAG.getSExtOrTrunc(N0, DL, MVT::i32);
2599 N1 = DAG.getSExtOrTrunc(N1, DL, MVT::i32);
2600 Mul = DAG.getNode(AMDGPUISD::MUL_I24, DL, MVT::i32, N0, N1);
2601 } else {
2602 return SDValue();
2603 }
2604
2605 // We need to use sext even for MUL_U24, because MUL_U24 is used
2606 // for signed multiply of 8 and 16-bit types.
2607 return DAG.getSExtOrTrunc(Mul, DL, VT);
2608}
2609
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002610static bool isNegativeOne(SDValue Val) {
2611 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Val))
2612 return C->isAllOnesValue();
2613 return false;
2614}
2615
2616static bool isCtlzOpc(unsigned Opc) {
2617 return Opc == ISD::CTLZ || Opc == ISD::CTLZ_ZERO_UNDEF;
2618}
2619
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002620// Get FFBH node if the incoming op may have been type legalized from a smaller
2621// type VT.
2622// Need to match pre-legalized type because the generic legalization inserts the
2623// add/sub between the select and compare.
2624static SDValue getFFBH_U32(const TargetLowering &TLI,
2625 SelectionDAG &DAG, SDLoc SL, SDValue Op) {
2626 EVT VT = Op.getValueType();
2627 EVT LegalVT = TLI.getTypeToTransformTo(*DAG.getContext(), VT);
2628 if (LegalVT != MVT::i32)
2629 return SDValue();
2630
2631 if (VT != MVT::i32)
2632 Op = DAG.getNode(ISD::ZERO_EXTEND, SL, MVT::i32, Op);
2633
2634 SDValue FFBH = DAG.getNode(AMDGPUISD::FFBH_U32, SL, MVT::i32, Op);
2635 if (VT != MVT::i32)
2636 FFBH = DAG.getNode(ISD::TRUNCATE, SL, VT, FFBH);
2637
2638 return FFBH;
2639}
2640
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002641// The native instructions return -1 on 0 input. Optimize out a select that
2642// produces -1 on 0.
2643//
2644// TODO: If zero is not undef, we could also do this if the output is compared
2645// against the bitwidth.
2646//
2647// TODO: Should probably combine against FFBH_U32 instead of ctlz directly.
2648SDValue AMDGPUTargetLowering::performCtlzCombine(SDLoc SL,
2649 SDValue Cond,
2650 SDValue LHS,
2651 SDValue RHS,
2652 DAGCombinerInfo &DCI) const {
2653 ConstantSDNode *CmpRhs = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
2654 if (!CmpRhs || !CmpRhs->isNullValue())
2655 return SDValue();
2656
2657 SelectionDAG &DAG = DCI.DAG;
2658 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
2659 SDValue CmpLHS = Cond.getOperand(0);
2660
2661 // select (setcc x, 0, eq), -1, (ctlz_zero_undef x) -> ffbh_u32 x
2662 if (CCOpcode == ISD::SETEQ &&
2663 isCtlzOpc(RHS.getOpcode()) &&
2664 RHS.getOperand(0) == CmpLHS &&
2665 isNegativeOne(LHS)) {
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002666 return getFFBH_U32(*this, DAG, SL, CmpLHS);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002667 }
2668
2669 // select (setcc x, 0, ne), (ctlz_zero_undef x), -1 -> ffbh_u32 x
2670 if (CCOpcode == ISD::SETNE &&
2671 isCtlzOpc(LHS.getOpcode()) &&
2672 LHS.getOperand(0) == CmpLHS &&
2673 isNegativeOne(RHS)) {
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002674 return getFFBH_U32(*this, DAG, SL, CmpLHS);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002675 }
2676
2677 return SDValue();
2678}
2679
2680SDValue AMDGPUTargetLowering::performSelectCombine(SDNode *N,
2681 DAGCombinerInfo &DCI) const {
2682 SDValue Cond = N->getOperand(0);
2683 if (Cond.getOpcode() != ISD::SETCC)
2684 return SDValue();
2685
2686 EVT VT = N->getValueType(0);
2687 SDValue LHS = Cond.getOperand(0);
2688 SDValue RHS = Cond.getOperand(1);
2689 SDValue CC = Cond.getOperand(2);
2690
2691 SDValue True = N->getOperand(1);
2692 SDValue False = N->getOperand(2);
2693
Matt Arsenault5b39b342016-01-28 20:53:48 +00002694 if (VT == MVT::f32 && Cond.hasOneUse()) {
2695 SDValue MinMax
2696 = CombineFMinMaxLegacy(SDLoc(N), VT, LHS, RHS, True, False, CC, DCI);
2697 // Revisit this node so we can catch min3/max3/med3 patterns.
2698 //DCI.AddToWorklist(MinMax.getNode());
2699 return MinMax;
2700 }
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002701
2702 // There's no reason to not do this if the condition has other uses.
Matt Arsenault5319b0a2016-01-11 17:02:06 +00002703 return performCtlzCombine(SDLoc(N), Cond, True, False, DCI);
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002704}
2705
Tom Stellard50122a52014-04-07 19:45:41 +00002706SDValue AMDGPUTargetLowering::PerformDAGCombine(SDNode *N,
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002707 DAGCombinerInfo &DCI) const {
Tom Stellard50122a52014-04-07 19:45:41 +00002708 SelectionDAG &DAG = DCI.DAG;
2709 SDLoc DL(N);
2710
2711 switch(N->getOpcode()) {
Matt Arsenault24e33d12015-07-03 23:33:38 +00002712 default:
2713 break;
Matt Arsenault24692112015-07-14 18:20:33 +00002714 case ISD::SHL: {
2715 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2716 break;
2717
2718 return performShlCombine(N, DCI);
2719 }
Matt Arsenault80edab92016-01-18 21:43:36 +00002720 case ISD::SRL: {
2721 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2722 break;
2723
2724 return performSrlCombine(N, DCI);
2725 }
Matt Arsenault33e3ece2016-01-18 22:09:04 +00002726 case ISD::SRA: {
2727 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2728 break;
2729
2730 return performSraCombine(N, DCI);
2731 }
Matt Arsenault6e3a4512016-01-18 22:01:13 +00002732 case ISD::AND: {
2733 if (DCI.getDAGCombineLevel() < AfterLegalizeDAG)
2734 break;
2735
2736 return performAndCombine(N, DCI);
2737 }
Matt Arsenault24e33d12015-07-03 23:33:38 +00002738 case ISD::MUL:
2739 return performMulCombine(N, DCI);
2740 case AMDGPUISD::MUL_I24:
2741 case AMDGPUISD::MUL_U24: {
2742 SDValue N0 = N->getOperand(0);
2743 SDValue N1 = N->getOperand(1);
2744 simplifyI24(N0, DCI);
2745 simplifyI24(N1, DCI);
2746 return SDValue();
2747 }
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002748 case ISD::SELECT:
2749 return performSelectCombine(N, DCI);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002750 case AMDGPUISD::BFE_I32:
2751 case AMDGPUISD::BFE_U32: {
2752 assert(!N->getValueType(0).isVector() &&
2753 "Vector handling of BFE not implemented");
2754 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
2755 if (!Width)
2756 break;
2757
2758 uint32_t WidthVal = Width->getZExtValue() & 0x1f;
2759 if (WidthVal == 0)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002760 return DAG.getConstant(0, DL, MVT::i32);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002761
2762 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
2763 if (!Offset)
2764 break;
2765
2766 SDValue BitsFrom = N->getOperand(0);
2767 uint32_t OffsetVal = Offset->getZExtValue() & 0x1f;
2768
2769 bool Signed = N->getOpcode() == AMDGPUISD::BFE_I32;
2770
2771 if (OffsetVal == 0) {
2772 // This is already sign / zero extended, so try to fold away extra BFEs.
2773 unsigned SignBits = Signed ? (32 - WidthVal + 1) : (32 - WidthVal);
2774
2775 unsigned OpSignBits = DAG.ComputeNumSignBits(BitsFrom);
2776 if (OpSignBits >= SignBits)
2777 return BitsFrom;
Matt Arsenault05e96f42014-05-22 18:09:12 +00002778
2779 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), WidthVal);
2780 if (Signed) {
2781 // This is a sign_extend_inreg. Replace it to take advantage of existing
2782 // DAG Combines. If not eliminated, we will match back to BFE during
2783 // selection.
2784
2785 // TODO: The sext_inreg of extended types ends, although we can could
2786 // handle them in a single BFE.
2787 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, MVT::i32, BitsFrom,
2788 DAG.getValueType(SmallVT));
2789 }
2790
2791 return DAG.getZeroExtendInReg(BitsFrom, DL, SmallVT);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002792 }
2793
Matt Arsenaultf1794202014-10-15 05:07:00 +00002794 if (ConstantSDNode *CVal = dyn_cast<ConstantSDNode>(BitsFrom)) {
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002795 if (Signed) {
2796 return constantFoldBFE<int32_t>(DAG,
Matt Arsenault46cbc432014-09-19 00:42:06 +00002797 CVal->getSExtValue(),
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002798 OffsetVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002799 WidthVal,
2800 DL);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002801 }
2802
2803 return constantFoldBFE<uint32_t>(DAG,
Matt Arsenault6462f942014-09-18 15:52:26 +00002804 CVal->getZExtValue(),
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002805 OffsetVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002806 WidthVal,
2807 DL);
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002808 }
2809
Matt Arsenault05e96f42014-05-22 18:09:12 +00002810 if ((OffsetVal + WidthVal) >= 32) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002811 SDValue ShiftVal = DAG.getConstant(OffsetVal, DL, MVT::i32);
Matt Arsenault05e96f42014-05-22 18:09:12 +00002812 return DAG.getNode(Signed ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2813 BitsFrom, ShiftVal);
2814 }
2815
Matt Arsenault7b68fdf2014-10-15 17:58:34 +00002816 if (BitsFrom.hasOneUse()) {
Matt Arsenault6de7af42014-10-15 23:37:42 +00002817 APInt Demanded = APInt::getBitsSet(32,
2818 OffsetVal,
2819 OffsetVal + WidthVal);
2820
Matt Arsenault7b68fdf2014-10-15 17:58:34 +00002821 APInt KnownZero, KnownOne;
2822 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
2823 !DCI.isBeforeLegalizeOps());
2824 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2825 if (TLO.ShrinkDemandedConstant(BitsFrom, Demanded) ||
2826 TLI.SimplifyDemandedBits(BitsFrom, Demanded,
2827 KnownZero, KnownOne, TLO)) {
2828 DCI.CommitTargetLoweringOpt(TLO);
2829 }
Matt Arsenault5565f65e2014-05-22 18:09:07 +00002830 }
2831
2832 break;
2833 }
Matt Arsenaultca3976f2014-07-15 02:06:31 +00002834
2835 case ISD::STORE:
2836 return performStoreCombine(N, DCI);
Tom Stellard50122a52014-04-07 19:45:41 +00002837 }
2838 return SDValue();
2839}
2840
2841//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002842// Helper functions
2843//===----------------------------------------------------------------------===//
2844
Tom Stellardaf775432013-10-23 00:44:32 +00002845void AMDGPUTargetLowering::getOriginalFunctionArgs(
2846 SelectionDAG &DAG,
2847 const Function *F,
2848 const SmallVectorImpl<ISD::InputArg> &Ins,
2849 SmallVectorImpl<ISD::InputArg> &OrigIns) const {
2850
2851 for (unsigned i = 0, e = Ins.size(); i < e; ++i) {
2852 if (Ins[i].ArgVT == Ins[i].VT) {
2853 OrigIns.push_back(Ins[i]);
2854 continue;
2855 }
2856
2857 EVT VT;
2858 if (Ins[i].ArgVT.isVector() && !Ins[i].VT.isVector()) {
2859 // Vector has been split into scalars.
2860 VT = Ins[i].ArgVT.getVectorElementType();
2861 } else if (Ins[i].VT.isVector() && Ins[i].ArgVT.isVector() &&
2862 Ins[i].ArgVT.getVectorElementType() !=
2863 Ins[i].VT.getVectorElementType()) {
2864 // Vector elements have been promoted
2865 VT = Ins[i].ArgVT;
2866 } else {
2867 // Vector has been spilt into smaller vectors.
2868 VT = Ins[i].VT;
2869 }
2870
2871 ISD::InputArg Arg(Ins[i].Flags, VT, VT, Ins[i].Used,
2872 Ins[i].OrigArgIndex, Ins[i].PartOffset);
2873 OrigIns.push_back(Arg);
2874 }
2875}
2876
Tom Stellard75aadc22012-12-11 21:25:42 +00002877bool AMDGPUTargetLowering::isHWTrueValue(SDValue Op) const {
2878 if (ConstantFPSDNode * CFP = dyn_cast<ConstantFPSDNode>(Op)) {
2879 return CFP->isExactlyValue(1.0);
2880 }
Artyom Skrobov314ee042015-11-25 19:41:11 +00002881 return isAllOnesConstant(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00002882}
2883
2884bool AMDGPUTargetLowering::isHWFalseValue(SDValue Op) const {
2885 if (ConstantFPSDNode * CFP = dyn_cast<ConstantFPSDNode>(Op)) {
2886 return CFP->getValueAPF().isZero();
2887 }
Artyom Skrobov314ee042015-11-25 19:41:11 +00002888 return isNullConstant(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00002889}
2890
2891SDValue AMDGPUTargetLowering::CreateLiveInRegister(SelectionDAG &DAG,
2892 const TargetRegisterClass *RC,
2893 unsigned Reg, EVT VT) const {
2894 MachineFunction &MF = DAG.getMachineFunction();
2895 MachineRegisterInfo &MRI = MF.getRegInfo();
2896 unsigned VirtualRegister;
2897 if (!MRI.isLiveIn(Reg)) {
2898 VirtualRegister = MRI.createVirtualRegister(RC);
2899 MRI.addLiveIn(Reg, VirtualRegister);
2900 } else {
2901 VirtualRegister = MRI.getLiveInVirtReg(Reg);
2902 }
2903 return DAG.getRegister(VirtualRegister, VT);
2904}
2905
Tom Stellarddcb9f092015-07-09 21:20:37 +00002906uint32_t AMDGPUTargetLowering::getImplicitParameterOffset(
2907 const AMDGPUMachineFunction *MFI, const ImplicitParameter Param) const {
2908 uint64_t ArgOffset = MFI->ABIArgOffset;
2909 switch (Param) {
2910 case GRID_DIM:
2911 return ArgOffset;
2912 case GRID_OFFSET:
2913 return ArgOffset + 4;
2914 }
2915 llvm_unreachable("unexpected implicit parameter type");
2916}
2917
Tom Stellard75aadc22012-12-11 21:25:42 +00002918#define NODE_NAME_CASE(node) case AMDGPUISD::node: return #node;
2919
2920const char* AMDGPUTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +00002921 switch ((AMDGPUISD::NodeType)Opcode) {
2922 case AMDGPUISD::FIRST_NUMBER: break;
Tom Stellard75aadc22012-12-11 21:25:42 +00002923 // AMDIL DAG nodes
Tom Stellard75aadc22012-12-11 21:25:42 +00002924 NODE_NAME_CASE(CALL);
2925 NODE_NAME_CASE(UMUL);
Tom Stellard75aadc22012-12-11 21:25:42 +00002926 NODE_NAME_CASE(RET_FLAG);
2927 NODE_NAME_CASE(BRANCH_COND);
2928
2929 // AMDGPU DAG nodes
2930 NODE_NAME_CASE(DWORDADDR)
2931 NODE_NAME_CASE(FRACT)
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002932 NODE_NAME_CASE(CLAMP)
Matthias Braund04893f2015-05-07 21:33:59 +00002933 NODE_NAME_CASE(COS_HW)
2934 NODE_NAME_CASE(SIN_HW)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002935 NODE_NAME_CASE(FMAX_LEGACY)
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00002936 NODE_NAME_CASE(FMIN_LEGACY)
Matt Arsenaultcc3c2b32014-11-14 20:08:52 +00002937 NODE_NAME_CASE(FMAX3)
2938 NODE_NAME_CASE(SMAX3)
2939 NODE_NAME_CASE(UMAX3)
2940 NODE_NAME_CASE(FMIN3)
2941 NODE_NAME_CASE(SMIN3)
2942 NODE_NAME_CASE(UMIN3)
Matt Arsenaultf639c322016-01-28 20:53:42 +00002943 NODE_NAME_CASE(FMED3)
2944 NODE_NAME_CASE(SMED3)
2945 NODE_NAME_CASE(UMED3)
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002946 NODE_NAME_CASE(URECIP)
2947 NODE_NAME_CASE(DIV_SCALE)
2948 NODE_NAME_CASE(DIV_FMAS)
2949 NODE_NAME_CASE(DIV_FIXUP)
2950 NODE_NAME_CASE(TRIG_PREOP)
2951 NODE_NAME_CASE(RCP)
2952 NODE_NAME_CASE(RSQ)
Matt Arsenault257d48d2014-06-24 22:13:39 +00002953 NODE_NAME_CASE(RSQ_LEGACY)
2954 NODE_NAME_CASE(RSQ_CLAMPED)
Matt Arsenault2e7cc482014-08-15 17:30:25 +00002955 NODE_NAME_CASE(LDEXP)
Matt Arsenault4831ce52015-01-06 23:00:37 +00002956 NODE_NAME_CASE(FP_CLASS)
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002957 NODE_NAME_CASE(DOT4)
Matthias Braund04893f2015-05-07 21:33:59 +00002958 NODE_NAME_CASE(CARRY)
2959 NODE_NAME_CASE(BORROW)
Matt Arsenaultfae02982014-03-17 18:58:11 +00002960 NODE_NAME_CASE(BFE_U32)
2961 NODE_NAME_CASE(BFE_I32)
Matt Arsenaultb3458362014-03-31 18:21:13 +00002962 NODE_NAME_CASE(BFI)
2963 NODE_NAME_CASE(BFM)
Matt Arsenaultde5fbe92016-01-11 17:02:00 +00002964 NODE_NAME_CASE(FFBH_U32)
Tom Stellard50122a52014-04-07 19:45:41 +00002965 NODE_NAME_CASE(MUL_U24)
2966 NODE_NAME_CASE(MUL_I24)
Matt Arsenaulteb260202014-05-22 18:00:15 +00002967 NODE_NAME_CASE(MAD_U24)
2968 NODE_NAME_CASE(MAD_I24)
Matthias Braund04893f2015-05-07 21:33:59 +00002969 NODE_NAME_CASE(TEXTURE_FETCH)
Tom Stellard75aadc22012-12-11 21:25:42 +00002970 NODE_NAME_CASE(EXPORT)
Tom Stellardff62c352013-01-23 02:09:03 +00002971 NODE_NAME_CASE(CONST_ADDRESS)
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002972 NODE_NAME_CASE(REGISTER_LOAD)
2973 NODE_NAME_CASE(REGISTER_STORE)
Tom Stellard9fa17912013-08-14 23:24:45 +00002974 NODE_NAME_CASE(LOAD_CONSTANT)
2975 NODE_NAME_CASE(LOAD_INPUT)
2976 NODE_NAME_CASE(SAMPLE)
2977 NODE_NAME_CASE(SAMPLEB)
2978 NODE_NAME_CASE(SAMPLED)
2979 NODE_NAME_CASE(SAMPLEL)
Matt Arsenault364a6742014-06-11 17:50:44 +00002980 NODE_NAME_CASE(CVT_F32_UBYTE0)
2981 NODE_NAME_CASE(CVT_F32_UBYTE1)
2982 NODE_NAME_CASE(CVT_F32_UBYTE2)
2983 NODE_NAME_CASE(CVT_F32_UBYTE3)
Tom Stellard880a80a2014-06-17 16:53:14 +00002984 NODE_NAME_CASE(BUILD_VERTICAL_VECTOR)
Tom Stellard067c8152014-07-21 14:01:14 +00002985 NODE_NAME_CASE(CONST_DATA_PTR)
Matthias Braund04893f2015-05-07 21:33:59 +00002986 case AMDGPUISD::FIRST_MEM_OPCODE_NUMBER: break;
Tom Stellardfc92e772015-05-12 14:18:14 +00002987 NODE_NAME_CASE(SENDMSG)
Tom Stellard2a9d9472015-05-12 15:00:46 +00002988 NODE_NAME_CASE(INTERP_MOV)
2989 NODE_NAME_CASE(INTERP_P1)
2990 NODE_NAME_CASE(INTERP_P2)
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002991 NODE_NAME_CASE(STORE_MSKOR)
Tom Stellardafcf12f2013-09-12 02:55:14 +00002992 NODE_NAME_CASE(TBUFFER_STORE_FORMAT)
Matthias Braund04893f2015-05-07 21:33:59 +00002993 case AMDGPUISD::LAST_AMDGPU_ISD_NUMBER: break;
Tom Stellard75aadc22012-12-11 21:25:42 +00002994 }
Matthias Braund04893f2015-05-07 21:33:59 +00002995 return nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +00002996}
Matt Arsenault0c274fe2014-03-25 18:18:27 +00002997
Matt Arsenaulte93d06a2015-01-13 20:53:18 +00002998SDValue AMDGPUTargetLowering::getRsqrtEstimate(SDValue Operand,
2999 DAGCombinerInfo &DCI,
3000 unsigned &RefinementSteps,
3001 bool &UseOneConstNR) const {
3002 SelectionDAG &DAG = DCI.DAG;
3003 EVT VT = Operand.getValueType();
3004
3005 if (VT == MVT::f32) {
3006 RefinementSteps = 0;
3007 return DAG.getNode(AMDGPUISD::RSQ, SDLoc(Operand), VT, Operand);
3008 }
3009
3010 // TODO: There is also f64 rsq instruction, but the documentation is less
3011 // clear on its precision.
3012
3013 return SDValue();
3014}
3015
Matt Arsenaultbf0db912015-01-13 20:53:23 +00003016SDValue AMDGPUTargetLowering::getRecipEstimate(SDValue Operand,
3017 DAGCombinerInfo &DCI,
3018 unsigned &RefinementSteps) const {
3019 SelectionDAG &DAG = DCI.DAG;
3020 EVT VT = Operand.getValueType();
3021
3022 if (VT == MVT::f32) {
3023 // Reciprocal, < 1 ulp error.
3024 //
3025 // This reciprocal approximation converges to < 0.5 ulp error with one
3026 // newton rhapson performed with two fused multiple adds (FMAs).
3027
3028 RefinementSteps = 0;
3029 return DAG.getNode(AMDGPUISD::RCP, SDLoc(Operand), VT, Operand);
3030 }
3031
3032 // TODO: There is also f64 rcp instruction, but the documentation is less
3033 // clear on its precision.
3034
3035 return SDValue();
3036}
3037
Jay Foada0653a32014-05-14 21:14:37 +00003038void AMDGPUTargetLowering::computeKnownBitsForTargetNode(
Matt Arsenault0c274fe2014-03-25 18:18:27 +00003039 const SDValue Op,
3040 APInt &KnownZero,
3041 APInt &KnownOne,
3042 const SelectionDAG &DAG,
3043 unsigned Depth) const {
Matt Arsenault378bf9c2014-03-31 19:35:33 +00003044
Matt Arsenault0c274fe2014-03-25 18:18:27 +00003045 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0); // Don't know anything.
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003046
3047 APInt KnownZero2;
3048 APInt KnownOne2;
Matt Arsenault378bf9c2014-03-31 19:35:33 +00003049 unsigned Opc = Op.getOpcode();
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003050
Matt Arsenault378bf9c2014-03-31 19:35:33 +00003051 switch (Opc) {
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003052 default:
3053 break;
Jan Vesely808fff52015-04-30 17:15:56 +00003054 case AMDGPUISD::CARRY:
3055 case AMDGPUISD::BORROW: {
3056 KnownZero = APInt::getHighBitsSet(32, 31);
3057 break;
3058 }
3059
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003060 case AMDGPUISD::BFE_I32:
3061 case AMDGPUISD::BFE_U32: {
3062 ConstantSDNode *CWidth = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3063 if (!CWidth)
3064 return;
3065
3066 unsigned BitWidth = 32;
3067 uint32_t Width = CWidth->getZExtValue() & 0x1f;
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003068
Matt Arsenaulta3fe7c62014-10-16 20:07:40 +00003069 if (Opc == AMDGPUISD::BFE_U32)
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003070 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - Width);
3071
Matt Arsenault378bf9c2014-03-31 19:35:33 +00003072 break;
3073 }
Matt Arsenaultaf6df9d2014-05-22 18:09:00 +00003074 }
Matt Arsenault0c274fe2014-03-25 18:18:27 +00003075}
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00003076
3077unsigned AMDGPUTargetLowering::ComputeNumSignBitsForTargetNode(
3078 SDValue Op,
3079 const SelectionDAG &DAG,
3080 unsigned Depth) const {
3081 switch (Op.getOpcode()) {
3082 case AMDGPUISD::BFE_I32: {
3083 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3084 if (!Width)
3085 return 1;
3086
3087 unsigned SignBits = 32 - Width->getZExtValue() + 1;
Artyom Skrobov314ee042015-11-25 19:41:11 +00003088 if (!isNullConstant(Op.getOperand(1)))
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00003089 return SignBits;
3090
3091 // TODO: Could probably figure something out with non-0 offsets.
3092 unsigned Op0SignBits = DAG.ComputeNumSignBits(Op.getOperand(0), Depth + 1);
3093 return std::max(SignBits, Op0SignBits);
3094 }
3095
Matt Arsenault5565f65e2014-05-22 18:09:07 +00003096 case AMDGPUISD::BFE_U32: {
3097 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3098 return Width ? 32 - (Width->getZExtValue() & 0x1f) : 1;
3099 }
3100
Jan Vesely808fff52015-04-30 17:15:56 +00003101 case AMDGPUISD::CARRY:
3102 case AMDGPUISD::BORROW:
3103 return 31;
3104
Matt Arsenaultbf8694d2014-05-22 18:09:03 +00003105 default:
3106 return 1;
3107 }
3108}