blob: 607181c97bd32381936b7288fe28ad67ac322b17 [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000019#include "llvm/ADT/Statistic.h"
Dan Gohman575fad32008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000022#include "llvm/Analysis/ConstantFolding.h"
Chandler Carruth62d42152015-01-15 02:16:27 +000023#include "llvm/Analysis/TargetLibraryInfo.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000024#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/CodeGen/Analysis.h"
26#include "llvm/CodeGen/FastISel.h"
27#include "llvm/CodeGen/FunctionLoweringInfo.h"
28#include "llvm/CodeGen/GCMetadata.h"
Philip Reames56a03932015-01-26 18:26:35 +000029#include "llvm/CodeGen/GCStrategy.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
33#include "llvm/CodeGen/MachineJumpTableInfo.h"
34#include "llvm/CodeGen/MachineModuleInfo.h"
35#include "llvm/CodeGen/MachineRegisterInfo.h"
36#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000037#include "llvm/CodeGen/StackMaps.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000038#include "llvm/IR/CallingConv.h"
39#include "llvm/IR/Constants.h"
40#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000041#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000042#include "llvm/IR/DerivedTypes.h"
43#include "llvm/IR/Function.h"
44#include "llvm/IR/GlobalVariable.h"
45#include "llvm/IR/InlineAsm.h"
46#include "llvm/IR/Instructions.h"
47#include "llvm/IR/IntrinsicInst.h"
48#include "llvm/IR/Intrinsics.h"
49#include "llvm/IR/LLVMContext.h"
50#include "llvm/IR/Module.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000051#include "llvm/IR/Statepoint.h"
Reid Klecknere9b89312015-01-13 00:48:10 +000052#include "llvm/MC/MCSymbol.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Support/CommandLine.h"
54#include "llvm/Support/Debug.h"
55#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000056#include "llvm/Support/MathExtras.h"
57#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000058#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000060#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000061#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000063#include "llvm/Target/TargetSelectionDAGInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000064#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000065#include <algorithm>
66using namespace llvm;
67
Chandler Carruth1b9dde02014-04-22 02:02:50 +000068#define DEBUG_TYPE "isel"
69
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000070/// LimitFloatPrecision - Generate low-precision inline sequences for
71/// some float libcalls (6, 8 or 12 bits).
72static unsigned LimitFloatPrecision;
73
74static cl::opt<unsigned, true>
75LimitFPPrecision("limit-float-precision",
76 cl::desc("Generate low-precision inline sequences "
77 "for some float libcalls"),
78 cl::location(LimitFloatPrecision),
79 cl::init(0));
80
Andrew Trick116efac2010-11-12 17:50:46 +000081// Limit the width of DAG chains. This is important in general to prevent
82// prevent DAG-based analysis from blowing up. For example, alias analysis and
83// load clustering may not complete in reasonable time. It is difficult to
84// recognize and avoid this situation within each individual analysis, and
85// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickcf7fefb2010-11-20 07:26:51 +000086// the safe approach, and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000087//
88// MaxParallelChains default is arbitrarily high to avoid affecting
89// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000090// sequence over this should have been converted to llvm.memcpy by the
91// frontend. It easy to induce this behavior with .ll code such as:
92// %buffer = alloca [4096 x i8]
93// %data = load [4096 x i8]* %argPtr
94// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000095static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +000096
Andrew Trickef9de2a2013-05-25 02:42:55 +000097static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +000098 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +000099 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000100
Dan Gohman575fad32008-09-03 16:12:24 +0000101/// getCopyFromParts - Create a value that contains the specified legal parts
102/// combined into the value they represent. If the parts combine to a type
103/// larger then ValueVT then AssertOp can be used to specify whether the extra
104/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
105/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000106static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000107 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000108 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000109 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000110 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000111 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000112 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
113 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000114
Dan Gohman575fad32008-09-03 16:12:24 +0000115 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000116 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000117 SDValue Val = Parts[0];
118
119 if (NumParts > 1) {
120 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000121 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000122 unsigned PartBits = PartVT.getSizeInBits();
123 unsigned ValueBits = ValueVT.getSizeInBits();
124
125 // Assemble the power of 2 part.
126 unsigned RoundParts = NumParts & (NumParts - 1) ?
127 1 << Log2_32(NumParts) : NumParts;
128 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000129 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000130 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000131 SDValue Lo, Hi;
132
Owen Anderson117c9e82009-08-12 00:36:31 +0000133 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000134
Dan Gohman575fad32008-09-03 16:12:24 +0000135 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000136 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000137 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000138 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000139 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000140 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000141 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
142 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000143 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000144
Dan Gohman575fad32008-09-03 16:12:24 +0000145 if (TLI.isBigEndian())
146 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000147
Chris Lattner05bcb482010-08-24 23:20:40 +0000148 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000149
150 if (RoundParts < NumParts) {
151 // Assemble the trailing non-power-of-2 part.
152 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000153 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000154 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000155 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000156
157 // Combine the round and odd parts.
158 Lo = Val;
159 if (TLI.isBigEndian())
160 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000161 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000162 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
163 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohman575fad32008-09-03 16:12:24 +0000164 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands41826032009-01-31 15:50:11 +0000165 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000166 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
167 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000168 }
Eli Friedman9030c352009-05-20 06:02:09 +0000169 } else if (PartVT.isFloatingPoint()) {
170 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000171 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000172 "Unexpected split");
173 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000174 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
175 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Ulrich Weigandf236bb12014-07-03 15:06:47 +0000176 if (TLI.hasBigEndianPartOrdering(ValueVT))
Eli Friedman9030c352009-05-20 06:02:09 +0000177 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000178 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000179 } else {
180 // FP split into integer parts (soft fp)
181 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
182 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000183 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000184 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000185 }
186 }
187
188 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000189 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000190
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000191 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000192 return Val;
193
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000194 if (PartEVT.isInteger() && ValueVT.isInteger()) {
195 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000196 // For a truncate, see if we have any information to
197 // indicate whether the truncated bits will always be
198 // zero or sign-extension.
199 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000200 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000201 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000203 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000204 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000205 }
206
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000207 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000208 // FP_ROUND's are always exact here.
209 if (ValueVT.bitsLT(Val.getValueType()))
210 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Coopere3d305a2012-01-17 01:54:07 +0000211 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000212
Chris Lattner05bcb482010-08-24 23:20:40 +0000213 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000214 }
215
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000216 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000217 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000218
Torok Edwinfbcc6632009-07-14 16:55:14 +0000219 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000220}
221
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000222static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
223 const Twine &ErrMsg) {
224 const Instruction *I = dyn_cast_or_null<Instruction>(V);
225 if (!V)
226 return Ctx.emitError(ErrMsg);
227
228 const char *AsmError = ", possible invalid constraint for vector type";
229 if (const CallInst *CI = dyn_cast<CallInst>(I))
230 if (isa<InlineAsm>(CI->getCalledValue()))
231 return Ctx.emitError(I, ErrMsg + AsmError);
232
233 return Ctx.emitError(I, ErrMsg);
234}
235
Bill Wendling81406f62012-09-26 04:04:19 +0000236/// getCopyFromPartsVector - Create a value that contains the specified legal
237/// parts combined into the value they represent. If the parts combine to a
238/// type larger then ValueVT then AssertOp can be used to specify whether the
239/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
240/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000241static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000242 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000243 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000244 assert(ValueVT.isVector() && "Not a vector value");
245 assert(NumParts > 0 && "No parts to assemble!");
246 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
247 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000248
Chris Lattner05bcb482010-08-24 23:20:40 +0000249 // Handle a multi-element vector.
250 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000251 EVT IntermediateVT;
252 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000253 unsigned NumIntermediates;
254 unsigned NumRegs =
255 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
256 NumIntermediates, RegisterVT);
257 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
258 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000259 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000260 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000261 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000262
Chris Lattner05bcb482010-08-24 23:20:40 +0000263 // Assemble the parts into intermediate operands.
264 SmallVector<SDValue, 8> Ops(NumIntermediates);
265 if (NumIntermediates == NumParts) {
266 // If the register was not expanded, truncate or copy the value,
267 // as appropriate.
268 for (unsigned i = 0; i != NumParts; ++i)
269 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000270 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000271 } else if (NumParts > 0) {
272 // If the intermediate type was expanded, build the intermediate
273 // operands from the parts.
274 assert(NumParts % NumIntermediates == 0 &&
275 "Must expand into a divisible number of parts!");
276 unsigned Factor = NumParts / NumIntermediates;
277 for (unsigned i = 0; i != NumIntermediates; ++i)
278 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000279 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000280 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000281
Chris Lattner05bcb482010-08-24 23:20:40 +0000282 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
283 // intermediate operands.
Craig Topper48d114b2014-04-26 18:35:24 +0000284 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
285 : ISD::BUILD_VECTOR,
286 DL, ValueVT, Ops);
Chris Lattner05bcb482010-08-24 23:20:40 +0000287 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000288
Chris Lattner05bcb482010-08-24 23:20:40 +0000289 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000290 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000291
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000292 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000293 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000294
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000295 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000296 // If the element type of the source/dest vectors are the same, but the
297 // parts vector has more elements than the value vector, then we have a
298 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
299 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000300 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
301 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000302 "Cannot narrow, it would be a lossy transformation");
303 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000304 DAG.getConstant(0, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000305 }
306
Chris Lattner75ff0532010-08-25 22:49:25 +0000307 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000308 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000309 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
310
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000311 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000312 "Cannot handle this kind of promotion");
313 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000314 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000315 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
316 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000317
Chris Lattner75ff0532010-08-25 22:49:25 +0000318 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000319
Eric Christopher690030c2011-06-01 19:55:10 +0000320 // Trivial bitcast if the types are the same size and the destination
321 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000322 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000323 TLI.isTypeLegal(ValueVT))
324 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000325
Nadav Rotem083837e2011-06-12 14:49:38 +0000326 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000327 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000328 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
329 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000330 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000331 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000332
333 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000334 ValueVT.getVectorElementType() != PartEVT) {
335 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000336 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
337 DL, ValueVT.getScalarType(), Val);
338 }
339
Chris Lattner05bcb482010-08-24 23:20:40 +0000340 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
341}
342
Andrew Trickef9de2a2013-05-25 02:42:55 +0000343static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000344 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000345 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000346
Dan Gohman575fad32008-09-03 16:12:24 +0000347/// getCopyToParts - Create a series of nodes that contain the specified value
348/// split into legal parts. If the parts contain more bits than Val, then, for
349/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000350static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000351 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000352 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000353 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000354 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000355
Chris Lattner96a77eb2010-08-24 23:10:06 +0000356 // Handle the vector case separately.
357 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000358 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000359
Chris Lattner96a77eb2010-08-24 23:10:06 +0000360 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000361 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000362 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000363 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
364
Chris Lattner96a77eb2010-08-24 23:10:06 +0000365 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000366 return;
367
Chris Lattner96a77eb2010-08-24 23:10:06 +0000368 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000369 EVT PartEVT = PartVT;
370 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000371 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000372 Parts[0] = Val;
373 return;
374 }
375
Chris Lattner96a77eb2010-08-24 23:10:06 +0000376 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
377 // If the parts cover more bits than the value has, promote the value.
378 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
379 assert(NumParts == 1 && "Do not know what to promote to!");
380 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
381 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000382 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
383 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000384 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000385 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
386 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000387 if (PartVT == MVT::x86mmx)
388 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000389 }
390 } else if (PartBits == ValueVT.getSizeInBits()) {
391 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000392 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000393 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000394 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
395 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000396 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
397 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000398 "Unknown mismatch!");
399 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
400 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000401 if (PartVT == MVT::x86mmx)
402 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000403 }
404
405 // The value may have changed - recompute ValueVT.
406 ValueVT = Val.getValueType();
407 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
408 "Failed to tile the value with PartVT!");
409
410 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000411 if (PartEVT != ValueVT)
412 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
413 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000414
Chris Lattner96a77eb2010-08-24 23:10:06 +0000415 Parts[0] = Val;
416 return;
417 }
418
419 // Expand the value into multiple parts.
420 if (NumParts & (NumParts - 1)) {
421 // The number of parts is not a power of 2. Split off and copy the tail.
422 assert(PartVT.isInteger() && ValueVT.isInteger() &&
423 "Do not know what to expand to!");
424 unsigned RoundParts = 1 << Log2_32(NumParts);
425 unsigned RoundBits = RoundParts * PartBits;
426 unsigned OddParts = NumParts - RoundParts;
427 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
428 DAG.getIntPtrConstant(RoundBits));
Bill Wendling5def8912012-09-26 06:16:18 +0000429 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000430
431 if (TLI.isBigEndian())
432 // The odd parts were reversed by getCopyToParts - unreverse them.
433 std::reverse(Parts + RoundParts, Parts + NumParts);
434
435 NumParts = RoundParts;
436 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
437 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
438 }
439
440 // The number of parts is a power of 2. Repeatedly bisect the value using
441 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000442 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000443 EVT::getIntegerVT(*DAG.getContext(),
444 ValueVT.getSizeInBits()),
445 Val);
446
447 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
448 for (unsigned i = 0; i < NumParts; i += StepSize) {
449 unsigned ThisBits = StepSize * PartBits / 2;
450 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
451 SDValue &Part0 = Parts[i];
452 SDValue &Part1 = Parts[i+StepSize/2];
453
454 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
455 ThisVT, Part0, DAG.getIntPtrConstant(1));
456 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
457 ThisVT, Part0, DAG.getIntPtrConstant(0));
458
459 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000460 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
461 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000462 }
463 }
464 }
465
466 if (TLI.isBigEndian())
467 std::reverse(Parts, Parts + OrigNumParts);
468}
469
470
471/// getCopyToPartsVector - Create a series of nodes that contain the specified
472/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000473static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000474 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000475 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000476 EVT ValueVT = Val.getValueType();
477 assert(ValueVT.isVector() && "Not a vector");
478 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000479
Chris Lattner96a77eb2010-08-24 23:10:06 +0000480 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000481 EVT PartEVT = PartVT;
482 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000483 // Nothing to do.
484 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
485 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000486 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000487 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000488 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
489 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000490 EVT ElementVT = PartVT.getVectorElementType();
491 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
492 // undef elements.
493 SmallVector<SDValue, 16> Ops;
494 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
495 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000496 ElementVT, Val, DAG.getConstant(i,
497 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000498
Chris Lattner75ff0532010-08-25 22:49:25 +0000499 for (unsigned i = ValueVT.getVectorNumElements(),
500 e = PartVT.getVectorNumElements(); i != e; ++i)
501 Ops.push_back(DAG.getUNDEF(ElementVT));
502
Craig Topper48d114b2014-04-26 18:35:24 +0000503 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattner75ff0532010-08-25 22:49:25 +0000504
505 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000506
Chris Lattner75ff0532010-08-25 22:49:25 +0000507 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
508 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000509 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000510 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000511 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000512 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000513
514 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000515 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000516 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
517 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000518 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000519 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000520 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000521 "Only trivial vector-to-scalar conversions should get here!");
522 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000523 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000524
525 bool Smaller = ValueVT.bitsLE(PartVT);
526 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
527 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000528 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000529
Chris Lattner96a77eb2010-08-24 23:10:06 +0000530 Parts[0] = Val;
531 return;
532 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000533
Dan Gohman575fad32008-09-03 16:12:24 +0000534 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000535 EVT IntermediateVT;
536 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000537 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000538 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000539 IntermediateVT,
540 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000541 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000542
Dan Gohman575fad32008-09-03 16:12:24 +0000543 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
544 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000545 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000546
Dan Gohman575fad32008-09-03 16:12:24 +0000547 // Split the vector into intermediate operands.
548 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000549 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000550 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000551 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000552 IntermediateVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000553 DAG.getConstant(i * (NumElements / NumIntermediates),
554 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000555 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000556 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000557 IntermediateVT, Val,
558 DAG.getConstant(i, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000559 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000560
Dan Gohman575fad32008-09-03 16:12:24 +0000561 // Split the intermediate operands into legal parts.
562 if (NumParts == NumIntermediates) {
563 // If the register was not expanded, promote or copy the value,
564 // as appropriate.
565 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000566 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000567 } else if (NumParts > 0) {
568 // If the intermediate type was expanded, split each the value into
569 // legal parts.
Michael Ilsemanaddddc42014-12-15 18:48:43 +0000570 assert(NumIntermediates != 0 && "division by zero");
Dan Gohman575fad32008-09-03 16:12:24 +0000571 assert(NumParts % NumIntermediates == 0 &&
572 "Must expand into a divisible number of parts!");
573 unsigned Factor = NumParts / NumIntermediates;
574 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000575 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000576 }
577}
578
Dan Gohman4db93c92010-05-29 17:53:24 +0000579namespace {
580 /// RegsForValue - This struct represents the registers (physical or virtual)
581 /// that a particular set of values is assigned, and the type information
582 /// about the value. The most common situation is to represent one value at a
583 /// time, but struct or array values are handled element-wise as multiple
584 /// values. The splitting of aggregates is performed recursively, so that we
585 /// never have aggregate-typed registers. The values at this point do not
586 /// necessarily have legal types, so each value may require one or more
587 /// registers of some legal type.
588 ///
589 struct RegsForValue {
590 /// ValueVTs - The value types of the values, which may not be legal, and
591 /// may need be promoted or synthesized from one or more registers.
592 ///
593 SmallVector<EVT, 4> ValueVTs;
594
595 /// RegVTs - The value types of the registers. This is the same size as
596 /// ValueVTs and it records, for each value, what the type of the assigned
597 /// register or registers are. (Individual values are never synthesized
598 /// from more than one type of register.)
599 ///
600 /// With virtual registers, the contents of RegVTs is redundant with TLI's
601 /// getRegisterType member function, however when with physical registers
602 /// it is necessary to have a separate record of the types.
603 ///
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000604 SmallVector<MVT, 4> RegVTs;
Dan Gohman4db93c92010-05-29 17:53:24 +0000605
606 /// Regs - This list holds the registers assigned to the values.
607 /// Each legal or promoted value requires one register, and each
608 /// expanded value requires multiple registers.
609 ///
610 SmallVector<unsigned, 4> Regs;
611
612 RegsForValue() {}
613
614 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000615 MVT regvt, EVT valuevt)
Dan Gohman4db93c92010-05-29 17:53:24 +0000616 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
617
Dan Gohman4db93c92010-05-29 17:53:24 +0000618 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattner229907c2011-07-18 04:54:35 +0000619 unsigned Reg, Type *Ty) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000620 ComputeValueVTs(tli, Ty, ValueVTs);
621
622 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
623 EVT ValueVT = ValueVTs[Value];
624 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000625 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman4db93c92010-05-29 17:53:24 +0000626 for (unsigned i = 0; i != NumRegs; ++i)
627 Regs.push_back(Reg + i);
628 RegVTs.push_back(RegisterVT);
629 Reg += NumRegs;
630 }
631 }
632
Dan Gohman4db93c92010-05-29 17:53:24 +0000633 /// append - Add the specified values to this one.
634 void append(const RegsForValue &RHS) {
635 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
636 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
637 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
638 }
639
640 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
641 /// this value and returns the result as a ValueVTs value. This uses
642 /// Chain/Flag as the input and updates them for the output Chain/Flag.
643 /// If the Flag pointer is NULL, no flag is used.
644 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000645 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000646 SDValue &Chain, SDValue *Flag,
Craig Topperc0196b12014-04-14 00:51:57 +0000647 const Value *V = nullptr) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000648
649 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
650 /// specified value into the registers specified by this object. This uses
651 /// Chain/Flag as the input and updates them for the output Chain/Flag.
652 /// If the Flag pointer is NULL, no flag is used.
Jiangning Liuffbc6902014-09-19 05:30:35 +0000653 void
654 getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl, SDValue &Chain,
655 SDValue *Flag, const Value *V,
656 ISD::NodeType PreferredExtendType = ISD::ANY_EXTEND) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000657
658 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
659 /// operand list. This adds the code marker, matching input operand index
660 /// (if applicable), and includes the number of values added into it.
661 void AddInlineAsmOperands(unsigned Kind,
662 bool HasMatching, unsigned MatchingIdx,
663 SelectionDAG &DAG,
664 std::vector<SDValue> &Ops) const;
665 };
666}
667
668/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
669/// this value and returns the result as a ValueVT value. This uses
670/// Chain/Flag as the input and updates them for the output Chain/Flag.
671/// If the Flag pointer is NULL, no flag is used.
672SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
673 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000674 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000675 SDValue &Chain, SDValue *Flag,
676 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000677 // A Value with type {} or [0 x %t] needs no registers.
678 if (ValueVTs.empty())
679 return SDValue();
680
Dan Gohman4db93c92010-05-29 17:53:24 +0000681 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
682
683 // Assemble the legal parts into the final values.
684 SmallVector<SDValue, 4> Values(ValueVTs.size());
685 SmallVector<SDValue, 8> Parts;
686 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
687 // Copy the legal parts from the registers.
688 EVT ValueVT = ValueVTs[Value];
689 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000690 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000691
692 Parts.resize(NumRegs);
693 for (unsigned i = 0; i != NumRegs; ++i) {
694 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000695 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000696 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
697 } else {
698 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
699 *Flag = P.getValue(2);
700 }
701
702 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000703 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000704
705 // If the source register was virtual and if we know something about it,
706 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000707 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000708 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000709 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000710
711 const FunctionLoweringInfo::LiveOutInfo *LOI =
712 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
713 if (!LOI)
714 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000715
Chris Lattnercb404362010-12-13 01:11:17 +0000716 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000717 unsigned NumSignBits = LOI->NumSignBits;
718 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000719
Quentin Colombetb51a6862013-06-18 20:14:39 +0000720 if (NumZeroBits == RegSize) {
721 // The current value is a zero.
722 // Explicitly express that as it would be easier for
723 // optimizations to kick in.
724 Parts[i] = DAG.getConstant(0, RegisterVT);
725 continue;
726 }
727
Chris Lattnercb404362010-12-13 01:11:17 +0000728 // FIXME: We capture more information than the dag can represent. For
729 // now, just use the tightest assertzext/assertsext possible.
730 bool isSExt = true;
731 EVT FromVT(MVT::Other);
732 if (NumSignBits == RegSize)
733 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
734 else if (NumZeroBits >= RegSize-1)
735 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
736 else if (NumSignBits > RegSize-8)
737 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
738 else if (NumZeroBits >= RegSize-8)
739 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
740 else if (NumSignBits > RegSize-16)
741 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
742 else if (NumZeroBits >= RegSize-16)
743 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
744 else if (NumSignBits > RegSize-32)
745 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
746 else if (NumZeroBits >= RegSize-32)
747 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
748 else
749 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000750
Chris Lattnercb404362010-12-13 01:11:17 +0000751 // Add an assertion node.
752 assert(FromVT != MVT::Other);
753 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
754 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000755 }
756
757 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000758 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000759 Part += NumRegs;
760 Parts.clear();
761 }
762
Craig Topper48d114b2014-04-26 18:35:24 +0000763 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman4db93c92010-05-29 17:53:24 +0000764}
765
766/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
767/// specified value into the registers specified by this object. This uses
768/// Chain/Flag as the input and updates them for the output Chain/Flag.
769/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000770void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Jiangning Liuffbc6902014-09-19 05:30:35 +0000771 SDValue &Chain, SDValue *Flag, const Value *V,
772 ISD::NodeType PreferredExtendType) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000773 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Jiangning Liuffbc6902014-09-19 05:30:35 +0000774 ISD::NodeType ExtendKind = PreferredExtendType;
Dan Gohman4db93c92010-05-29 17:53:24 +0000775
776 // Get the list of the values's legal parts.
777 unsigned NumRegs = Regs.size();
778 SmallVector<SDValue, 8> Parts(NumRegs);
779 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
780 EVT ValueVT = ValueVTs[Value];
781 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000782 MVT RegisterVT = RegVTs[Value];
Jiangning Liuffbc6902014-09-19 05:30:35 +0000783
784 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
785 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000786
Chris Lattner05bcb482010-08-24 23:20:40 +0000787 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000788 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000789 Part += NumParts;
790 }
791
792 // Copy the parts into the registers.
793 SmallVector<SDValue, 8> Chains(NumRegs);
794 for (unsigned i = 0; i != NumRegs; ++i) {
795 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000796 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000797 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
798 } else {
799 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
800 *Flag = Part.getValue(1);
801 }
802
803 Chains[i] = Part.getValue(0);
804 }
805
806 if (NumRegs == 1 || Flag)
807 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
808 // flagged to it. That is the CopyToReg nodes and the user are considered
809 // a single scheduling unit. If we create a TokenFactor and return it as
810 // chain, then the TokenFactor is both a predecessor (operand) of the
811 // user as well as a successor (the TF operands are flagged to the user).
812 // c1, f1 = CopyToReg
813 // c2, f2 = CopyToReg
814 // c3 = TokenFactor c1, c2
815 // ...
816 // = op c3, ..., f2
817 Chain = Chains[NumRegs-1];
818 else
Craig Topper48d114b2014-04-26 18:35:24 +0000819 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman4db93c92010-05-29 17:53:24 +0000820}
821
822/// AddInlineAsmOperands - Add this value to the specified inlineasm node
823/// operand list. This adds the code marker and includes the number of
824/// values added into it.
825void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
826 unsigned MatchingIdx,
827 SelectionDAG &DAG,
828 std::vector<SDValue> &Ops) const {
829 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
830
831 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
832 if (HasMatching)
833 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000834 else if (!Regs.empty() &&
835 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
836 // Put the register class of the virtual registers in the flag word. That
837 // way, later passes can recompute register class constraints for inline
838 // assembly as well as normal instructions.
839 // Don't do this for tied operands that can use the regclass information
840 // from the def.
841 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
842 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
843 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
844 }
845
Dan Gohman4db93c92010-05-29 17:53:24 +0000846 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
847 Ops.push_back(Res);
848
Reid Kleckneree088972013-12-10 18:27:32 +0000849 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000850 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
851 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000852 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000853 for (unsigned i = 0; i != NumRegs; ++i) {
854 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000855 unsigned TheReg = Regs[Reg++];
856 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
857
Reid Kleckneree088972013-12-10 18:27:32 +0000858 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000859 // If we clobbered the stack pointer, MFI should know about it.
860 assert(DAG.getMachineFunction().getFrameInfo()->
861 hasInlineAsmWithSPAdjust());
Reid Kleckneree088972013-12-10 18:27:32 +0000862 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000863 }
864 }
865}
Dan Gohman575fad32008-09-03 16:12:24 +0000866
Owen Andersonbb15fec2011-12-08 22:15:21 +0000867void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
868 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000869 AA = &aa;
870 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000871 LibInfo = li;
Eric Christopher8b770652015-01-26 19:03:15 +0000872 DL = DAG.getTarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000873 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000874 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000875}
876
Dan Gohmanf5cca352010-04-14 18:24:06 +0000877/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000878/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000879/// for a new block. This doesn't clear out information about
880/// additional blocks that are needed to complete switch lowering
881/// or PHI node updating; that information is cleared out as it is
882/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000883void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000884 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000885 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000886 PendingLoads.clear();
887 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000888 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000889 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000890 SDNodeOrder = LowestSDNodeOrder;
Philip Reames1a1bdb22014-12-02 18:50:36 +0000891 StatepointLowering.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000892}
893
Devang Patel799288382011-05-23 17:44:13 +0000894/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000895/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000896/// information that is dangling in a basic block can be properly
897/// resolved in a different basic block. This allows the
898/// SelectionDAG to resolve dangling debug information attached
899/// to PHI nodes.
900void SelectionDAGBuilder::clearDanglingDebugInfo() {
901 DanglingDebugInfoMap.clear();
902}
903
Dan Gohman575fad32008-09-03 16:12:24 +0000904/// getRoot - Return the current virtual root of the Selection DAG,
905/// flushing any PendingLoad items. This must be done before emitting
906/// a store or any other node that may need to be ordered after any
907/// prior load instructions.
908///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000909SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000910 if (PendingLoads.empty())
911 return DAG.getRoot();
912
913 if (PendingLoads.size() == 1) {
914 SDValue Root = PendingLoads[0];
915 DAG.setRoot(Root);
916 PendingLoads.clear();
917 return Root;
918 }
919
920 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000921 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000922 PendingLoads);
Dan Gohman575fad32008-09-03 16:12:24 +0000923 PendingLoads.clear();
924 DAG.setRoot(Root);
925 return Root;
926}
927
928/// getControlRoot - Similar to getRoot, but instead of flushing all the
929/// PendingLoad items, flush all the PendingExports items. It is necessary
930/// to do this before emitting a terminator instruction.
931///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000932SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000933 SDValue Root = DAG.getRoot();
934
935 if (PendingExports.empty())
936 return Root;
937
938 // Turn all of the CopyToReg chains into one factored node.
939 if (Root.getOpcode() != ISD::EntryToken) {
940 unsigned i = 0, e = PendingExports.size();
941 for (; i != e; ++i) {
942 assert(PendingExports[i].getNode()->getNumOperands() > 1);
943 if (PendingExports[i].getNode()->getOperand(0) == Root)
944 break; // Don't add the root if we already indirectly depend on it.
945 }
946
947 if (i == e)
948 PendingExports.push_back(Root);
949 }
950
Andrew Trickef9de2a2013-05-25 02:42:55 +0000951 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000952 PendingExports);
Dan Gohman575fad32008-09-03 16:12:24 +0000953 PendingExports.clear();
954 DAG.setRoot(Root);
955 return Root;
956}
957
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000958void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000959 // Set up outgoing PHI node register values before emitting the terminator.
960 if (isa<TerminatorInst>(&I))
961 HandlePHINodesInSuccessorBlocks(I.getParent());
962
Andrew Tricke2431c62013-05-25 03:08:10 +0000963 ++SDNodeOrder;
964
Andrew Trick175143b2013-05-25 02:20:36 +0000965 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000966
Dan Gohman575fad32008-09-03 16:12:24 +0000967 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000968
Dan Gohman950fe782010-04-20 15:03:56 +0000969 if (!isa<TerminatorInst>(&I) && !HasTailCall)
970 CopyToExportRegsIfNeeded(&I);
971
Craig Topperc0196b12014-04-14 00:51:57 +0000972 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000973}
974
Dan Gohmanf41ad472010-04-20 15:00:41 +0000975void SelectionDAGBuilder::visitPHI(const PHINode &) {
976 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
977}
978
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000979void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000980 // Note: this doesn't use InstVisitor, because it has to work with
981 // ConstantExpr's in addition to instructions.
982 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000983 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000984 // Build the switch statement using the Instruction.def file.
985#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000986 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000987#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000988 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000989}
Dan Gohman575fad32008-09-03 16:12:24 +0000990
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000991// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
992// generate the debug data structures now that we've seen its definition.
993void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
994 SDValue Val) {
995 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000996 if (DDI.getDI()) {
997 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000998 DebugLoc dl = DDI.getdl();
999 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patelb12ff592010-08-26 23:35:15 +00001000 MDNode *Variable = DI->getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001001 MDNode *Expr = DI->getExpression();
Devang Patelb12ff592010-08-26 23:35:15 +00001002 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +00001003 // A dbg.value for an alloca is always indirect.
1004 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001005 SDDbgValue *SDV;
1006 if (Val.getNode()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001007 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, Offset, IsIndirect,
1008 Val)) {
1009 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(),
1010 IsIndirect, Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001011 DAG.AddDbgValue(SDV, Val.getNode(), false);
1012 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00001013 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +00001014 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001015 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1016 }
1017}
1018
Igor Laevsky85f7f722015-03-10 16:26:48 +00001019/// getCopyFromRegs - If there was virtual register allocated for the value V
1020/// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
1021SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
1022 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1023 SDValue res;
1024
1025 if (It != FuncInfo.ValueMap.end()) {
1026 unsigned InReg = It->second;
1027 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), InReg,
1028 Ty);
1029 SDValue Chain = DAG.getEntryNode();
1030 res = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
1031 resolveDanglingDebugInfo(V, res);
1032 }
1033
1034 return res;
1035}
1036
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00001037/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001038SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +00001039 // If we already have an SDValue for this value, use it. It's important
1040 // to do this first, so that we don't create a CopyFromReg if we already
1041 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +00001042 SDValue &N = NodeMap[V];
1043 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001044
Dan Gohmand4322232010-07-01 01:59:43 +00001045 // If there's a virtual register allocated and initialized for this
1046 // value, use it.
Igor Laevsky85f7f722015-03-10 16:26:48 +00001047 SDValue copyFromReg = getCopyFromRegs(V, V->getType());
1048 if (copyFromReg.getNode()) {
1049 return copyFromReg;
Dan Gohmand4322232010-07-01 01:59:43 +00001050 }
1051
1052 // Otherwise create a new SDValue and remember it.
1053 SDValue Val = getValueImpl(V);
1054 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001055 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001056 return Val;
1057}
1058
1059/// getNonRegisterValue - Return an SDValue for the given Value, but
1060/// don't look in FuncInfo.ValueMap for a virtual register.
1061SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1062 // If we already have an SDValue for this value, use it.
1063 SDValue &N = NodeMap[V];
1064 if (N.getNode()) return N;
1065
1066 // Otherwise create a new SDValue and remember it.
1067 SDValue Val = getValueImpl(V);
1068 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001069 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001070 return Val;
1071}
1072
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001073/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001074/// Create an SDValue for the given value.
1075SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Eric Christopher58a24612014-10-08 09:50:54 +00001076 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001077
Dan Gohman8422e572010-04-17 15:32:28 +00001078 if (const Constant *C = dyn_cast<Constant>(V)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001079 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001080
Dan Gohman8422e572010-04-17 15:32:28 +00001081 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001082 return DAG.getConstant(*CI, VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001083
Dan Gohman8422e572010-04-17 15:32:28 +00001084 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001085 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001086
Matt Arsenault19231e62013-11-16 20:24:41 +00001087 if (isa<ConstantPointerNull>(C)) {
1088 unsigned AS = V->getType()->getPointerAddressSpace();
Eric Christopher58a24612014-10-08 09:50:54 +00001089 return DAG.getConstant(0, TLI.getPointerTy(AS));
Matt Arsenault19231e62013-11-16 20:24:41 +00001090 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001091
Dan Gohman8422e572010-04-17 15:32:28 +00001092 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001093 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001094
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001095 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001096 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001097
Dan Gohman8422e572010-04-17 15:32:28 +00001098 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001099 visit(CE->getOpcode(), *CE);
1100 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001101 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001102 return N1;
1103 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001104
Dan Gohman575fad32008-09-03 16:12:24 +00001105 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1106 SmallVector<SDValue, 4> Constants;
1107 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1108 OI != OE; ++OI) {
1109 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001110 // If the operand is an empty aggregate, there are no values.
1111 if (!Val) continue;
1112 // Add each leaf value from the operand to the Constants list
1113 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001114 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1115 Constants.push_back(SDValue(Val, i));
1116 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001117
Craig Topper64941d92014-04-27 19:20:57 +00001118 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001119 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001120
Chris Lattner00245f42012-01-24 13:41:11 +00001121 if (const ConstantDataSequential *CDS =
1122 dyn_cast<ConstantDataSequential>(C)) {
1123 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001124 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001125 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1126 // Add each leaf value from the operand to the Constants list
1127 // to form a flattened list of all the values.
1128 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1129 Ops.push_back(SDValue(Val, i));
1130 }
1131
1132 if (isa<ArrayType>(CDS->getType()))
Craig Topper64941d92014-04-27 19:20:57 +00001133 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001134 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001135 VT, Ops);
Chris Lattner00245f42012-01-24 13:41:11 +00001136 }
Dan Gohman575fad32008-09-03 16:12:24 +00001137
Duncan Sands19d0b472010-02-16 11:11:14 +00001138 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001139 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1140 "Unknown struct or array constant!");
1141
Owen Anderson53aa7a92009-08-10 22:56:29 +00001142 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001143 ComputeValueVTs(TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001144 unsigned NumElts = ValueVTs.size();
1145 if (NumElts == 0)
1146 return SDValue(); // empty struct
1147 SmallVector<SDValue, 4> Constants(NumElts);
1148 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001149 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001150 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001151 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001152 else if (EltVT.isFloatingPoint())
1153 Constants[i] = DAG.getConstantFP(0, EltVT);
1154 else
1155 Constants[i] = DAG.getConstant(0, EltVT);
1156 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001157
Craig Topper64941d92014-04-27 19:20:57 +00001158 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001159 }
1160
Dan Gohman8422e572010-04-17 15:32:28 +00001161 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001162 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001163
Chris Lattner229907c2011-07-18 04:54:35 +00001164 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001165 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001166
Dan Gohman575fad32008-09-03 16:12:24 +00001167 // Now that we know the number and type of the elements, get that number of
1168 // elements into the Ops array based on what kind of constant it is.
1169 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001170 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001171 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001172 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001173 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001174 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Eric Christopher58a24612014-10-08 09:50:54 +00001175 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001176
1177 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001178 if (EltVT.isFloatingPoint())
Dan Gohman575fad32008-09-03 16:12:24 +00001179 Op = DAG.getConstantFP(0, EltVT);
1180 else
1181 Op = DAG.getConstant(0, EltVT);
1182 Ops.assign(NumElements, Op);
1183 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001184
Dan Gohman575fad32008-09-03 16:12:24 +00001185 // Create a BUILD_VECTOR node.
Craig Topper48d114b2014-04-26 18:35:24 +00001186 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00001187 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001188
Dan Gohman575fad32008-09-03 16:12:24 +00001189 // If this is a static alloca, generate it as the frameindex instead of
1190 // computation.
1191 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1192 DenseMap<const AllocaInst*, int>::iterator SI =
1193 FuncInfo.StaticAllocaMap.find(AI);
1194 if (SI != FuncInfo.StaticAllocaMap.end())
Eric Christopher58a24612014-10-08 09:50:54 +00001195 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001196 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001197
Dan Gohmand4322232010-07-01 01:59:43 +00001198 // If this is an instruction which fast-isel has deferred, select it now.
1199 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001200 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Eric Christopher58a24612014-10-08 09:50:54 +00001201 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001202 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001203 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001204 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001205
Dan Gohmand4322232010-07-01 01:59:43 +00001206 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001207}
1208
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001209void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00001210 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001211 SDValue Chain = getControlRoot();
1212 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001213 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001214
Dan Gohmand16aa542010-05-29 17:03:36 +00001215 if (!FuncInfo.CanLowerReturn) {
1216 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001217 const Function *F = I.getParent()->getParent();
1218
1219 // Emit a store of the return value through the virtual register.
1220 // Leave Outs empty so that LowerReturn won't try to load return
1221 // registers the usual way.
1222 SmallVector<EVT, 1> PtrValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001223 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001224 PtrValueVTs);
1225
1226 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1227 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001228
Owen Anderson53aa7a92009-08-10 22:56:29 +00001229 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001230 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00001231 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001232 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001233
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001234 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001235 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001236 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001237 RetPtr.getValueType(), RetPtr,
1238 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001239 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001240 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001241 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001242 // FIXME: better loc info would be nice.
1243 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001244 }
1245
Andrew Trickef9de2a2013-05-25 02:42:55 +00001246 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001247 MVT::Other, Chains);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001248 } else if (I.getNumOperands() != 0) {
1249 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001250 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001251 unsigned NumValues = ValueVTs.size();
1252 if (NumValues) {
1253 SDValue RetOp = getValue(I.getOperand(0));
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001254
1255 const Function *F = I.getParent()->getParent();
1256
1257 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1258 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1259 Attribute::SExt))
1260 ExtendKind = ISD::SIGN_EXTEND;
1261 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1262 Attribute::ZExt))
1263 ExtendKind = ISD::ZERO_EXTEND;
1264
1265 LLVMContext &Context = F->getContext();
1266 bool RetInReg = F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1267 Attribute::InReg);
1268
1269 for (unsigned j = 0; j != NumValues; ++j) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001270 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001271
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001272 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001273 VT = TLI.getTypeForExtArgOrReturn(Context, VT, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001274
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001275 unsigned NumParts = TLI.getNumRegisters(Context, VT);
1276 MVT PartVT = TLI.getRegisterType(Context, VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001277 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001278 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001279 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001280 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001281
1282 // 'inreg' on function refers to return value
1283 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001284 if (RetInReg)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001285 Flags.setInReg();
1286
1287 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001288 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001289 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001290 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001291 Flags.setZExt();
1292
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001293 for (unsigned i = 0; i < NumParts; ++i) {
1294 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001295 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001296 OutVals.push_back(Parts[i]);
1297 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001298 }
Dan Gohman575fad32008-09-03 16:12:24 +00001299 }
1300 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001301
1302 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001303 CallingConv::ID CallConv =
1304 DAG.getMachineFunction().getFunction()->getCallingConv();
Eric Christopher58a24612014-10-08 09:50:54 +00001305 Chain = DAG.getTargetLoweringInfo().LowerReturn(
Eric Christopherd9134482014-08-04 21:25:23 +00001306 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001307
1308 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001309 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001310 "LowerReturn didn't return a valid chain!");
1311
1312 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001313 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001314}
1315
Dan Gohman9478c3f2009-04-23 23:13:24 +00001316/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1317/// created for it, emit nodes to copy the value into the virtual
1318/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001319void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001320 // Skip empty types
1321 if (V->getType()->isEmptyTy())
1322 return;
1323
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001324 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1325 if (VMI != FuncInfo.ValueMap.end()) {
1326 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1327 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001328 }
1329}
1330
Dan Gohman575fad32008-09-03 16:12:24 +00001331/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1332/// the current basic block, add it to ValueMap now so that we'll get a
1333/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001334void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001335 // No need to export constants.
1336 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001337
Dan Gohman575fad32008-09-03 16:12:24 +00001338 // Already exported?
1339 if (FuncInfo.isExportedInst(V)) return;
1340
1341 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1342 CopyValueToVirtualRegister(V, Reg);
1343}
1344
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001345bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001346 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001347 // The operands of the setcc have to be in this block. We don't know
1348 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001349 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001350 // Can export from current BB.
1351 if (VI->getParent() == FromBB)
1352 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001353
Dan Gohman575fad32008-09-03 16:12:24 +00001354 // Is already exported, noop.
1355 return FuncInfo.isExportedInst(V);
1356 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001357
Dan Gohman575fad32008-09-03 16:12:24 +00001358 // If this is an argument, we can export it if the BB is the entry block or
1359 // if it is already exported.
1360 if (isa<Argument>(V)) {
1361 if (FromBB == &FromBB->getParent()->getEntryBlock())
1362 return true;
1363
1364 // Otherwise, can only export this if it is already exported.
1365 return FuncInfo.isExportedInst(V);
1366 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001367
Dan Gohman575fad32008-09-03 16:12:24 +00001368 // Otherwise, constants can always be exported.
1369 return true;
1370}
1371
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001372/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001373uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1374 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001375 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1376 if (!BPI)
1377 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001378 const BasicBlock *SrcBB = Src->getBasicBlock();
1379 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001380 return BPI->getEdgeWeight(SrcBB, DstBB);
1381}
1382
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001383void SelectionDAGBuilder::
1384addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1385 uint32_t Weight /* = 0 */) {
1386 if (!Weight)
1387 Weight = getEdgeWeight(Src, Dst);
1388 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001389}
1390
1391
Dan Gohman575fad32008-09-03 16:12:24 +00001392static bool InBlock(const Value *V, const BasicBlock *BB) {
1393 if (const Instruction *I = dyn_cast<Instruction>(V))
1394 return I->getParent() == BB;
1395 return true;
1396}
1397
Dan Gohmand01ddb52008-10-17 21:16:08 +00001398/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1399/// This function emits a branch and is used at the leaves of an OR or an
1400/// AND operator tree.
1401///
1402void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001403SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001404 MachineBasicBlock *TBB,
1405 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001406 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001407 MachineBasicBlock *SwitchBB,
1408 uint32_t TWeight,
1409 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001410 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001411
Dan Gohmand01ddb52008-10-17 21:16:08 +00001412 // If the leaf of the tree is a comparison, merge the condition into
1413 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001414 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001415 // The operands of the cmp have to be in this block. We don't know
1416 // how to export them from some other block. If this is the first block
1417 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001418 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001419 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1420 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001421 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001422 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001423 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001424 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001425 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001426 if (TM.Options.NoNaNsFPMath)
1427 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001428 } else {
Michael Ilsemanaddddc42014-12-15 18:48:43 +00001429 (void)Condition; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001430 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001431 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001432
Craig Topperc0196b12014-04-14 00:51:57 +00001433 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1434 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001435 SwitchCases.push_back(CB);
1436 return;
1437 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001438 }
1439
1440 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001441 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001442 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001443 SwitchCases.push_back(CB);
1444}
1445
Manman Ren4ece7452014-01-31 00:42:44 +00001446/// Scale down both weights to fit into uint32_t.
1447static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1448 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1449 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1450 NewTrue = NewTrue / Scale;
1451 NewFalse = NewFalse / Scale;
1452}
1453
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001454/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001455void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001456 MachineBasicBlock *TBB,
1457 MachineBasicBlock *FBB,
1458 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001459 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001460 unsigned Opc, uint32_t TWeight,
1461 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001462 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001463 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001464 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001465 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1466 BOp->getParent() != CurBB->getBasicBlock() ||
1467 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1468 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001469 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1470 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001471 return;
1472 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001473
Dan Gohman575fad32008-09-03 16:12:24 +00001474 // Create TmpBB after CurBB.
1475 MachineFunction::iterator BBI = CurBB;
1476 MachineFunction &MF = DAG.getMachineFunction();
1477 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1478 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001479
Dan Gohman575fad32008-09-03 16:12:24 +00001480 if (Opc == Instruction::Or) {
1481 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001482 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001483 // jmp_if_X TBB
1484 // jmp TmpBB
1485 // TmpBB:
1486 // jmp_if_Y TBB
1487 // jmp FBB
1488 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001489
Manman Ren4ece7452014-01-31 00:42:44 +00001490 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1491 // The requirement is that
1492 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1493 // = TrueProb for orignal BB.
1494 // Assuming the orignal weights are A and B, one choice is to set BB1's
1495 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1496 // assumes that
1497 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1498 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1499 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001500
Manman Ren4ece7452014-01-31 00:42:44 +00001501 uint64_t NewTrueWeight = TWeight;
1502 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1503 ScaleWeights(NewTrueWeight, NewFalseWeight);
1504 // Emit the LHS condition.
1505 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1506 NewTrueWeight, NewFalseWeight);
1507
1508 NewTrueWeight = TWeight;
1509 NewFalseWeight = 2 * (uint64_t)FWeight;
1510 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001511 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001512 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1513 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001514 } else {
1515 assert(Opc == Instruction::And && "Unknown merge op!");
1516 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001517 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001518 // jmp_if_X TmpBB
1519 // jmp FBB
1520 // TmpBB:
1521 // jmp_if_Y TBB
1522 // jmp FBB
1523 //
1524 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001525
Manman Ren4ece7452014-01-31 00:42:44 +00001526 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1527 // The requirement is that
1528 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1529 // = FalseProb for orignal BB.
1530 // Assuming the orignal weights are A and B, one choice is to set BB1's
1531 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1532 // assumes that
1533 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001534
Manman Ren4ece7452014-01-31 00:42:44 +00001535 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1536 uint64_t NewFalseWeight = FWeight;
1537 ScaleWeights(NewTrueWeight, NewFalseWeight);
1538 // Emit the LHS condition.
1539 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1540 NewTrueWeight, NewFalseWeight);
1541
1542 NewTrueWeight = 2 * (uint64_t)TWeight;
1543 NewFalseWeight = FWeight;
1544 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001545 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001546 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1547 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001548 }
1549}
1550
1551/// If the set of cases should be emitted as a series of branches, return true.
1552/// If we should emit this as a bunch of and/or'd together conditions, return
1553/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001554bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001555SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001556 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001557
Dan Gohman575fad32008-09-03 16:12:24 +00001558 // If this is two comparisons of the same values or'd or and'd together, they
1559 // will get folded into a single comparison, so don't emit two blocks.
1560 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1561 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1562 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1563 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1564 return false;
1565 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001566
Chris Lattner1eea3b02010-01-02 00:00:03 +00001567 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1568 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1569 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1570 Cases[0].CC == Cases[1].CC &&
1571 isa<Constant>(Cases[0].CmpRHS) &&
1572 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1573 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1574 return false;
1575 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1576 return false;
1577 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001578
Dan Gohman575fad32008-09-03 16:12:24 +00001579 return true;
1580}
1581
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001582void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001583 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001584
Dan Gohman575fad32008-09-03 16:12:24 +00001585 // Update machine-CFG edges.
1586 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1587
Dan Gohman575fad32008-09-03 16:12:24 +00001588 if (I.isUnconditional()) {
1589 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001590 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001591
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001592 // If this is not a fall-through branch or optimizations are switched off,
1593 // emit the branch.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001594 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001595 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001596 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001597 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001598
Dan Gohman575fad32008-09-03 16:12:24 +00001599 return;
1600 }
1601
1602 // If this condition is one of the special cases we handle, do special stuff
1603 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001604 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001605 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1606
1607 // If this is a series of conditions that are or'd or and'd together, emit
1608 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001609 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001610 // For example, instead of something like:
1611 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001612 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001613 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001614 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001615 // or C, F
1616 // jnz foo
1617 // Emit:
1618 // cmp A, B
1619 // je foo
1620 // cmp D, E
1621 // jle foo
1622 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001623 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001624 if (!DAG.getTargetLoweringInfo().isJumpExpensive() &&
Eric Christopherd9134482014-08-04 21:25:23 +00001625 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And ||
1626 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001627 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001628 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1629 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001630 // If the compares in later blocks need to use values not currently
1631 // exported from this block, export them now. This block should always
1632 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001633 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001634
Dan Gohman575fad32008-09-03 16:12:24 +00001635 // Allow some cases to be rejected.
1636 if (ShouldEmitAsBranches(SwitchCases)) {
1637 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1638 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1639 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1640 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001641
Dan Gohman575fad32008-09-03 16:12:24 +00001642 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001643 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001644 SwitchCases.erase(SwitchCases.begin());
1645 return;
1646 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001647
Dan Gohman575fad32008-09-03 16:12:24 +00001648 // Okay, we decided not to do this, remove any inserted MBB's and clear
1649 // SwitchCases.
1650 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001651 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001652
Dan Gohman575fad32008-09-03 16:12:24 +00001653 SwitchCases.clear();
1654 }
1655 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001656
Dan Gohman575fad32008-09-03 16:12:24 +00001657 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001658 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001659 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001660
Dan Gohman575fad32008-09-03 16:12:24 +00001661 // Use visitSwitchCase to actually insert the fast branch sequence for this
1662 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001663 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001664}
1665
1666/// visitSwitchCase - Emits the necessary code to represent a single node in
1667/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001668void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1669 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001670 SDValue Cond;
1671 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001672 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001673
1674 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001675 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001676 // Fold "(X == true)" to X and "(X == false)" to !X to
1677 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001678 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001679 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001680 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001681 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001682 CB.CC == ISD::SETEQ) {
Dan Gohman575fad32008-09-03 16:12:24 +00001683 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001684 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001685 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001686 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001687 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001688 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001689
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001690 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
Hans Wennborg78325432015-03-19 16:42:21 +00001691 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001692
1693 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001694 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001695
Bob Wilsone4077362013-09-09 19:14:35 +00001696 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001697 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001698 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001699 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001700 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00001701 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001702 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohman575fad32008-09-03 16:12:24 +00001703 DAG.getConstant(High-Low, VT), ISD::SETULE);
1704 }
1705 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001706
Dan Gohman575fad32008-09-03 16:12:24 +00001707 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001708 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001709 // TrueBB and FalseBB are always different unless the incoming IR is
1710 // degenerate. This only happens when running llc on weird IR.
1711 if (CB.TrueBB != CB.FalseBB)
1712 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001713
Dan Gohman575fad32008-09-03 16:12:24 +00001714 // If the lhs block is the next block, invert the condition so that we can
1715 // fall through to the lhs instead of the rhs block.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001716 if (CB.TrueBB == NextBlock(SwitchBB)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001717 std::swap(CB.TrueBB, CB.FalseBB);
1718 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001719 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001720 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001721
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001722 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001723 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001724 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001725
Evan Cheng79687dd2010-09-23 06:51:55 +00001726 // Insert the false branch. Do this even if it's a fall through branch,
1727 // this makes it easier to do DAG optimizations which require inverting
1728 // the branch condition.
1729 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1730 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001731
1732 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001733}
1734
1735/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001736void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001737 // Emit the code for the jump table
1738 assert(JT.Reg != -1U && "Should lower JT Header first!");
Eric Christopher58a24612014-10-08 09:50:54 +00001739 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001740 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001741 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001742 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001743 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001744 MVT::Other, Index.getValue(1),
1745 Table, Index);
1746 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001747}
1748
1749/// visitJumpTableHeader - This function emits necessary code to produce index
1750/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001751void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001752 JumpTableHeader &JTH,
1753 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001754 // Subtract the lowest switch case value from the value being switched on and
1755 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001756 // difference between smallest and largest cases.
1757 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001758 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001759 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001760 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001761
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001762 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001763 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001764 // can be used as an index into the jump table in a subsequent basic block.
1765 // This value may be smaller or larger than the target's pointer type, and
1766 // therefore require extension or truncating.
Eric Christopher58a24612014-10-08 09:50:54 +00001767 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1768 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI.getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001769
Eric Christopher58a24612014-10-08 09:50:54 +00001770 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001771 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001772 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001773 JT.Reg = JumpTableReg;
1774
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001775 // Emit the range check for the jump table, and branch to the default block
1776 // for the switch statement if the value being switched on exceeds the largest
1777 // case in the switch.
Eric Christopher58a24612014-10-08 09:50:54 +00001778 SDValue CMP =
1779 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
1780 Sub.getValueType()),
1781 Sub, DAG.getConstant(JTH.Last - JTH.First, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001782
Andrew Trickef9de2a2013-05-25 02:42:55 +00001783 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001784 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001785 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001786
Hans Wennborgb4db1422015-03-19 20:41:48 +00001787 // Avoid emitting unnecessary branches to the next block.
1788 if (JT.MBB != NextBlock(SwitchBB))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001789 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001790 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001791
Bill Wendlingc6b47342009-12-21 23:47:40 +00001792 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001793}
1794
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001795/// Codegen a new tail for a stack protector check ParentMBB which has had its
1796/// tail spliced into a stack protector check success bb.
1797///
1798/// For a high level explanation of how this fits into the stack protector
1799/// generation see the comment on the declaration of class
1800/// StackProtectorDescriptor.
1801void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1802 MachineBasicBlock *ParentBB) {
1803
1804 // First create the loads to the guard/stack slot for the comparison.
Eric Christopher58a24612014-10-08 09:50:54 +00001805 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1806 EVT PtrTy = TLI.getPointerTy();
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001807
1808 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1809 int FI = MFI->getStackProtectorIndex();
1810
1811 const Value *IRGuard = SPD.getGuard();
1812 SDValue GuardPtr = getValue(IRGuard);
1813 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1814
1815 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00001816 TLI.getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001817
1818 SDValue Guard;
1819
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001820 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the
1821 // guard value from the virtual register holding the value. Otherwise, emit a
1822 // volatile load to retrieve the stack guard value.
1823 unsigned GuardReg = SPD.getGuardReg();
1824
Eric Christopher58a24612014-10-08 09:50:54 +00001825 if (GuardReg && TLI.useLoadStackGuardNode())
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001826 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), GuardReg,
1827 PtrTy);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001828 else
1829 Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1830 GuardPtr, MachinePointerInfo(IRGuard, 0),
1831 true, false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001832
1833 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1834 StackSlotPtr,
1835 MachinePointerInfo::getFixedStack(FI),
1836 true, false, false, Align);
1837
1838 // Perform the comparison via a subtract/getsetcc.
1839 EVT VT = Guard.getValueType();
1840 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot);
1841
Eric Christopher58a24612014-10-08 09:50:54 +00001842 SDValue Cmp =
1843 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
1844 Sub.getValueType()),
1845 Sub, DAG.getConstant(0, VT), ISD::SETNE);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001846
1847 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1848 // branch to failure MBB.
1849 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
1850 MVT::Other, StackSlot.getOperand(0),
1851 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1852 // Otherwise branch to success MBB.
1853 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(),
1854 MVT::Other, BrCond,
1855 DAG.getBasicBlock(SPD.getSuccessMBB()));
1856
1857 DAG.setRoot(Br);
1858}
1859
1860/// Codegen the failure basic block for a stack protector check.
1861///
1862/// A failure stack protector machine basic block consists simply of a call to
1863/// __stack_chk_fail().
1864///
1865/// For a high level explanation of how this fits into the stack protector
1866/// generation see the comment on the declaration of class
1867/// StackProtectorDescriptor.
1868void
1869SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
Eric Christopher58a24612014-10-08 09:50:54 +00001870 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1871 SDValue Chain =
1872 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
1873 nullptr, 0, false, getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001874 DAG.setRoot(Chain);
1875}
1876
Dan Gohman575fad32008-09-03 16:12:24 +00001877/// visitBitTestHeader - This function emits necessary code to produce value
1878/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001879void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1880 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001881 // Subtract the minimum value
1882 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001883 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001884 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001885 DAG.getConstant(B.First, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001886
1887 // Check range
Eric Christopher58a24612014-10-08 09:50:54 +00001888 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1889 SDValue RangeCmp =
1890 DAG.getSetCC(getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(),
Matt Arsenault758659232013-05-18 00:21:46 +00001891 Sub.getValueType()),
Eric Christopher58a24612014-10-08 09:50:54 +00001892 Sub, DAG.getConstant(B.Range, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001893
Evan Chengac730dd2011-01-06 01:02:44 +00001894 // Determine the type of the test operands.
1895 bool UsePtrType = false;
Eric Christopher58a24612014-10-08 09:50:54 +00001896 if (!TLI.isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001897 UsePtrType = true;
1898 else {
1899 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001900 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001901 // Switch table case range are encoded into series of masks.
1902 // Just use pointer type, it's guaranteed to fit.
1903 UsePtrType = true;
1904 break;
1905 }
1906 }
1907 if (UsePtrType) {
Eric Christopher58a24612014-10-08 09:50:54 +00001908 VT = TLI.getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001909 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001910 }
Dan Gohman575fad32008-09-03 16:12:24 +00001911
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001912 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001913 B.Reg = FuncInfo.CreateReg(B.RegVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001914 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001915 B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001916
Dan Gohman575fad32008-09-03 16:12:24 +00001917 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1918
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001919 addSuccessorWithWeight(SwitchBB, B.Default);
1920 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001921
Andrew Trickef9de2a2013-05-25 02:42:55 +00001922 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001923 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001924 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001925
Hans Wennborgb4db1422015-03-19 20:41:48 +00001926 // Avoid emitting unnecessary branches to the next block.
1927 if (MBB != NextBlock(SwitchBB))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001928 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001929 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001930
Bill Wendlingc6b47342009-12-21 23:47:40 +00001931 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001932}
1933
1934/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001935void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1936 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001937 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001938 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001939 BitTestCase &B,
1940 MachineBasicBlock *SwitchBB) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001941 MVT VT = BB.RegVT;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001942 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001943 Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001944 SDValue Cmp;
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001945 unsigned PopCount = countPopulation(B.Mask);
Eric Christopher58a24612014-10-08 09:50:54 +00001946 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001947 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001948 // Testing for a single bit; just compare the shift count with what it
1949 // would need to be to shift a 1 bit in that position.
Eric Christopher58a24612014-10-08 09:50:54 +00001950 Cmp = DAG.getSetCC(
1951 getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1952 DAG.getConstant(countTrailingZeros(B.Mask), VT), ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001953 } else if (PopCount == BB.Range) {
1954 // There is only one zero bit in the range, test for it directly.
Eric Christopher58a24612014-10-08 09:50:54 +00001955 Cmp = DAG.getSetCC(
1956 getCurSDLoc(), TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001957 DAG.getConstant(countTrailingOnes(B.Mask), VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001958 } else {
1959 // Make desired shift
Andrew Trickef9de2a2013-05-25 02:42:55 +00001960 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT,
Evan Chengac730dd2011-01-06 01:02:44 +00001961 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001962
Dan Gohman0695e092010-06-24 02:06:24 +00001963 // Emit bit tests and jumps
Andrew Trickef9de2a2013-05-25 02:42:55 +00001964 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001965 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001966 Cmp = DAG.getSetCC(getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00001967 TLI.getSetCCResultType(*DAG.getContext(), VT), AndOp,
1968 DAG.getConstant(0, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001969 }
Dan Gohman575fad32008-09-03 16:12:24 +00001970
Manman Rencf104462012-08-24 18:14:27 +00001971 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1972 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1973 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1974 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001975
Andrew Trickef9de2a2013-05-25 02:42:55 +00001976 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001977 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001978 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001979
Hans Wennborgb4db1422015-03-19 20:41:48 +00001980 // Avoid emitting unnecessary branches to the next block.
1981 if (NextMBB != NextBlock(SwitchBB))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001982 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001983 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00001984
Bill Wendlingc6b47342009-12-21 23:47:40 +00001985 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00001986}
1987
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001988void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001989 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001990
Dan Gohman575fad32008-09-03 16:12:24 +00001991 // Retrieve successors.
1992 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1993 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1994
Gabor Greif08a4c282009-01-15 11:10:44 +00001995 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00001996 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00001997 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00001998 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00001999 else if (Fn && Fn->isIntrinsic()) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00002000 switch (Fn->getIntrinsicID()) {
2001 default:
2002 llvm_unreachable("Cannot invoke this intrinsic");
2003 case Intrinsic::donothing:
2004 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
2005 break;
2006 case Intrinsic::experimental_patchpoint_void:
2007 case Intrinsic::experimental_patchpoint_i64:
2008 visitPatchpoint(&I, LandingPad);
2009 break;
Igor Laevsky85f7f722015-03-10 16:26:48 +00002010 case Intrinsic::experimental_gc_statepoint:
2011 LowerStatepoint(ImmutableStatepoint(&I), LandingPad);
2012 break;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00002013 }
Nuno Lopesec9653b2012-06-28 22:30:12 +00002014 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00002015 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002016
2017 // If the value of the invoke is used outside of its defining block, make it
2018 // available as a virtual register.
Igor Laevsky85f7f722015-03-10 16:26:48 +00002019 // We already took care of the exported value for the statepoint instruction
2020 // during call to the LowerStatepoint.
2021 if (!isStatepoint(I)) {
2022 CopyToExportRegsIfNeeded(&I);
2023 }
Dan Gohman575fad32008-09-03 16:12:24 +00002024
2025 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00002026 addSuccessorWithWeight(InvokeMBB, Return);
2027 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002028
2029 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002030 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002031 MVT::Other, getControlRoot(),
2032 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00002033}
2034
Bill Wendlingf891bf82011-07-31 06:30:59 +00002035void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2036 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2037}
2038
Bill Wendling247fd3b2011-08-17 21:56:44 +00002039void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2040 assert(FuncInfo.MBB->isLandingPad() &&
2041 "Call to landingpad not in landing pad!");
2042
2043 MachineBasicBlock *MBB = FuncInfo.MBB;
2044 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2045 AddLandingPadInfo(LP, MMI, MBB);
2046
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002047 // If there aren't registers to copy the values into (e.g., during SjLj
2048 // exceptions), then don't bother to create these DAG nodes.
Eric Christopher58a24612014-10-08 09:50:54 +00002049 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2050 if (TLI.getExceptionPointerRegister() == 0 &&
2051 TLI.getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002052 return;
2053
Bill Wendling247fd3b2011-08-17 21:56:44 +00002054 SmallVector<EVT, 2> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002055 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002056 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002057
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002058 // Get the two live-in registers as SDValues. The physregs have already been
2059 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002060 SDValue Ops[2];
Reid Kleckner0a57f652015-01-14 01:05:27 +00002061 if (FuncInfo.ExceptionPointerVirtReg) {
2062 Ops[0] = DAG.getZExtOrTrunc(
2063 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2064 FuncInfo.ExceptionPointerVirtReg, TLI.getPointerTy()),
2065 getCurSDLoc(), ValueVTs[0]);
2066 } else {
2067 Ops[0] = DAG.getConstant(0, TLI.getPointerTy());
2068 }
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002069 Ops[1] = DAG.getZExtOrTrunc(
Eric Christopher58a24612014-10-08 09:50:54 +00002070 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2071 FuncInfo.ExceptionSelectorVirtReg, TLI.getPointerTy()),
2072 getCurSDLoc(), ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002073
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002074 // Merge into one.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002075 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002076 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002077 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002078}
2079
Reid Kleckner0a57f652015-01-14 01:05:27 +00002080unsigned
2081SelectionDAGBuilder::visitLandingPadClauseBB(GlobalValue *ClauseGV,
2082 MachineBasicBlock *LPadBB) {
2083 SDValue Chain = getControlRoot();
2084
2085 // Get the typeid that we will dispatch on later.
2086 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2087 const TargetRegisterClass *RC = TLI.getRegClassFor(TLI.getPointerTy());
2088 unsigned VReg = FuncInfo.MF->getRegInfo().createVirtualRegister(RC);
2089 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(ClauseGV);
2090 SDValue Sel = DAG.getConstant(TypeID, TLI.getPointerTy());
2091 Chain = DAG.getCopyToReg(Chain, getCurSDLoc(), VReg, Sel);
2092
2093 // Branch to the main landing pad block.
2094 MachineBasicBlock *ClauseMBB = FuncInfo.MBB;
2095 ClauseMBB->addSuccessor(LPadBB);
2096 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, Chain,
2097 DAG.getBasicBlock(LPadBB)));
2098 return VReg;
2099}
2100
Dan Gohman575fad32008-09-03 16:12:24 +00002101/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
2102/// small case ranges).
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002103bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
2104 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002105 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002106 MachineBasicBlock *Default,
2107 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002108 // Size is the number of Cases represented by this range.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002109 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohman575fad32008-09-03 16:12:24 +00002110 if (Size > 3)
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002111 return false;
2112
Dan Gohman575fad32008-09-03 16:12:24 +00002113 // Get the MachineFunction which holds the current MBB. This is used when
2114 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002115 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002116
2117 // Figure out which block is immediately after the current one.
Hans Wennborgb4db1422015-03-19 20:41:48 +00002118 MachineBasicBlock *NextMBB = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002119 MachineFunction::iterator BBI = CR.CaseBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00002120 if (++BBI != FuncInfo.MF->end())
Hans Wennborgb4db1422015-03-19 20:41:48 +00002121 NextMBB = BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002122
Manman Rencf104462012-08-24 18:14:27 +00002123 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramer24656c92010-11-22 09:45:38 +00002124 // If any two of the cases has the same destination, and if one value
Dan Gohman575fad32008-09-03 16:12:24 +00002125 // is the same as the other, but has one bit unset that the other has set,
2126 // use bit manipulation to do two compares at once. For example:
2127 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramer24656c92010-11-22 09:45:38 +00002128 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
2129 // TODO: Handle cases where CR.CaseBB != SwitchBB.
2130 if (Size == 2 && CR.CaseBB == SwitchBB) {
2131 Case &Small = *CR.Range.first;
2132 Case &Big = *(CR.Range.second-1);
2133
2134 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
Hans Wennborg78325432015-03-19 16:42:21 +00002135 const APInt& SmallValue = Small.Low->getValue();
2136 const APInt& BigValue = Big.Low->getValue();
Benjamin Kramer24656c92010-11-22 09:45:38 +00002137
2138 // Check that there is only one bit different.
2139 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
2140 (SmallValue | BigValue) == BigValue) {
2141 // Isolate the common bit.
2142 APInt CommonBit = BigValue & ~SmallValue;
2143 assert((SmallValue | CommonBit) == BigValue &&
2144 CommonBit.countPopulation() == 1 && "Not a common bit?");
2145
2146 SDValue CondLHS = getValue(SV);
2147 EVT VT = CondLHS.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002148 SDLoc DL = getCurSDLoc();
Benjamin Kramer24656c92010-11-22 09:45:38 +00002149
2150 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
2151 DAG.getConstant(CommonBit, VT));
2152 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
2153 Or, DAG.getConstant(BigValue, VT),
2154 ISD::SETEQ);
2155
2156 // Update successor info.
Manman Rencf104462012-08-24 18:14:27 +00002157 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2158 addSuccessorWithWeight(SwitchBB, Small.BB,
2159 Small.ExtraWeight + Big.ExtraWeight);
2160 addSuccessorWithWeight(SwitchBB, Default,
2161 // The default destination is the first successor in IR.
2162 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramer24656c92010-11-22 09:45:38 +00002163
2164 // Insert the true branch.
2165 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2166 getControlRoot(), Cond,
2167 DAG.getBasicBlock(Small.BB));
2168
2169 // Insert the false branch.
2170 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2171 DAG.getBasicBlock(Default));
2172
2173 DAG.setRoot(BrCond);
2174 return true;
2175 }
2176 }
2177 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002178
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002179 // Order cases by weight so the most likely case will be checked first.
Manman Rencf104462012-08-24 18:14:27 +00002180 uint32_t UnhandledWeights = 0;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002181 if (BPI) {
2182 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Rencf104462012-08-24 18:14:27 +00002183 uint32_t IWeight = I->ExtraWeight;
2184 UnhandledWeights += IWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002185 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Rencf104462012-08-24 18:14:27 +00002186 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002187 if (IWeight > JWeight)
2188 std::swap(*I, *J);
2189 }
2190 }
2191 }
Dan Gohman575fad32008-09-03 16:12:24 +00002192 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002193 Case &BackCase = *(CR.Range.second-1);
Hans Wennborgb4db1422015-03-19 20:41:48 +00002194 if (Size > 1 && NextMBB && Default != NextMBB && BackCase.BB != NextMBB) {
2195 // The last case block won't fall through into 'NextMBB' if we emit the
Dan Gohman575fad32008-09-03 16:12:24 +00002196 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002197 // We start at the bottom as it's the case with the least weight.
Stephen Lin6d715e82013-07-06 21:44:25 +00002198 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I)
Hans Wennborgb4db1422015-03-19 20:41:48 +00002199 if (I->BB == NextMBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002200 std::swap(*I, BackCase);
2201 break;
2202 }
Dan Gohman575fad32008-09-03 16:12:24 +00002203 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002204
Dan Gohman575fad32008-09-03 16:12:24 +00002205 // Create a CaseBlock record representing a conditional branch to
2206 // the Case's target mbb if the value being switched on SV is equal
2207 // to C.
2208 MachineBasicBlock *CurBlock = CR.CaseBB;
2209 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2210 MachineBasicBlock *FallThrough;
2211 if (I != E-1) {
2212 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2213 CurMF->insert(BBI, FallThrough);
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002214
2215 // Put SV in a virtual register to make it available from the new blocks.
2216 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002217 } else {
2218 // If the last case doesn't match, go to the default block.
2219 FallThrough = Default;
2220 }
2221
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002222 const Value *RHS, *LHS, *MHS;
Dan Gohman575fad32008-09-03 16:12:24 +00002223 ISD::CondCode CC;
2224 if (I->High == I->Low) {
2225 // This is just small small case range :) containing exactly 1 case
2226 CC = ISD::SETEQ;
Craig Topperc0196b12014-04-14 00:51:57 +00002227 LHS = SV; RHS = I->High; MHS = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002228 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00002229 CC = ISD::SETLE;
Dan Gohman575fad32008-09-03 16:12:24 +00002230 LHS = I->Low; MHS = SV; RHS = I->High;
2231 }
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002232
Manman Rencf104462012-08-24 18:14:27 +00002233 // The false weight should be sum of all un-handled cases.
2234 UnhandledWeights -= I->ExtraWeight;
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002235 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2236 /* me */ CurBlock,
Manman Rencf104462012-08-24 18:14:27 +00002237 /* trueweight */ I->ExtraWeight,
2238 /* falseweight */ UnhandledWeights);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002239
Dan Gohman575fad32008-09-03 16:12:24 +00002240 // If emitting the first comparison, just call visitSwitchCase to emit the
2241 // code into the current block. Otherwise, push the CaseBlock onto the
2242 // vector to be later processed by SDISel, and insert the node's MBB
2243 // before the next MBB.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002244 if (CurBlock == SwitchBB)
2245 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002246 else
2247 SwitchCases.push_back(CB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002248
Dan Gohman575fad32008-09-03 16:12:24 +00002249 CurBlock = FallThrough;
2250 }
2251
2252 return true;
2253}
2254
2255static inline bool areJTsAllowed(const TargetLowering &TLI) {
Eric Christopher79cc1e32014-09-02 22:28:02 +00002256 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2257 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00002258}
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002259
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002260static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002261 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Bob Wilsone4077362013-09-09 19:14:35 +00002262 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002263 return (LastExt - FirstExt + 1ULL);
2264}
2265
Dan Gohman575fad32008-09-03 16:12:24 +00002266/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnere74e0c82011-09-09 22:06:59 +00002267bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2268 CaseRecVector &WorkList,
2269 const Value *SV,
2270 MachineBasicBlock *Default,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002271 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002272 Case& FrontCase = *CR.Range.first;
2273 Case& BackCase = *(CR.Range.second-1);
2274
Hans Wennborg78325432015-03-19 16:42:21 +00002275 const APInt &First = FrontCase.Low->getValue();
2276 const APInt &Last = BackCase.High->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002277
Chris Lattner8e1d7222009-11-07 07:50:34 +00002278 APInt TSize(First.getBitWidth(), 0);
Chris Lattnere74e0c82011-09-09 22:06:59 +00002279 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohman575fad32008-09-03 16:12:24 +00002280 TSize += I->size();
2281
Eric Christopher58a24612014-10-08 09:50:54 +00002282 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2283 if (!areJTsAllowed(TLI) || TSize.ult(TLI.getMinimumJumpTableEntries()))
Dan Gohman575fad32008-09-03 16:12:24 +00002284 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002285
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002286 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002287 // The density is TSize / Range. Require at least 40%.
2288 // It should not be possible for IntTSize to saturate for sane code, but make
2289 // sure we handle Range saturation correctly.
2290 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2291 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2292 if (IntTSize * 10 < IntRange * 4)
Dan Gohman575fad32008-09-03 16:12:24 +00002293 return false;
2294
David Greene5730f202010-01-05 01:24:57 +00002295 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002296 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002297 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002298
2299 // Get the MachineFunction which holds the current MBB. This is used when
2300 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002301 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002302
2303 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002304 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002305 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002306
2307 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2308
2309 // Create a new basic block to hold the code for loading the address
2310 // of the jump table, and jumping to it. Update successor information;
2311 // we will either branch to the default case for the switch, or the jump
2312 // table.
2313 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2314 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002315
2316 addSuccessorWithWeight(CR.CaseBB, Default);
2317 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002318
Dan Gohman575fad32008-09-03 16:12:24 +00002319 // Build a vector of destination BBs, corresponding to each target
2320 // of the jump table. If the value of the jump table slot corresponds to
2321 // a case statement, push the case's BB onto the vector, otherwise, push
2322 // the default BB.
2323 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002324 APInt TEI = First;
Dan Gohman575fad32008-09-03 16:12:24 +00002325 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Hans Wennborg78325432015-03-19 16:42:21 +00002326 const APInt &Low = I->Low->getValue();
2327 const APInt &High = I->High->getValue();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002328
Bob Wilsone4077362013-09-09 19:14:35 +00002329 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002330 DestBBs.push_back(I->BB);
2331 if (TEI==High)
2332 ++I;
2333 } else {
2334 DestBBs.push_back(Default);
2335 }
2336 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002337
Manman Rencf104462012-08-24 18:14:27 +00002338 // Calculate weight for each unique destination in CR.
2339 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2340 if (FuncInfo.BPI)
2341 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2342 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2343 DestWeights.find(I->BB);
Stephen Lincfe7f352013-07-08 00:37:03 +00002344 if (Itr != DestWeights.end())
Manman Rencf104462012-08-24 18:14:27 +00002345 Itr->second += I->ExtraWeight;
2346 else
2347 DestWeights[I->BB] = I->ExtraWeight;
2348 }
2349
Dan Gohman575fad32008-09-03 16:12:24 +00002350 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002351 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2352 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohman575fad32008-09-03 16:12:24 +00002353 E = DestBBs.end(); I != E; ++I) {
2354 if (!SuccsHandled[(*I)->getNumber()]) {
2355 SuccsHandled[(*I)->getNumber()] = true;
Manman Rencf104462012-08-24 18:14:27 +00002356 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2357 DestWeights.find(*I);
2358 addSuccessorWithWeight(JumpTableBB, *I,
2359 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002360 }
2361 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002362
Bob Wilson3c7cde42010-03-18 18:42:41 +00002363 // Create a jump table index for this jump table.
Eric Christopher58a24612014-10-08 09:50:54 +00002364 unsigned JTEncoding = TLI.getJumpTableEncoding();
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002365 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilson3c7cde42010-03-18 18:42:41 +00002366 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002367
Dan Gohman575fad32008-09-03 16:12:24 +00002368 // Set the jump table information so that we can codegen it as a second
2369 // MachineBasicBlock
2370 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman7c0303a2010-04-19 22:41:47 +00002371 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2372 if (CR.CaseBB == SwitchBB)
2373 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002374
Dan Gohman575fad32008-09-03 16:12:24 +00002375 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohman575fad32008-09-03 16:12:24 +00002376 return true;
2377}
2378
2379/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2380/// 2 subtrees.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002381bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2382 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002383 const Value* SV,
Stephen Lin6d715e82013-07-06 21:44:25 +00002384 MachineBasicBlock* SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002385 Case& FrontCase = *CR.Range.first;
2386 Case& BackCase = *(CR.Range.second-1);
Dan Gohman575fad32008-09-03 16:12:24 +00002387
2388 // Size is the number of Cases represented by this range.
2389 unsigned Size = CR.Range.second - CR.Range.first;
2390
Hans Wennborg78325432015-03-19 16:42:21 +00002391 const APInt &First = FrontCase.Low->getValue();
2392 const APInt &Last = BackCase.High->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002393 double FMetric = 0;
2394 CaseItr Pivot = CR.Range.first + Size/2;
2395
2396 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2397 // (heuristically) allow us to emit JumpTable's later.
Chris Lattner8e1d7222009-11-07 07:50:34 +00002398 APInt TSize(First.getBitWidth(), 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002399 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2400 I!=E; ++I)
2401 TSize += I->size();
2402
Chris Lattner8e1d7222009-11-07 07:50:34 +00002403 APInt LSize = FrontCase.size();
2404 APInt RSize = TSize-LSize;
David Greene5730f202010-01-05 01:24:57 +00002405 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002406 << "First: " << First << ", Last: " << Last <<'\n'
2407 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Daniel Jasper6b774552015-01-20 19:43:33 +00002408 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002409 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2410 J!=E; ++I, ++J) {
Hans Wennborg78325432015-03-19 16:42:21 +00002411 const APInt &LEnd = I->High->getValue();
2412 const APInt &RBegin = J->Low->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002413 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiye01e9862012-05-15 06:50:18 +00002414 assert((Range - 2ULL).isNonNegative() &&
2415 "Invalid case distance");
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002416 // Use volatile double here to avoid excess precision issues on some hosts,
2417 // e.g. that use 80-bit X87 registers.
Daniel Jasper6b774552015-01-20 19:43:33 +00002418 // Only consider the density of sub-ranges that actually have sufficient
2419 // entries to be lowered as a jump table.
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002420 volatile double LDensity =
Daniel Jasper6b774552015-01-20 19:43:33 +00002421 LSize.ult(TLI.getMinimumJumpTableEntries())
2422 ? 0.0
2423 : LSize.roundToDouble() / (LEnd - First + 1ULL).roundToDouble();
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002424 volatile double RDensity =
Daniel Jasper6b774552015-01-20 19:43:33 +00002425 RSize.ult(TLI.getMinimumJumpTableEntries())
2426 ? 0.0
2427 : RSize.roundToDouble() / (Last - RBegin + 1ULL).roundToDouble();
Daniel Jasperd106b732015-01-20 08:57:44 +00002428 volatile double Metric = Range.logBase2() * (LDensity + RDensity);
Dan Gohman575fad32008-09-03 16:12:24 +00002429 // Should always split in some non-trivial place
David Greene5730f202010-01-05 01:24:57 +00002430 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002431 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2432 << "LDensity: " << LDensity
2433 << ", RDensity: " << RDensity << '\n'
2434 << "Metric: " << Metric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002435 if (FMetric < Metric) {
2436 Pivot = J;
2437 FMetric = Metric;
David Greene5730f202010-01-05 01:24:57 +00002438 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002439 }
2440
2441 LSize += J->size();
2442 RSize -= J->size();
2443 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002444
Daniel Jasper6b774552015-01-20 19:43:33 +00002445 if (FMetric == 0 || !areJTsAllowed(TLI))
Dan Gohman575fad32008-09-03 16:12:24 +00002446 Pivot = CR.Range.first + Size/2;
Daniel Jasperd106b732015-01-20 08:57:44 +00002447 splitSwitchCase(CR, Pivot, WorkList, SV, SwitchBB);
2448 return true;
2449}
2450
2451void SelectionDAGBuilder::splitSwitchCase(CaseRec &CR, CaseItr Pivot,
2452 CaseRecVector &WorkList,
2453 const Value *SV,
2454 MachineBasicBlock *SwitchBB) {
2455 // Get the MachineFunction which holds the current MBB. This is used when
2456 // inserting any additional MBBs necessary to represent the switch.
2457 MachineFunction *CurMF = FuncInfo.MF;
2458
2459 // Figure out which block is immediately after the current one.
2460 MachineFunction::iterator BBI = CR.CaseBB;
2461 ++BBI;
2462
2463 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002464
Dan Gohman575fad32008-09-03 16:12:24 +00002465 CaseRange LHSR(CR.Range.first, Pivot);
2466 CaseRange RHSR(Pivot, CR.Range.second);
Hans Wennborg78325432015-03-19 16:42:21 +00002467 const ConstantInt *C = Pivot->Low;
Craig Topperc0196b12014-04-14 00:51:57 +00002468 MachineBasicBlock *FalseBB = nullptr, *TrueBB = nullptr;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002469
Dan Gohman575fad32008-09-03 16:12:24 +00002470 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002471 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohman575fad32008-09-03 16:12:24 +00002472 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002473 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohman575fad32008-09-03 16:12:24 +00002474 // Pivot's Value, then we can branch directly to the LHS's Target,
2475 // rather than creating a leaf node for it.
Daniel Jasperd106b732015-01-20 08:57:44 +00002476 if ((LHSR.second - LHSR.first) == 1 && LHSR.first->High == CR.GE &&
Hans Wennborg78325432015-03-19 16:42:21 +00002477 C->getValue() == (CR.GE->getValue() + 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002478 TrueBB = LHSR.first->BB;
2479 } else {
2480 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2481 CurMF->insert(BBI, TrueBB);
2482 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002483
2484 // Put SV in a virtual register to make it available from the new blocks.
2485 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002486 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002487
Dan Gohman575fad32008-09-03 16:12:24 +00002488 // Similar to the optimization above, if the Value being switched on is
2489 // known to be less than the Constant CR.LT, and the current Case Value
2490 // is CR.LT - 1, then we can branch directly to the target block for
2491 // the current Case Value, rather than emitting a RHS leaf node for it.
2492 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Hans Wennborg78325432015-03-19 16:42:21 +00002493 RHSR.first->Low->getValue() == (CR.LT->getValue() - 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002494 FalseBB = RHSR.first->BB;
2495 } else {
2496 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2497 CurMF->insert(BBI, FalseBB);
Daniel Jasperd106b732015-01-20 08:57:44 +00002498 WorkList.push_back(CaseRec(FalseBB, CR.LT, C, RHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002499
2500 // Put SV in a virtual register to make it available from the new blocks.
2501 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002502 }
2503
2504 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002505 // the LHS node if the value being switched on SV is less than C.
Dan Gohman575fad32008-09-03 16:12:24 +00002506 // Otherwise, branch to LHS.
Craig Topperc0196b12014-04-14 00:51:57 +00002507 CaseBlock CB(ISD::SETLT, SV, C, nullptr, TrueBB, FalseBB, CR.CaseBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002508
Dan Gohman7c0303a2010-04-19 22:41:47 +00002509 if (CR.CaseBB == SwitchBB)
2510 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002511 else
2512 SwitchCases.push_back(CB);
Dan Gohman575fad32008-09-03 16:12:24 +00002513}
2514
2515/// handleBitTestsSwitchCase - if current case range has few destination and
2516/// range span less, than machine word bitwidth, encode case range into series
2517/// of masks and emit bit tests with these masks.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002518bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2519 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002520 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002521 MachineBasicBlock* Default,
Stephen Lin6d715e82013-07-06 21:44:25 +00002522 MachineBasicBlock* SwitchBB) {
Eric Christopher58a24612014-10-08 09:50:54 +00002523 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2524 EVT PTy = TLI.getPointerTy();
Owen Andersonc30530d2009-08-10 18:56:59 +00002525 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohman575fad32008-09-03 16:12:24 +00002526
2527 Case& FrontCase = *CR.Range.first;
2528 Case& BackCase = *(CR.Range.second-1);
2529
2530 // Get the MachineFunction which holds the current MBB. This is used when
2531 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002532 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002533
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002534 // If target does not have legal shift left, do not emit bit tests at all.
Eric Christopher58a24612014-10-08 09:50:54 +00002535 if (!TLI.isOperationLegal(ISD::SHL, PTy))
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002536 return false;
2537
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002538 size_t numCmps = 0;
Hans Wennborg6dfb0412014-11-29 21:24:12 +00002539 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002540 // Single case counts one, case range - two.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002541 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohman575fad32008-09-03 16:12:24 +00002542 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002543
Dan Gohman575fad32008-09-03 16:12:24 +00002544 // Count unique destinations
2545 SmallSet<MachineBasicBlock*, 4> Dests;
Hans Wennborg6dfb0412014-11-29 21:24:12 +00002546 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002547 Dests.insert(I->BB);
2548 if (Dests.size() > 3)
2549 // Don't bother the code below, if there are too much unique destinations
2550 return false;
2551 }
David Greene5730f202010-01-05 01:24:57 +00002552 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002553 << Dests.size() << '\n'
2554 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002555
Dan Gohman575fad32008-09-03 16:12:24 +00002556 // Compute span of values.
Hans Wennborg78325432015-03-19 16:42:21 +00002557 const APInt& minValue = FrontCase.Low->getValue();
2558 const APInt& maxValue = BackCase.High->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002559 APInt cmpRange = maxValue - minValue;
2560
David Greene5730f202010-01-05 01:24:57 +00002561 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002562 << "Low bound: " << minValue << '\n'
2563 << "High bound: " << maxValue << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002564
Dan Gohman4ce1fb12010-04-08 23:03:40 +00002565 if (cmpRange.uge(IntPtrBits) ||
Dan Gohman575fad32008-09-03 16:12:24 +00002566 (!(Dests.size() == 1 && numCmps >= 3) &&
2567 !(Dests.size() == 2 && numCmps >= 5) &&
2568 !(Dests.size() >= 3 && numCmps >= 6)))
2569 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002570
David Greene5730f202010-01-05 01:24:57 +00002571 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002572 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2573
Dan Gohman575fad32008-09-03 16:12:24 +00002574 // Optimize the case where all the case values fit in a
2575 // word without having to subtract minValue. In this case,
2576 // we can optimize away the subtraction.
Bob Wilsone4077362013-09-09 19:14:35 +00002577 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002578 cmpRange = maxValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002579 } else {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002580 lowBound = minValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002581 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002582
Dan Gohman575fad32008-09-03 16:12:24 +00002583 CaseBitsVector CasesBits;
2584 unsigned i, count = 0;
2585
2586 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2587 MachineBasicBlock* Dest = I->BB;
2588 for (i = 0; i < count; ++i)
2589 if (Dest == CasesBits[i].BB)
2590 break;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002591
Dan Gohman575fad32008-09-03 16:12:24 +00002592 if (i == count) {
2593 assert((count < 3) && "Too much destinations to test!");
Manman Rencf104462012-08-24 18:14:27 +00002594 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohman575fad32008-09-03 16:12:24 +00002595 count++;
2596 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002597
Hans Wennborg78325432015-03-19 16:42:21 +00002598 const APInt& lowValue = I->Low->getValue();
2599 const APInt& highValue = I->High->getValue();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002600
2601 uint64_t lo = (lowValue - lowBound).getZExtValue();
2602 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Rencf104462012-08-24 18:14:27 +00002603 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002604
Dan Gohman575fad32008-09-03 16:12:24 +00002605 for (uint64_t j = lo; j <= hi; j++) {
2606 CasesBits[i].Mask |= 1ULL << j;
2607 CasesBits[i].Bits++;
2608 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002609
Dan Gohman575fad32008-09-03 16:12:24 +00002610 }
2611 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002612
Dan Gohman575fad32008-09-03 16:12:24 +00002613 BitTestInfo BTC;
2614
2615 // Figure out which block is immediately after the current one.
2616 MachineFunction::iterator BBI = CR.CaseBB;
2617 ++BBI;
2618
2619 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2620
David Greene5730f202010-01-05 01:24:57 +00002621 DEBUG(dbgs() << "Cases:\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002622 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene5730f202010-01-05 01:24:57 +00002623 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002624 << ", Bits: " << CasesBits[i].Bits
2625 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002626
2627 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2628 CurMF->insert(BBI, CaseBB);
2629 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2630 CaseBB,
Manman Rencf104462012-08-24 18:14:27 +00002631 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002632
2633 // Put SV in a virtual register to make it available from the new blocks.
2634 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002635 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002636
2637 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengac730dd2011-01-06 01:02:44 +00002638 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +00002639 CR.CaseBB, Default, std::move(BTC));
Dan Gohman575fad32008-09-03 16:12:24 +00002640
Dan Gohman7c0303a2010-04-19 22:41:47 +00002641 if (CR.CaseBB == SwitchBB)
2642 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002643
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +00002644 BitTestCases.push_back(std::move(BTB));
Dan Gohman575fad32008-09-03 16:12:24 +00002645
2646 return true;
2647}
2648
Dan Gohman575fad32008-09-03 16:12:24 +00002649/// Clusterify - Transform simple list of Cases into list of CaseRange's
Chad Rosierdf82a332014-10-13 19:46:39 +00002650void SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2651 const SwitchInst& SI) {
Manman Rencf104462012-08-24 18:14:27 +00002652 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Hans Wennborg6dfb0412014-11-29 21:24:12 +00002653 // Start with "simple" cases.
2654 for (SwitchInst::ConstCaseIt i : SI.cases()) {
Stepan Dyatkovskiy5b648af2012-03-08 07:06:20 +00002655 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002656 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2657
Bob Wilsone4077362013-09-09 19:14:35 +00002658 uint32_t ExtraWeight =
2659 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0;
2660
2661 Cases.push_back(Case(i.getCaseValue(), i.getCaseValue(),
2662 SMBB, ExtraWeight));
Dan Gohman575fad32008-09-03 16:12:24 +00002663 }
Bob Wilsone4077362013-09-09 19:14:35 +00002664 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Stephen Lincfe7f352013-07-08 00:37:03 +00002665
Bob Wilsone4077362013-09-09 19:14:35 +00002666 // Merge case into clusters
2667 if (Cases.size() >= 2)
2668 // Must recompute end() each iteration because it may be
2669 // invalidated by erase if we hold on to it
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00002670 for (CaseItr I = Cases.begin(), J = std::next(Cases.begin());
Bob Wilsone4077362013-09-09 19:14:35 +00002671 J != Cases.end(); ) {
Hans Wennborg78325432015-03-19 16:42:21 +00002672 const APInt& nextValue = J->Low->getValue();
2673 const APInt& currentValue = I->High->getValue();
Bob Wilsone4077362013-09-09 19:14:35 +00002674 MachineBasicBlock* nextBB = J->BB;
2675 MachineBasicBlock* currentBB = I->BB;
Stephen Lincfe7f352013-07-08 00:37:03 +00002676
Bob Wilsone4077362013-09-09 19:14:35 +00002677 // If the two neighboring cases go to the same destination, merge them
2678 // into a single case.
2679 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
2680 I->High = J->High;
2681 I->ExtraWeight += J->ExtraWeight;
2682 J = Cases.erase(J);
2683 } else {
2684 I = J++;
2685 }
2686 }
Dan Gohman575fad32008-09-03 16:12:24 +00002687
Chad Rosierdf82a332014-10-13 19:46:39 +00002688 DEBUG({
2689 size_t numCmps = 0;
2690 for (auto &I : Cases)
2691 // A range counts double, since it requires two compares.
2692 numCmps += I.Low != I.High ? 2 : 1;
Dan Gohman575fad32008-09-03 16:12:24 +00002693
Chad Rosierdf82a332014-10-13 19:46:39 +00002694 dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
2695 << ". Total compares: " << numCmps << '\n';
2696 });
Dan Gohman575fad32008-09-03 16:12:24 +00002697}
2698
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002699void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2700 MachineBasicBlock *Last) {
2701 // Update JTCases.
2702 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2703 if (JTCases[i].first.HeaderBB == First)
2704 JTCases[i].first.HeaderBB = Last;
2705
2706 // Update BitTestCases.
2707 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2708 if (BitTestCases[i].Parent == First)
2709 BitTestCases[i].Parent = Last;
2710}
2711
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002712void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002713 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002714
Hans Wennborg08de8332014-12-06 01:28:50 +00002715 // Create a vector of Cases, sorted so that we can efficiently create a binary
2716 // search tree from them.
2717 CaseVector Cases;
2718 Clusterify(Cases, SI);
2719
2720 // Get the default destination MBB.
Dan Gohman575fad32008-09-03 16:12:24 +00002721 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2722
Hans Wennborg08de8332014-12-06 01:28:50 +00002723 if (isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg()) &&
2724 !Cases.empty()) {
2725 // Replace an unreachable default destination with the most popular case
2726 // destination.
Hans Wennborg224cb822014-12-16 23:41:59 +00002727 DenseMap<const BasicBlock *, unsigned> Popularity;
2728 unsigned MaxPop = 0;
Hans Wennborg08de8332014-12-06 01:28:50 +00002729 const BasicBlock *MaxBB = nullptr;
2730 for (auto I : SI.cases()) {
2731 const BasicBlock *BB = I.getCaseSuccessor();
2732 if (++Popularity[BB] > MaxPop) {
2733 MaxPop = Popularity[BB];
2734 MaxBB = BB;
2735 }
2736 }
2737
2738 // Set new default.
2739 assert(MaxPop > 0);
2740 assert(MaxBB);
2741 Default = FuncInfo.MBBMap[MaxBB];
2742
2743 // Remove cases that were pointing to the destination that is now the default.
2744 Cases.erase(std::remove_if(Cases.begin(), Cases.end(),
2745 [&](const Case &C) { return C.BB == Default; }),
2746 Cases.end());
2747 }
2748
2749 // If there is only the default destination, go there directly.
2750 if (Cases.empty()) {
Dan Gohman575fad32008-09-03 16:12:24 +00002751 // Update machine-CFG edges.
Hans Wennborg6dfb0412014-11-29 21:24:12 +00002752 SwitchMBB->addSuccessor(Default);
Dan Gohman575fad32008-09-03 16:12:24 +00002753
2754 // If this is not a fall-through branch, emit the branch.
Hans Wennborgb4db1422015-03-19 20:41:48 +00002755 if (Default != NextBlock(SwitchMBB)) {
Hans Wennborg08de8332014-12-06 01:28:50 +00002756 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
2757 getControlRoot(), DAG.getBasicBlock(Default)));
2758 }
Dan Gohman575fad32008-09-03 16:12:24 +00002759 return;
2760 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002761
Hans Wennborg08de8332014-12-06 01:28:50 +00002762 // Get the Value to be switched on.
Eli Friedman95031ed2011-09-29 20:21:17 +00002763 const Value *SV = SI.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00002764
2765 // Push the initial CaseRec onto the worklist
2766 CaseRecVector WorkList;
Craig Topperc0196b12014-04-14 00:51:57 +00002767 WorkList.push_back(CaseRec(SwitchMBB,nullptr,nullptr,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002768 CaseRange(Cases.begin(),Cases.end())));
Dan Gohman575fad32008-09-03 16:12:24 +00002769
2770 while (!WorkList.empty()) {
2771 // Grab a record representing a case range to process off the worklist
2772 CaseRec CR = WorkList.back();
2773 WorkList.pop_back();
2774
Dan Gohman7c0303a2010-04-19 22:41:47 +00002775 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002776 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002777
Dan Gohman575fad32008-09-03 16:12:24 +00002778 // If the range has few cases (two or less) emit a series of specific
2779 // tests.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002780 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002781 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002782
Sebastian Popedb31fa2012-09-25 20:35:36 +00002783 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002784 // target supports indirect branches, then emit a jump table rather than
Dan Gohman575fad32008-09-03 16:12:24 +00002785 // lowering the switch to a binary tree of conditional branches.
Sebastian Popedb31fa2012-09-25 20:35:36 +00002786 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman7c0303a2010-04-19 22:41:47 +00002787 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002788 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002789
Dan Gohman575fad32008-09-03 16:12:24 +00002790 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2791 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Chad Rosierdf82a332014-10-13 19:46:39 +00002792 handleBTSplitSwitchCase(CR, WorkList, SV, SwitchMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002793 }
2794}
2795
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002796void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002797 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002798
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002799 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002800 SmallSet<BasicBlock*, 32> Done;
2801 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2802 BasicBlock *BB = I.getSuccessor(i);
David Blaikie70573dc2014-11-19 07:49:26 +00002803 bool Inserted = Done.insert(BB).second;
Nadav Rotem33e034a2012-10-23 21:05:33 +00002804 if (!Inserted)
2805 continue;
2806
2807 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002808 addSuccessorWithWeight(IndirectBrMBB, Succ);
2809 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002810
Andrew Trickef9de2a2013-05-25 02:42:55 +00002811 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002812 MVT::Other, getControlRoot(),
2813 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002814}
Dan Gohman575fad32008-09-03 16:12:24 +00002815
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002816void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2817 if (DAG.getTarget().Options.TrapUnreachable)
2818 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2819}
2820
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002821void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002822 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002823 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002824 if (isa<Constant>(I.getOperand(0)) &&
2825 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2826 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002827 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002828 Op2.getValueType(), Op2));
2829 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002830 }
Bill Wendling443d0722009-12-21 22:30:11 +00002831
Dan Gohmana5b96452009-06-04 22:49:04 +00002832 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002833}
2834
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002835void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002836 SDValue Op1 = getValue(I.getOperand(0));
2837 SDValue Op2 = getValue(I.getOperand(1));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002838
2839 bool nuw = false;
2840 bool nsw = false;
2841 bool exact = false;
2842 if (const OverflowingBinaryOperator *OFBinOp =
2843 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2844 nuw = OFBinOp->hasNoUnsignedWrap();
2845 nsw = OFBinOp->hasNoSignedWrap();
2846 }
2847 if (const PossiblyExactOperator *ExactOp =
2848 dyn_cast<const PossiblyExactOperator>(&I))
2849 exact = ExactOp->isExact();
2850
2851 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
2852 Op1, Op2, nuw, nsw, exact);
2853 setValue(&I, BinNodeValue);
Dan Gohman575fad32008-09-03 16:12:24 +00002854}
2855
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002856void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002857 SDValue Op1 = getValue(I.getOperand(0));
2858 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002859
Eric Christopher58a24612014-10-08 09:50:54 +00002860 EVT ShiftTy =
2861 DAG.getTargetLoweringInfo().getShiftAmountTy(Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002862
Chris Lattner2a720d92011-02-13 09:02:52 +00002863 // Coerce the shift amount to the right type if we can.
2864 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002865 unsigned ShiftSize = ShiftTy.getSizeInBits();
2866 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002867 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002868
Dan Gohman0e8d1992009-04-09 03:51:29 +00002869 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002870 if (ShiftSize > Op2Size)
2871 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002872
Dan Gohman0e8d1992009-04-09 03:51:29 +00002873 // If the operand is larger than the shift count type but the shift
2874 // count type has enough bits to represent any shift value, truncate
2875 // it now. This is a common case and it exposes the truncate to
2876 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002877 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2878 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2879 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002880 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002881 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002882 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002883 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002884
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002885 bool nuw = false;
2886 bool nsw = false;
2887 bool exact = false;
2888
2889 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2890
2891 if (const OverflowingBinaryOperator *OFBinOp =
2892 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2893 nuw = OFBinOp->hasNoUnsignedWrap();
2894 nsw = OFBinOp->hasNoSignedWrap();
2895 }
2896 if (const PossiblyExactOperator *ExactOp =
2897 dyn_cast<const PossiblyExactOperator>(&I))
2898 exact = ExactOp->isExact();
2899 }
2900
2901 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
2902 nuw, nsw, exact);
2903 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00002904}
2905
Benjamin Kramer9960a252011-07-08 10:31:30 +00002906void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002907 SDValue Op1 = getValue(I.getOperand(0));
2908 SDValue Op2 = getValue(I.getOperand(1));
2909
2910 // Turn exact SDivs into multiplications.
2911 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2912 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002913 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2914 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002915 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Eric Christopher58a24612014-10-08 09:50:54 +00002916 setValue(&I, DAG.getTargetLoweringInfo()
2917 .BuildExactSDIV(Op1, Op2, getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002918 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002919 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002920 Op1, Op2));
2921}
2922
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002923void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002924 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002925 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002926 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002927 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002928 predicate = ICmpInst::Predicate(IC->getPredicate());
2929 SDValue Op1 = getValue(I.getOperand(0));
2930 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002931 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002932
Eric Christopher58a24612014-10-08 09:50:54 +00002933 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002934 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002935}
2936
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002937void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002938 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002939 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002940 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002941 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002942 predicate = FCmpInst::Predicate(FC->getPredicate());
2943 SDValue Op1 = getValue(I.getOperand(0));
2944 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002945 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002946 if (TM.Options.NoNaNsFPMath)
2947 Condition = getFCmpCodeWithoutNaN(Condition);
Eric Christopher58a24612014-10-08 09:50:54 +00002948 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002949 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002950}
2951
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002952void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002953 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002954 ComputeValueVTs(DAG.getTargetLoweringInfo(), I.getType(), ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002955 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002956 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002957
Bill Wendling443d0722009-12-21 22:30:11 +00002958 SmallVector<SDValue, 4> Values(NumValues);
2959 SDValue Cond = getValue(I.getOperand(0));
2960 SDValue TrueVal = getValue(I.getOperand(1));
2961 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sandsf2641e12011-09-06 19:07:46 +00002962 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2963 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002964
Bill Wendling954cb182010-01-28 21:51:40 +00002965 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002966 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sandsf2641e12011-09-06 19:07:46 +00002967 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattner53ebf8a2010-03-12 07:15:36 +00002968 Cond,
Bill Wendling443d0722009-12-21 22:30:11 +00002969 SDValue(TrueVal.getNode(),
2970 TrueVal.getResNo() + i),
2971 SDValue(FalseVal.getNode(),
2972 FalseVal.getResNo() + i));
2973
Andrew Trickef9de2a2013-05-25 02:42:55 +00002974 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002975 DAG.getVTList(ValueVTs), Values));
Bill Wendling443d0722009-12-21 22:30:11 +00002976}
Dan Gohman575fad32008-09-03 16:12:24 +00002977
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002978void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002979 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2980 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002981 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002982 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002983}
2984
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002985void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002986 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2987 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2988 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002989 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002990 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002991}
2992
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002993void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002994 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2995 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2996 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002997 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002998 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002999}
3000
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003001void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003002 // FPTrunc is never a no-op cast, no need to check
3003 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003004 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3005 EVT DestVT = TLI.getValueType(I.getType());
3006 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(), DestVT, N,
3007 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00003008}
3009
Stephen Lin6d715e82013-07-06 21:44:25 +00003010void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00003011 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00003012 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003013 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003014 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003015}
3016
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003017void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003018 // FPToUI is never a no-op cast, no need to check
3019 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003020 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003021 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003022}
3023
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003024void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003025 // FPToSI is never a no-op cast, no need to check
3026 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003027 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003028 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003029}
3030
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003031void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003032 // UIToFP is never a no-op cast, no need to check
3033 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003034 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003035 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003036}
3037
Stephen Lin6d715e82013-07-06 21:44:25 +00003038void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00003039 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00003040 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003041 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003042 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003043}
3044
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003045void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003046 // What to do depends on the size of the integer and the size of the pointer.
3047 // We can either truncate, zero extend, or no-op, accordingly.
3048 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003049 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003050 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00003051}
3052
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003053void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003054 // What to do depends on the size of the integer and the size of the pointer.
3055 // We can either truncate, zero extend, or no-op, accordingly.
3056 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003057 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003058 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00003059}
3060
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003061void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003062 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00003063 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00003064
Bill Wendling443d0722009-12-21 22:30:11 +00003065 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00003066 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00003067 if (DestVT != N.getValueType())
Andrew Trickef9de2a2013-05-25 02:42:55 +00003068 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003069 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00003070 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
3071 // might fold any kind of constant expression to an integer constant and that
3072 // is not what we are looking for. Only regcognize a bitcast of a genuine
3073 // constant integer as an opaque constant.
3074 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3075 setValue(&I, DAG.getConstant(C->getValue(), DestVT, /*isTarget=*/false,
3076 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00003077 else
Bill Wendling443d0722009-12-21 22:30:11 +00003078 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00003079}
3080
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003081void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3082 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3083 const Value *SV = I.getOperand(0);
3084 SDValue N = getValue(SV);
Eric Christopher58a24612014-10-08 09:50:54 +00003085 EVT DestVT = TLI.getValueType(I.getType());
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003086
3087 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3088 unsigned DestAS = I.getType()->getPointerAddressSpace();
3089
3090 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3091 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3092
3093 setValue(&I, N);
3094}
3095
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003096void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003097 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003098 SDValue InVec = getValue(I.getOperand(0));
3099 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00003100 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
3101 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00003102 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
3103 TLI.getValueType(I.getType()), InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003104}
3105
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003106void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003107 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003108 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00003109 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
3110 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00003111 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
3112 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003113}
3114
Craig Topperf726e152012-01-04 09:23:09 +00003115// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00003116// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00003117// specified sequential range [L, L+Pos). or is undef.
3118static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00003119 unsigned Pos, unsigned Size, int Low) {
3120 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00003121 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003122 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00003123 return true;
3124}
3125
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003126void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00003127 SDValue Src1 = getValue(I.getOperand(0));
3128 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00003129
Chris Lattnercf129702012-01-26 02:51:13 +00003130 SmallVector<int, 8> Mask;
3131 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3132 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003133
Eric Christopher58a24612014-10-08 09:50:54 +00003134 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3135 EVT VT = TLI.getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00003136 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00003137 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00003138
Mon P Wang7a824742008-11-16 05:06:27 +00003139 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003140 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003141 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003142 return;
3143 }
3144
3145 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00003146 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
3147 // Mask is longer than the source vectors and is a multiple of the source
3148 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00003149 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00003150 if (SrcNumElts*2 == MaskNumElts) {
3151 // First check for Src1 in low and Src2 in high
3152 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
3153 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
3154 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003155 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003156 VT, Src1, Src2));
3157 return;
3158 }
3159 // Then check for Src2 in low and Src1 in high
3160 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
3161 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
3162 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003163 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003164 VT, Src2, Src1));
3165 return;
3166 }
Mon P Wang25f01062008-11-10 04:46:22 +00003167 }
3168
Mon P Wang7a824742008-11-16 05:06:27 +00003169 // Pad both vectors with undefs to make them the same length as the mask.
3170 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003171 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
3172 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00003173 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003174
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003175 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3176 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00003177 MOps1[0] = Src1;
3178 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003179
3180 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00003181 getCurSDLoc(), VT, MOps1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003182 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00003183 getCurSDLoc(), VT, MOps2);
Mon P Wangc3113602008-11-21 04:25:21 +00003184
Mon P Wang25f01062008-11-10 04:46:22 +00003185 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003186 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003187 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003188 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003189 if (Idx >= (int)SrcNumElts)
3190 Idx -= SrcNumElts - MaskNumElts;
3191 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00003192 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003193
Andrew Trickef9de2a2013-05-25 02:42:55 +00003194 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003195 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003196 return;
3197 }
3198
Mon P Wang7a824742008-11-16 05:06:27 +00003199 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00003200 // Analyze the access pattern of the vector to see if we can extract
3201 // two subvectors and do the shuffle. The analysis is done by calculating
3202 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00003203 int MinRange[2] = { static_cast<int>(SrcNumElts),
3204 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00003205 int MaxRange[2] = {-1, -1};
3206
Nate Begeman5f829d82009-04-29 05:20:52 +00003207 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003208 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00003209 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003210 if (Idx < 0)
3211 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003212
Nate Begeman5f829d82009-04-29 05:20:52 +00003213 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003214 Input = 1;
3215 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00003216 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003217 if (Idx > MaxRange[Input])
3218 MaxRange[Input] = Idx;
3219 if (Idx < MinRange[Input])
3220 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00003221 }
Mon P Wang25f01062008-11-10 04:46:22 +00003222
Mon P Wang7a824742008-11-16 05:06:27 +00003223 // Check if the access is smaller than the vector size and can we find
3224 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00003225 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
3226 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00003227 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00003228 for (unsigned Input = 0; Input < 2; ++Input) {
3229 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003230 RangeUse[Input] = 0; // Unused
3231 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00003232 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00003233 }
Craig Topperc8e2d912012-04-08 17:53:33 +00003234
3235 // Find a good start index that is a multiple of the mask length. Then
3236 // see if the rest of the elements are in range.
3237 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
3238 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
3239 StartIdx[Input] + MaskNumElts <= SrcNumElts)
3240 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00003241 }
3242
Bill Wendlingdff54ef2009-08-21 18:16:06 +00003243 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00003244 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00003245 return;
3246 }
Craig Topper6148fe62012-04-08 23:15:04 +00003247 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003248 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00003249 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00003250 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003251 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00003252 Src = DAG.getUNDEF(VT);
Bill Wendlingfff99f02009-12-21 22:42:14 +00003253 else
Eric Christopher58a24612014-10-08 09:50:54 +00003254 Src = DAG.getNode(
3255 ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT, Src,
3256 DAG.getConstant(StartIdx[Input], TLI.getVectorIdxTy()));
Mon P Wang25f01062008-11-10 04:46:22 +00003257 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003258
Mon P Wang7a824742008-11-16 05:06:27 +00003259 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003260 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003261 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003262 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003263 if (Idx >= 0) {
3264 if (Idx < (int)SrcNumElts)
3265 Idx -= StartIdx[0];
3266 else
3267 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3268 }
3269 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00003270 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003271
Andrew Trickef9de2a2013-05-25 02:42:55 +00003272 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003273 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00003274 return;
Mon P Wang25f01062008-11-10 04:46:22 +00003275 }
3276 }
3277
Mon P Wang7a824742008-11-16 05:06:27 +00003278 // We can't use either concat vectors or extract subvectors so fall back to
3279 // replacing the shuffle with extract and build vector.
3280 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003281 EVT EltVT = VT.getVectorElementType();
Eric Christopher58a24612014-10-08 09:50:54 +00003282 EVT IdxVT = TLI.getVectorIdxTy();
Mon P Wang25f01062008-11-10 04:46:22 +00003283 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00003284 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003285 int Idx = Mask[i];
3286 SDValue Res;
3287
3288 if (Idx < 0) {
3289 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003290 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003291 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3292 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003293
Andrew Trickef9de2a2013-05-25 02:42:55 +00003294 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Tom Stellardd42c5942013-08-05 22:22:01 +00003295 EltVT, Src, DAG.getConstant(Idx, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00003296 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00003297
3298 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00003299 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003300
Craig Topper48d114b2014-04-26 18:35:24 +00003301 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops));
Dan Gohman575fad32008-09-03 16:12:24 +00003302}
3303
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003304void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003305 const Value *Op0 = I.getOperand(0);
3306 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00003307 Type *AggTy = I.getType();
3308 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003309 bool IntoUndef = isa<UndefValue>(Op0);
3310 bool FromUndef = isa<UndefValue>(Op1);
3311
Jay Foad57aa6362011-07-13 10:26:04 +00003312 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003313
Eric Christopher58a24612014-10-08 09:50:54 +00003314 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003315 SmallVector<EVT, 4> AggValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003316 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003317 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003318 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003319
3320 unsigned NumAggValues = AggValueVTs.size();
3321 unsigned NumValValues = ValValueVTs.size();
3322 SmallVector<SDValue, 4> Values(NumAggValues);
3323
Peter Collingbourne97572632014-09-20 00:10:47 +00003324 // Ignore an insertvalue that produces an empty object
3325 if (!NumAggValues) {
3326 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3327 return;
3328 }
3329
Dan Gohman575fad32008-09-03 16:12:24 +00003330 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003331 unsigned i = 0;
3332 // Copy the beginning value(s) from the original aggregate.
3333 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003334 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003335 SDValue(Agg.getNode(), Agg.getResNo() + i);
3336 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003337 if (NumValValues) {
3338 SDValue Val = getValue(Op1);
3339 for (; i != LinearIndex + NumValValues; ++i)
3340 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3341 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3342 }
Dan Gohman575fad32008-09-03 16:12:24 +00003343 // Copy remaining value(s) from the original aggregate.
3344 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003345 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003346 SDValue(Agg.getNode(), Agg.getResNo() + i);
3347
Andrew Trickef9de2a2013-05-25 02:42:55 +00003348 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003349 DAG.getVTList(AggValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00003350}
3351
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003352void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003353 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00003354 Type *AggTy = Op0->getType();
3355 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003356 bool OutOfUndef = isa<UndefValue>(Op0);
3357
Jay Foad57aa6362011-07-13 10:26:04 +00003358 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003359
Eric Christopher58a24612014-10-08 09:50:54 +00003360 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003361 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003362 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003363
3364 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003365
3366 // Ignore a extractvalue that produces an empty object
3367 if (!NumValValues) {
3368 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3369 return;
3370 }
3371
Dan Gohman575fad32008-09-03 16:12:24 +00003372 SmallVector<SDValue, 4> Values(NumValValues);
3373
3374 SDValue Agg = getValue(Op0);
3375 // Copy out the selected value(s).
3376 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3377 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00003378 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00003379 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00003380 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00003381
Andrew Trickef9de2a2013-05-25 02:42:55 +00003382 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003383 DAG.getVTList(ValValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00003384}
3385
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003386void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00003387 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00003388 // Note that the pointer operand may be a vector of pointers. Take the scalar
3389 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00003390 Type *Ty = Op0->getType()->getScalarType();
3391 unsigned AS = Ty->getPointerAddressSpace();
3392 SDValue N = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003393
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003394 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00003395 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003396 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00003397 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003398 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00003399 if (Field) {
3400 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00003401 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003402 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003403 DAG.getConstant(Offset, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003404 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003405
Dan Gohman575fad32008-09-03 16:12:24 +00003406 Ty = StTy->getElementType(Field);
3407 } else {
3408 Ty = cast<SequentialType>(Ty)->getElementType();
Reid Kleckner016c6b22015-03-11 23:36:10 +00003409 MVT PtrTy = DAG.getTargetLoweringInfo().getPointerTy(AS);
3410 unsigned PtrSize = PtrTy.getSizeInBits();
3411 APInt ElementSize(PtrSize, DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00003412
3413 // If this is a constant subscript, handle it quickly.
Reid Kleckner016c6b22015-03-11 23:36:10 +00003414 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
3415 if (CI->isZero())
3416 continue;
3417 APInt Offs = ElementSize * CI->getValue().sextOrTrunc(PtrSize);
3418 SDValue OffsVal = DAG.getConstant(Offs, PtrTy);
3419 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N, OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00003420 continue;
3421 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003422
Dan Gohman575fad32008-09-03 16:12:24 +00003423 // N = N + Idx * ElementSize;
Dan Gohman575fad32008-09-03 16:12:24 +00003424 SDValue IdxN = getValue(Idx);
3425
3426 // If the index is smaller or larger than intptr_t, truncate or extend
3427 // it.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003428 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00003429
3430 // If this is a multiply by a power of two, turn it into a shl
3431 // immediately. This is a very common case.
3432 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00003433 if (ElementSize.isPowerOf2()) {
3434 unsigned Amt = ElementSize.logBase2();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003435 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003436 N.getValueType(), IdxN,
Nadav Rotem3924cb02011-12-05 06:29:09 +00003437 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003438 } else {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003439 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003440 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003441 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00003442 }
3443 }
3444
Andrew Trickef9de2a2013-05-25 02:42:55 +00003445 N = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003446 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00003447 }
3448 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003449
Dan Gohman575fad32008-09-03 16:12:24 +00003450 setValue(&I, N);
3451}
3452
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003453void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003454 // If this is a fixed sized alloca in the entry block of the function,
3455 // allocate it statically on the stack.
3456 if (FuncInfo.StaticAllocaMap.count(&I))
3457 return; // getValue will auto-populate this.
3458
Chris Lattner229907c2011-07-18 04:54:35 +00003459 Type *Ty = I.getAllocatedType();
Eric Christopher58a24612014-10-08 09:50:54 +00003460 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3461 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00003462 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00003463 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty),
3464 I.getAlignment());
Dan Gohman575fad32008-09-03 16:12:24 +00003465
3466 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003467
Eric Christopher58a24612014-10-08 09:50:54 +00003468 EVT IntPtr = TLI.getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00003469 if (AllocSize.getValueType() != IntPtr)
Andrew Trickef9de2a2013-05-25 02:42:55 +00003470 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00003471
Andrew Trickef9de2a2013-05-25 02:42:55 +00003472 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00003473 AllocSize,
3474 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003475
Dan Gohman575fad32008-09-03 16:12:24 +00003476 // Handle alignment. If the requested alignment is less than or equal to
3477 // the stack alignment, ignore it. If the size is greater than or equal to
3478 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Eric Christopherd9134482014-08-04 21:25:23 +00003479 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00003480 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00003481 if (Align <= StackAlign)
3482 Align = 0;
3483
3484 // Round the size of the allocation up to the stack alignment size
3485 // by add SA-1 to the size.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003486 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003487 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003488 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003489
Dan Gohman575fad32008-09-03 16:12:24 +00003490 // Mask out the low bits for alignment purposes.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003491 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003492 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003493 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3494
3495 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson9f944592009-08-11 20:47:22 +00003496 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00003497 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(), VTs, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00003498 setValue(&I, DSA);
3499 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003500
Hans Wennborgacb842d2014-03-05 02:43:26 +00003501 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00003502}
3503
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003504void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003505 if (I.isAtomic())
3506 return visitAtomicLoad(I);
3507
Dan Gohman575fad32008-09-03 16:12:24 +00003508 const Value *SV = I.getOperand(0);
3509 SDValue Ptr = getValue(SV);
3510
Chris Lattner229907c2011-07-18 04:54:35 +00003511 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00003512
Dan Gohman575fad32008-09-03 16:12:24 +00003513 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003514 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
3515 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003516 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00003517
3518 AAMDNodes AAInfo;
3519 I.getAAMetadata(AAInfo);
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003520 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00003521
Eric Christopher58a24612014-10-08 09:50:54 +00003522 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003523 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003524 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00003525 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003526 unsigned NumValues = ValueVTs.size();
3527 if (NumValues == 0)
3528 return;
3529
3530 SDValue Root;
3531 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00003532 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00003533 // Serialize volatile loads with other side effects.
3534 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003535 else if (AA->pointsToConstantMemory(
Hal Finkelcc39b672014-07-24 12:16:19 +00003536 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), AAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00003537 // Do not serialize (non-volatile) loads of constant memory with anything.
3538 Root = DAG.getEntryNode();
3539 ConstantMemory = true;
3540 } else {
3541 // Do not serialize non-volatile loads against each other.
3542 Root = DAG.getRoot();
3543 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003544
Richard Sandiford9afe6132013-12-10 10:36:34 +00003545 if (isVolatile)
Eric Christopher58a24612014-10-08 09:50:54 +00003546 Root = TLI.prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG);
Richard Sandiford9afe6132013-12-10 10:36:34 +00003547
Dan Gohman575fad32008-09-03 16:12:24 +00003548 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trick116efac2010-11-12 17:50:46 +00003549 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3550 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003551 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00003552 unsigned ChainI = 0;
3553 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3554 // Serializing loads here may result in excessive register pressure, and
3555 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3556 // could recover a bit by hoisting nodes upward in the chain by recognizing
3557 // they are side-effect free or do not alias. The optimizer should really
3558 // avoid this case by converting large object/array copies to llvm.memcpy
3559 // (MaxParallelChains should always remain as failsafe).
3560 if (ChainI == MaxParallelChains) {
3561 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Craig Topper48d114b2014-04-26 18:35:24 +00003562 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003563 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003564 Root = Chain;
3565 ChainI = 0;
3566 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003567 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(),
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003568 PtrVT, Ptr,
3569 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003570 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00003571 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +00003572 isNonTemporal, isInvariant, Alignment, AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +00003573 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003574
Dan Gohman575fad32008-09-03 16:12:24 +00003575 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00003576 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003577 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003578
Dan Gohman575fad32008-09-03 16:12:24 +00003579 if (!ConstantMemory) {
Craig Topper48d114b2014-04-26 18:35:24 +00003580 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003581 makeArrayRef(Chains.data(), ChainI));
Dan Gohman575fad32008-09-03 16:12:24 +00003582 if (isVolatile)
3583 DAG.setRoot(Chain);
3584 else
3585 PendingLoads.push_back(Chain);
3586 }
3587
Andrew Trickef9de2a2013-05-25 02:42:55 +00003588 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003589 DAG.getVTList(ValueVTs), Values));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003590}
Dan Gohman575fad32008-09-03 16:12:24 +00003591
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003592void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003593 if (I.isAtomic())
3594 return visitAtomicStore(I);
3595
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003596 const Value *SrcV = I.getOperand(0);
3597 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003598
Owen Anderson53aa7a92009-08-10 22:56:29 +00003599 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003600 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00003601 ComputeValueVTs(DAG.getTargetLoweringInfo(), SrcV->getType(),
Eric Christopherd9134482014-08-04 21:25:23 +00003602 ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003603 unsigned NumValues = ValueVTs.size();
3604 if (NumValues == 0)
3605 return;
3606
3607 // Get the lowered operands. Note that we do this after
3608 // checking if NumResults is zero, because with zero results
3609 // the operands won't have values in the map.
3610 SDValue Src = getValue(SrcV);
3611 SDValue Ptr = getValue(PtrV);
3612
3613 SDValue Root = getRoot();
Andrew Trick116efac2010-11-12 17:50:46 +00003614 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3615 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003616 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00003617 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00003618 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003619 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00003620
3621 AAMDNodes AAInfo;
3622 I.getAAMetadata(AAInfo);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003623
Andrew Trick116efac2010-11-12 17:50:46 +00003624 unsigned ChainI = 0;
3625 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3626 // See visitLoad comments.
3627 if (ChainI == MaxParallelChains) {
Craig Topper48d114b2014-04-26 18:35:24 +00003628 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003629 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003630 Root = Chain;
3631 ChainI = 0;
3632 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003633 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003634 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003635 SDValue St = DAG.getStore(Root, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003636 SDValue(Src.getNode(), Src.getResNo() + i),
3637 Add, MachinePointerInfo(PtrV, Offsets[i]),
Hal Finkelcc39b672014-07-24 12:16:19 +00003638 isVolatile, isNonTemporal, Alignment, AAInfo);
Andrew Trick116efac2010-11-12 17:50:46 +00003639 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003640 }
3641
Craig Topper48d114b2014-04-26 18:35:24 +00003642 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003643 makeArrayRef(Chains.data(), ChainI));
Devang Patel05561e82010-10-26 22:14:52 +00003644 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003645}
3646
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003647void SelectionDAGBuilder::visitMaskedStore(const CallInst &I) {
3648 SDLoc sdl = getCurSDLoc();
3649
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003650 // llvm.masked.store.*(Src0, Ptr, alignemt, Mask)
3651 Value *PtrOperand = I.getArgOperand(1);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003652 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003653 SDValue Src0 = getValue(I.getArgOperand(0));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003654 SDValue Mask = getValue(I.getArgOperand(3));
3655 EVT VT = Src0.getValueType();
3656 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3657 if (!Alignment)
3658 Alignment = DAG.getEVTAlignment(VT);
3659
3660 AAMDNodes AAInfo;
3661 I.getAAMetadata(AAInfo);
3662
3663 MachineMemOperand *MMO =
3664 DAG.getMachineFunction().
3665 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3666 MachineMemOperand::MOStore, VT.getStoreSize(),
3667 Alignment, AAInfo);
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003668 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT,
3669 MMO, false);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003670 DAG.setRoot(StoreNode);
3671 setValue(&I, StoreNode);
3672}
3673
3674void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I) {
3675 SDLoc sdl = getCurSDLoc();
3676
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003677 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003678 Value *PtrOperand = I.getArgOperand(0);
3679 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003680 SDValue Src0 = getValue(I.getArgOperand(3));
3681 SDValue Mask = getValue(I.getArgOperand(2));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003682
3683 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3684 EVT VT = TLI.getValueType(I.getType());
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003685 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003686 if (!Alignment)
3687 Alignment = DAG.getEVTAlignment(VT);
3688
3689 AAMDNodes AAInfo;
3690 I.getAAMetadata(AAInfo);
3691 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3692
3693 SDValue InChain = DAG.getRoot();
3694 if (AA->pointsToConstantMemory(
3695 AliasAnalysis::Location(PtrOperand,
3696 AA->getTypeStoreSize(I.getType()),
3697 AAInfo))) {
3698 // Do not serialize (non-volatile) loads of constant memory with anything.
3699 InChain = DAG.getEntryNode();
3700 }
3701
3702 MachineMemOperand *MMO =
3703 DAG.getMachineFunction().
3704 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3705 MachineMemOperand::MOLoad, VT.getStoreSize(),
3706 Alignment, AAInfo, Ranges);
3707
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003708 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO,
3709 ISD::NON_EXTLOAD);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003710 SDValue OutChain = Load.getValue(1);
3711 DAG.setRoot(OutChain);
3712 setValue(&I, Load);
3713}
3714
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003715void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003716 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003717 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3718 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003719 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003720
3721 SDValue InChain = getRoot();
3722
Tim Northover420a2162014-06-13 14:24:07 +00003723 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
3724 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
3725 SDValue L = DAG.getAtomicCmpSwap(
3726 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
3727 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
3728 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
Robin Morissete2de06b2014-10-16 20:34:57 +00003729 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003730
Tim Northover420a2162014-06-13 14:24:07 +00003731 SDValue OutChain = L.getValue(2);
Eli Friedman30a49e92011-08-03 21:06:02 +00003732
Eli Friedmanadec5872011-07-29 03:05:32 +00003733 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003734 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003735}
3736
3737void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003738 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003739 ISD::NodeType NT;
3740 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003741 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003742 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3743 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3744 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3745 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3746 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3747 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3748 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3749 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3750 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3751 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3752 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3753 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003754 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003755 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003756
3757 SDValue InChain = getRoot();
3758
Robin Morissete2de06b2014-10-16 20:34:57 +00003759 SDValue L =
3760 DAG.getAtomic(NT, dl,
3761 getValue(I.getValOperand()).getSimpleValueType(),
3762 InChain,
3763 getValue(I.getPointerOperand()),
3764 getValue(I.getValOperand()),
3765 I.getPointerOperand(),
3766 /* Alignment=*/ 0, Order, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003767
3768 SDValue OutChain = L.getValue(1);
3769
Eli Friedmanadec5872011-07-29 03:05:32 +00003770 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003771 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003772}
3773
Eli Friedmanfee02c62011-07-25 23:16:38 +00003774void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003775 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00003776 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eli Friedman26a48482011-07-27 22:21:52 +00003777 SDValue Ops[3];
3778 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00003779 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3780 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
Craig Topper48d114b2014-04-26 18:35:24 +00003781 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003782}
3783
Eli Friedman342e8df2011-08-24 20:50:09 +00003784void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003785 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003786 AtomicOrdering Order = I.getOrdering();
3787 SynchronizationScope Scope = I.getSynchScope();
3788
3789 SDValue InChain = getRoot();
3790
Eric Christopher58a24612014-10-08 09:50:54 +00003791 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3792 EVT VT = TLI.getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003793
Evan Chenga72b9702013-02-06 02:06:33 +00003794 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003795 report_fatal_error("Cannot generate unaligned atomic load");
3796
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003797 MachineMemOperand *MMO =
3798 DAG.getMachineFunction().
3799 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3800 MachineMemOperand::MOVolatile |
3801 MachineMemOperand::MOLoad,
3802 VT.getStoreSize(),
3803 I.getAlignment() ? I.getAlignment() :
3804 DAG.getEVTAlignment(VT));
3805
Eric Christopher58a24612014-10-08 09:50:54 +00003806 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Robin Morissete2de06b2014-10-16 20:34:57 +00003807 SDValue L =
3808 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3809 getValue(I.getPointerOperand()), MMO,
3810 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003811
3812 SDValue OutChain = L.getValue(1);
3813
Eli Friedman342e8df2011-08-24 20:50:09 +00003814 setValue(&I, L);
3815 DAG.setRoot(OutChain);
3816}
3817
3818void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003819 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003820
3821 AtomicOrdering Order = I.getOrdering();
3822 SynchronizationScope Scope = I.getSynchScope();
3823
3824 SDValue InChain = getRoot();
3825
Eric Christopher58a24612014-10-08 09:50:54 +00003826 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3827 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003828
Evan Chenga72b9702013-02-06 02:06:33 +00003829 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003830 report_fatal_error("Cannot generate unaligned atomic store");
3831
Robin Morissete2de06b2014-10-16 20:34:57 +00003832 SDValue OutChain =
3833 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
3834 InChain,
3835 getValue(I.getPointerOperand()),
3836 getValue(I.getValueOperand()),
3837 I.getPointerOperand(), I.getAlignment(),
3838 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003839
3840 DAG.setRoot(OutChain);
3841}
3842
Dan Gohman575fad32008-09-03 16:12:24 +00003843/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3844/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003845void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003846 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003847 bool HasChain = !I.doesNotAccessMemory();
3848 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3849
3850 // Build the operand list.
3851 SmallVector<SDValue, 8> Ops;
3852 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3853 if (OnlyLoad) {
3854 // We don't need to serialize loads against other loads.
3855 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003856 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003857 Ops.push_back(getRoot());
3858 }
3859 }
Mon P Wang769134b2008-11-01 20:24:53 +00003860
3861 // Info is set by getTgtMemInstrinsic
3862 TargetLowering::IntrinsicInfo Info;
Eric Christopher58a24612014-10-08 09:50:54 +00003863 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3864 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003865
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003866 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003867 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3868 Info.opc == ISD::INTRINSIC_W_CHAIN)
Eric Christopher58a24612014-10-08 09:50:54 +00003869 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003870
3871 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003872 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3873 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003874 Ops.push_back(Op);
3875 }
3876
Owen Anderson53aa7a92009-08-10 22:56:29 +00003877 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003878 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003879
Dan Gohman575fad32008-09-03 16:12:24 +00003880 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003881 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003882
Craig Topperabb4ac72014-04-16 06:10:51 +00003883 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003884
3885 // Create the node.
3886 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003887 if (IsTgtIntrinsic) {
3888 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003889 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Craig Topper206fcd42014-04-26 19:29:41 +00003890 VTs, Ops, Info.memVT,
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003891 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003892 Info.align, Info.vol,
Hal Finkel46ef7ce2014-08-13 01:15:40 +00003893 Info.readMem, Info.writeMem, Info.size);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003894 } else if (!HasChain) {
Craig Topper48d114b2014-04-26 18:35:24 +00003895 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003896 } else if (!I.getType()->isVoidTy()) {
Craig Topper48d114b2014-04-26 18:35:24 +00003897 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003898 } else {
Craig Topper48d114b2014-04-26 18:35:24 +00003899 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003900 }
3901
Dan Gohman575fad32008-09-03 16:12:24 +00003902 if (HasChain) {
3903 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3904 if (OnlyLoad)
3905 PendingLoads.push_back(Chain);
3906 else
3907 DAG.setRoot(Chain);
3908 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003909
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003910 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003911 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00003912 EVT VT = TLI.getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003913 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003914 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003915
Dan Gohman575fad32008-09-03 16:12:24 +00003916 setValue(&I, Result);
3917 }
3918}
3919
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003920/// GetSignificand - Get the significand and build it into a floating-point
3921/// number with exponent of 1:
3922///
3923/// Op = (Op & 0x007fffff) | 0x3f800000;
3924///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003925/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003926static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003927GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003928 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3929 DAG.getConstant(0x007fffff, MVT::i32));
3930 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3931 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003932 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003933}
3934
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003935/// GetExponent - Get the exponent:
3936///
Bill Wendling23959162009-01-20 21:17:57 +00003937/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003938///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003939/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003940static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003941GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003942 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003943 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3944 DAG.getConstant(0x7f800000, MVT::i32));
3945 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands41826032009-01-31 15:50:11 +00003946 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003947 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3948 DAG.getConstant(127, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003949 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003950}
3951
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003952/// getF32Constant - Get 32-bit floating point constant.
3953static SDValue
3954getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover29178a32013-01-22 09:46:31 +00003955 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
3956 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003957}
3958
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003959static SDValue getLimitedPrecisionExp2(SDValue t0, SDLoc dl,
3960 SelectionDAG &DAG) {
3961 // IntegerPartOfX = ((int32_t)(t0);
3962 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
3963
3964 // FractionalPartOfX = t0 - (float)IntegerPartOfX;
3965 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3966 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
3967
3968 // IntegerPartOfX <<= 23;
3969 IntegerPartOfX = DAG.getNode(
3970 ISD::SHL, dl, MVT::i32, IntegerPartOfX,
3971 DAG.getConstant(23, DAG.getTargetLoweringInfo().getPointerTy()));
3972
3973 SDValue TwoToFractionalPartOfX;
3974 if (LimitFloatPrecision <= 6) {
3975 // For floating-point precision of 6:
3976 //
3977 // TwoToFractionalPartOfX =
3978 // 0.997535578f +
3979 // (0.735607626f + 0.252464424f * x) * x;
3980 //
3981 // error 0.0144103317, which is 6 bits
3982 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
3983 getF32Constant(DAG, 0x3e814304));
3984 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
3985 getF32Constant(DAG, 0x3f3c50c8));
3986 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3987 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3988 getF32Constant(DAG, 0x3f7f5e7e));
3989 } else if (LimitFloatPrecision <= 12) {
3990 // For floating-point precision of 12:
3991 //
3992 // TwoToFractionalPartOfX =
3993 // 0.999892986f +
3994 // (0.696457318f +
3995 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3996 //
3997 // error 0.000107046256, which is 13 to 14 bits
3998 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
3999 getF32Constant(DAG, 0x3da235e3));
4000 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4001 getF32Constant(DAG, 0x3e65b8f3));
4002 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4003 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4004 getF32Constant(DAG, 0x3f324b07));
4005 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4006 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4007 getF32Constant(DAG, 0x3f7ff8fd));
4008 } else { // LimitFloatPrecision <= 18
4009 // For floating-point precision of 18:
4010 //
4011 // TwoToFractionalPartOfX =
4012 // 0.999999982f +
4013 // (0.693148872f +
4014 // (0.240227044f +
4015 // (0.554906021e-1f +
4016 // (0.961591928e-2f +
4017 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4018 // error 2.47208000*10^(-7), which is better than 18 bits
4019 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
4020 getF32Constant(DAG, 0x3924b03e));
4021 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
4022 getF32Constant(DAG, 0x3ab24b87));
4023 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4024 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4025 getF32Constant(DAG, 0x3c1d8c17));
4026 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4027 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4028 getF32Constant(DAG, 0x3d634a1d));
4029 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4030 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
4031 getF32Constant(DAG, 0x3e75fe14));
4032 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4033 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
4034 getF32Constant(DAG, 0x3f317234));
4035 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4036 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4037 getF32Constant(DAG, 0x3f800000));
4038 }
4039
4040 // Add the exponent into the result in integer domain.
4041 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
4042 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4043 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
4044}
4045
Craig Topperd2638c12012-11-24 18:52:06 +00004046/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00004047/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004048static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00004049 const TargetLowering &TLI) {
4050 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00004051 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00004052
4053 // Put the exponent in the right bit position for later addition to the
4054 // final result:
4055 //
4056 // #define LOG2OFe 1.4426950f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00004057 // t0 = Op * LOG2OFe
Owen Anderson9f944592009-08-11 20:47:22 +00004058 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004059 getF32Constant(DAG, 0x3fb8aa3b));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00004060 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling48217d82008-09-09 22:13:54 +00004061 }
4062
Craig Topperd2638c12012-11-24 18:52:06 +00004063 // No special expansion.
4064 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004065}
4066
Craig Topperbef254a2012-11-23 18:38:31 +00004067/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00004068/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004069static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004070 const TargetLowering &TLI) {
4071 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00004072 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004073 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004074
4075 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004076 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004077 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004078 getF32Constant(DAG, 0x3f317218));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004079
4080 // Get the significand and build it into a floating-point number with
4081 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004082 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004083
Craig Topper3669de42012-11-16 19:08:44 +00004084 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00004085 if (LimitFloatPrecision <= 6) {
4086 // For floating-point precision of 6:
4087 //
4088 // LogofMantissa =
4089 // -1.1609546f +
4090 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004091 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00004092 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004093 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004094 getF32Constant(DAG, 0xbe74c456));
Owen Anderson9f944592009-08-11 20:47:22 +00004095 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004096 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson9f944592009-08-11 20:47:22 +00004097 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004098 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4099 getF32Constant(DAG, 0x3f949a29));
Craig Toppered756c52012-11-16 20:01:39 +00004100 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00004101 // For floating-point precision of 12:
4102 //
4103 // LogOfMantissa =
4104 // -1.7417939f +
4105 // (2.8212026f +
4106 // (-1.4699568f +
4107 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
4108 //
4109 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004110 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004111 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson9f944592009-08-11 20:47:22 +00004112 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004113 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson9f944592009-08-11 20:47:22 +00004114 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4115 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004116 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson9f944592009-08-11 20:47:22 +00004117 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4118 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004119 getF32Constant(DAG, 0x40348e95));
Owen Anderson9f944592009-08-11 20:47:22 +00004120 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004121 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4122 getF32Constant(DAG, 0x3fdef31a));
Craig Toppered756c52012-11-16 20:01:39 +00004123 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00004124 // For floating-point precision of 18:
4125 //
4126 // LogOfMantissa =
4127 // -2.1072184f +
4128 // (4.2372794f +
4129 // (-3.7029485f +
4130 // (2.2781945f +
4131 // (-0.87823314f +
4132 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
4133 //
4134 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004135 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004136 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson9f944592009-08-11 20:47:22 +00004137 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004138 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson9f944592009-08-11 20:47:22 +00004139 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4140 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004141 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004142 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4143 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004144 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson9f944592009-08-11 20:47:22 +00004145 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4146 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004147 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson9f944592009-08-11 20:47:22 +00004148 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4149 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004150 getF32Constant(DAG, 0x408797cb));
Owen Anderson9f944592009-08-11 20:47:22 +00004151 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004152 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4153 getF32Constant(DAG, 0x4006dcab));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004154 }
Craig Topper3669de42012-11-16 19:08:44 +00004155
Craig Topperbef254a2012-11-23 18:38:31 +00004156 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004157 }
4158
Craig Topperbef254a2012-11-23 18:38:31 +00004159 // No special expansion.
4160 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004161}
4162
Craig Topperbef254a2012-11-23 18:38:31 +00004163/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004164/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004165static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004166 const TargetLowering &TLI) {
4167 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004168 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004169 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004170
Bill Wendlinged3bb782008-09-09 20:39:27 +00004171 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004172 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00004173
Bill Wendling48416782008-09-09 00:28:24 +00004174 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004175 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004176 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004177
Bill Wendling48416782008-09-09 00:28:24 +00004178 // Different possible minimax approximations of significand in
4179 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00004180 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004181 if (LimitFloatPrecision <= 6) {
4182 // For floating-point precision of 6:
4183 //
4184 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4185 //
4186 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004187 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004188 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson9f944592009-08-11 20:47:22 +00004189 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004190 getF32Constant(DAG, 0x40019463));
Owen Anderson9f944592009-08-11 20:47:22 +00004191 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004192 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4193 getF32Constant(DAG, 0x3fd6633d));
Craig Toppered756c52012-11-16 20:01:39 +00004194 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004195 // For floating-point precision of 12:
4196 //
4197 // Log2ofMantissa =
4198 // -2.51285454f +
4199 // (4.07009056f +
4200 // (-2.12067489f +
4201 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004202 //
Bill Wendling48416782008-09-09 00:28:24 +00004203 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004204 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004205 getF32Constant(DAG, 0xbda7262e));
Owen Anderson9f944592009-08-11 20:47:22 +00004206 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004207 getF32Constant(DAG, 0x3f25280b));
Owen Anderson9f944592009-08-11 20:47:22 +00004208 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4209 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004210 getF32Constant(DAG, 0x4007b923));
Owen Anderson9f944592009-08-11 20:47:22 +00004211 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4212 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004213 getF32Constant(DAG, 0x40823e2f));
Owen Anderson9f944592009-08-11 20:47:22 +00004214 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004215 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4216 getF32Constant(DAG, 0x4020d29c));
Craig Toppered756c52012-11-16 20:01:39 +00004217 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00004218 // For floating-point precision of 18:
4219 //
4220 // Log2ofMantissa =
4221 // -3.0400495f +
4222 // (6.1129976f +
4223 // (-5.3420409f +
4224 // (3.2865683f +
4225 // (-1.2669343f +
4226 // (0.27515199f -
4227 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4228 //
4229 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004230 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004231 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson9f944592009-08-11 20:47:22 +00004232 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004233 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson9f944592009-08-11 20:47:22 +00004234 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4235 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004236 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson9f944592009-08-11 20:47:22 +00004237 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4238 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004239 getF32Constant(DAG, 0x40525723));
Owen Anderson9f944592009-08-11 20:47:22 +00004240 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4241 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004242 getF32Constant(DAG, 0x40aaf200));
Owen Anderson9f944592009-08-11 20:47:22 +00004243 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4244 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004245 getF32Constant(DAG, 0x40c39dad));
Owen Anderson9f944592009-08-11 20:47:22 +00004246 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004247 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4248 getF32Constant(DAG, 0x4042902c));
Bill Wendling48416782008-09-09 00:28:24 +00004249 }
Craig Topper3669de42012-11-16 19:08:44 +00004250
Craig Topperbef254a2012-11-23 18:38:31 +00004251 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00004252 }
Bill Wendling48416782008-09-09 00:28:24 +00004253
Craig Topperbef254a2012-11-23 18:38:31 +00004254 // No special expansion.
4255 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004256}
4257
Craig Topperbef254a2012-11-23 18:38:31 +00004258/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004259/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004260static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004261 const TargetLowering &TLI) {
4262 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004263 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004264 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004265
Bill Wendlinged3bb782008-09-09 20:39:27 +00004266 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004267 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004268 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004269 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling48416782008-09-09 00:28:24 +00004270
4271 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004272 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004273 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00004274
Craig Topper3669de42012-11-16 19:08:44 +00004275 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004276 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004277 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004278 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004279 // Log10ofMantissa =
4280 // -0.50419619f +
4281 // (0.60948995f - 0.10380950f * x) * x;
4282 //
4283 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004284 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004285 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson9f944592009-08-11 20:47:22 +00004286 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004287 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson9f944592009-08-11 20:47:22 +00004288 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004289 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4290 getF32Constant(DAG, 0x3f011300));
Craig Toppered756c52012-11-16 20:01:39 +00004291 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004292 // For floating-point precision of 12:
4293 //
4294 // Log10ofMantissa =
4295 // -0.64831180f +
4296 // (0.91751397f +
4297 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4298 //
4299 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004300 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004301 getF32Constant(DAG, 0x3d431f31));
Owen Anderson9f944592009-08-11 20:47:22 +00004302 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004303 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson9f944592009-08-11 20:47:22 +00004304 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4305 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004306 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson9f944592009-08-11 20:47:22 +00004307 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00004308 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4309 getF32Constant(DAG, 0x3f25f7c3));
Craig Toppered756c52012-11-16 20:01:39 +00004310 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004311 // For floating-point precision of 18:
4312 //
4313 // Log10ofMantissa =
4314 // -0.84299375f +
4315 // (1.5327582f +
4316 // (-1.0688956f +
4317 // (0.49102474f +
4318 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4319 //
4320 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004321 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004322 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson9f944592009-08-11 20:47:22 +00004323 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004324 getF32Constant(DAG, 0x3e00685a));
Owen Anderson9f944592009-08-11 20:47:22 +00004325 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4326 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004327 getF32Constant(DAG, 0x3efb6798));
Owen Anderson9f944592009-08-11 20:47:22 +00004328 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4329 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004330 getF32Constant(DAG, 0x3f88d192));
Owen Anderson9f944592009-08-11 20:47:22 +00004331 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4332 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004333 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson9f944592009-08-11 20:47:22 +00004334 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00004335 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4336 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling48416782008-09-09 00:28:24 +00004337 }
Craig Topper3669de42012-11-16 19:08:44 +00004338
Craig Topperbef254a2012-11-23 18:38:31 +00004339 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00004340 }
Bill Wendling48416782008-09-09 00:28:24 +00004341
Craig Topperbef254a2012-11-23 18:38:31 +00004342 // No special expansion.
4343 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004344}
4345
Craig Topperd2638c12012-11-24 18:52:06 +00004346/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00004347/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004348static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00004349 const TargetLowering &TLI) {
4350 if (Op.getValueType() == MVT::f32 &&
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00004351 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
4352 return getLimitedPrecisionExp2(Op, dl, DAG);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004353
Craig Topperd2638c12012-11-24 18:52:06 +00004354 // No special expansion.
4355 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004356}
4357
Bill Wendling648930b2008-09-10 00:20:20 +00004358/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4359/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004360static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00004361 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00004362 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00004363 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00004364 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00004365 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4366 APFloat Ten(10.0f);
4367 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00004368 }
4369 }
4370
Craig Topper268b6222012-11-25 00:48:58 +00004371 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00004372 // Put the exponent in the right bit position for later addition to the
4373 // final result:
4374 //
4375 // #define LOG2OF10 3.3219281f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00004376 // t0 = Op * LOG2OF10;
Craig Topper79bd2052012-11-25 08:08:58 +00004377 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004378 getF32Constant(DAG, 0x40549a78));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00004379 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling648930b2008-09-10 00:20:20 +00004380 }
4381
Craig Topper79bd2052012-11-25 08:08:58 +00004382 // No special expansion.
4383 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00004384}
4385
Chris Lattner39f18e52010-01-01 03:32:16 +00004386
4387/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004388static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00004389 SelectionDAG &DAG) {
4390 // If RHS is a constant, we can expand this out to a multiplication tree,
4391 // otherwise we end up lowering to a call to __powidf2 (for example). When
4392 // optimizing for size, we only want to do this if the expansion would produce
4393 // a small number of multiplies, otherwise we do the full expansion.
4394 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4395 // Get the exponent as a positive value.
4396 unsigned Val = RHSC->getSExtValue();
4397 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004398
Chris Lattner39f18e52010-01-01 03:32:16 +00004399 // powi(x, 0) -> 1.0
4400 if (Val == 0)
4401 return DAG.getConstantFP(1.0, LHS.getValueType());
4402
Dan Gohman913c9982010-04-15 04:33:49 +00004403 const Function *F = DAG.getMachineFunction().getFunction();
Duncan P. N. Exon Smith70eb9c52015-02-14 01:44:41 +00004404 if (!F->hasFnAttribute(Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00004405 // If optimizing for size, don't insert too many multiplies. This
4406 // inserts up to 5 multiplies.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00004407 countPopulation(Val) + Log2_32(Val) < 7) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004408 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004409 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00004410 // powi(x,15) generates one more multiply than it should), but this has
4411 // the benefit of being both really simple and much better than a libcall.
4412 SDValue Res; // Logically starts equal to 1.0
4413 SDValue CurSquare = LHS;
4414 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004415 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004416 if (Res.getNode())
4417 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4418 else
4419 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004420 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004421
Chris Lattner39f18e52010-01-01 03:32:16 +00004422 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4423 CurSquare, CurSquare);
4424 Val >>= 1;
4425 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004426
Chris Lattner39f18e52010-01-01 03:32:16 +00004427 // If the original was negative, invert the result, producing 1/(x*x*x).
4428 if (RHSC->getSExtValue() < 0)
4429 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4430 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4431 return Res;
4432 }
4433 }
4434
4435 // Otherwise, expand to a libcall.
4436 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4437}
4438
Devang Patel8e60ff12011-05-16 21:24:05 +00004439// getTruncatedArgReg - Find underlying register used for an truncated
4440// argument.
4441static unsigned getTruncatedArgReg(const SDValue &N) {
4442 if (N.getOpcode() != ISD::TRUNCATE)
4443 return 0;
4444
4445 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00004446 if (Ext.getOpcode() == ISD::AssertZext ||
4447 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00004448 const SDValue &CFR = Ext.getOperand(0);
4449 if (CFR.getOpcode() == ISD::CopyFromReg)
4450 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00004451 if (CFR.getOpcode() == ISD::TRUNCATE)
4452 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00004453 }
4454 return 0;
4455}
4456
Evan Cheng6e822452010-04-28 23:08:54 +00004457/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4458/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4459/// At the end of instruction selection, they will be inserted to the entry BB.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004460bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V,
4461 MDNode *Variable,
4462 MDNode *Expr, int64_t Offset,
4463 bool IsIndirect,
4464 const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00004465 const Argument *Arg = dyn_cast<Argument>(V);
4466 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00004467 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00004468
Devang Patel03955532010-04-29 20:40:36 +00004469 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +00004470 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00004471
Devang Patela46953d2010-04-29 18:50:36 +00004472 // Ignore inlined function arguments here.
4473 DIVariable DV(Variable);
Devang Patel03955532010-04-29 20:40:36 +00004474 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00004475 return false;
4476
David Blaikie0252265b2013-06-16 20:34:15 +00004477 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00004478 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00004479 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4480 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004481
David Blaikie0252265b2013-06-16 20:34:15 +00004482 if (!Op && N.getNode()) {
4483 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004484 if (N.getOpcode() == ISD::CopyFromReg)
4485 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4486 else
4487 Reg = getTruncatedArgReg(N);
4488 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004489 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4490 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4491 if (PR)
4492 Reg = PR;
4493 }
David Blaikie0252265b2013-06-16 20:34:15 +00004494 if (Reg)
4495 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004496 }
4497
David Blaikie0252265b2013-06-16 20:34:15 +00004498 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004499 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004500 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004501 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004502 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004503 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004504
David Blaikie0252265b2013-06-16 20:34:15 +00004505 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004506 // Check if frame index is available.
4507 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004508 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004509 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4510 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004511
David Blaikie0252265b2013-06-16 20:34:15 +00004512 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004513 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004514
David Blaikie0252265b2013-06-16 20:34:15 +00004515 if (Op->isReg())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004516 FuncInfo.ArgDbgValues.push_back(
4517 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE),
4518 IsIndirect, Op->getReg(), Offset, Variable, Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004519 else
4520 FuncInfo.ArgDbgValues.push_back(
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004521 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE))
4522 .addOperand(*Op)
4523 .addImm(Offset)
4524 .addMetadata(Variable)
4525 .addMetadata(Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004526
Evan Cheng5fb45a22010-04-29 01:40:30 +00004527 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004528}
Chris Lattner39f18e52010-01-01 03:32:16 +00004529
Douglas Gregor6739a892010-05-11 06:17:44 +00004530// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004531#if defined(_MSC_VER) && defined(setjmp) && \
4532 !defined(setjmp_undefined_for_msvc)
4533# pragma push_macro("setjmp")
4534# undef setjmp
4535# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004536#endif
4537
Dan Gohman575fad32008-09-03 16:12:24 +00004538/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4539/// we want to emit this as a call to a named external function, return the name
4540/// otherwise lower it and return null.
4541const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004542SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Eric Christopher58a24612014-10-08 09:50:54 +00004543 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004544 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004545 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004546 SDValue Res;
4547
Dan Gohman575fad32008-09-03 16:12:24 +00004548 switch (Intrinsic) {
4549 default:
4550 // By default, turn this into a target intrinsic node.
4551 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004552 return nullptr;
4553 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4554 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4555 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004556 case Intrinsic::returnaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004557 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004558 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004559 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004560 case Intrinsic::frameaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004561 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004562 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004563 return nullptr;
Renato Golinc7aea402014-05-06 16:51:25 +00004564 case Intrinsic::read_register: {
4565 Value *Reg = I.getArgOperand(0);
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004566 SDValue RegName =
4567 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Eric Christopher58a24612014-10-08 09:50:54 +00004568 EVT VT = TLI.getValueType(I.getType());
Renato Golinc7aea402014-05-06 16:51:25 +00004569 setValue(&I, DAG.getNode(ISD::READ_REGISTER, sdl, VT, RegName));
4570 return nullptr;
4571 }
4572 case Intrinsic::write_register: {
4573 Value *Reg = I.getArgOperand(0);
4574 Value *RegValue = I.getArgOperand(1);
4575 SDValue Chain = getValue(RegValue).getOperand(0);
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004576 SDValue RegName =
4577 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Renato Golinc7aea402014-05-06 16:51:25 +00004578 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
4579 RegName, getValue(RegValue)));
4580 return nullptr;
4581 }
Dan Gohman575fad32008-09-03 16:12:24 +00004582 case Intrinsic::setjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004583 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004584 case Intrinsic::longjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004585 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004586 case Intrinsic::memcpy: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004587 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004588 // Assert for address < 256 since we support only user defined address
4589 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004590 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004591 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004592 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004593 < 256 &&
4594 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004595 SDValue Op1 = getValue(I.getArgOperand(0));
4596 SDValue Op2 = getValue(I.getArgOperand(1));
4597 SDValue Op3 = getValue(I.getArgOperand(2));
4598 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004599 if (!Align)
4600 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004601 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004602 DAG.setRoot(DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattner2510de22010-09-21 05:40:29 +00004603 MachinePointerInfo(I.getArgOperand(0)),
4604 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004605 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004606 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004607 case Intrinsic::memset: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004608 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004609 // Assert for address < 256 since we support only user defined address
4610 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004611 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004612 < 256 &&
4613 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004614 SDValue Op1 = getValue(I.getArgOperand(0));
4615 SDValue Op2 = getValue(I.getArgOperand(1));
4616 SDValue Op3 = getValue(I.getArgOperand(2));
4617 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004618 if (!Align)
4619 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004620 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004621 DAG.setRoot(DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004622 MachinePointerInfo(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004623 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004624 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004625 case Intrinsic::memmove: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004626 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004627 // Assert for address < 256 since we support only user defined address
4628 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004629 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004630 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004631 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004632 < 256 &&
4633 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004634 SDValue Op1 = getValue(I.getArgOperand(0));
4635 SDValue Op2 = getValue(I.getArgOperand(1));
4636 SDValue Op3 = getValue(I.getArgOperand(2));
4637 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004638 if (!Align)
4639 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004640 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004641 DAG.setRoot(DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004642 MachinePointerInfo(I.getArgOperand(0)),
4643 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004644 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004645 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004646 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004647 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Pateldf45c7f2009-10-09 22:42:28 +00004648 MDNode *Variable = DI.getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004649 MDNode *Expression = DI.getExpression();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004650 const Value *Address = DI.getAddress();
Manman Ren983a16c2013-06-28 05:43:10 +00004651 DIVariable DIVar(Variable);
4652 assert((!DIVar || DIVar.isVariable()) &&
4653 "Variable in DbgDeclareInst should be either null or a DIVariable.");
4654 if (!Address || !DIVar) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004655 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004656 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004657 }
Dale Johannesene0983522010-04-26 20:06:49 +00004658
Devang Patel3bffd522010-09-02 21:29:42 +00004659 // Check if address has undef value.
4660 if (isa<UndefValue>(Address) ||
4661 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004662 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004663 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004664 }
4665
Dale Johannesene0983522010-04-26 20:06:49 +00004666 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004667 if (!N.getNode() && isa<Argument>(Address))
4668 // Check unused arguments map.
4669 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004670 SDDbgValue *SDV;
4671 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004672 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4673 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004674 // Parameters are handled specially.
4675 bool isParameter =
4676 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4677 isa<Argument>(Address));
4678
Devang Patel98d3edf2010-09-02 21:02:27 +00004679 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4680
Dale Johannesene0983522010-04-26 20:06:49 +00004681 if (isParameter && !AI) {
4682 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4683 if (FINode)
4684 // Byval parameter. We have a frame index at this point.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004685 SDV = DAG.getFrameIndexDbgValue(
4686 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004687 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004688 // Address is an argument, so try to emit its dbg value using
4689 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004690 EmitFuncArgumentDbgValue(Address, Variable, Expression, 0, false, N);
Craig Topperc0196b12014-04-14 00:51:57 +00004691 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004692 }
Dale Johannesene0983522010-04-26 20:06:49 +00004693 } else if (AI)
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004694 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004695 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004696 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004697 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004698 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004699 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4700 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004701 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004702 }
Dale Johannesene0983522010-04-26 20:06:49 +00004703 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4704 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004705 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004706 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004707 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, 0, false,
4708 N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004709 // If variable is pinned by a alloca in dominating bb then
4710 // use StaticAllocaMap.
4711 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004712 if (AI->getParent() != DI.getParent()) {
4713 DenseMap<const AllocaInst*, int>::iterator SI =
4714 FuncInfo.StaticAllocaMap.find(AI);
4715 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004716 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second,
Adrian Prantl32da8892014-04-25 20:49:25 +00004717 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004718 DAG.AddDbgValue(SDV, nullptr, false);
4719 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004720 }
Devang Patelda25de82010-09-15 14:48:53 +00004721 }
4722 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004723 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004724 }
Dale Johannesene0983522010-04-26 20:06:49 +00004725 }
Craig Topperc0196b12014-04-14 00:51:57 +00004726 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004727 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004728 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004729 const DbgValueInst &DI = cast<DbgValueInst>(I);
Manman Ren983a16c2013-06-28 05:43:10 +00004730 DIVariable DIVar(DI.getVariable());
4731 assert((!DIVar || DIVar.isVariable()) &&
4732 "Variable in DbgValueInst should be either null or a DIVariable.");
4733 if (!DIVar)
Craig Topperc0196b12014-04-14 00:51:57 +00004734 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004735
4736 MDNode *Variable = DI.getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004737 MDNode *Expression = DI.getExpression();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004738 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004739 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004740 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004741 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004742
Dale Johannesene0983522010-04-26 20:06:49 +00004743 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004744 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004745 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl,
4746 SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004747 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004748 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004749 // Do not use getValue() in here; we don't want to generate code at
4750 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004751 SDValue N = NodeMap[V];
4752 if (!N.getNode() && isa<Argument>(V))
4753 // Check unused arguments map.
4754 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004755 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004756 // A dbg.value for an alloca is always indirect.
4757 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004758 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, Offset,
4759 IsIndirect, N)) {
4760 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
4761 IsIndirect, Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004762 DAG.AddDbgValue(SDV, N.getNode(), false);
4763 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004764 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004765 // Do not call getValue(V) yet, as we don't want to generate code.
4766 // Remember it for later.
4767 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4768 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004769 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004770 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004771 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004772 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004773 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004774 }
4775
4776 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004777 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004778 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004779 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004780 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004781 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004782 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4783 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004784 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004785 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004786 DenseMap<const AllocaInst*, int>::iterator SI =
4787 FuncInfo.StaticAllocaMap.find(AI);
4788 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004789 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004790 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004791 }
Dan Gohman575fad32008-09-03 16:12:24 +00004792
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004793 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004794 // Find the type id for the given typeinfo.
Reid Kleckner283bc2e2014-11-14 00:35:50 +00004795 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004796 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4797 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004798 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004799 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004800 }
4801
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004802 case Intrinsic::eh_return_i32:
4803 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004804 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004805 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004806 MVT::Other,
4807 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004808 getValue(I.getArgOperand(0)),
4809 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004810 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004811 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004812 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004813 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004814 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004815 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004816 TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004817 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004818 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004819 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004820 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004821 CfaArg);
Eric Christopher58a24612014-10-08 09:50:54 +00004822 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
4823 DAG.getConstant(0, TLI.getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004824 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004825 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004826 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004827 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004828 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004829 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004830 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004831 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004832 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004833
Chris Lattnerfb964e52010-04-05 06:19:28 +00004834 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004835 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004836 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004837 case Intrinsic::eh_sjlj_functioncontext: {
4838 // Get and store the index of the function context.
4839 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004840 AllocaInst *FnCtx =
4841 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004842 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4843 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004844 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004845 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004846 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004847 SDValue Ops[2];
4848 Ops[0] = getRoot();
4849 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004850 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004851 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004852 setValue(&I, Op.getValue(0));
4853 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004854 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00004855 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004856 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004857 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004858 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004859 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004860 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004861
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004862 case Intrinsic::masked_load:
4863 visitMaskedLoad(I);
4864 return nullptr;
4865 case Intrinsic::masked_store:
4866 visitMaskedStore(I);
4867 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004868 case Intrinsic::x86_mmx_pslli_w:
4869 case Intrinsic::x86_mmx_pslli_d:
4870 case Intrinsic::x86_mmx_pslli_q:
4871 case Intrinsic::x86_mmx_psrli_w:
4872 case Intrinsic::x86_mmx_psrli_d:
4873 case Intrinsic::x86_mmx_psrli_q:
4874 case Intrinsic::x86_mmx_psrai_w:
4875 case Intrinsic::x86_mmx_psrai_d: {
4876 SDValue ShAmt = getValue(I.getArgOperand(1));
4877 if (isa<ConstantSDNode>(ShAmt)) {
4878 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004879 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004880 }
4881 unsigned NewIntrinsic = 0;
4882 EVT ShAmtVT = MVT::v2i32;
4883 switch (Intrinsic) {
4884 case Intrinsic::x86_mmx_pslli_w:
4885 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4886 break;
4887 case Intrinsic::x86_mmx_pslli_d:
4888 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4889 break;
4890 case Intrinsic::x86_mmx_pslli_q:
4891 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4892 break;
4893 case Intrinsic::x86_mmx_psrli_w:
4894 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4895 break;
4896 case Intrinsic::x86_mmx_psrli_d:
4897 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4898 break;
4899 case Intrinsic::x86_mmx_psrli_q:
4900 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4901 break;
4902 case Intrinsic::x86_mmx_psrai_w:
4903 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4904 break;
4905 case Intrinsic::x86_mmx_psrai_d:
4906 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4907 break;
4908 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4909 }
4910
4911 // The vector shift intrinsics with scalars uses 32b shift amounts but
4912 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4913 // to be zero.
4914 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004915 SDValue ShOps[2];
4916 ShOps[0] = ShAmt;
4917 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper48d114b2014-04-26 18:35:24 +00004918 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Eric Christopher58a24612014-10-08 09:50:54 +00004919 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004920 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4921 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Dale Johannesendd224d22010-09-30 23:57:10 +00004922 DAG.getConstant(NewIntrinsic, MVT::i32),
4923 getValue(I.getArgOperand(0)), ShAmt);
4924 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004925 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004926 }
Mon P Wang58fb9132008-11-10 20:54:11 +00004927 case Intrinsic::convertff:
4928 case Intrinsic::convertfsi:
4929 case Intrinsic::convertfui:
4930 case Intrinsic::convertsif:
4931 case Intrinsic::convertuif:
4932 case Intrinsic::convertss:
4933 case Intrinsic::convertsu:
4934 case Intrinsic::convertus:
4935 case Intrinsic::convertuu: {
4936 ISD::CvtCode Code = ISD::CVT_INVALID;
4937 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00004938 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00004939 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4940 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4941 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4942 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4943 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4944 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4945 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4946 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4947 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4948 }
Eric Christopher58a24612014-10-08 09:50:54 +00004949 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00004950 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004951 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004952 DAG.getValueType(DestVT),
4953 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004954 getValue(I.getArgOperand(1)),
4955 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004956 Code);
4957 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004958 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00004959 }
Dan Gohman575fad32008-09-03 16:12:24 +00004960 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004961 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00004962 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00004963 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004964 case Intrinsic::log:
Eric Christopher58a24612014-10-08 09:50:54 +00004965 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004966 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004967 case Intrinsic::log2:
Eric Christopher58a24612014-10-08 09:50:54 +00004968 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004969 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004970 case Intrinsic::log10:
Eric Christopher58a24612014-10-08 09:50:54 +00004971 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004972 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004973 case Intrinsic::exp:
Eric Christopher58a24612014-10-08 09:50:54 +00004974 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004975 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004976 case Intrinsic::exp2:
Eric Christopher58a24612014-10-08 09:50:54 +00004977 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004978 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004979 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004980 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00004981 getValue(I.getArgOperand(1)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004982 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004983 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00004984 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00004985 case Intrinsic::sin:
4986 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00004987 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00004988 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00004989 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00004990 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00004991 case Intrinsic::nearbyint:
4992 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00004993 unsigned Opcode;
4994 switch (Intrinsic) {
4995 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4996 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
4997 case Intrinsic::fabs: Opcode = ISD::FABS; break;
4998 case Intrinsic::sin: Opcode = ISD::FSIN; break;
4999 case Intrinsic::cos: Opcode = ISD::FCOS; break;
5000 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
5001 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
5002 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
5003 case Intrinsic::rint: Opcode = ISD::FRINT; break;
5004 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00005005 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00005006 }
5007
Andrew Trickef9de2a2013-05-25 02:42:55 +00005008 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00005009 getValue(I.getArgOperand(0)).getValueType(),
5010 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005011 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005012 }
Matt Arsenault7c936902014-10-21 23:01:01 +00005013 case Intrinsic::minnum:
5014 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
5015 getValue(I.getArgOperand(0)).getValueType(),
5016 getValue(I.getArgOperand(0)),
5017 getValue(I.getArgOperand(1))));
5018 return nullptr;
5019 case Intrinsic::maxnum:
5020 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
5021 getValue(I.getArgOperand(0)).getValueType(),
5022 getValue(I.getArgOperand(0)),
5023 getValue(I.getArgOperand(1))));
5024 return nullptr;
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00005025 case Intrinsic::copysign:
5026 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5027 getValue(I.getArgOperand(0)).getValueType(),
5028 getValue(I.getArgOperand(0)),
5029 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00005030 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005031 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005032 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005033 getValue(I.getArgOperand(0)).getValueType(),
5034 getValue(I.getArgOperand(0)),
5035 getValue(I.getArgOperand(1)),
5036 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00005037 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005038 case Intrinsic::fmuladd: {
Eric Christopher58a24612014-10-08 09:50:54 +00005039 EVT VT = TLI.getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00005040 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Eric Christopher58a24612014-10-08 09:50:54 +00005041 TLI.isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005042 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005043 getValue(I.getArgOperand(0)).getValueType(),
5044 getValue(I.getArgOperand(0)),
5045 getValue(I.getArgOperand(1)),
5046 getValue(I.getArgOperand(2))));
5047 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005048 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005049 getValue(I.getArgOperand(0)).getValueType(),
5050 getValue(I.getArgOperand(0)),
5051 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005052 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005053 getValue(I.getArgOperand(0)).getValueType(),
5054 Mul,
5055 getValue(I.getArgOperand(2)));
5056 setValue(&I, Add);
5057 }
Craig Topperc0196b12014-04-14 00:51:57 +00005058 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005059 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005060 case Intrinsic::convert_to_fp16:
Tim Northoverf7a02c12014-07-21 09:13:56 +00005061 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
5062 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
5063 getValue(I.getArgOperand(0)),
5064 DAG.getTargetConstant(0, MVT::i32))));
Craig Topperc0196b12014-04-14 00:51:57 +00005065 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005066 case Intrinsic::convert_from_fp16:
Tim Northoverfd7e4242014-07-17 10:51:23 +00005067 setValue(&I,
Eric Christopher58a24612014-10-08 09:50:54 +00005068 DAG.getNode(ISD::FP_EXTEND, sdl, TLI.getValueType(I.getType()),
Tim Northoverf7a02c12014-07-21 09:13:56 +00005069 DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
5070 getValue(I.getArgOperand(0)))));
Craig Topperc0196b12014-04-14 00:51:57 +00005071 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005072 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005073 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005074 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00005075 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005076 }
5077 case Intrinsic::readcyclecounter: {
5078 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005079 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00005080 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005081 setValue(&I, Res);
5082 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005083 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005084 }
Dan Gohman575fad32008-09-03 16:12:24 +00005085 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005086 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005087 getValue(I.getArgOperand(0)).getValueType(),
5088 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005089 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005090 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005091 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005092 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005093 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005094 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005095 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005096 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005097 }
5098 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005099 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005100 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005101 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005102 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005103 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005104 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005105 }
5106 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005107 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005108 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005109 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005110 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005111 }
5112 case Intrinsic::stacksave: {
5113 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005114 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00005115 DAG.getVTList(TLI.getPointerTy(), MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005116 setValue(&I, Res);
5117 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005118 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005119 }
5120 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005121 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005122 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00005123 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005124 }
Bill Wendling13020d22008-11-18 11:01:33 +00005125 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00005126 // Emit code into the DAG to store the stack guard onto the stack.
5127 MachineFunction &MF = DAG.getMachineFunction();
5128 MachineFrameInfo *MFI = MF.getFrameInfo();
Eric Christopher58a24612014-10-08 09:50:54 +00005129 EVT PtrTy = TLI.getPointerTy();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005130 SDValue Src, Chain = getRoot();
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005131 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand();
5132 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr);
Bill Wendlingd970ea32008-11-06 02:29:10 +00005133
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005134 // See if Ptr is a bitcast. If it is, look through it and see if we can get
5135 // global variable __stack_chk_guard.
5136 if (!GV)
5137 if (const Operator *BC = dyn_cast<Operator>(Ptr))
5138 if (BC->getOpcode() == Instruction::BitCast)
5139 GV = dyn_cast<GlobalVariable>(BC->getOperand(0));
5140
Eric Christopher58a24612014-10-08 09:50:54 +00005141 if (GV && TLI.useLoadStackGuardNode()) {
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005142 // Emit a LOAD_STACK_GUARD node.
5143 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD,
5144 sdl, PtrTy, Chain);
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005145 MachinePointerInfo MPInfo(GV);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005146 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
5147 unsigned Flags = MachineMemOperand::MOLoad |
5148 MachineMemOperand::MOInvariant;
5149 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags,
5150 PtrTy.getSizeInBits() / 8,
5151 DAG.getEVTAlignment(PtrTy));
5152 Node->setMemRefs(MemRefs, MemRefs + 1);
5153
5154 // Copy the guard value to a virtual register so that it can be
5155 // retrieved in the epilogue.
5156 Src = SDValue(Node, 0);
5157 const TargetRegisterClass *RC =
Eric Christopher58a24612014-10-08 09:50:54 +00005158 TLI.getRegClassFor(Src.getSimpleValueType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005159 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC);
5160
5161 SPDescriptor.setGuardReg(Reg);
5162 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src);
5163 } else {
5164 Src = getValue(I.getArgOperand(0)); // The guard's value.
5165 }
5166
Gabor Greifeba0be72010-06-25 09:38:13 +00005167 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00005168
Bill Wendlingeb4268d2008-11-07 01:23:58 +00005169 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00005170 MFI->setStackProtectorIndex(FI);
5171
5172 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5173
5174 // Store the stack protector onto the stack.
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005175 Res = DAG.getStore(Chain, sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00005176 MachinePointerInfo::getFixedStack(FI),
5177 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005178 setValue(&I, Res);
5179 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005180 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00005181 }
Eric Christopher7a50b282009-10-27 00:52:25 +00005182 case Intrinsic::objectsize: {
5183 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00005184 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00005185
5186 assert(CI && "Non-constant type in __builtin_object_size?");
5187
Gabor Greifeba0be72010-06-25 09:38:13 +00005188 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00005189 EVT Ty = Arg.getValueType();
5190
Dan Gohmanf1d83042010-06-18 14:22:04 +00005191 if (CI->isZero())
Bill Wendlingb99b2692009-12-22 00:40:51 +00005192 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00005193 else
Bill Wendlingb99b2692009-12-22 00:40:51 +00005194 Res = DAG.getConstant(0, Ty);
5195
5196 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005197 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00005198 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00005199 case Intrinsic::annotation:
5200 case Intrinsic::ptr_annotation:
5201 // Drop the intrinsic, but forward the value
5202 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005203 return nullptr;
Hal Finkel93046912014-07-25 21:13:35 +00005204 case Intrinsic::assume:
Dan Gohman575fad32008-09-03 16:12:24 +00005205 case Intrinsic::var_annotation:
Hal Finkel93046912014-07-25 21:13:35 +00005206 // Discard annotate attributes and assumptions
Craig Topperc0196b12014-04-14 00:51:57 +00005207 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005208
5209 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005210 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00005211
5212 SDValue Ops[6];
5213 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005214 Ops[1] = getValue(I.getArgOperand(0));
5215 Ops[2] = getValue(I.getArgOperand(1));
5216 Ops[3] = getValue(I.getArgOperand(2));
5217 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00005218 Ops[5] = DAG.getSrcValue(F);
5219
Craig Topper48d114b2014-04-26 18:35:24 +00005220 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00005221
Duncan Sandsa0984362011-09-06 13:37:06 +00005222 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005223 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00005224 }
5225 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005226 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00005227 TLI.getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00005228 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005229 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005230 }
Dan Gohman575fad32008-09-03 16:12:24 +00005231 case Intrinsic::gcroot:
5232 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00005233 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00005234 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005235
Dan Gohman575fad32008-09-03 16:12:24 +00005236 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5237 GFI->addStackRoot(FI->getIndex(), TypeMap);
5238 }
Craig Topperc0196b12014-04-14 00:51:57 +00005239 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005240 case Intrinsic::gcread:
5241 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00005242 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00005243 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005244 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00005245 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005246
5247 case Intrinsic::expect: {
5248 // Just replace __builtin_expect(exp, c) with EXP.
5249 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005250 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005251 }
5252
Shuxin Yangcdde0592012-10-19 20:11:16 +00005253 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00005254 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00005255 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00005256 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00005257 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00005258 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005259 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00005260 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005261 }
5262 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005263
5264 TargetLowering::CallLoweringInfo CLI(DAG);
5265 CLI.setDebugLoc(sdl).setChain(getRoot())
5266 .setCallee(CallingConv::C, I.getType(),
Eric Christopher58a24612014-10-08 09:50:54 +00005267 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00005268 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005269
Eric Christopher58a24612014-10-08 09:50:54 +00005270 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00005271 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00005272 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005273 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00005274
Bill Wendling5eee7442008-11-21 02:38:44 +00005275 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005276 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005277 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005278 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005279 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00005280 case Intrinsic::smul_with_overflow: {
5281 ISD::NodeType Op;
5282 switch (Intrinsic) {
5283 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5284 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5285 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5286 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5287 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5288 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5289 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5290 }
5291 SDValue Op1 = getValue(I.getArgOperand(0));
5292 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00005293
Craig Topperbc680062012-04-11 04:34:11 +00005294 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005295 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00005296 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00005297 }
Dan Gohman575fad32008-09-03 16:12:24 +00005298 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005299 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00005300 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00005301 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005302 Ops[1] = getValue(I.getArgOperand(0));
5303 Ops[2] = getValue(I.getArgOperand(1));
5304 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005305 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005306 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Craig Topper206fcd42014-04-26 19:29:41 +00005307 DAG.getVTList(MVT::Other), Ops,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005308 EVT::getIntegerVT(*Context, 8),
5309 MachinePointerInfo(I.getArgOperand(0)),
5310 0, /* align */
5311 false, /* volatile */
5312 rw==0, /* read */
5313 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00005314 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005315 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00005316 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00005317 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00005318 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00005319 // Stack coloring is not enabled in O0, discard region information.
5320 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00005321 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005322
Nadav Rotemd753a952012-09-10 08:43:23 +00005323 SmallVector<Value *, 4> Allocas;
Mehdi Aminia28d91d2015-03-10 02:37:25 +00005324 GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00005325
Craig Toppere1c1d362013-07-03 05:11:49 +00005326 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5327 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00005328 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5329
5330 // Could not find an Alloca.
5331 if (!LifetimeObject)
5332 continue;
5333
Pete Cooper230332f2014-10-17 22:59:33 +00005334 // First check that the Alloca is static, otherwise it won't have a
5335 // valid frame index.
5336 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
5337 if (SI == FuncInfo.StaticAllocaMap.end())
5338 return nullptr;
5339
5340 int FI = SI->second;
Nadav Rotemd753a952012-09-10 08:43:23 +00005341
5342 SDValue Ops[2];
5343 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00005344 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00005345 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5346
Craig Topper48d114b2014-04-26 18:35:24 +00005347 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotemd753a952012-09-10 08:43:23 +00005348 DAG.setRoot(Res);
5349 }
Craig Topperc0196b12014-04-14 00:51:57 +00005350 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005351 }
5352 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005353 // Discard region information.
Eric Christopher58a24612014-10-08 09:50:54 +00005354 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Craig Topperc0196b12014-04-14 00:51:57 +00005355 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00005356 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005357 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00005358 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005359 case Intrinsic::stackprotectorcheck: {
5360 // Do not actually emit anything for this basic block. Instead we initialize
5361 // the stack protector descriptor and export the guard variable so we can
5362 // access it in FinishBasicBlock.
5363 const BasicBlock *BB = I.getParent();
5364 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
5365 ExportFromCurrentBlock(SPDescriptor.getGuard());
5366
5367 // Flush our exports since we are going to process a terminator.
5368 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00005369 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005370 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00005371 case Intrinsic::clear_cache:
Eric Christopher58a24612014-10-08 09:50:54 +00005372 return TLI.getClearCacheBuiltinName();
Nuno Lopesec9653b2012-06-28 22:30:12 +00005373 case Intrinsic::donothing:
5374 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00005375 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005376 case Intrinsic::experimental_stackmap: {
5377 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00005378 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005379 }
5380 case Intrinsic::experimental_patchpoint_void:
5381 case Intrinsic::experimental_patchpoint_i64: {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00005382 visitPatchpoint(&I);
Craig Topperc0196b12014-04-14 00:51:57 +00005383 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005384 }
Philip Reames1a1bdb22014-12-02 18:50:36 +00005385 case Intrinsic::experimental_gc_statepoint: {
5386 visitStatepoint(I);
5387 return nullptr;
5388 }
5389 case Intrinsic::experimental_gc_result_int:
5390 case Intrinsic::experimental_gc_result_float:
Ramkumar Ramachandra75a4f352015-01-22 20:14:38 +00005391 case Intrinsic::experimental_gc_result_ptr:
5392 case Intrinsic::experimental_gc_result: {
Philip Reames1a1bdb22014-12-02 18:50:36 +00005393 visitGCResult(I);
5394 return nullptr;
5395 }
5396 case Intrinsic::experimental_gc_relocate: {
5397 visitGCRelocate(I);
5398 return nullptr;
5399 }
Justin Bogner61ba2e32014-12-08 18:02:35 +00005400 case Intrinsic::instrprof_increment:
5401 llvm_unreachable("instrprof failed to lower an increment");
Reid Klecknere9b89312015-01-13 00:48:10 +00005402
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005403 case Intrinsic::frameescape: {
Reid Klecknere9b89312015-01-13 00:48:10 +00005404 MachineFunction &MF = DAG.getMachineFunction();
5405 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
5406
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005407 // Directly emit some FRAME_ALLOC machine instrs. Label assignment emission
5408 // is the same on all targets.
5409 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) {
5410 AllocaInst *Slot =
5411 cast<AllocaInst>(I.getArgOperand(Idx)->stripPointerCasts());
5412 assert(FuncInfo.StaticAllocaMap.count(Slot) &&
5413 "can only escape static allocas");
5414 int FI = FuncInfo.StaticAllocaMap[Slot];
5415 MCSymbol *FrameAllocSym =
5416 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(MF.getName(),
5417 Idx);
5418 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
5419 TII->get(TargetOpcode::FRAME_ALLOC))
5420 .addSym(FrameAllocSym)
5421 .addFrameIndex(FI);
5422 }
Reid Klecknere9b89312015-01-13 00:48:10 +00005423
5424 return nullptr;
5425 }
5426
Reid Kleckner3542ace2015-01-13 01:51:34 +00005427 case Intrinsic::framerecover: {
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005428 // i8* @llvm.framerecover(i8* %fn, i8* %fp, i32 %idx)
Reid Klecknere9b89312015-01-13 00:48:10 +00005429 MachineFunction &MF = DAG.getMachineFunction();
5430 MVT PtrVT = TLI.getPointerTy(0);
5431
5432 // Get the symbol that defines the frame offset.
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005433 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
5434 auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
5435 unsigned IdxVal = unsigned(Idx->getLimitedValue(INT_MAX));
Reid Klecknere9b89312015-01-13 00:48:10 +00005436 MCSymbol *FrameAllocSym =
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005437 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(Fn->getName(),
5438 IdxVal);
Reid Klecknere9b89312015-01-13 00:48:10 +00005439
5440 // Create a TargetExternalSymbol for the label to avoid any target lowering
5441 // that would make this PC relative.
5442 StringRef Name = FrameAllocSym->getName();
Reid Klecknercfb9ce52015-03-05 18:26:34 +00005443 assert(Name.data()[Name.size()] == '\0' && "not null terminated");
Reid Klecknere9b89312015-01-13 00:48:10 +00005444 SDValue OffsetSym = DAG.getTargetExternalSymbol(Name.data(), PtrVT);
5445 SDValue OffsetVal =
Reid Kleckner3542ace2015-01-13 01:51:34 +00005446 DAG.getNode(ISD::FRAME_ALLOC_RECOVER, sdl, PtrVT, OffsetSym);
Reid Klecknere9b89312015-01-13 00:48:10 +00005447
5448 // Add the offset to the FP.
5449 Value *FP = I.getArgOperand(1);
5450 SDValue FPVal = getValue(FP);
5451 SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal);
5452 setValue(&I, Add);
5453
5454 return nullptr;
5455 }
Andrew Kaylor78b53db2015-02-10 19:52:43 +00005456 case Intrinsic::eh_begincatch:
5457 case Intrinsic::eh_endcatch:
5458 llvm_unreachable("begin/end catch intrinsics not lowered in codegen");
Dan Gohman575fad32008-09-03 16:12:24 +00005459 }
5460}
5461
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005462std::pair<SDValue, SDValue>
5463SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
5464 MachineBasicBlock *LandingPad) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005465 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00005466 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005467
Chris Lattnerfb964e52010-04-05 06:19:28 +00005468 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005469 // Insert a label before the invoke call to mark the try range. This can be
5470 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005471 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005472
Jim Grosbach54c05302010-01-28 01:45:32 +00005473 // For SjLj, keep track of which landing pads go with which invokes
5474 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005475 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005476 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005477 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005478 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005479
Jim Grosbach54c05302010-01-28 01:45:32 +00005480 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005481 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005482 }
5483
Dan Gohman575fad32008-09-03 16:12:24 +00005484 // Both PendingLoads and PendingExports must be flushed here;
5485 // this call might not return.
5486 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005487 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005488
5489 CLI.setChain(getRoot());
Dan Gohman575fad32008-09-03 16:12:24 +00005490 }
Eric Christopher2b214e72015-01-27 01:01:36 +00005491 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5492 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005493
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005494 assert((CLI.IsTailCall || Result.second.getNode()) &&
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005495 "Non-null chain expected with non-tail call!");
5496 assert((Result.second.getNode() || !Result.first.getNode()) &&
5497 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005498
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005499 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005500 // As a special case, a null chain means that a tail call has been emitted
5501 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005502 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005503
5504 // Since there's no actual continuation from this block, nothing can be
5505 // relying on us setting vregs for them.
5506 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005507 } else {
5508 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005509 }
Dan Gohman575fad32008-09-03 16:12:24 +00005510
Chris Lattnerfb964e52010-04-05 06:19:28 +00005511 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005512 // Insert a label at the end of the invoke call to mark the try range. This
5513 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005514 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005515 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005516
5517 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005518 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005519 }
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005520
5521 return Result;
5522}
5523
5524void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
5525 bool isTailCall,
5526 MachineBasicBlock *LandingPad) {
5527 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5528 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5529 Type *RetTy = FTy->getReturnType();
5530
5531 TargetLowering::ArgListTy Args;
5532 TargetLowering::ArgListEntry Entry;
5533 Args.reserve(CS.arg_size());
5534
5535 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
5536 i != e; ++i) {
5537 const Value *V = *i;
5538
5539 // Skip empty types
5540 if (V->getType()->isEmptyTy())
5541 continue;
5542
5543 SDValue ArgNode = getValue(V);
5544 Entry.Node = ArgNode; Entry.Ty = V->getType();
5545
5546 // Skip the first return-type Attribute to get to params.
5547 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
5548 Args.push_back(Entry);
5549 }
5550
5551 // Check if target-independent constraints permit a tail call here.
5552 // Target-dependent constraints are checked within TLI->LowerCallTo.
5553 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
5554 isTailCall = false;
5555
5556 TargetLowering::CallLoweringInfo CLI(DAG);
5557 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
5558 .setCallee(RetTy, FTy, Callee, std::move(Args), CS)
5559 .setTailCall(isTailCall);
5560 std::pair<SDValue,SDValue> Result = lowerInvokable(CLI, LandingPad);
5561
5562 if (Result.first.getNode())
5563 setValue(CS.getInstruction(), Result.first);
Dan Gohman575fad32008-09-03 16:12:24 +00005564}
5565
Chris Lattner1a32ede2009-12-24 00:37:38 +00005566/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5567/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005568static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005569 for (const User *U : V->users()) {
5570 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005571 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005572 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005573 if (C->isNullValue())
5574 continue;
5575 // Unknown instruction.
5576 return false;
5577 }
5578 return true;
5579}
5580
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005581static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005582 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005583 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005584
Chris Lattner1a32ede2009-12-24 00:37:38 +00005585 // Check to see if this load can be trivially constant folded, e.g. if the
5586 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005587 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005588 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005589 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005590 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005591
Mehdi Aminia28d91d2015-03-10 02:37:25 +00005592 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr(
5593 const_cast<Constant *>(LoadInput), *Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005594 return Builder.getValue(LoadCst);
5595 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005596
Chris Lattner1a32ede2009-12-24 00:37:38 +00005597 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5598 // still constant memory, the input chain can be the entry node.
5599 SDValue Root;
5600 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005601
Chris Lattner1a32ede2009-12-24 00:37:38 +00005602 // Do not serialize (non-volatile) loads of constant memory with anything.
5603 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5604 Root = Builder.DAG.getEntryNode();
5605 ConstantMemory = true;
5606 } else {
5607 // Do not serialize non-volatile loads against each other.
5608 Root = Builder.DAG.getRoot();
5609 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005610
Chris Lattner1a32ede2009-12-24 00:37:38 +00005611 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005612 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005613 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005614 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005615 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005616 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005617
Chris Lattner1a32ede2009-12-24 00:37:38 +00005618 if (!ConstantMemory)
5619 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5620 return LoadVal;
5621}
5622
Richard Sandiforde3827752013-08-16 10:55:47 +00005623/// processIntegerCallValue - Record the value for an instruction that
5624/// produces an integer result, converting the type where necessary.
5625void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5626 SDValue Value,
5627 bool IsSigned) {
Eric Christopher58a24612014-10-08 09:50:54 +00005628 EVT VT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiforde3827752013-08-16 10:55:47 +00005629 if (IsSigned)
5630 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5631 else
5632 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5633 setValue(&I, Value);
5634}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005635
5636/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5637/// If so, return true and lower it, otherwise return false and it will be
5638/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005639bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005640 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005641 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005642 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005643
Gabor Greifeba0be72010-06-25 09:38:13 +00005644 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005645 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005646 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005647 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005648 return false;
5649
Richard Sandiforde3827752013-08-16 10:55:47 +00005650 const Value *Size = I.getArgOperand(2);
5651 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5652 if (CSize && CSize->getZExtValue() == 0) {
Eric Christopher58a24612014-10-08 09:50:54 +00005653 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiford564681c2013-08-12 10:28:10 +00005654 setValue(&I, DAG.getConstant(0, CallVT));
5655 return true;
5656 }
5657
Richard Sandiford564681c2013-08-12 10:28:10 +00005658 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5659 std::pair<SDValue, SDValue> Res =
5660 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005661 getValue(LHS), getValue(RHS), getValue(Size),
5662 MachinePointerInfo(LHS),
5663 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005664 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005665 processIntegerCallValue(I, Res.first, true);
5666 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005667 return true;
5668 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005669
Chris Lattner1a32ede2009-12-24 00:37:38 +00005670 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5671 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005672 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005673 bool ActuallyDoIt = true;
5674 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005675 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005676 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005677 default:
5678 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005679 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005680 ActuallyDoIt = false;
5681 break;
5682 case 2:
5683 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005684 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005685 break;
5686 case 4:
5687 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005688 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005689 break;
5690 case 8:
5691 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005692 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005693 break;
5694 /*
5695 case 16:
5696 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005697 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005698 LoadTy = VectorType::get(LoadTy, 4);
5699 break;
5700 */
5701 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005702
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005703 // This turns into unaligned loads. We only do this if the target natively
5704 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5705 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005706
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005707 // Require that we can find a legal MVT, and only do this if the target
5708 // supports unaligned loads of that type. Expanding into byte loads would
5709 // bloat the code.
Eric Christopher58a24612014-10-08 09:50:54 +00005710 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Richard Sandiforde3827752013-08-16 10:55:47 +00005711 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005712 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5713 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005714 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5715 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005716 // TODO: Check alignment of src and dest ptrs.
Eric Christopher58a24612014-10-08 09:50:54 +00005717 if (!TLI.isTypeLegal(LoadVT) ||
5718 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) ||
5719 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005720 ActuallyDoIt = false;
5721 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005722
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005723 if (ActuallyDoIt) {
5724 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5725 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005726
Andrew Trickef9de2a2013-05-25 02:42:55 +00005727 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005728 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005729 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005730 return true;
5731 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005732 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005733
5734
Chris Lattner1a32ede2009-12-24 00:37:38 +00005735 return false;
5736}
5737
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005738/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5739/// form. If so, return true and lower it, otherwise return false and it
5740/// will be lowered like a normal call.
5741bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5742 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5743 if (I.getNumArgOperands() != 3)
5744 return false;
5745
5746 const Value *Src = I.getArgOperand(0);
5747 const Value *Char = I.getArgOperand(1);
5748 const Value *Length = I.getArgOperand(2);
5749 if (!Src->getType()->isPointerTy() ||
5750 !Char->getType()->isIntegerTy() ||
5751 !Length->getType()->isIntegerTy() ||
5752 !I.getType()->isPointerTy())
5753 return false;
5754
5755 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5756 std::pair<SDValue, SDValue> Res =
5757 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5758 getValue(Src), getValue(Char), getValue(Length),
5759 MachinePointerInfo(Src));
5760 if (Res.first.getNode()) {
5761 setValue(&I, Res.first);
5762 PendingLoads.push_back(Res.second);
5763 return true;
5764 }
5765
5766 return false;
5767}
5768
Richard Sandifordbb83a502013-08-16 11:29:37 +00005769/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5770/// optimized form. If so, return true and lower it, otherwise return false
5771/// and it will be lowered like a normal call.
5772bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5773 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5774 if (I.getNumArgOperands() != 2)
5775 return false;
5776
5777 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5778 if (!Arg0->getType()->isPointerTy() ||
5779 !Arg1->getType()->isPointerTy() ||
5780 !I.getType()->isPointerTy())
5781 return false;
5782
5783 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5784 std::pair<SDValue, SDValue> Res =
5785 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5786 getValue(Arg0), getValue(Arg1),
5787 MachinePointerInfo(Arg0),
5788 MachinePointerInfo(Arg1), isStpcpy);
5789 if (Res.first.getNode()) {
5790 setValue(&I, Res.first);
5791 DAG.setRoot(Res.second);
5792 return true;
5793 }
5794
5795 return false;
5796}
5797
Richard Sandifordca232712013-08-16 11:21:54 +00005798/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5799/// If so, return true and lower it, otherwise return false and it will be
5800/// lowered like a normal call.
5801bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5802 // Verify that the prototype makes sense. int strcmp(void*,void*)
5803 if (I.getNumArgOperands() != 2)
5804 return false;
5805
5806 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5807 if (!Arg0->getType()->isPointerTy() ||
5808 !Arg1->getType()->isPointerTy() ||
5809 !I.getType()->isIntegerTy())
5810 return false;
5811
5812 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5813 std::pair<SDValue, SDValue> Res =
5814 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5815 getValue(Arg0), getValue(Arg1),
5816 MachinePointerInfo(Arg0),
5817 MachinePointerInfo(Arg1));
5818 if (Res.first.getNode()) {
5819 processIntegerCallValue(I, Res.first, true);
5820 PendingLoads.push_back(Res.second);
5821 return true;
5822 }
5823
5824 return false;
5825}
5826
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005827/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5828/// form. If so, return true and lower it, otherwise return false and it
5829/// will be lowered like a normal call.
5830bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5831 // Verify that the prototype makes sense. size_t strlen(char *)
5832 if (I.getNumArgOperands() != 1)
5833 return false;
5834
5835 const Value *Arg0 = I.getArgOperand(0);
5836 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5837 return false;
5838
5839 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5840 std::pair<SDValue, SDValue> Res =
5841 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5842 getValue(Arg0), MachinePointerInfo(Arg0));
5843 if (Res.first.getNode()) {
5844 processIntegerCallValue(I, Res.first, false);
5845 PendingLoads.push_back(Res.second);
5846 return true;
5847 }
5848
5849 return false;
5850}
5851
5852/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5853/// form. If so, return true and lower it, otherwise return false and it
5854/// will be lowered like a normal call.
5855bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5856 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5857 if (I.getNumArgOperands() != 2)
5858 return false;
5859
5860 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5861 if (!Arg0->getType()->isPointerTy() ||
5862 !Arg1->getType()->isIntegerTy() ||
5863 !I.getType()->isIntegerTy())
5864 return false;
5865
5866 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5867 std::pair<SDValue, SDValue> Res =
5868 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5869 getValue(Arg0), getValue(Arg1),
5870 MachinePointerInfo(Arg0));
5871 if (Res.first.getNode()) {
5872 processIntegerCallValue(I, Res.first, false);
5873 PendingLoads.push_back(Res.second);
5874 return true;
5875 }
5876
5877 return false;
5878}
5879
Bob Wilson874886c2012-08-03 23:29:17 +00005880/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5881/// operation (as expected), translate it to an SDNode with the specified opcode
5882/// and return true.
5883bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5884 unsigned Opcode) {
5885 // Sanity check that it really is a unary floating-point call.
5886 if (I.getNumArgOperands() != 1 ||
5887 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5888 I.getType() != I.getArgOperand(0)->getType() ||
5889 !I.onlyReadsMemory())
5890 return false;
5891
5892 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005893 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005894 return true;
5895}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005896
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005897/// visitBinaryFloatCall - If a call instruction is a binary floating-point
Matt Arsenault7c936902014-10-21 23:01:01 +00005898/// operation (as expected), translate it to an SDNode with the specified opcode
5899/// and return true.
5900bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
5901 unsigned Opcode) {
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005902 // Sanity check that it really is a binary floating-point call.
Matt Arsenault7c936902014-10-21 23:01:01 +00005903 if (I.getNumArgOperands() != 2 ||
5904 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5905 I.getType() != I.getArgOperand(0)->getType() ||
5906 I.getType() != I.getArgOperand(1)->getType() ||
5907 !I.onlyReadsMemory())
5908 return false;
5909
5910 SDValue Tmp0 = getValue(I.getArgOperand(0));
5911 SDValue Tmp1 = getValue(I.getArgOperand(1));
5912 EVT VT = Tmp0.getValueType();
5913 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
5914 return true;
5915}
5916
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005917void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005918 // Handle inline assembly differently.
5919 if (isa<InlineAsm>(I.getCalledValue())) {
5920 visitInlineAsm(&I);
5921 return;
5922 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005923
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005924 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005925 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005926
Craig Topperc0196b12014-04-14 00:51:57 +00005927 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005928 if (Function *F = I.getCalledFunction()) {
5929 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005930 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005931 if (unsigned IID = II->getIntrinsicID(F)) {
5932 RenameFn = visitIntrinsicCall(I, IID);
5933 if (!RenameFn)
5934 return;
5935 }
5936 }
Dan Gohman575fad32008-09-03 16:12:24 +00005937 if (unsigned IID = F->getIntrinsicID()) {
5938 RenameFn = visitIntrinsicCall(I, IID);
5939 if (!RenameFn)
5940 return;
5941 }
5942 }
5943
5944 // Check for well-known libc/libm calls. If the function is internal, it
5945 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005946 LibFunc::Func Func;
5947 if (!F->hasLocalLinkage() && F->hasName() &&
5948 LibInfo->getLibFunc(F->getName(), Func) &&
5949 LibInfo->hasOptimizedCodeGen(Func)) {
5950 switch (Func) {
5951 default: break;
5952 case LibFunc::copysign:
5953 case LibFunc::copysignf:
5954 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005955 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005956 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5957 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005958 I.getType() == I.getArgOperand(1)->getType() &&
5959 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005960 SDValue LHS = getValue(I.getArgOperand(0));
5961 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005962 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005963 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005964 return;
5965 }
Bob Wilson871701c2012-08-03 21:26:24 +00005966 break;
5967 case LibFunc::fabs:
5968 case LibFunc::fabsf:
5969 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005970 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005971 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005972 break;
Matt Arsenault7c936902014-10-21 23:01:01 +00005973 case LibFunc::fmin:
5974 case LibFunc::fminf:
5975 case LibFunc::fminl:
5976 if (visitBinaryFloatCall(I, ISD::FMINNUM))
5977 return;
5978 break;
5979 case LibFunc::fmax:
5980 case LibFunc::fmaxf:
5981 case LibFunc::fmaxl:
5982 if (visitBinaryFloatCall(I, ISD::FMAXNUM))
5983 return;
5984 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005985 case LibFunc::sin:
5986 case LibFunc::sinf:
5987 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005988 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005989 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005990 break;
5991 case LibFunc::cos:
5992 case LibFunc::cosf:
5993 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00005994 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00005995 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005996 break;
5997 case LibFunc::sqrt:
5998 case LibFunc::sqrtf:
5999 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00006000 case LibFunc::sqrt_finite:
6001 case LibFunc::sqrtf_finite:
6002 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00006003 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00006004 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006005 break;
6006 case LibFunc::floor:
6007 case LibFunc::floorf:
6008 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00006009 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006010 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006011 break;
6012 case LibFunc::nearbyint:
6013 case LibFunc::nearbyintf:
6014 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006015 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006016 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006017 break;
6018 case LibFunc::ceil:
6019 case LibFunc::ceilf:
6020 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00006021 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006022 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006023 break;
6024 case LibFunc::rint:
6025 case LibFunc::rintf:
6026 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006027 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006028 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006029 break;
Hal Finkel171817e2013-08-07 22:49:12 +00006030 case LibFunc::round:
6031 case LibFunc::roundf:
6032 case LibFunc::roundl:
6033 if (visitUnaryFloatCall(I, ISD::FROUND))
6034 return;
6035 break;
Bob Wilson871701c2012-08-03 21:26:24 +00006036 case LibFunc::trunc:
6037 case LibFunc::truncf:
6038 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00006039 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006040 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006041 break;
6042 case LibFunc::log2:
6043 case LibFunc::log2f:
6044 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006045 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006046 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006047 break;
6048 case LibFunc::exp2:
6049 case LibFunc::exp2f:
6050 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006051 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006052 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006053 break;
6054 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00006055 if (visitMemCmpCall(I))
6056 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006057 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00006058 case LibFunc::memchr:
6059 if (visitMemChrCall(I))
6060 return;
6061 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00006062 case LibFunc::strcpy:
6063 if (visitStrCpyCall(I, false))
6064 return;
6065 break;
6066 case LibFunc::stpcpy:
6067 if (visitStrCpyCall(I, true))
6068 return;
6069 break;
Richard Sandifordca232712013-08-16 11:21:54 +00006070 case LibFunc::strcmp:
6071 if (visitStrCmpCall(I))
6072 return;
6073 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00006074 case LibFunc::strlen:
6075 if (visitStrLenCall(I))
6076 return;
6077 break;
6078 case LibFunc::strnlen:
6079 if (visitStrNLenCall(I))
6080 return;
6081 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006082 }
6083 }
Dan Gohman575fad32008-09-03 16:12:24 +00006084 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006085
Dan Gohman575fad32008-09-03 16:12:24 +00006086 SDValue Callee;
6087 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00006088 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006089 else
Eric Christopher58a24612014-10-08 09:50:54 +00006090 Callee = DAG.getExternalSymbol(RenameFn,
6091 DAG.getTargetLoweringInfo().getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006092
Bill Wendling0602f392009-12-23 01:28:19 +00006093 // Check if we can potentially perform a tail call. More detailed checking is
6094 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00006095 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00006096}
6097
Benjamin Kramer355ce072011-03-26 16:35:10 +00006098namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00006099
Dan Gohman575fad32008-09-03 16:12:24 +00006100/// AsmOperandInfo - This contains information for each constraint that we are
6101/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00006102class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00006103public:
Dan Gohman575fad32008-09-03 16:12:24 +00006104 /// CallOperand - If this is the result output operand or a clobber
6105 /// this is null, otherwise it is the incoming operand to the CallInst.
6106 /// This gets modified as the asm is processed.
6107 SDValue CallOperand;
6108
6109 /// AssignedRegs - If this is a register or register class operand, this
6110 /// contains the set of register corresponding to the operand.
6111 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006112
John Thompson1094c802010-09-13 18:15:37 +00006113 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00006114 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00006115 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006116
Owen Anderson53aa7a92009-08-10 22:56:29 +00006117 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00006118 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00006119 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006120 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00006121 const TargetLowering &TLI,
Rafael Espindola5f57f462014-02-21 18:34:28 +00006122 const DataLayout *DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00006123 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006124
Chris Lattner3b1833c2008-10-17 17:05:25 +00006125 if (isa<BasicBlock>(CallOperandVal))
6126 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006127
Chris Lattner229907c2011-07-18 04:54:35 +00006128 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006129
Eric Christopher44804282011-05-09 20:04:43 +00006130 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00006131 // If this is an indirect operand, the operand is a pointer to the
6132 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006133 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00006134 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006135 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00006136 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006137 OpTy = PtrTy->getElementType();
6138 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006139
Eric Christopher44804282011-05-09 20:04:43 +00006140 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00006141 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00006142 if (STy->getNumElements() == 1)
6143 OpTy = STy->getElementType(0);
6144
Chris Lattner3b1833c2008-10-17 17:05:25 +00006145 // If OpTy is not a single value, it may be a struct/union that we
6146 // can tile with integers.
6147 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Rafael Espindola5f57f462014-02-21 18:34:28 +00006148 unsigned BitSize = DL->getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006149 switch (BitSize) {
6150 default: break;
6151 case 1:
6152 case 8:
6153 case 16:
6154 case 32:
6155 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00006156 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00006157 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006158 break;
6159 }
6160 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006161
Chris Lattner3b1833c2008-10-17 17:05:25 +00006162 return TLI.getValueType(OpTy, true);
6163 }
Dan Gohman575fad32008-09-03 16:12:24 +00006164};
Dan Gohman4db93c92010-05-29 17:53:24 +00006165
John Thompsone8360b72010-10-29 17:29:13 +00006166typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
6167
Benjamin Kramer355ce072011-03-26 16:35:10 +00006168} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00006169
Dan Gohman575fad32008-09-03 16:12:24 +00006170/// GetRegistersForValue - Assign registers (virtual or physical) for the
6171/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00006172/// register allocator to handle the assignment process. However, if the asm
6173/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00006174/// allocation. This produces generally horrible, but correct, code.
6175///
6176/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00006177///
Benjamin Kramer355ce072011-03-26 16:35:10 +00006178static void GetRegistersForValue(SelectionDAG &DAG,
6179 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006180 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00006181 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006182 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00006183
Dan Gohman575fad32008-09-03 16:12:24 +00006184 MachineFunction &MF = DAG.getMachineFunction();
6185 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006186
Dan Gohman575fad32008-09-03 16:12:24 +00006187 // If this is a constraint for a single physreg, or a constraint for a
6188 // register class, find it.
Eric Christopher11e4df72015-02-26 22:38:43 +00006189 std::pair<unsigned, const TargetRegisterClass *> PhysReg =
6190 TLI.getRegForInlineAsmConstraint(MF.getSubtarget().getRegisterInfo(),
6191 OpInfo.ConstraintCode,
6192 OpInfo.ConstraintVT);
Dan Gohman575fad32008-09-03 16:12:24 +00006193
6194 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00006195 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00006196 // If this is a FP input in an integer register (or visa versa) insert a bit
6197 // cast of the input value. More generally, handle any case where the input
6198 // value disagrees with the register class we plan to stick this in.
6199 if (OpInfo.Type == InlineAsm::isInput &&
6200 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006201 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00006202 // types are identical size, use a bitcast to convert (e.g. two differing
6203 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006204 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00006205 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006206 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006207 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006208 OpInfo.ConstraintVT = RegVT;
6209 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
6210 // If the input is a FP value and we want it in FP registers, do a
6211 // bitcast to the corresponding integer type. This turns an f64 value
6212 // into i64, which can be passed with two i32 values on a 32-bit
6213 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006214 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00006215 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006216 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006217 OpInfo.ConstraintVT = RegVT;
6218 }
6219 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006220
Owen Anderson117c9e82009-08-12 00:36:31 +00006221 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006222 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006223
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006224 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00006225 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006226
6227 // If this is a constraint for a specific physical register, like {r17},
6228 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006229 if (unsigned AssignedReg = PhysReg.first) {
6230 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00006231 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00006232 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006233
Dan Gohman575fad32008-09-03 16:12:24 +00006234 // Get the actual register value type. This is important, because the user
6235 // may have asked for (e.g.) the AX register in i32 type. We need to
6236 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006237 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006238
Dan Gohman575fad32008-09-03 16:12:24 +00006239 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006240 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00006241
6242 // If this is an expanded reference, add the rest of the regs to Regs.
6243 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006244 TargetRegisterClass::iterator I = RC->begin();
6245 for (; *I != AssignedReg; ++I)
6246 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006247
Dan Gohman575fad32008-09-03 16:12:24 +00006248 // Already added the first reg.
6249 --NumRegs; ++I;
6250 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006251 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00006252 Regs.push_back(*I);
6253 }
6254 }
Bill Wendlingac087582009-12-22 01:25:10 +00006255
Dan Gohmand16aa542010-05-29 17:03:36 +00006256 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00006257 return;
6258 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006259
Dan Gohman575fad32008-09-03 16:12:24 +00006260 // Otherwise, if this was a reference to an LLVM register class, create vregs
6261 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00006262 if (const TargetRegisterClass *RC = PhysReg.second) {
6263 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00006264 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00006265 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006266
Evan Cheng968c3b02009-03-23 08:01:15 +00006267 // Create the appropriate number of virtual registers.
6268 MachineRegisterInfo &RegInfo = MF.getRegInfo();
6269 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00006270 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006271
Dan Gohmand16aa542010-05-29 17:03:36 +00006272 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00006273 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006274 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006275
Dan Gohman575fad32008-09-03 16:12:24 +00006276 // Otherwise, we couldn't allocate enough registers for this.
6277}
6278
Dan Gohman575fad32008-09-03 16:12:24 +00006279/// visitInlineAsm - Handle a call to an InlineAsm object.
6280///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006281void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
6282 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006283
6284 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00006285 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006286
Eric Christopher58a24612014-10-08 09:50:54 +00006287 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eric Christopher11e4df72015-02-26 22:38:43 +00006288 TargetLowering::AsmOperandInfoVector TargetConstraints =
6289 TLI.ParseConstraints(DAG.getSubtarget().getRegisterInfo(), CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00006290
John Thompson1094c802010-09-13 18:15:37 +00006291 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006292
Dan Gohman575fad32008-09-03 16:12:24 +00006293 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
6294 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00006295 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6296 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00006297 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006298
Patrik Hagglundf9934612012-12-19 15:19:11 +00006299 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00006300
6301 // Compute the value type for each operand.
6302 switch (OpInfo.Type) {
6303 case InlineAsm::isOutput:
6304 // Indirect outputs just consume an argument.
6305 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006306 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006307 break;
6308 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006309
Dan Gohman575fad32008-09-03 16:12:24 +00006310 // The return value of the call is this value. As such, there is no
6311 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00006312 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00006313 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00006314 OpVT = TLI.getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00006315 } else {
6316 assert(ResNo == 0 && "Asm only has one result!");
Eric Christopher58a24612014-10-08 09:50:54 +00006317 OpVT = TLI.getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006318 }
6319 ++ResNo;
6320 break;
6321 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006322 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006323 break;
6324 case InlineAsm::isClobber:
6325 // Nothing to do.
6326 break;
6327 }
6328
6329 // If this is an input or an indirect output, process the call argument.
6330 // BasicBlocks are labels, currently appearing only in asm's.
6331 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006332 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006333 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006334 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00006335 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00006336 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006337
Eric Christopher58a24612014-10-08 09:50:54 +00006338 OpVT =
6339 OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, DL).getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00006340 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006341
Dan Gohman575fad32008-09-03 16:12:24 +00006342 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006343
John Thompson1094c802010-09-13 18:15:37 +00006344 // Indirect operand accesses access memory.
6345 if (OpInfo.isIndirect)
6346 hasMemory = true;
6347 else {
6348 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006349 TargetLowering::ConstraintType
Eric Christopher58a24612014-10-08 09:50:54 +00006350 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00006351 if (CType == TargetLowering::C_Memory) {
6352 hasMemory = true;
6353 break;
6354 }
6355 }
6356 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00006357 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006358
John Thompson1094c802010-09-13 18:15:37 +00006359 SDValue Chain, Flag;
6360
6361 // We won't need to flush pending loads if this asm doesn't touch
6362 // memory and is nonvolatile.
6363 if (hasMemory || IA->hasSideEffects())
6364 Chain = getRoot();
6365 else
6366 Chain = DAG.getRoot();
6367
Chris Lattner160e8ab2008-10-18 18:49:30 +00006368 // Second pass over the constraints: compute which constraint option to use
6369 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00006370 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00006371 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006372
John Thompson8118ef82010-09-24 22:24:05 +00006373 // If this is an output operand with a matching input operand, look up the
6374 // matching input. If their types mismatch, e.g. one is an integer, the
6375 // other is floating point, or their sizes are different, flag it as an
6376 // error.
6377 if (OpInfo.hasMatchingInput()) {
6378 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006379
John Thompson8118ef82010-09-24 22:24:05 +00006380 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher11e4df72015-02-26 22:38:43 +00006381 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
6382 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
6383 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
6384 OpInfo.ConstraintVT);
6385 std::pair<unsigned, const TargetRegisterClass *> InputRC =
6386 TLI.getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
6387 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00006388 if ((OpInfo.ConstraintVT.isInteger() !=
6389 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00006390 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00006391 report_fatal_error("Unsupported asm: input constraint"
6392 " with a matching output constraint of"
6393 " incompatible type!");
6394 }
6395 Input.ConstraintVT = OpInfo.ConstraintVT;
6396 }
6397 }
6398
Dan Gohman575fad32008-09-03 16:12:24 +00006399 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006400 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00006401
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006402 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6403 OpInfo.Type == InlineAsm::isClobber)
6404 continue;
6405
Dan Gohman575fad32008-09-03 16:12:24 +00006406 // If this is a memory input, and if the operand is not indirect, do what we
6407 // need to to provide an address for the memory input.
6408 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6409 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006410 assert((OpInfo.isMultipleAlternative ||
6411 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006412 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006413
Dan Gohman575fad32008-09-03 16:12:24 +00006414 // Memory operands really want the address of the value. If we don't have
6415 // an indirect input, put it in the constpool if we can, otherwise spill
6416 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00006417 // TODO: This isn't quite right. We need to handle these according to
6418 // the addressing mode that the constraint wants. Also, this may take
6419 // an additional register for the computation and we don't want that
6420 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00006421
Dan Gohman575fad32008-09-03 16:12:24 +00006422 // If the operand is a float, integer, or vector constant, spill to a
6423 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006424 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00006425 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00006426 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006427 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Eric Christopher58a24612014-10-08 09:50:54 +00006428 TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006429 } else {
6430 // Otherwise, create a stack slot and emit a store to it before the
6431 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00006432 Type *Ty = OpVal->getType();
Eric Christopher58a24612014-10-08 09:50:54 +00006433 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
6434 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00006435 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00006436 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Eric Christopher58a24612014-10-08 09:50:54 +00006437 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00006438 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00006439 OpInfo.CallOperand, StackSlot,
6440 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00006441 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00006442 OpInfo.CallOperand = StackSlot;
6443 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006444
Dan Gohman575fad32008-09-03 16:12:24 +00006445 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00006446 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00006447
Dan Gohman575fad32008-09-03 16:12:24 +00006448 // It is now an indirect operand.
6449 OpInfo.isIndirect = true;
6450 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006451
Dan Gohman575fad32008-09-03 16:12:24 +00006452 // If this constraint is for a specific register, allocate it before
6453 // anything else.
6454 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Eric Christopher58a24612014-10-08 09:50:54 +00006455 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006456 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006457
Dan Gohman575fad32008-09-03 16:12:24 +00006458 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006459 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006460 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6461 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006462
Dan Gohman575fad32008-09-03 16:12:24 +00006463 // C_Register operands have already been allocated, Other/Memory don't need
6464 // to be.
6465 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Eric Christopher58a24612014-10-08 09:50:54 +00006466 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006467 }
6468
Dan Gohman575fad32008-09-03 16:12:24 +00006469 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6470 std::vector<SDValue> AsmNodeOperands;
6471 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6472 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006473 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Eric Christopher58a24612014-10-08 09:50:54 +00006474 TLI.getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006475
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006476 // If we have a !srcloc metadata node associated with it, we want to attach
6477 // this to the ultimately generated inline asm machineinstr. To do this, we
6478 // pass in the third operand as this (potentially null) inline asm MDNode.
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00006479 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006480 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006481
Chad Rosier9e1274f2012-10-30 19:11:54 +00006482 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6483 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006484 unsigned ExtraInfo = 0;
6485 if (IA->hasSideEffects())
6486 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6487 if (IA->isAlignStack())
6488 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006489 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006490 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006491
6492 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6493 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6494 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6495
6496 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006497 TLI.ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006498
Chad Rosier86f60502012-10-30 20:01:12 +00006499 // Ideally, we would only check against memory constraints. However, the
6500 // meaning of an other constraint can be target-specific and we can't easily
6501 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6502 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006503 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6504 OpInfo.ConstraintType == TargetLowering::C_Other) {
6505 if (OpInfo.Type == InlineAsm::isInput)
6506 ExtraInfo |= InlineAsm::Extra_MayLoad;
6507 else if (OpInfo.Type == InlineAsm::isOutput)
6508 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006509 else if (OpInfo.Type == InlineAsm::isClobber)
6510 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006511 }
6512 }
6513
Evan Cheng6eb516d2011-01-07 23:50:32 +00006514 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
Eric Christopher58a24612014-10-08 09:50:54 +00006515 TLI.getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006516
Dan Gohman575fad32008-09-03 16:12:24 +00006517 // Loop over all of the inputs, copying the operand values into the
6518 // appropriate registers and processing the output regs.
6519 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006520
Dan Gohman575fad32008-09-03 16:12:24 +00006521 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6522 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006523
Dan Gohman575fad32008-09-03 16:12:24 +00006524 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6525 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6526
6527 switch (OpInfo.Type) {
6528 case InlineAsm::isOutput: {
6529 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6530 OpInfo.ConstraintType != TargetLowering::C_Register) {
6531 // Memory output, or 'other' output (e.g. 'X' constraint).
6532 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6533
Daniel Sanders60f1db02015-03-13 12:45:09 +00006534 unsigned ConstraintID =
6535 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6536 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6537 "Failed to convert memory constraint code to constraint id.");
6538
Dan Gohman575fad32008-09-03 16:12:24 +00006539 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006540 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006541 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID);
Daniel Sanders2db94ba2015-03-10 10:42:59 +00006542 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006543 AsmNodeOperands.push_back(OpInfo.CallOperand);
6544 break;
6545 }
6546
6547 // Otherwise, this is a register or register class output.
6548
6549 // Copy the output from the appropriate register. Find a register that
6550 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006551 if (OpInfo.AssignedRegs.Regs.empty()) {
6552 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006553 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006554 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006555 Twine(OpInfo.ConstraintCode) + "'");
6556 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006557 }
Dan Gohman575fad32008-09-03 16:12:24 +00006558
6559 // If this is an indirect operand, store through the pointer after the
6560 // asm.
6561 if (OpInfo.isIndirect) {
6562 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6563 OpInfo.CallOperandVal));
6564 } else {
6565 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006566 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006567 // Concatenate this output onto the outputs list.
6568 RetValRegs.append(OpInfo.AssignedRegs);
6569 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006570
Dan Gohman575fad32008-09-03 16:12:24 +00006571 // Add information to the INLINEASM node to know that this register is
6572 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006573 OpInfo.AssignedRegs
6574 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6575 ? InlineAsm::Kind_RegDefEarlyClobber
6576 : InlineAsm::Kind_RegDef,
6577 false, 0, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006578 break;
6579 }
6580 case InlineAsm::isInput: {
6581 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006582
Chris Lattner860df6e2008-10-17 16:47:46 +00006583 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006584 // If this is required to match an output register we have already set,
6585 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006586 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006587
Dan Gohman575fad32008-09-03 16:12:24 +00006588 // Scan until we find the definition we already emitted of this operand.
6589 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006590 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006591 for (; OperandNo; --OperandNo) {
6592 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006593 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006594 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006595 assert((InlineAsm::isRegDefKind(OpFlag) ||
6596 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6597 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006598 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006599 }
6600
Evan Cheng2e559232009-03-20 18:03:34 +00006601 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006602 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006603 if (InlineAsm::isRegDefKind(OpFlag) ||
6604 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006605 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006606 if (OpInfo.isIndirect) {
6607 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006608 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006609 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6610 " don't know how to handle tied "
6611 "indirect register inputs");
6612 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006613 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006614
Dan Gohman575fad32008-09-03 16:12:24 +00006615 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006616 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006617 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006618 MatchedRegs.RegVTs.push_back(RegVT);
6619 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006620 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006621 i != e; ++i) {
Eric Christopher58a24612014-10-08 09:50:54 +00006622 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006623 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6624 else {
6625 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006626 Ctx.emitError(CS.getInstruction(),
6627 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006628 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006629 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006630 }
6631 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006632 // Use the produced MatchedRegs object to
Andrew Trickef9de2a2013-05-25 02:42:55 +00006633 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006634 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006635 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Cheng968c3b02009-03-23 08:01:15 +00006636 true, OpInfo.getMatchedOperand(),
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006637 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006638 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006639 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006640
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006641 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6642 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6643 "Unexpected number of operands");
6644 // Add information to the INLINEASM node to know about this input.
6645 // See InlineAsm.h isUseOperandTiedToDef.
Daniel Sanders60f1db02015-03-13 12:45:09 +00006646 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag);
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006647 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6648 OpInfo.getMatchedOperand());
6649 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Eric Christopher58a24612014-10-08 09:50:54 +00006650 TLI.getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006651 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6652 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006653 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006654
Dale Johannesencaca5482010-07-13 20:17:05 +00006655 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006656 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6657 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006658 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006659
Dale Johannesencaca5482010-07-13 20:17:05 +00006660 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006661 std::vector<SDValue> Ops;
Eric Christopher58a24612014-10-08 09:50:54 +00006662 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006663 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006664 if (Ops.empty()) {
6665 LLVMContext &Ctx = *DAG.getContext();
6666 Ctx.emitError(CS.getInstruction(),
6667 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006668 Twine(OpInfo.ConstraintCode) + "'");
6669 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006670 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006671
Dan Gohman575fad32008-09-03 16:12:24 +00006672 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006673 unsigned ResOpType =
6674 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006675 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Eric Christopher58a24612014-10-08 09:50:54 +00006676 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006677 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6678 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006679 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006680
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006681 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006682 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Eric Christopher58a24612014-10-08 09:50:54 +00006683 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006684 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006685
Daniel Sanders60f1db02015-03-13 12:45:09 +00006686 unsigned ConstraintID =
6687 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6688 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6689 "Failed to convert memory constraint code to constraint id.");
6690
Dan Gohman575fad32008-09-03 16:12:24 +00006691 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006692 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006693 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
Daniel Sanders2db94ba2015-03-10 10:42:59 +00006694 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType, MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006695 AsmNodeOperands.push_back(InOperandVal);
6696 break;
6697 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006698
Dan Gohman575fad32008-09-03 16:12:24 +00006699 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6700 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6701 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006702
6703 // TODO: Support this.
6704 if (OpInfo.isIndirect) {
6705 LLVMContext &Ctx = *DAG.getContext();
6706 Ctx.emitError(CS.getInstruction(),
6707 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006708 "for constraint '" +
6709 Twine(OpInfo.ConstraintCode) + "'");
6710 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006711 }
Dan Gohman575fad32008-09-03 16:12:24 +00006712
6713 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006714 if (OpInfo.AssignedRegs.Regs.empty()) {
6715 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006716 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006717 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006718 Twine(OpInfo.ConstraintCode) + "'");
6719 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006720 }
Dan Gohman575fad32008-09-03 16:12:24 +00006721
Andrew Trickef9de2a2013-05-25 02:42:55 +00006722 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006723 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006724
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006725 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006726 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006727 break;
6728 }
6729 case InlineAsm::isClobber: {
6730 // Add the clobbered value to the operand list, so that the register
6731 // allocator is aware that the physreg got clobbered.
6732 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006733 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006734 false, 0, DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006735 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006736 break;
6737 }
6738 }
6739 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006740
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006741 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006742 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006743 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006744
Andrew Trickef9de2a2013-05-25 02:42:55 +00006745 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00006746 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006747 Flag = Chain.getValue(1);
6748
6749 // If this asm returns a register value, copy the result from that register
6750 // and set it as the value of the call.
6751 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006752 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006753 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006754
Chris Lattner160e8ab2008-10-18 18:49:30 +00006755 // FIXME: Why don't we do this for inline asms with MRVs?
6756 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Eric Christopher58a24612014-10-08 09:50:54 +00006757 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006758
Chris Lattner160e8ab2008-10-18 18:49:30 +00006759 // If any of the results of the inline asm is a vector, it may have the
6760 // wrong width/num elts. This can happen for register classes that can
6761 // contain multiple different value types. The preg or vreg allocated may
6762 // not have the same VT as was expected. Convert it to the right type
6763 // with bit_convert.
6764 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006765 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006766 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006767
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006768 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006769 ResultType.isInteger() && Val.getValueType().isInteger()) {
6770 // If a result value was tied to an input value, the computed result may
6771 // have a wider width than the expected result. Extract the relevant
6772 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006773 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006774 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006775
Chris Lattner160e8ab2008-10-18 18:49:30 +00006776 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006777 }
Dan Gohman6de25562008-10-18 01:03:45 +00006778
Dan Gohman575fad32008-09-03 16:12:24 +00006779 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006780 // Don't need to use this as a chain in this case.
6781 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6782 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006783 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006784
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006785 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006786
Dan Gohman575fad32008-09-03 16:12:24 +00006787 // Process indirect outputs, first output all of the flagged copies out of
6788 // physregs.
6789 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6790 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006791 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006792 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006793 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006794 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6795 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006796
Dan Gohman575fad32008-09-03 16:12:24 +00006797 // Emit the non-flagged stores from the physregs.
6798 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006799 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006800 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006801 StoresToEmit[i].first,
6802 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006803 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006804 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006805 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006806 }
6807
Dan Gohman575fad32008-09-03 16:12:24 +00006808 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00006809 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendlingac087582009-12-22 01:25:10 +00006810
Dan Gohman575fad32008-09-03 16:12:24 +00006811 DAG.setRoot(Chain);
6812}
6813
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006814void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006815 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006816 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006817 getValue(I.getArgOperand(0)),
6818 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006819}
6820
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006821void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00006822 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6823 const DataLayout &DL = *TLI.getDataLayout();
6824 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006825 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006826 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006827 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006828 setValue(&I, V);
6829 DAG.setRoot(V.getValue(1));
6830}
6831
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006832void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006833 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006834 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006835 getValue(I.getArgOperand(0)),
6836 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006837}
6838
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006839void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006840 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006841 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006842 getValue(I.getArgOperand(0)),
6843 getValue(I.getArgOperand(1)),
6844 DAG.getSrcValue(I.getArgOperand(0)),
6845 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006846}
6847
Andrew Trick74f4c742013-10-31 17:18:24 +00006848/// \brief Lower an argument list according to the target calling convention.
6849///
6850/// \return A tuple of <return-value, token-chain>
6851///
6852/// This is a helper for lowering intrinsics that follow a target calling
6853/// convention or require stack pointer adjustment. Only a subset of the
6854/// intrinsic's operands need to participate in the calling convention.
6855std::pair<SDValue, SDValue>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006856SelectionDAGBuilder::lowerCallOperands(ImmutableCallSite CS, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006857 unsigned NumArgs, SDValue Callee,
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006858 bool UseVoidTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006859 MachineBasicBlock *LandingPad,
6860 bool IsPatchPoint) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006861 TargetLowering::ArgListTy Args;
6862 Args.reserve(NumArgs);
6863
6864 // Populate the argument list.
6865 // Attributes for args start at offset 1, after the return attribute.
Andrew Trick74f4c742013-10-31 17:18:24 +00006866 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6867 ArgI != ArgE; ++ArgI) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006868 const Value *V = CS->getOperand(ArgI);
Andrew Trick74f4c742013-10-31 17:18:24 +00006869
6870 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6871
6872 TargetLowering::ArgListEntry Entry;
6873 Entry.Node = getValue(V);
6874 Entry.Ty = V->getType();
6875 Entry.setAttributes(&CS, AttrI);
6876 Args.push_back(Entry);
6877 }
6878
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006879 Type *retTy = UseVoidTy ? Type::getVoidTy(*DAG.getContext()) : CS->getType();
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006880 TargetLowering::CallLoweringInfo CLI(DAG);
6881 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006882 .setCallee(CS.getCallingConv(), retTy, Callee, std::move(Args), NumArgs)
Hal Finkel0ad96c82015-01-13 17:48:04 +00006883 .setDiscardResult(CS->use_empty()).setIsPatchPoint(IsPatchPoint);
Andrew Trick74f4c742013-10-31 17:18:24 +00006884
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006885 return lowerInvokable(CLI, LandingPad);
Andrew Trick74f4c742013-10-31 17:18:24 +00006886}
6887
Andrew Trick4a1abb72013-11-22 19:07:36 +00006888/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6889/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006890///
6891/// Constants are converted to TargetConstants purely as an optimization to
6892/// avoid constant materialization and register allocation.
6893///
6894/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6895/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6896/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6897/// address materialization and register allocation, but may also be required
6898/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6899/// alloca in the entry block, then the runtime may assume that the alloca's
6900/// StackMap location can be read immediately after compilation and that the
6901/// location is valid at any point during execution (this is similar to the
6902/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6903/// only available in a register, then the runtime would need to trap when
6904/// execution reaches the StackMap in order to read the alloca's location.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006905static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx,
Andrew Trick4a1abb72013-11-22 19:07:36 +00006906 SmallVectorImpl<SDValue> &Ops,
6907 SelectionDAGBuilder &Builder) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006908 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) {
6909 SDValue OpVal = Builder.getValue(CS.getArgument(i));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006910 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6911 Ops.push_back(
6912 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64));
6913 Ops.push_back(
6914 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006915 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6916 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6917 Ops.push_back(
6918 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006919 } else
6920 Ops.push_back(OpVal);
6921 }
6922}
6923
Andrew Trick74f4c742013-10-31 17:18:24 +00006924/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6925void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6926 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6927 // [live variables...])
6928
6929 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6930
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006931 SDValue Chain, InFlag, Callee, NullPtr;
6932 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006933
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006934 SDLoc DL = getCurSDLoc();
6935 Callee = getValue(CI.getCalledValue());
6936 NullPtr = DAG.getIntPtrConstant(0, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006937
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006938 // The stackmap intrinsic only records the live variables (the arguemnts
6939 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6940 // intrinsic, this won't be lowered to a function call. This means we don't
6941 // have to worry about calling conventions and target specific lowering code.
6942 // Instead we perform the call lowering right here.
6943 //
6944 // chain, flag = CALLSEQ_START(chain, 0)
6945 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6946 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6947 //
6948 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6949 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006950
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006951 // Add the <id> and <numBytes> constants.
6952 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6953 Ops.push_back(DAG.getTargetConstant(
6954 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
6955 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6956 Ops.push_back(DAG.getTargetConstant(
6957 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006958
Andrew Trick74f4c742013-10-31 17:18:24 +00006959 // Push live variables for the stack map.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006960 addStackMapLiveVars(&CI, 2, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006961
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006962 // We are not pushing any register mask info here on the operands list,
6963 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006964
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006965 // Push the chain and the glue flag.
6966 Ops.push_back(Chain);
6967 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006968
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006969 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006970 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006971 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6972 Chain = SDValue(SM, 0);
6973 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006974
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006975 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006976
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006977 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006978
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006979 // Set the root to the target-lowered call chain.
6980 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006981
6982 // Inform the Frame Information that we have a stackmap in this function.
6983 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006984}
6985
6986/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006987void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS,
6988 MachineBasicBlock *LandingPad) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006989 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006990 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006991 // i8* <target>,
6992 // i32 <numArgs>,
6993 // [Args...],
6994 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006995
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006996 CallingConv::ID CC = CS.getCallingConv();
6997 bool IsAnyRegCC = CC == CallingConv::AnyReg;
6998 bool HasDef = !CS->getType()->isVoidTy();
6999 SDValue Callee = getValue(CS->getOperand(2)); // <target>
Andrew Trick74f4c742013-10-31 17:18:24 +00007000
7001 // Get the real number of arguments participating in the call <numArgs>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007002 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00007003 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00007004
7005 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00007006 // Intrinsics include all meta-operands up to but not including CC.
7007 unsigned NumMetaOpers = PatchPointOpers::CCPos;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007008 assert(CS.arg_size() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00007009 "Not enough arguments provided to the patchpoint intrinsic");
7010
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007011 // For AnyRegCC the arguments are lowered later on manually.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007012 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
Andrew Trick74f4c742013-10-31 17:18:24 +00007013 std::pair<SDValue, SDValue> Result =
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007014 lowerCallOperands(CS, NumMetaOpers, NumCallArgs, Callee, IsAnyRegCC,
Hal Finkel0ad96c82015-01-13 17:48:04 +00007015 LandingPad, true);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007016
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007017 SDNode *CallEnd = Result.second.getNode();
7018 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007019 CallEnd = CallEnd->getOperand(0).getNode();
7020
Andrew Trick74f4c742013-10-31 17:18:24 +00007021 /// Get a call instruction from the call sequence chain.
7022 /// Tail calls are not allowed.
7023 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
7024 "Expected a callseq node.");
7025 SDNode *Call = CallEnd->getOperand(0).getNode();
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007026 bool HasGlue = Call->getGluedNode();
Andrew Trick74f4c742013-10-31 17:18:24 +00007027
7028 // Replace the target specific call node with the patchable intrinsic.
7029 SmallVector<SDValue, 8> Ops;
7030
Andrew Tricka2428e02013-11-22 19:07:33 +00007031 // Add the <id> and <numBytes> constants.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007032 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00007033 Ops.push_back(DAG.getTargetConstant(
Andrew Tricke8cba372013-12-13 18:37:10 +00007034 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007035 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00007036 Ops.push_back(DAG.getTargetConstant(
7037 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
7038
Andrew Trick74f4c742013-10-31 17:18:24 +00007039 // Assume that the Callee is a constant address.
Andrew Tricka2428e02013-11-22 19:07:33 +00007040 // FIXME: handle function symbols in the future.
Andrew Trick74f4c742013-10-31 17:18:24 +00007041 Ops.push_back(
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007042 DAG.getIntPtrConstant(cast<ConstantSDNode>(Callee)->getZExtValue(),
7043 /*isTarget=*/true));
Andrew Trick74f4c742013-10-31 17:18:24 +00007044
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007045 // Adjust <numArgs> to account for any arguments that have been passed on the
7046 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00007047 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007048 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
7049 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007050 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32));
7051
7052 // Add the calling convention
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007053 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007054
7055 // Add the arguments we omitted previously. The register allocator should
7056 // place these in any free register.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007057 if (IsAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00007058 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007059 Ops.push_back(getValue(CS.getArgument(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00007060
Andrew Tricka2428e02013-11-22 19:07:33 +00007061 // Push the arguments from the call instruction up to the register mask.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007062 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
Benjamin Kramer6cd780f2015-02-17 15:29:18 +00007063 Ops.append(Call->op_begin() + 2, e);
Andrew Trick74f4c742013-10-31 17:18:24 +00007064
7065 // Push live variables for the stack map.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007066 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00007067
7068 // Push the register mask info.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007069 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00007070 Ops.push_back(*(Call->op_end()-2));
7071 else
7072 Ops.push_back(*(Call->op_end()-1));
7073
7074 // Push the chain (this is originally the first operand of the call, but
7075 // becomes now the last or second to last operand).
7076 Ops.push_back(*(Call->op_begin()));
7077
7078 // Push the glue flag (last operand).
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007079 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00007080 Ops.push_back(*(Call->op_end()-1));
7081
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007082 SDVTList NodeTys;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007083 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007084 // Create the return types based on the intrinsic definition
7085 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7086 SmallVector<EVT, 3> ValueVTs;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007087 ComputeValueVTs(TLI, CS->getType(), ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007088 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00007089
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007090 // There is always a chain and a glue type at the end
7091 ValueVTs.push_back(MVT::Other);
7092 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00007093 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007094 } else
7095 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7096
7097 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00007098 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
7099 getCurSDLoc(), NodeTys, Ops);
7100
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007101 // Update the NodeMap.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007102 if (HasDef) {
7103 if (IsAnyRegCC)
7104 setValue(CS.getInstruction(), SDValue(MN, 0));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007105 else
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007106 setValue(CS.getInstruction(), Result.first);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007107 }
Andrew Trick6664df12013-11-05 22:44:04 +00007108
7109 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007110 // call sequence. Furthermore the location of the chain and glue can change
7111 // when the AnyReg calling convention is used and the intrinsic returns a
7112 // value.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00007113 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007114 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
7115 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
7116 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
7117 } else
7118 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00007119 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00007120
7121 // Inform the Frame Information that we have a patchpoint in this function.
7122 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00007123}
7124
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007125/// Returns an AttributeSet representing the attributes applied to the return
7126/// value of the given call.
7127static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
7128 SmallVector<Attribute::AttrKind, 2> Attrs;
7129 if (CLI.RetSExt)
7130 Attrs.push_back(Attribute::SExt);
7131 if (CLI.RetZExt)
7132 Attrs.push_back(Attribute::ZExt);
7133 if (CLI.IsInReg)
7134 Attrs.push_back(Attribute::InReg);
7135
7136 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
7137 Attrs);
7138}
7139
Dan Gohman575fad32008-09-03 16:12:24 +00007140/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007141/// implementation, which just calls LowerCall.
7142/// FIXME: When all targets are
7143/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00007144std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00007145TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00007146 // Handle the incoming return values from the call.
7147 CLI.Ins.clear();
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007148 Type *OrigRetTy = CLI.RetTy;
Stephen Lin699808c2013-04-30 22:49:28 +00007149 SmallVector<EVT, 4> RetTys;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007150 SmallVector<uint64_t, 4> Offsets;
7151 ComputeValueVTs(*this, CLI.RetTy, RetTys, &Offsets);
7152
7153 SmallVector<ISD::OutputArg, 4> Outs;
7154 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this);
7155
7156 bool CanLowerReturn =
7157 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
7158 CLI.IsVarArg, Outs, CLI.RetTy->getContext());
7159
7160 SDValue DemoteStackSlot;
7161 int DemoteStackIdx = -100;
7162 if (!CanLowerReturn) {
7163 // FIXME: equivalent assert?
7164 // assert(!CS.hasInAllocaArgument() &&
7165 // "sret demotion is incompatible with inalloca");
7166 uint64_t TySize = getDataLayout()->getTypeAllocSize(CLI.RetTy);
7167 unsigned Align = getDataLayout()->getPrefTypeAlignment(CLI.RetTy);
7168 MachineFunction &MF = CLI.DAG.getMachineFunction();
7169 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
7170 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
7171
7172 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy());
7173 ArgListEntry Entry;
7174 Entry.Node = DemoteStackSlot;
7175 Entry.Ty = StackSlotPtrType;
7176 Entry.isSExt = false;
7177 Entry.isZExt = false;
7178 Entry.isInReg = false;
7179 Entry.isSRet = true;
7180 Entry.isNest = false;
7181 Entry.isByVal = false;
7182 Entry.isReturned = false;
7183 Entry.Alignment = Align;
7184 CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
7185 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
7186 } else {
7187 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7188 EVT VT = RetTys[I];
7189 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7190 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7191 for (unsigned i = 0; i != NumRegs; ++i) {
7192 ISD::InputArg MyFlags;
7193 MyFlags.VT = RegisterVT;
7194 MyFlags.ArgVT = VT;
7195 MyFlags.Used = CLI.IsReturnValueUsed;
7196 if (CLI.RetSExt)
7197 MyFlags.Flags.setSExt();
7198 if (CLI.RetZExt)
7199 MyFlags.Flags.setZExt();
7200 if (CLI.IsInReg)
7201 MyFlags.Flags.setInReg();
7202 CLI.Ins.push_back(MyFlags);
7203 }
Stephen Lin699808c2013-04-30 22:49:28 +00007204 }
7205 }
7206
Dan Gohman575fad32008-09-03 16:12:24 +00007207 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007208 CLI.Outs.clear();
7209 CLI.OutVals.clear();
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00007210 ArgListTy &Args = CLI.getArgs();
Dan Gohman575fad32008-09-03 16:12:24 +00007211 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007212 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00007213 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
Oliver Stannardc24f2172014-05-09 14:01:47 +00007214 Type *FinalType = Args[i].Ty;
7215 if (Args[i].isByVal)
7216 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
7217 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
7218 FinalType, CLI.CallConv, CLI.IsVarArg);
7219 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
7220 ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007221 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00007222 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00007223 SDValue Op = SDValue(Args[i].Node.getNode(),
7224 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00007225 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007226 unsigned OriginalAlignment = getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007227
7228 if (Args[i].isZExt)
7229 Flags.setZExt();
7230 if (Args[i].isSExt)
7231 Flags.setSExt();
7232 if (Args[i].isInReg)
7233 Flags.setInReg();
7234 if (Args[i].isSRet)
7235 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007236 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00007237 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007238 if (Args[i].isInAlloca) {
7239 Flags.setInAlloca();
7240 // Set the byval flag for CCAssignFn callbacks that don't know about
7241 // inalloca. This way we can know how many bytes we should've allocated
7242 // and how many bytes a callee cleanup function will pop. If we port
7243 // inalloca to more targets, we'll have to add custom inalloca handling
7244 // in the various CC lowering callbacks.
7245 Flags.setByVal();
7246 }
7247 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00007248 PointerType *Ty = cast<PointerType>(Args[i].Ty);
7249 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007250 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00007251 // For ByVal, alignment should come from FE. BE will guess if this
7252 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007253 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00007254 if (Args[i].Alignment)
7255 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00007256 else
7257 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007258 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00007259 }
7260 if (Args[i].isNest)
7261 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00007262 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00007263 Flags.setInConsecutiveRegs();
Dan Gohman575fad32008-09-03 16:12:24 +00007264 Flags.setOrigAlign(OriginalAlignment);
7265
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007266 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007267 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007268 SmallVector<SDValue, 4> Parts(NumParts);
7269 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
7270
7271 if (Args[i].isSExt)
7272 ExtendKind = ISD::SIGN_EXTEND;
7273 else if (Args[i].isZExt)
7274 ExtendKind = ISD::ZERO_EXTEND;
7275
Stephen Lin699808c2013-04-30 22:49:28 +00007276 // Conservatively only handle 'returned' on non-vectors for now
7277 if (Args[i].isReturned && !Op.getValueType().isVector()) {
7278 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
7279 "unexpected use of 'returned'");
7280 // Before passing 'returned' to the target lowering code, ensure that
7281 // either the register MVT and the actual EVT are the same size or that
7282 // the return value and argument are extended in the same way; in these
7283 // cases it's safe to pass the argument register value unchanged as the
7284 // return register value (although it's at the target's option whether
7285 // to do so)
7286 // TODO: allow code generation to take advantage of partially preserved
7287 // registers rather than clobbering the entire register when the
7288 // parameter extension method is not compatible with the return
7289 // extension method
7290 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
7291 (ExtendKind != ISD::ANY_EXTEND &&
7292 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
7293 Flags.setReturned();
7294 }
7295
Craig Topperc0196b12014-04-14 00:51:57 +00007296 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
7297 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00007298
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007299 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00007300 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007301 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00007302 i < CLI.NumFixedArgs,
7303 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007304 if (NumParts > 1 && j == 0)
7305 MyFlags.Flags.setSplit();
7306 else if (j != 0)
7307 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00007308
Justin Holewinskiaa583972012-05-25 16:35:28 +00007309 CLI.Outs.push_back(MyFlags);
7310 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00007311 }
Tim Northovere95c5b32015-02-24 17:22:34 +00007312
7313 if (NeedsRegBlock && Value == NumValues - 1)
7314 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
Dan Gohman575fad32008-09-03 16:12:24 +00007315 }
7316 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007317
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007318 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007319 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007320
7321 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007322 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007323 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007324 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007325 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007326 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007327 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007328
7329 // For a tail call, the return value is merely live-out and there aren't
7330 // any nodes in the DAG representing it. Return a special value to
7331 // indicate that a tail call has been emitted and no more Instructions
7332 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007333 if (CLI.IsTailCall) {
7334 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007335 return std::make_pair(SDValue(), SDValue());
7336 }
7337
Justin Holewinskiaa583972012-05-25 16:35:28 +00007338 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00007339 assert(InVals[i].getNode() &&
7340 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007341 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00007342 "LowerCall emitted a value with the wrong type!");
7343 });
7344
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007345 SmallVector<SDValue, 4> ReturnValues;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007346 if (!CanLowerReturn) {
7347 // The instruction result is the result of loading from the
7348 // hidden sret parameter.
7349 SmallVector<EVT, 1> PVTs;
7350 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007351
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007352 ComputeValueVTs(*this, PtrRetTy, PVTs);
7353 assert(PVTs.size() == 1 && "Pointers should fit in one register");
7354 EVT PtrVT = PVTs[0];
7355
7356 unsigned NumValues = RetTys.size();
7357 ReturnValues.resize(NumValues);
7358 SmallVector<SDValue, 4> Chains(NumValues);
7359
7360 for (unsigned i = 0; i < NumValues; ++i) {
7361 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
7362 CLI.DAG.getConstant(Offsets[i], PtrVT));
7363 SDValue L = CLI.DAG.getLoad(
7364 RetTys[i], CLI.DL, CLI.Chain, Add,
7365 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false,
7366 false, false, 1);
7367 ReturnValues[i] = L;
7368 Chains[i] = L.getValue(1);
7369 }
7370
7371 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
7372 } else {
7373 // Collect the legal value parts into potentially illegal values
7374 // that correspond to the original function's return values.
7375 ISD::NodeType AssertOp = ISD::DELETED_NODE;
7376 if (CLI.RetSExt)
7377 AssertOp = ISD::AssertSext;
7378 else if (CLI.RetZExt)
7379 AssertOp = ISD::AssertZext;
7380 unsigned CurReg = 0;
7381 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7382 EVT VT = RetTys[I];
7383 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7384 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7385
7386 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
7387 NumRegs, RegisterVT, VT, nullptr,
7388 AssertOp));
7389 CurReg += NumRegs;
7390 }
7391
7392 // For a function returning void, there is no return value. We can't create
7393 // such a node, so we just return a null return value in that case. In
7394 // that case, nothing will actually look at the value.
7395 if (ReturnValues.empty())
7396 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007397 }
7398
Justin Holewinskiaa583972012-05-25 16:35:28 +00007399 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topper48d114b2014-04-26 18:35:24 +00007400 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007401 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00007402}
7403
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007404void TargetLowering::LowerOperationWrapper(SDNode *N,
7405 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007406 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007407 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00007408 if (Res.getNode())
7409 Results.push_back(Res);
7410}
7411
Dan Gohman21cea8a2010-04-17 15:26:15 +00007412SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007413 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00007414}
7415
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007416void
7417SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00007418 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00007419 assert((Op.getOpcode() != ISD::CopyFromReg ||
7420 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7421 "Copy from a reg to the same reg!");
7422 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7423
Eric Christopher58a24612014-10-08 09:50:54 +00007424 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7425 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007426 SDValue Chain = DAG.getEntryNode();
Jiangning Liuffbc6902014-09-19 05:30:35 +00007427
7428 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
7429 FuncInfo.PreferredExtendType.end())
7430 ? ISD::ANY_EXTEND
7431 : FuncInfo.PreferredExtendType[V];
7432 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
Dan Gohman575fad32008-09-03 16:12:24 +00007433 PendingExports.push_back(Chain);
7434}
7435
7436#include "llvm/CodeGen/SelectionDAGISel.h"
7437
Eli Friedman441a01a2011-05-05 16:53:34 +00007438/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7439/// entry block, return true. This includes arguments used by switches, since
7440/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007441static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007442 // With FastISel active, we may be splitting blocks, so force creation
7443 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007444 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007445 return A->use_empty();
7446
7447 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00007448 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00007449 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7450 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00007451
Eli Friedman441a01a2011-05-05 16:53:34 +00007452 return true;
7453}
7454
Eli Bendersky33ebf832013-02-28 23:09:18 +00007455void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007456 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007457 SDLoc dl = SDB->getCurSDLoc();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007458 const DataLayout *DL = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007459 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007460
Dan Gohmand16aa542010-05-29 17:03:36 +00007461 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007462 // Put in an sret pointer parameter before all the other parameters.
7463 SmallVector<EVT, 1> ValueVTs;
Eric Christopherb17140d2014-10-08 07:32:17 +00007464 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007465
7466 // NOTE: Assuming that a pointer will never break down to more than one VT
7467 // or one register.
7468 ISD::ArgFlagsTy Flags;
7469 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007470 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Andrew Trick05938a52015-02-16 18:10:47 +00007471 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
7472 ISD::InputArg::NoArgIndex, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007473 Ins.push_back(RetArg);
7474 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007475
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007476 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007477 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007478 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007479 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007480 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007481 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007482 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007483 unsigned PartBase = 0;
Oliver Stannardc24f2172014-05-09 14:01:47 +00007484 Type *FinalType = I->getType();
7485 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
7486 FinalType = cast<PointerType>(FinalType)->getElementType();
7487 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
7488 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007489 for (unsigned Value = 0, NumValues = ValueVTs.size();
7490 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007491 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007492 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007493 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007494 unsigned OriginalAlignment = DL->getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007495
Bill Wendling94dcaf82012-12-30 12:45:13 +00007496 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007497 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007498 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007499 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007500 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007501 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007502 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007503 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007504 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007505 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007506 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7507 Flags.setInAlloca();
7508 // Set the byval flag for CCAssignFn callbacks that don't know about
7509 // inalloca. This way we can know how many bytes we should've allocated
7510 // and how many bytes a callee cleanup function will pop. If we port
7511 // inalloca to more targets, we'll have to add custom inalloca handling
7512 // in the various CC lowering callbacks.
7513 Flags.setByVal();
7514 }
7515 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007516 PointerType *Ty = cast<PointerType>(I->getType());
7517 Type *ElementTy = Ty->getElementType();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007518 Flags.setByValSize(DL->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007519 // For ByVal, alignment should be passed from FE. BE will guess if
7520 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007521 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007522 if (F.getParamAlignment(Idx))
7523 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007524 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007525 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007526 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007527 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007528 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007529 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00007530 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00007531 Flags.setInConsecutiveRegs();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007532 Flags.setOrigAlign(OriginalAlignment);
7533
Bill Wendlingf7719082013-06-06 00:43:09 +00007534 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7535 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007536 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007537 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7538 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007539 if (NumRegs > 1 && i == 0)
7540 MyFlags.Flags.setSplit();
7541 // if it isn't first piece, alignment must be 1
7542 else if (i > 0)
7543 MyFlags.Flags.setOrigAlign(1);
7544 Ins.push_back(MyFlags);
7545 }
Tim Northovere95c5b32015-02-24 17:22:34 +00007546 if (NeedsRegBlock && Value == NumValues - 1)
7547 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007548 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007549 }
7550 }
7551
7552 // Call the target to set up the argument values.
7553 SmallVector<SDValue, 8> InVals;
Eric Christopherb17140d2014-10-08 07:32:17 +00007554 SDValue NewRoot = TLI->LowerFormalArguments(
7555 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007556
7557 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007558 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007559 "LowerFormalArguments didn't return a valid chain!");
7560 assert(InVals.size() == Ins.size() &&
7561 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007562 DEBUG({
7563 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7564 assert(InVals[i].getNode() &&
7565 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007566 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007567 "LowerFormalArguments emitted a value with the wrong type!");
7568 }
7569 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007570
Dan Gohman695d8112009-08-06 15:37:27 +00007571 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007572 DAG.setRoot(NewRoot);
7573
7574 // Set up the argument values.
7575 unsigned i = 0;
7576 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007577 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007578 // Create a virtual register for the sret pointer, and put in a copy
7579 // from the sret argument into it.
7580 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007581 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007582 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007583 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007584 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007585 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007586 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007587
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007588 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007589 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007590 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007591 FuncInfo->DemoteRegister = SRetReg;
Eric Christopher58a24612014-10-08 09:50:54 +00007592 NewRoot =
7593 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007594 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007595
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007596 // i indexes lowered arguments. Bump it past the hidden sret argument.
7597 // Idx indexes LLVM arguments. Don't touch it.
7598 ++i;
7599 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007600
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007601 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007602 ++I, ++Idx) {
7603 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007604 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007605 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007606 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007607
7608 // If this argument is unused then remember its value. It is used to generate
7609 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007610 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007611 SDB->setUnusedArgValue(I, InVals[i]);
7612
Adrian Prantl9c930592013-05-16 23:44:12 +00007613 // Also remember any frame index for use in FastISel.
7614 if (FrameIndexSDNode *FI =
7615 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7616 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7617 }
7618
Eli Friedman441a01a2011-05-05 16:53:34 +00007619 for (unsigned Val = 0; Val != NumValues; ++Val) {
7620 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007621 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7622 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007623
7624 if (!I->use_empty()) {
7625 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007626 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007627 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007628 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007629 AssertOp = ISD::AssertZext;
7630
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007631 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007632 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007633 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007634 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007635
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007636 i += NumParts;
7637 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007638
Eli Friedman441a01a2011-05-05 16:53:34 +00007639 // We don't need to do anything else for unused arguments.
7640 if (ArgValues.empty())
7641 continue;
7642
Devang Patel9d904e12011-09-08 22:59:09 +00007643 // Note down frame index.
7644 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007645 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007646 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007647
Craig Topper2d2aa0c2014-04-30 07:17:30 +00007648 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickef9de2a2013-05-25 02:42:55 +00007649 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007650
Eli Friedman441a01a2011-05-05 16:53:34 +00007651 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007652 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007653 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007654 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7655 if (FrameIndexSDNode *FI =
7656 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7657 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7658 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007659
Eli Friedman441a01a2011-05-05 16:53:34 +00007660 // If this argument is live outside of the entry block, insert a copy from
7661 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007662 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007663 // If we can, though, try to skip creating an unnecessary vreg.
7664 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007665 // general. It's also subtly incompatible with the hacks FastISel
7666 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007667 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7668 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7669 FuncInfo->ValueMap[I] = Reg;
7670 continue;
7671 }
7672 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007673 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007674 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007675 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007676 }
Dan Gohman575fad32008-09-03 16:12:24 +00007677 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007678
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007679 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007680
7681 // Finally, if the target has anything special to do, allow it to do so.
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007682 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007683}
7684
7685/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7686/// ensure constants are generated when needed. Remember the virtual registers
7687/// that need to be added to the Machine PHI nodes as input. We cannot just
7688/// directly add them, because expansion might result in multiple MBB's for one
7689/// BB. As such, the start of the BB might correspond to a different MBB than
7690/// the end.
7691///
7692void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007693SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007694 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007695
7696 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7697
Hans Wennborg5b646572015-03-19 00:57:51 +00007698 // Check PHI nodes in successors that expect a value to be available from this
7699 // block.
Dan Gohman575fad32008-09-03 16:12:24 +00007700 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007701 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007702 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007703 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007704
Dan Gohman575fad32008-09-03 16:12:24 +00007705 // If this terminator has multiple identical successors (common for
7706 // switches), only handle each succ once.
David Blaikie70573dc2014-11-19 07:49:26 +00007707 if (!SuccsHandled.insert(SuccMBB).second)
7708 continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007709
Dan Gohman575fad32008-09-03 16:12:24 +00007710 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007711
7712 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7713 // nodes and Machine PHI nodes, but the incoming operands have not been
7714 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007715 for (BasicBlock::const_iterator I = SuccBB->begin();
7716 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007717 // Ignore dead phi's.
7718 if (PN->use_empty()) continue;
7719
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007720 // Skip empty types
7721 if (PN->getType()->isEmptyTy())
7722 continue;
7723
Dan Gohman575fad32008-09-03 16:12:24 +00007724 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007725 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007726
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007727 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007728 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007729 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007730 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007731 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007732 }
7733 Reg = RegOut;
7734 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007735 DenseMap<const Value *, unsigned>::iterator I =
7736 FuncInfo.ValueMap.find(PHIOp);
7737 if (I != FuncInfo.ValueMap.end())
7738 Reg = I->second;
7739 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007740 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007741 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007742 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007743 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007744 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007745 }
7746 }
7747
7748 // Remember that this register needs to added to the machine PHI node as
7749 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007750 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00007751 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7752 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007753 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007754 EVT VT = ValueVTs[vti];
Eric Christopher58a24612014-10-08 09:50:54 +00007755 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007756 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007757 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007758 Reg += NumRegisters;
7759 }
7760 }
7761 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007762
Dan Gohmanc594eab2010-04-22 20:46:50 +00007763 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007764}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007765
7766/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7767/// is 0.
7768MachineBasicBlock *
7769SelectionDAGBuilder::StackProtectorDescriptor::
7770AddSuccessorMBB(const BasicBlock *BB,
7771 MachineBasicBlock *ParentMBB,
Akira Hatanakab9991a22014-12-01 04:27:03 +00007772 bool IsLikely,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007773 MachineBasicBlock *SuccMBB) {
7774 // If SuccBB has not been created yet, create it.
7775 if (!SuccMBB) {
7776 MachineFunction *MF = ParentMBB->getParent();
7777 MachineFunction::iterator BBI = ParentMBB;
7778 SuccMBB = MF->CreateMachineBasicBlock(BB);
7779 MF->insert(++BBI, SuccMBB);
7780 }
7781 // Add it as a successor of ParentMBB.
Akira Hatanakab9991a22014-12-01 04:27:03 +00007782 ParentMBB->addSuccessor(
7783 SuccMBB, BranchProbabilityInfo::getBranchWeightStackProtector(IsLikely));
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007784 return SuccMBB;
7785}
Hans Wennborgb4db1422015-03-19 20:41:48 +00007786
7787MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
7788 MachineFunction::iterator I = MBB;
7789 if (++I == FuncInfo.MF->end())
7790 return nullptr;
7791 return I;
7792}