blob: 84bd670105e107b1dd8d7c4bbb43df1a76a539f5 [file] [log] [blame]
Bill Wendling68caaaf2010-08-19 18:52:17 +00001//===-- MachineVerifier.cpp - Machine Code Verifier -----------------------===//
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Pass to verify generated machine code. The following is checked:
11//
12// Operand counts: All explicit operands must be present.
13//
14// Register classes: All physical and virtual register operands must be
15// compatible with the register class required by the instruction descriptor.
16//
17// Register live intervals: Registers must be defined only once, and must be
18// defined before use.
19//
20// The machine code verifier is enabled from LLVMTargetMachine.cpp with the
21// command-line option -verify-machineinstrs, or by defining the environment
22// variable LLVM_VERIFY_MACHINEINSTRS to the name of a file that will receive
23// the verifier errors.
24//===----------------------------------------------------------------------===//
25
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000026#include "llvm/CodeGen/Passes.h"
Chris Lattner565449d2009-08-23 03:13:20 +000027#include "llvm/ADT/DenseSet.h"
Manman Renaa6875b2013-07-15 21:26:31 +000028#include "llvm/ADT/DepthFirstIterator.h"
Chris Lattner565449d2009-08-23 03:13:20 +000029#include "llvm/ADT/SetOperations.h"
30#include "llvm/ADT/SmallVector.h"
David Majnemer70497c62015-12-02 23:06:39 +000031#include "llvm/Analysis/EHPersonalities.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/CodeGen/LiveIntervalAnalysis.h"
33#include "llvm/CodeGen/LiveStackAnalysis.h"
34#include "llvm/CodeGen/LiveVariables.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunctionPass.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/CodeGen/MachineMemOperand.h"
38#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000039#include "llvm/IR/BasicBlock.h"
40#include "llvm/IR/InlineAsm.h"
41#include "llvm/IR/Instructions.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000042#include "llvm/MC/MCAsmInfo.h"
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000043#include "llvm/Support/Debug.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000044#include "llvm/Support/ErrorHandling.h"
Benjamin Kramerd59664f2014-04-29 23:26:49 +000045#include "llvm/Support/FileSystem.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000046#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000047#include "llvm/Target/TargetInstrInfo.h"
48#include "llvm/Target/TargetMachine.h"
49#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000050#include "llvm/Target/TargetSubtargetInfo.h"
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000051using namespace llvm;
52
53namespace {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000054 struct MachineVerifier {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000055
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +000056 MachineVerifier(Pass *pass, const char *b) :
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000057 PASS(pass),
Owen Anderson21b17882015-02-04 00:02:59 +000058 Banner(b)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000059 {}
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000060
Matthias Braunb3aefc32016-02-15 19:25:31 +000061 unsigned verify(MachineFunction &MF);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000062
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000063 Pass *const PASS;
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +000064 const char *Banner;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000065 const MachineFunction *MF;
66 const TargetMachine *TM;
Evan Cheng8d71a752011-06-27 21:26:13 +000067 const TargetInstrInfo *TII;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000068 const TargetRegisterInfo *TRI;
69 const MachineRegisterInfo *MRI;
70
71 unsigned foundErrors;
72
Ahmed Bougacha3681c772016-08-02 16:17:15 +000073 // Avoid querying the MachineFunctionProperties for each operand.
74 bool isFunctionRegBankSelected;
Ahmed Bougachab14e9442016-08-02 16:49:22 +000075 bool isFunctionSelected;
Ahmed Bougacha3681c772016-08-02 16:17:15 +000076
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000077 typedef SmallVector<unsigned, 16> RegVector;
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +000078 typedef SmallVector<const uint32_t*, 4> RegMaskVector;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000079 typedef DenseSet<unsigned> RegSet;
80 typedef DenseMap<unsigned, const MachineInstr*> RegMap;
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +000081 typedef SmallPtrSet<const MachineBasicBlock*, 8> BlockSet;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000082
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +000083 const MachineInstr *FirstTerminator;
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +000084 BlockSet FunctionBlocks;
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +000085
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000086 BitVector regsReserved;
87 RegSet regsLive;
Jakob Stoklund Olesen2d59cff2009-08-08 13:19:25 +000088 RegVector regsDefined, regsDead, regsKilled;
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +000089 RegMaskVector regMasks;
Jakob Stoklund Olesen2d59cff2009-08-08 13:19:25 +000090 RegSet regsLiveInButUnused;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000091
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +000092 SlotIndex lastIndex;
93
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000094 // Add Reg and any sub-registers to RV
95 void addRegWithSubRegs(RegVector &RV, unsigned Reg) {
96 RV.push_back(Reg);
97 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +000098 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs)
99 RV.push_back(*SubRegs);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000100 }
101
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000102 struct BBInfo {
103 // Is this MBB reachable from the MF entry point?
104 bool reachable;
105
106 // Vregs that must be live in because they are used without being
107 // defined. Map value is the user.
108 RegMap vregsLiveIn;
109
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000110 // Regs killed in MBB. They may be defined again, and will then be in both
111 // regsKilled and regsLiveOut.
112 RegSet regsKilled;
113
114 // Regs defined in MBB and live out. Note that vregs passing through may
115 // be live out without being mentioned here.
116 RegSet regsLiveOut;
117
118 // Vregs that pass through MBB untouched. This set is disjoint from
119 // regsKilled and regsLiveOut.
120 RegSet vregsPassed;
121
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000122 // Vregs that must pass through MBB because they are needed by a successor
123 // block. This set is disjoint from regsLiveOut.
124 RegSet vregsRequired;
125
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000126 // Set versions of block's predecessor and successor lists.
127 BlockSet Preds, Succs;
128
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000129 BBInfo() : reachable(false) {}
130
131 // Add register to vregsPassed if it belongs there. Return true if
132 // anything changed.
133 bool addPassed(unsigned Reg) {
134 if (!TargetRegisterInfo::isVirtualRegister(Reg))
135 return false;
136 if (regsKilled.count(Reg) || regsLiveOut.count(Reg))
137 return false;
138 return vregsPassed.insert(Reg).second;
139 }
140
141 // Same for a full set.
142 bool addPassed(const RegSet &RS) {
143 bool changed = false;
144 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
145 if (addPassed(*I))
146 changed = true;
147 return changed;
148 }
149
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000150 // Add register to vregsRequired if it belongs there. Return true if
151 // anything changed.
152 bool addRequired(unsigned Reg) {
153 if (!TargetRegisterInfo::isVirtualRegister(Reg))
154 return false;
155 if (regsLiveOut.count(Reg))
156 return false;
157 return vregsRequired.insert(Reg).second;
158 }
159
160 // Same for a full set.
161 bool addRequired(const RegSet &RS) {
162 bool changed = false;
163 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
164 if (addRequired(*I))
165 changed = true;
166 return changed;
167 }
168
169 // Same for a full map.
170 bool addRequired(const RegMap &RM) {
171 bool changed = false;
172 for (RegMap::const_iterator I = RM.begin(), E = RM.end(); I != E; ++I)
173 if (addRequired(I->first))
174 changed = true;
175 return changed;
176 }
177
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000178 // Live-out registers are either in regsLiveOut or vregsPassed.
179 bool isLiveOut(unsigned Reg) const {
180 return regsLiveOut.count(Reg) || vregsPassed.count(Reg);
181 }
182 };
183
184 // Extra register info per MBB.
185 DenseMap<const MachineBasicBlock*, BBInfo> MBBInfoMap;
186
187 bool isReserved(unsigned Reg) {
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000188 return Reg < regsReserved.size() && regsReserved.test(Reg);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000189 }
190
Lang Hames1ce837a2012-02-14 19:17:48 +0000191 bool isAllocatable(unsigned Reg) {
Jakob Stoklund Olesen244beb42012-10-16 00:05:06 +0000192 return Reg < TRI->getNumRegs() && MRI->isAllocatable(Reg);
Lang Hames1ce837a2012-02-14 19:17:48 +0000193 }
194
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000195 // Analysis information if available
196 LiveVariables *LiveVars;
Jakob Stoklund Olesen260fa282010-10-26 22:36:07 +0000197 LiveIntervals *LiveInts;
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000198 LiveStacks *LiveStks;
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000199 SlotIndexes *Indexes;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000200
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000201 void visitMachineFunctionBefore();
202 void visitMachineBasicBlockBefore(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000203 void visitMachineBundleBefore(const MachineInstr *MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000204 void visitMachineInstrBefore(const MachineInstr *MI);
205 void visitMachineOperand(const MachineOperand *MO, unsigned MONum);
206 void visitMachineInstrAfter(const MachineInstr *MI);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000207 void visitMachineBundleAfter(const MachineInstr *MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000208 void visitMachineBasicBlockAfter(const MachineBasicBlock *MBB);
209 void visitMachineFunctionAfter();
210
211 void report(const char *msg, const MachineFunction *MF);
212 void report(const char *msg, const MachineBasicBlock *MBB);
213 void report(const char *msg, const MachineInstr *MI);
214 void report(const char *msg, const MachineOperand *MO, unsigned MONum);
Matthias Braun7e624d52015-11-09 23:59:33 +0000215
216 void report_context(const LiveInterval &LI) const;
Matt Arsenault892fcd02016-07-25 19:39:01 +0000217 void report_context(const LiveRange &LR, unsigned VRegUnit,
Matthias Braun7e624d52015-11-09 23:59:33 +0000218 LaneBitmask LaneMask) const;
219 void report_context(const LiveRange::Segment &S) const;
220 void report_context(const VNInfo &VNI) const;
Matthias Braun579c9cd2016-02-02 02:44:25 +0000221 void report_context(SlotIndex Pos) const;
222 void report_context_liverange(const LiveRange &LR) const;
Matthias Braun1377fd62016-02-02 20:04:51 +0000223 void report_context_lanemask(LaneBitmask LaneMask) const;
Matthias Braun30668dd2016-05-11 21:31:39 +0000224 void report_context_vreg(unsigned VReg) const;
Matthias Braun1377fd62016-02-02 20:04:51 +0000225 void report_context_vreg_regunit(unsigned VRegOrRegUnit) const;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000226
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000227 void verifyInlineAsm(const MachineInstr *MI);
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000228
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +0000229 void checkLiveness(const MachineOperand *MO, unsigned MONum);
Matthias Braun1377fd62016-02-02 20:04:51 +0000230 void checkLivenessAtUse(const MachineOperand *MO, unsigned MONum,
231 SlotIndex UseIdx, const LiveRange &LR, unsigned Reg,
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000232 LaneBitmask LaneMask = LaneBitmask::getNone());
Matthias Braun1377fd62016-02-02 20:04:51 +0000233 void checkLivenessAtDef(const MachineOperand *MO, unsigned MONum,
234 SlotIndex DefIdx, const LiveRange &LR, unsigned Reg,
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000235 LaneBitmask LaneMask = LaneBitmask::getNone());
Matthias Braun1377fd62016-02-02 20:04:51 +0000236
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000237 void markReachable(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +0000238 void calcRegsPassed();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000239 void checkPHIOps(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000240
241 void calcRegsRequired();
242 void verifyLiveVariables();
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +0000243 void verifyLiveIntervals();
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +0000244 void verifyLiveInterval(const LiveInterval&);
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000245 void verifyLiveRangeValue(const LiveRange&, const VNInfo*, unsigned,
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000246 LaneBitmask);
Matthias Braun364e6e92013-10-10 21:28:54 +0000247 void verifyLiveRangeSegment(const LiveRange&,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000248 const LiveRange::const_iterator I, unsigned,
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +0000249 LaneBitmask);
250 void verifyLiveRange(const LiveRange&, unsigned,
251 LaneBitmask LaneMask = LaneBitmask::getNone());
Manman Renaa6875b2013-07-15 21:26:31 +0000252
253 void verifyStackFrame();
Matthias Braun80595462015-09-09 17:49:46 +0000254
255 void verifySlotIndexes() const;
Derek Schuff42666ee2016-03-29 17:40:22 +0000256 void verifyProperties(const MachineFunction &MF);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000257 };
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000258
259 struct MachineVerifierPass : public MachineFunctionPass {
260 static char ID; // Pass ID, replacement for typeid
Matthias Brauna4e932d2014-12-11 19:41:51 +0000261 const std::string Banner;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000262
Sven van Haastregt04bfa872017-03-29 15:25:06 +0000263 MachineVerifierPass(std::string banner = std::string())
Sven van Haastregt039a6d92017-03-29 09:08:25 +0000264 : MachineFunctionPass(ID), Banner(std::move(banner)) {
Owen Anderson6c18d1a2010-10-19 17:21:58 +0000265 initializeMachineVerifierPassPass(*PassRegistry::getPassRegistry());
266 }
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000267
Craig Topper4584cd52014-03-07 09:26:03 +0000268 void getAnalysisUsage(AnalysisUsage &AU) const override {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000269 AU.setPreservesAll();
270 MachineFunctionPass::getAnalysisUsage(AU);
271 }
272
Craig Topper4584cd52014-03-07 09:26:03 +0000273 bool runOnMachineFunction(MachineFunction &MF) override {
Matthias Braunb3aefc32016-02-15 19:25:31 +0000274 unsigned FoundErrors = MachineVerifier(this, Banner.c_str()).verify(MF);
275 if (FoundErrors)
276 report_fatal_error("Found "+Twine(FoundErrors)+" machine code errors.");
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000277 return false;
278 }
279 };
280
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000281}
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000282
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000283char MachineVerifierPass::ID = 0;
Owen Andersond31d82d2010-08-23 17:52:01 +0000284INITIALIZE_PASS(MachineVerifierPass, "machineverifier",
Owen Andersondf7a4f22010-10-07 22:25:06 +0000285 "Verify generated machine code", false, false)
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000286
Matthias Brauna4e932d2014-12-11 19:41:51 +0000287FunctionPass *llvm::createMachineVerifierPass(const std::string &Banner) {
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000288 return new MachineVerifierPass(Banner);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000289}
290
Matthias Braunb3aefc32016-02-15 19:25:31 +0000291bool MachineFunction::verify(Pass *p, const char *Banner, bool AbortOnErrors)
292 const {
293 MachineFunction &MF = const_cast<MachineFunction&>(*this);
294 unsigned FoundErrors = MachineVerifier(p, Banner).verify(MF);
295 if (AbortOnErrors && FoundErrors)
296 report_fatal_error("Found "+Twine(FoundErrors)+" machine code errors.");
297 return FoundErrors == 0;
Jakob Stoklund Olesen27440e72009-11-13 21:56:09 +0000298}
299
Matthias Braun80595462015-09-09 17:49:46 +0000300void MachineVerifier::verifySlotIndexes() const {
301 if (Indexes == nullptr)
302 return;
303
304 // Ensure the IdxMBB list is sorted by slot indexes.
305 SlotIndex Last;
306 for (SlotIndexes::MBBIndexIterator I = Indexes->MBBIndexBegin(),
307 E = Indexes->MBBIndexEnd(); I != E; ++I) {
308 assert(!Last.isValid() || I->first > Last);
309 Last = I->first;
310 }
311}
312
Derek Schuff42666ee2016-03-29 17:40:22 +0000313void MachineVerifier::verifyProperties(const MachineFunction &MF) {
314 // If a pass has introduced virtual registers without clearing the
Matthias Braun1eb47362016-08-25 01:27:13 +0000315 // NoVRegs property (or set it without allocating the vregs)
Derek Schuff42666ee2016-03-29 17:40:22 +0000316 // then report an error.
317 if (MF.getProperties().hasProperty(
Matthias Braun1eb47362016-08-25 01:27:13 +0000318 MachineFunctionProperties::Property::NoVRegs) &&
319 MRI->getNumVirtRegs())
320 report("Function has NoVRegs property but there are VReg operands", &MF);
Derek Schuff42666ee2016-03-29 17:40:22 +0000321}
322
Matthias Braunb3aefc32016-02-15 19:25:31 +0000323unsigned MachineVerifier::verify(MachineFunction &MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000324 foundErrors = 0;
325
326 this->MF = &MF;
327 TM = &MF.getTarget();
Eric Christophereb9e87f2014-10-14 07:00:33 +0000328 TII = MF.getSubtarget().getInstrInfo();
329 TRI = MF.getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000330 MRI = &MF.getRegInfo();
331
Ahmed Bougacha3681c772016-08-02 16:17:15 +0000332 isFunctionRegBankSelected = MF.getProperties().hasProperty(
333 MachineFunctionProperties::Property::RegBankSelected);
Ahmed Bougachab14e9442016-08-02 16:49:22 +0000334 isFunctionSelected = MF.getProperties().hasProperty(
335 MachineFunctionProperties::Property::Selected);
Ahmed Bougacha3681c772016-08-02 16:17:15 +0000336
Craig Topperc0196b12014-04-14 00:51:57 +0000337 LiveVars = nullptr;
338 LiveInts = nullptr;
339 LiveStks = nullptr;
340 Indexes = nullptr;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000341 if (PASS) {
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000342 LiveInts = PASS->getAnalysisIfAvailable<LiveIntervals>();
Jakob Stoklund Olesenb4ef4a92010-08-05 23:51:26 +0000343 // We don't want to verify LiveVariables if LiveIntervals is available.
344 if (!LiveInts)
345 LiveVars = PASS->getAnalysisIfAvailable<LiveVariables>();
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000346 LiveStks = PASS->getAnalysisIfAvailable<LiveStacks>();
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000347 Indexes = PASS->getAnalysisIfAvailable<SlotIndexes>();
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000348 }
349
Matthias Braun80595462015-09-09 17:49:46 +0000350 verifySlotIndexes();
351
Derek Schuff42666ee2016-03-29 17:40:22 +0000352 verifyProperties(MF);
353
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000354 visitMachineFunctionBefore();
355 for (MachineFunction::const_iterator MFI = MF.begin(), MFE = MF.end();
356 MFI!=MFE; ++MFI) {
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000357 visitMachineBasicBlockBefore(&*MFI);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000358 // Keep track of the current bundle header.
Craig Topperc0196b12014-04-14 00:51:57 +0000359 const MachineInstr *CurBundle = nullptr;
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000360 // Do we expect the next instruction to be part of the same bundle?
361 bool InBundle = false;
362
Evan Cheng7fae11b2011-12-14 02:11:42 +0000363 for (MachineBasicBlock::const_instr_iterator MBBI = MFI->instr_begin(),
364 MBBE = MFI->instr_end(); MBBI != MBBE; ++MBBI) {
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000365 if (MBBI->getParent() != &*MFI) {
Duncan P. N. Exon Smith8cc24ea2016-09-03 01:22:56 +0000366 report("Bad instruction parent pointer", &*MFI);
Owen Anderson21b17882015-02-04 00:02:59 +0000367 errs() << "Instruction: " << *MBBI;
Jakob Stoklund Olesenb5b4a5d2011-01-12 21:27:41 +0000368 continue;
369 }
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000370
371 // Check for consistent bundle flags.
372 if (InBundle && !MBBI->isBundledWithPred())
373 report("Missing BundledPred flag, "
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000374 "BundledSucc was set on predecessor",
375 &*MBBI);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000376 if (!InBundle && MBBI->isBundledWithPred())
377 report("BundledPred flag is set, "
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000378 "but BundledSucc not set on predecessor",
379 &*MBBI);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000380
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000381 // Is this a bundle header?
382 if (!MBBI->isInsideBundle()) {
383 if (CurBundle)
384 visitMachineBundleAfter(CurBundle);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000385 CurBundle = &*MBBI;
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000386 visitMachineBundleBefore(CurBundle);
387 } else if (!CurBundle)
Duncan P. N. Exon Smith8cc24ea2016-09-03 01:22:56 +0000388 report("No bundle header", &*MBBI);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000389 visitMachineInstrBefore(&*MBBI);
Matt Arsenaultee5c2ab2015-04-30 19:35:41 +0000390 for (unsigned I = 0, E = MBBI->getNumOperands(); I != E; ++I) {
391 const MachineInstr &MI = *MBBI;
392 const MachineOperand &Op = MI.getOperand(I);
393 if (Op.getParent() != &MI) {
Matt Arsenault59d2ca12015-04-30 23:20:56 +0000394 // Make sure to use correct addOperand / RemoveOperand / ChangeTo
Matt Arsenaultee5c2ab2015-04-30 19:35:41 +0000395 // functions when replacing operands of a MachineInstr.
396 report("Instruction has operand with wrong parent set", &MI);
397 }
398
399 visitMachineOperand(&Op, I);
400 }
401
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000402 visitMachineInstrAfter(&*MBBI);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000403
404 // Was this the last bundled instruction?
405 InBundle = MBBI->isBundledWithSucc();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000406 }
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000407 if (CurBundle)
408 visitMachineBundleAfter(CurBundle);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000409 if (InBundle)
410 report("BundledSucc flag set on last instruction in block", &MFI->back());
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000411 visitMachineBasicBlockAfter(&*MFI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000412 }
413 visitMachineFunctionAfter();
414
Jakob Stoklund Olesendcf009c2009-08-08 15:34:50 +0000415 // Clean up.
416 regsLive.clear();
417 regsDefined.clear();
418 regsDead.clear();
419 regsKilled.clear();
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +0000420 regMasks.clear();
Jakob Stoklund Olesendcf009c2009-08-08 15:34:50 +0000421 regsLiveInButUnused.clear();
422 MBBInfoMap.clear();
423
Matthias Braunb3aefc32016-02-15 19:25:31 +0000424 return foundErrors;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000425}
426
Chris Lattner75f40452009-08-23 01:03:30 +0000427void MachineVerifier::report(const char *msg, const MachineFunction *MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000428 assert(MF);
Owen Anderson21b17882015-02-04 00:02:59 +0000429 errs() << '\n';
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000430 if (!foundErrors++) {
431 if (Banner)
Owen Anderson21b17882015-02-04 00:02:59 +0000432 errs() << "# " << Banner << '\n';
Matthias Braun42b4b632015-11-09 23:59:23 +0000433 if (LiveInts != nullptr)
434 LiveInts->print(errs());
435 else
436 MF->print(errs(), Indexes);
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000437 }
Owen Anderson21b17882015-02-04 00:02:59 +0000438 errs() << "*** Bad machine code: " << msg << " ***\n"
Craig Toppera538d832012-08-22 06:07:19 +0000439 << "- function: " << MF->getName() << "\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000440}
441
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000442void MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000443 assert(MBB);
444 report(msg, MBB->getParent());
Owen Anderson21b17882015-02-04 00:02:59 +0000445 errs() << "- basic block: BB#" << MBB->getNumber()
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000446 << ' ' << MBB->getName()
Roman Divackyad06cee2012-09-05 22:26:57 +0000447 << " (" << (const void*)MBB << ')';
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000448 if (Indexes)
Owen Anderson21b17882015-02-04 00:02:59 +0000449 errs() << " [" << Indexes->getMBBStartIdx(MBB)
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000450 << ';' << Indexes->getMBBEndIdx(MBB) << ')';
Owen Anderson21b17882015-02-04 00:02:59 +0000451 errs() << '\n';
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000452}
453
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000454void MachineVerifier::report(const char *msg, const MachineInstr *MI) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000455 assert(MI);
456 report(msg, MI->getParent());
Owen Anderson21b17882015-02-04 00:02:59 +0000457 errs() << "- instruction: ";
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000458 if (Indexes && Indexes->hasIndex(*MI))
459 errs() << Indexes->getInstructionIndex(*MI) << '\t';
Matthias Braun45718db2015-11-09 23:59:25 +0000460 MI->print(errs(), /*SkipOpers=*/true);
Matthias Braun716b4332015-11-09 23:59:29 +0000461 errs() << '\n';
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000462}
463
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000464void MachineVerifier::report(const char *msg,
465 const MachineOperand *MO, unsigned MONum) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000466 assert(MO);
467 report(msg, MO->getParent());
Owen Anderson21b17882015-02-04 00:02:59 +0000468 errs() << "- operand " << MONum << ": ";
Eric Christopher1cdefae2015-02-27 00:11:34 +0000469 MO->print(errs(), TRI);
Owen Anderson21b17882015-02-04 00:02:59 +0000470 errs() << "\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000471}
472
Matthias Braun579c9cd2016-02-02 02:44:25 +0000473void MachineVerifier::report_context(SlotIndex Pos) const {
474 errs() << "- at: " << Pos << '\n';
475}
476
Matthias Braun7e624d52015-11-09 23:59:33 +0000477void MachineVerifier::report_context(const LiveInterval &LI) const {
Owen Anderson21b17882015-02-04 00:02:59 +0000478 errs() << "- interval: " << LI << '\n';
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000479}
480
Matt Arsenault892fcd02016-07-25 19:39:01 +0000481void MachineVerifier::report_context(const LiveRange &LR, unsigned VRegUnit,
Matthias Braun7e624d52015-11-09 23:59:33 +0000482 LaneBitmask LaneMask) const {
Matthias Braun579c9cd2016-02-02 02:44:25 +0000483 report_context_liverange(LR);
Matt Arsenault892fcd02016-07-25 19:39:01 +0000484 report_context_vreg_regunit(VRegUnit);
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +0000485 if (LaneMask.any())
Matthias Braun1377fd62016-02-02 20:04:51 +0000486 report_context_lanemask(LaneMask);
Matthias Braun364e6e92013-10-10 21:28:54 +0000487}
488
Matthias Braun7e624d52015-11-09 23:59:33 +0000489void MachineVerifier::report_context(const LiveRange::Segment &S) const {
490 errs() << "- segment: " << S << '\n';
491}
492
493void MachineVerifier::report_context(const VNInfo &VNI) const {
494 errs() << "- ValNo: " << VNI.id << " (def " << VNI.def << ")\n";
Matthias Braun364e6e92013-10-10 21:28:54 +0000495}
496
Matthias Braun579c9cd2016-02-02 02:44:25 +0000497void MachineVerifier::report_context_liverange(const LiveRange &LR) const {
498 errs() << "- liverange: " << LR << '\n';
499}
500
Matthias Braun30668dd2016-05-11 21:31:39 +0000501void MachineVerifier::report_context_vreg(unsigned VReg) const {
502 errs() << "- v. register: " << PrintReg(VReg, TRI) << '\n';
503}
504
Matthias Braun1377fd62016-02-02 20:04:51 +0000505void MachineVerifier::report_context_vreg_regunit(unsigned VRegOrUnit) const {
506 if (TargetRegisterInfo::isVirtualRegister(VRegOrUnit)) {
Matthias Braun30668dd2016-05-11 21:31:39 +0000507 report_context_vreg(VRegOrUnit);
Matthias Braun1377fd62016-02-02 20:04:51 +0000508 } else {
509 errs() << "- regunit: " << PrintRegUnit(VRegOrUnit, TRI) << '\n';
510 }
511}
512
513void MachineVerifier::report_context_lanemask(LaneBitmask LaneMask) const {
514 errs() << "- lanemask: " << PrintLaneMask(LaneMask) << '\n';
515}
516
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000517void MachineVerifier::markReachable(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000518 BBInfo &MInfo = MBBInfoMap[MBB];
519 if (!MInfo.reachable) {
520 MInfo.reachable = true;
521 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
522 SuE = MBB->succ_end(); SuI != SuE; ++SuI)
523 markReachable(*SuI);
524 }
525}
526
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000527void MachineVerifier::visitMachineFunctionBefore() {
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +0000528 lastIndex = SlotIndex();
Jakob Stoklund Olesenc30a9af2012-10-15 21:57:41 +0000529 regsReserved = MRI->getReservedRegs();
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000530
Justin Bogner20dd36a2017-04-11 19:32:41 +0000531 if (!MF->empty())
532 markReachable(&MF->front());
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000533
534 // Build a set of the basic blocks in the function.
535 FunctionBlocks.clear();
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000536 for (const auto &MBB : *MF) {
537 FunctionBlocks.insert(&MBB);
538 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000539
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000540 MInfo.Preds.insert(MBB.pred_begin(), MBB.pred_end());
541 if (MInfo.Preds.size() != MBB.pred_size())
542 report("MBB has duplicate entries in its predecessor list.", &MBB);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000543
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000544 MInfo.Succs.insert(MBB.succ_begin(), MBB.succ_end());
545 if (MInfo.Succs.size() != MBB.succ_size())
546 report("MBB has duplicate entries in its successor list.", &MBB);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000547 }
Jakob Stoklund Olesene17c3fd2013-04-19 21:40:57 +0000548
549 // Check that the register use lists are sane.
550 MRI->verifyUseLists();
Manman Renaa6875b2013-07-15 21:26:31 +0000551
Justin Bogner20dd36a2017-04-11 19:32:41 +0000552 if (!MF->empty())
553 verifyStackFrame();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000554}
555
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000556// Does iterator point to a and b as the first two elements?
Dan Gohmanb29cda92010-04-15 17:08:50 +0000557static bool matchPair(MachineBasicBlock::const_succ_iterator i,
558 const MachineBasicBlock *a, const MachineBasicBlock *b) {
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000559 if (*i == a)
560 return *++i == b;
561 if (*i == b)
562 return *++i == a;
563 return false;
564}
565
566void
567MachineVerifier::visitMachineBasicBlockBefore(const MachineBasicBlock *MBB) {
Craig Topperc0196b12014-04-14 00:51:57 +0000568 FirstTerminator = nullptr;
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +0000569
Matthias Braun79f85b32016-08-24 01:32:41 +0000570 if (!MF->getProperties().hasProperty(
Matthias Braun11723322017-01-05 20:01:19 +0000571 MachineFunctionProperties::Property::NoPHIs) && MRI->tracksLiveness()) {
Lang Hames1ce837a2012-02-14 19:17:48 +0000572 // If this block has allocatable physical registers live-in, check that
573 // it is an entry block or landing pad.
Matthias Braund9da1622015-09-09 18:08:03 +0000574 for (const auto &LI : MBB->liveins()) {
575 if (isAllocatable(LI.PhysReg) && !MBB->isEHPad() &&
Duncan P. N. Exon Smithe9bc5792016-02-21 20:39:50 +0000576 MBB->getIterator() != MBB->getParent()->begin()) {
Matt Arsenault900b21c2017-02-15 22:19:06 +0000577 report("MBB has allocatable live-in, but isn't entry or landing-pad.", MBB);
Lang Hames1ce837a2012-02-14 19:17:48 +0000578 }
579 }
580 }
581
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000582 // Count the number of landing pad successors.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000583 SmallPtrSet<MachineBasicBlock*, 4> LandingPadSuccs;
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000584 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(),
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000585 E = MBB->succ_end(); I != E; ++I) {
Reid Kleckner0e288232015-08-27 23:27:47 +0000586 if ((*I)->isEHPad())
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000587 LandingPadSuccs.insert(*I);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000588 if (!FunctionBlocks.count(*I))
589 report("MBB has successor that isn't part of the function.", MBB);
590 if (!MBBInfoMap[*I].Preds.count(MBB)) {
591 report("Inconsistent CFG", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +0000592 errs() << "MBB is not in the predecessor list of the successor BB#"
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000593 << (*I)->getNumber() << ".\n";
594 }
595 }
596
597 // Check the predecessor list.
598 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(),
599 E = MBB->pred_end(); I != E; ++I) {
600 if (!FunctionBlocks.count(*I))
601 report("MBB has predecessor that isn't part of the function.", MBB);
602 if (!MBBInfoMap[*I].Succs.count(MBB)) {
603 report("Inconsistent CFG", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +0000604 errs() << "MBB is not in the successor list of the predecessor BB#"
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000605 << (*I)->getNumber() << ".\n";
606 }
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000607 }
Bill Wendling2a401312011-05-04 22:54:05 +0000608
609 const MCAsmInfo *AsmInfo = TM->getMCAsmInfo();
610 const BasicBlock *BB = MBB->getBasicBlock();
Reid Kleckner64b003f2015-11-09 21:04:00 +0000611 const Function *Fn = MF->getFunction();
Bill Wendling2a401312011-05-04 22:54:05 +0000612 if (LandingPadSuccs.size() > 1 &&
613 !(AsmInfo &&
614 AsmInfo->getExceptionHandlingType() == ExceptionHandling::SjLj &&
Reid Kleckner64b003f2015-11-09 21:04:00 +0000615 BB && isa<SwitchInst>(BB->getTerminator())) &&
616 !isFuncletEHPersonality(classifyEHPersonality(Fn->getPersonalityFn())))
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000617 report("MBB has more than one landing pad successor", MBB);
618
Dan Gohman352a4952009-08-27 02:43:49 +0000619 // Call AnalyzeBranch. If it succeeds, there several more conditions to check.
Craig Topperc0196b12014-04-14 00:51:57 +0000620 MachineBasicBlock *TBB = nullptr, *FBB = nullptr;
Dan Gohman352a4952009-08-27 02:43:49 +0000621 SmallVector<MachineOperand, 4> Cond;
Jacques Pienaar71c30a12016-07-15 14:41:04 +0000622 if (!TII->analyzeBranch(*const_cast<MachineBasicBlock *>(MBB), TBB, FBB,
623 Cond)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000624 // Ok, AnalyzeBranch thinks it knows what's going on with this block. Let's
625 // check whether its answers match up with reality.
626 if (!TBB && !FBB) {
627 // Block falls through to its successor.
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000628 MachineFunction::const_iterator MBBI = MBB->getIterator();
Dan Gohman352a4952009-08-27 02:43:49 +0000629 ++MBBI;
630 if (MBBI == MF->end()) {
Dan Gohmaned10d7c2009-08-27 18:14:26 +0000631 // It's possible that the block legitimately ends with a noreturn
632 // call or an unreachable, in which case it won't actually fall
633 // out the bottom of the function.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000634 } else if (MBB->succ_size() == LandingPadSuccs.size()) {
Dan Gohmaned10d7c2009-08-27 18:14:26 +0000635 // It's possible that the block legitimately ends with a noreturn
636 // call or an unreachable, in which case it won't actuall fall
637 // out of the block.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000638 } else if (MBB->succ_size() != 1+LandingPadSuccs.size()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000639 report("MBB exits via unconditional fall-through but doesn't have "
640 "exactly one CFG successor!", MBB);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000641 } else if (!MBB->isSuccessor(&*MBBI)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000642 report("MBB exits via unconditional fall-through but its successor "
643 "differs from its CFG successor!", MBB);
644 }
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000645 if (!MBB->empty() && MBB->back().isBarrier() &&
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000646 !TII->isPredicated(MBB->back())) {
Dan Gohman352a4952009-08-27 02:43:49 +0000647 report("MBB exits via unconditional fall-through but ends with a "
648 "barrier instruction!", MBB);
649 }
650 if (!Cond.empty()) {
651 report("MBB exits via unconditional fall-through but has a condition!",
652 MBB);
653 }
654 } else if (TBB && !FBB && Cond.empty()) {
655 // Block unconditionally branches somewhere.
Ahmed Bougachafb6eeb72014-12-01 18:43:53 +0000656 // If the block has exactly one successor, that happens to be a
657 // landingpad, accept it as valid control flow.
658 if (MBB->succ_size() != 1+LandingPadSuccs.size() &&
659 (MBB->succ_size() != 1 || LandingPadSuccs.size() != 1 ||
660 *MBB->succ_begin() != *LandingPadSuccs.begin())) {
Dan Gohman352a4952009-08-27 02:43:49 +0000661 report("MBB exits via unconditional branch but doesn't have "
662 "exactly one CFG successor!", MBB);
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000663 } else if (!MBB->isSuccessor(TBB)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000664 report("MBB exits via unconditional branch but the CFG "
665 "successor doesn't match the actual successor!", MBB);
666 }
667 if (MBB->empty()) {
668 report("MBB exits via unconditional branch but doesn't contain "
669 "any instructions!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000670 } else if (!MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000671 report("MBB exits via unconditional branch but doesn't end with a "
672 "barrier instruction!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000673 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000674 report("MBB exits via unconditional branch but the branch isn't a "
675 "terminator instruction!", MBB);
676 }
677 } else if (TBB && !FBB && !Cond.empty()) {
678 // Block conditionally branches somewhere, otherwise falls through.
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000679 MachineFunction::const_iterator MBBI = MBB->getIterator();
Dan Gohman352a4952009-08-27 02:43:49 +0000680 ++MBBI;
681 if (MBBI == MF->end()) {
682 report("MBB conditionally falls through out of function!", MBB);
Dmitri Gribenko349d1a32012-12-19 22:13:01 +0000683 } else if (MBB->succ_size() == 1) {
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +0000684 // A conditional branch with only one successor is weird, but allowed.
685 if (&*MBBI != TBB)
686 report("MBB exits via conditional branch/fall-through but only has "
687 "one CFG successor!", MBB);
688 else if (TBB != *MBB->succ_begin())
689 report("MBB exits via conditional branch/fall-through but the CFG "
690 "successor don't match the actual successor!", MBB);
691 } else if (MBB->succ_size() != 2) {
Dan Gohman352a4952009-08-27 02:43:49 +0000692 report("MBB exits via conditional branch/fall-through but doesn't have "
693 "exactly two CFG successors!", MBB);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000694 } else if (!matchPair(MBB->succ_begin(), TBB, &*MBBI)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000695 report("MBB exits via conditional branch/fall-through but the CFG "
696 "successors don't match the actual successors!", MBB);
697 }
698 if (MBB->empty()) {
699 report("MBB exits via conditional branch/fall-through but doesn't "
700 "contain any instructions!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000701 } else if (MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000702 report("MBB exits via conditional branch/fall-through but ends with a "
703 "barrier instruction!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000704 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000705 report("MBB exits via conditional branch/fall-through but the branch "
706 "isn't a terminator instruction!", MBB);
707 }
708 } else if (TBB && FBB) {
709 // Block conditionally branches somewhere, otherwise branches
710 // somewhere else.
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +0000711 if (MBB->succ_size() == 1) {
712 // A conditional branch with only one successor is weird, but allowed.
713 if (FBB != TBB)
714 report("MBB exits via conditional branch/branch through but only has "
715 "one CFG successor!", MBB);
716 else if (TBB != *MBB->succ_begin())
717 report("MBB exits via conditional branch/branch through but the CFG "
718 "successor don't match the actual successor!", MBB);
719 } else if (MBB->succ_size() != 2) {
Dan Gohman352a4952009-08-27 02:43:49 +0000720 report("MBB exits via conditional branch/branch but doesn't have "
721 "exactly two CFG successors!", MBB);
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000722 } else if (!matchPair(MBB->succ_begin(), TBB, FBB)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000723 report("MBB exits via conditional branch/branch but the CFG "
724 "successors don't match the actual successors!", MBB);
725 }
726 if (MBB->empty()) {
727 report("MBB exits via conditional branch/branch but doesn't "
728 "contain any instructions!", MBB);
Benjamin Kramer389cec02014-05-24 13:13:17 +0000729 } else if (!MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000730 report("MBB exits via conditional branch/branch but doesn't end with a "
731 "barrier instruction!", MBB);
Benjamin Kramer389cec02014-05-24 13:13:17 +0000732 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000733 report("MBB exits via conditional branch/branch but the branch "
734 "isn't a terminator instruction!", MBB);
735 }
736 if (Cond.empty()) {
737 report("MBB exits via conditinal branch/branch but there's no "
738 "condition!", MBB);
739 }
740 } else {
741 report("AnalyzeBranch returned invalid data!", MBB);
742 }
743 }
744
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000745 regsLive.clear();
Matthias Braun11723322017-01-05 20:01:19 +0000746 if (MRI->tracksLiveness()) {
747 for (const auto &LI : MBB->liveins()) {
748 if (!TargetRegisterInfo::isPhysicalRegister(LI.PhysReg)) {
749 report("MBB live-in list contains non-physical register", MBB);
750 continue;
751 }
752 for (MCSubRegIterator SubRegs(LI.PhysReg, TRI, /*IncludeSelf=*/true);
753 SubRegs.isValid(); ++SubRegs)
754 regsLive.insert(*SubRegs);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000755 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000756 }
Jakob Stoklund Olesen2d59cff2009-08-08 13:19:25 +0000757 regsLiveInButUnused = regsLive;
Jakob Stoklund Olesen0e73fdf2009-08-13 16:19:51 +0000758
Matthias Braun941a7052016-07-28 18:40:00 +0000759 const MachineFrameInfo &MFI = MF->getFrameInfo();
760 BitVector PR = MFI.getPristineRegs(*MF);
Jakob Stoklund Olesen0e73fdf2009-08-13 16:19:51 +0000761 for (int I = PR.find_first(); I>0; I = PR.find_next(I)) {
Chad Rosierabdb1d62013-05-22 23:17:36 +0000762 for (MCSubRegIterator SubRegs(I, TRI, /*IncludeSelf=*/true);
763 SubRegs.isValid(); ++SubRegs)
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000764 regsLive.insert(*SubRegs);
Jakob Stoklund Olesen0e73fdf2009-08-13 16:19:51 +0000765 }
766
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000767 regsKilled.clear();
768 regsDefined.clear();
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +0000769
770 if (Indexes)
771 lastIndex = Indexes->getMBBStartIdx(MBB);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000772}
773
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000774// This function gets called for all bundle headers, including normal
775// stand-alone unbundled instructions.
776void MachineVerifier::visitMachineBundleBefore(const MachineInstr *MI) {
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000777 if (Indexes && Indexes->hasIndex(*MI)) {
778 SlotIndex idx = Indexes->getInstructionIndex(*MI);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000779 if (!(idx > lastIndex)) {
780 report("Instruction index out of order", MI);
Owen Anderson21b17882015-02-04 00:02:59 +0000781 errs() << "Last instruction was at " << lastIndex << '\n';
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000782 }
783 lastIndex = idx;
784 }
Pete Coopercd720162012-06-07 17:41:39 +0000785
786 // Ensure non-terminators don't follow terminators.
787 // Ignore predicated terminators formed by if conversion.
788 // FIXME: If conversion shouldn't need to violate this rule.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000789 if (MI->isTerminator() && !TII->isPredicated(*MI)) {
Pete Coopercd720162012-06-07 17:41:39 +0000790 if (!FirstTerminator)
791 FirstTerminator = MI;
792 } else if (FirstTerminator) {
793 report("Non-terminator instruction after the first terminator", MI);
Owen Anderson21b17882015-02-04 00:02:59 +0000794 errs() << "First terminator was:\t" << *FirstTerminator;
Pete Coopercd720162012-06-07 17:41:39 +0000795 }
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000796}
797
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000798// The operands on an INLINEASM instruction must follow a template.
799// Verify that the flag operands make sense.
800void MachineVerifier::verifyInlineAsm(const MachineInstr *MI) {
801 // The first two operands on INLINEASM are the asm string and global flags.
802 if (MI->getNumOperands() < 2) {
803 report("Too few operands on inline asm", MI);
804 return;
805 }
806 if (!MI->getOperand(0).isSymbol())
807 report("Asm string must be an external symbol", MI);
808 if (!MI->getOperand(1).isImm())
809 report("Asm flags must be an immediate", MI);
Chad Rosier9e1274f2012-10-30 19:11:54 +0000810 // Allowed flags are Extra_HasSideEffects = 1, Extra_IsAlignStack = 2,
Wei Ding0526e7f2016-06-22 18:51:08 +0000811 // Extra_AsmDialect = 4, Extra_MayLoad = 8, and Extra_MayStore = 16,
812 // and Extra_IsConvergent = 32.
813 if (!isUInt<6>(MI->getOperand(1).getImm()))
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000814 report("Unknown asm flags", &MI->getOperand(1), 1);
815
Gabor Horvathfee04342015-03-16 09:53:42 +0000816 static_assert(InlineAsm::MIOp_FirstOperand == 2, "Asm format changed");
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000817
818 unsigned OpNo = InlineAsm::MIOp_FirstOperand;
819 unsigned NumOps;
820 for (unsigned e = MI->getNumOperands(); OpNo < e; OpNo += NumOps) {
821 const MachineOperand &MO = MI->getOperand(OpNo);
822 // There may be implicit ops after the fixed operands.
823 if (!MO.isImm())
824 break;
825 NumOps = 1 + InlineAsm::getNumOperandRegisters(MO.getImm());
826 }
827
828 if (OpNo > MI->getNumOperands())
829 report("Missing operands in last group", MI);
830
831 // An optional MDNode follows the groups.
832 if (OpNo < MI->getNumOperands() && MI->getOperand(OpNo).isMetadata())
833 ++OpNo;
834
835 // All trailing operands must be implicit registers.
836 for (unsigned e = MI->getNumOperands(); OpNo < e; ++OpNo) {
837 const MachineOperand &MO = MI->getOperand(OpNo);
838 if (!MO.isReg() || !MO.isImplicit())
839 report("Expected implicit register after groups", &MO, OpNo);
840 }
841}
842
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000843void MachineVerifier::visitMachineInstrBefore(const MachineInstr *MI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000844 const MCInstrDesc &MCID = MI->getDesc();
845 if (MI->getNumOperands() < MCID.getNumOperands()) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000846 report("Too few operands", MI);
Owen Anderson21b17882015-02-04 00:02:59 +0000847 errs() << MCID.getNumOperands() << " operands expected, but "
Matt Arsenault23c92742013-11-15 22:18:19 +0000848 << MI->getNumOperands() << " given.\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000849 }
Dan Gohmandb9493c2009-10-07 17:36:00 +0000850
Matthias Braun90799ce2016-08-23 21:19:49 +0000851 if (MI->isPHI() && MF->getProperties().hasProperty(
852 MachineFunctionProperties::Property::NoPHIs))
853 report("Found PHI instruction with NoPHIs property set", MI);
854
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000855 // Check the tied operands.
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000856 if (MI->isInlineAsm())
857 verifyInlineAsm(MI);
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000858
Dan Gohmandb9493c2009-10-07 17:36:00 +0000859 // Check the MachineMemOperands for basic consistency.
860 for (MachineInstr::mmo_iterator I = MI->memoperands_begin(),
861 E = MI->memoperands_end(); I != E; ++I) {
Evan Cheng7f8e5632011-12-07 07:15:52 +0000862 if ((*I)->isLoad() && !MI->mayLoad())
Dan Gohmandb9493c2009-10-07 17:36:00 +0000863 report("Missing mayLoad flag", MI);
Evan Cheng7f8e5632011-12-07 07:15:52 +0000864 if ((*I)->isStore() && !MI->mayStore())
Dan Gohmandb9493c2009-10-07 17:36:00 +0000865 report("Missing mayStore flag", MI);
866 }
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000867
868 // Debug values must not have a slot index.
Jakob Stoklund Olesen5aafb562012-02-27 18:24:30 +0000869 // Other instructions must have one, unless they are inside a bundle.
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000870 if (LiveInts) {
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000871 bool mapped = !LiveInts->isNotInMIMap(*MI);
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000872 if (MI->isDebugValue()) {
873 if (mapped)
874 report("Debug instruction has a slot index", MI);
Jakob Stoklund Olesen5aafb562012-02-27 18:24:30 +0000875 } else if (MI->isInsideBundle()) {
876 if (mapped)
877 report("Instruction inside bundle has a slot index", MI);
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000878 } else {
879 if (!mapped)
880 report("Missing slot index", MI);
881 }
882 }
883
Ahmed Bougacha46c05fc2016-07-28 16:58:27 +0000884 // Check types.
Ahmed Bougacha46c05fc2016-07-28 16:58:27 +0000885 if (isPreISelGenericOpcode(MCID.getOpcode())) {
Ahmed Bougachab14e9442016-08-02 16:49:22 +0000886 if (isFunctionSelected)
887 report("Unexpected generic instruction in a Selected function", MI);
888
Tim Northover0f140c72016-09-09 11:46:34 +0000889 // Generic instructions specify equality constraints between some
890 // of their operands. Make sure these are consistent.
891 SmallVector<LLT, 4> Types;
892 for (unsigned i = 0; i < MCID.getNumOperands(); ++i) {
893 if (!MCID.OpInfo[i].isGenericType())
894 continue;
895 size_t TypeIdx = MCID.OpInfo[i].getGenericTypeIndex();
896 Types.resize(std::max(TypeIdx + 1, Types.size()));
897
898 LLT OpTy = MRI->getType(MI->getOperand(i).getReg());
899 if (Types[TypeIdx].isValid() && Types[TypeIdx] != OpTy)
900 report("type mismatch in generic instruction", MI);
901 Types[TypeIdx] = OpTy;
902 }
Ahmed Bougacha46c05fc2016-07-28 16:58:27 +0000903 }
904
Tim Northovere5102de2016-08-30 18:52:46 +0000905 // Generic opcodes must not have physical register operands.
Tim Northover25d12862016-09-09 11:47:31 +0000906 if (isPreISelGenericOpcode(MCID.getOpcode())) {
Tim Northovere5102de2016-08-30 18:52:46 +0000907 for (auto &Op : MI->operands()) {
908 if (Op.isReg() && TargetRegisterInfo::isPhysicalRegister(Op.getReg()))
909 report("Generic instruction cannot have physical register", MI);
910 }
911 }
912
Tim Northover88634992017-02-17 18:50:15 +0000913 // Generic loads and stores must have a single MachineMemOperand
914 // describing that access.
915 if ((MI->getOpcode() == TargetOpcode::G_LOAD ||
916 MI->getOpcode() == TargetOpcode::G_STORE) &&
917 !MI->hasOneMemOperand())
918 report("Generic instruction accessing memory must have one mem operand",
919 MI);
920
Andrew Trick924123a2011-09-21 02:20:46 +0000921 StringRef ErrorInfo;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000922 if (!TII->verifyInstruction(*MI, ErrorInfo))
Andrew Trick924123a2011-09-21 02:20:46 +0000923 report(ErrorInfo.data(), MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000924}
925
926void
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000927MachineVerifier::visitMachineOperand(const MachineOperand *MO, unsigned MONum) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000928 const MachineInstr *MI = MO->getParent();
Evan Cheng6cc775f2011-06-28 19:10:37 +0000929 const MCInstrDesc &MCID = MI->getDesc();
Alex Lorenze5101e22015-08-10 21:47:36 +0000930 unsigned NumDefs = MCID.getNumDefs();
931 if (MCID.getOpcode() == TargetOpcode::PATCHPOINT)
932 NumDefs = (MONum == 0 && MO->isReg()) ? NumDefs : 0;
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000933
Evan Cheng6cc775f2011-06-28 19:10:37 +0000934 // The first MCID.NumDefs operands must be explicit register defines
Alex Lorenze5101e22015-08-10 21:47:36 +0000935 if (MONum < NumDefs) {
Richard Smith8f3447c2012-08-15 01:39:31 +0000936 const MCOperandInfo &MCOI = MCID.OpInfo[MONum];
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000937 if (!MO->isReg())
938 report("Explicit definition must be a register", MO, MONum);
Evan Cheng76f6e262012-05-29 19:40:44 +0000939 else if (!MO->isDef() && !MCOI.isOptionalDef())
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000940 report("Explicit definition marked as use", MO, MONum);
941 else if (MO->isImplicit())
942 report("Explicit definition marked as implicit", MO, MONum);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000943 } else if (MONum < MCID.getNumOperands()) {
Richard Smith8f3447c2012-08-15 01:39:31 +0000944 const MCOperandInfo &MCOI = MCID.OpInfo[MONum];
Eric Christopherbcc230a72010-11-17 00:55:36 +0000945 // Don't check if it's the last operand in a variadic instruction. See,
946 // e.g., LDM_RET in the arm back end.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000947 if (MO->isReg() &&
Evan Cheng7f8e5632011-12-07 07:15:52 +0000948 !(MI->isVariadic() && MONum == MCID.getNumOperands()-1)) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000949 if (MO->isDef() && !MCOI.isOptionalDef())
Matthias Braun6a57acf2013-10-04 16:53:00 +0000950 report("Explicit operand marked as def", MO, MONum);
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +0000951 if (MO->isImplicit())
952 report("Explicit operand marked as implicit", MO, MONum);
953 }
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000954
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +0000955 int TiedTo = MCID.getOperandConstraint(MONum, MCOI::TIED_TO);
956 if (TiedTo != -1) {
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000957 if (!MO->isReg())
958 report("Tied use must be a register", MO, MONum);
959 else if (!MO->isTied())
960 report("Operand should be tied", MO, MONum);
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +0000961 else if (unsigned(TiedTo) != MI->findTiedOperandIdx(MONum))
962 report("Tied def doesn't match MCInstrDesc", MO, MONum);
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000963 } else if (MO->isReg() && MO->isTied())
964 report("Explicit operand should not be tied", MO, MONum);
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +0000965 } else {
Jakob Stoklund Olesen3db495232009-12-22 21:48:20 +0000966 // ARM adds %reg0 operands to indicate predicates. We'll allow that.
Evan Cheng7f8e5632011-12-07 07:15:52 +0000967 if (MO->isReg() && !MO->isImplicit() && !MI->isVariadic() && MO->getReg())
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +0000968 report("Extra explicit operand on non-variadic instruction", MO, MONum);
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000969 }
970
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000971 switch (MO->getType()) {
972 case MachineOperand::MO_Register: {
973 const unsigned Reg = MO->getReg();
974 if (!Reg)
975 return;
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +0000976 if (MRI->tracksLiveness() && !MI->isDebugValue())
977 checkLiveness(MO, MONum);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000978
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +0000979 // Verify the consistency of tied operands.
980 if (MO->isTied()) {
981 unsigned OtherIdx = MI->findTiedOperandIdx(MONum);
982 const MachineOperand &OtherMO = MI->getOperand(OtherIdx);
983 if (!OtherMO.isReg())
984 report("Must be tied to a register", MO, MONum);
985 if (!OtherMO.isTied())
986 report("Missing tie flags on tied operand", MO, MONum);
987 if (MI->findTiedOperandIdx(OtherIdx) != MONum)
988 report("Inconsistent tie links", MO, MONum);
989 if (MONum < MCID.getNumDefs()) {
990 if (OtherIdx < MCID.getNumOperands()) {
991 if (-1 == MCID.getOperandConstraint(OtherIdx, MCOI::TIED_TO))
992 report("Explicit def tied to explicit use without tie constraint",
993 MO, MONum);
994 } else {
995 if (!OtherMO.isImplicit())
996 report("Explicit def should be tied to implicit use", MO, MONum);
997 }
998 }
999 }
1000
Jakob Stoklund Olesenc6fd3de2012-07-25 16:49:11 +00001001 // Verify two-address constraints after leaving SSA form.
1002 unsigned DefIdx;
1003 if (!MRI->isSSA() && MO->isUse() &&
1004 MI->isRegTiedToDefOperand(MONum, &DefIdx) &&
1005 Reg != MI->getOperand(DefIdx).getReg())
1006 report("Two-address instruction operands must be identical", MO, MONum);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001007
1008 // Check register classes.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001009 if (MONum < MCID.getNumOperands() && !MO->isImplicit()) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001010 unsigned SubIdx = MO->getSubReg();
1011
1012 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001013 if (SubIdx) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001014 report("Illegal subregister index for physical register", MO, MONum);
1015 return;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001016 }
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001017 if (const TargetRegisterClass *DRC =
1018 TII->getRegClass(MCID, MONum, TRI, *MF)) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001019 if (!DRC->contains(Reg)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001020 report("Illegal physical register for instruction", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001021 errs() << TRI->getName(Reg) << " is not a "
Craig Toppercf0444b2014-11-17 05:50:14 +00001022 << TRI->getRegClassName(DRC) << " register.\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001023 }
1024 }
1025 } else {
1026 // Virtual register.
Quentin Colombetc1c94bc2016-04-08 16:35:22 +00001027 const TargetRegisterClass *RC = MRI->getRegClassOrNull(Reg);
1028 if (!RC) {
1029 // This is a generic virtual register.
Ahmed Bougachab14e9442016-08-02 16:49:22 +00001030
1031 // If we're post-Select, we can't have gvregs anymore.
1032 if (isFunctionSelected) {
1033 report("Generic virtual register invalid in a Selected function",
1034 MO, MONum);
1035 return;
1036 }
1037
Quentin Colombet3749f332016-12-22 22:50:34 +00001038 // The gvreg must have a type and it must not have a SubIdx.
Tim Northover0f140c72016-09-09 11:46:34 +00001039 LLT Ty = MRI->getType(Reg);
1040 if (!Ty.isValid()) {
1041 report("Generic virtual register must have a valid type", MO,
1042 MONum);
Quentin Colombetc1c94bc2016-04-08 16:35:22 +00001043 return;
1044 }
Ahmed Bougacha3681c772016-08-02 16:17:15 +00001045
Quentin Colombetc1c94bc2016-04-08 16:35:22 +00001046 const RegisterBank *RegBank = MRI->getRegBankOrNull(Reg);
Ahmed Bougacha3681c772016-08-02 16:17:15 +00001047
1048 // If we're post-RegBankSelect, the gvreg must have a bank.
1049 if (!RegBank && isFunctionRegBankSelected) {
1050 report("Generic virtual register must have a bank in a "
1051 "RegBankSelected function",
1052 MO, MONum);
1053 return;
1054 }
1055
1056 // Make sure the register fits into its register bank if any.
Tim Northover32a078a2016-09-15 10:09:59 +00001057 if (RegBank && Ty.isValid() &&
Tim Northover0f140c72016-09-09 11:46:34 +00001058 RegBank->getSize() < Ty.getSizeInBits()) {
Quentin Colombetc1c94bc2016-04-08 16:35:22 +00001059 report("Register bank is too small for virtual register", MO,
1060 MONum);
1061 errs() << "Register bank " << RegBank->getName() << " too small("
Tim Northover0f140c72016-09-09 11:46:34 +00001062 << RegBank->getSize() << ") to fit " << Ty.getSizeInBits()
1063 << "-bits\n";
Quentin Colombetc1c94bc2016-04-08 16:35:22 +00001064 return;
1065 }
1066 if (SubIdx) {
Tim Northover0f140c72016-09-09 11:46:34 +00001067 report("Generic virtual register does not subregister index", MO,
1068 MONum);
Quentin Colombetc1c94bc2016-04-08 16:35:22 +00001069 return;
1070 }
Quentin Colombetfa5960a2016-12-22 21:56:39 +00001071
1072 // If this is a target specific instruction and this operand
1073 // has register class constraint, the virtual register must
1074 // comply to it.
1075 if (!isPreISelGenericOpcode(MCID.getOpcode()) &&
1076 TII->getRegClass(MCID, MONum, TRI, *MF)) {
1077 report("Virtual register does not match instruction constraint", MO,
1078 MONum);
1079 errs() << "Expect register class "
1080 << TRI->getRegClassName(
1081 TII->getRegClass(MCID, MONum, TRI, *MF))
1082 << " but got nothing\n";
1083 return;
1084 }
1085
Quentin Colombetc1c94bc2016-04-08 16:35:22 +00001086 break;
1087 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001088 if (SubIdx) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001089 const TargetRegisterClass *SRC =
1090 TRI->getSubClassWithSubReg(RC, SubIdx);
Jakob Stoklund Olesen48431782010-05-18 17:31:12 +00001091 if (!SRC) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001092 report("Invalid subregister index for virtual register", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001093 errs() << "Register class " << TRI->getRegClassName(RC)
Jakob Stoklund Olesen48431782010-05-18 17:31:12 +00001094 << " does not support subreg index " << SubIdx << "\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001095 return;
1096 }
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001097 if (RC != SRC) {
1098 report("Invalid register class for subregister index", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001099 errs() << "Register class " << TRI->getRegClassName(RC)
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001100 << " does not fully support subreg index " << SubIdx << "\n";
1101 return;
1102 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001103 }
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +00001104 if (const TargetRegisterClass *DRC =
1105 TII->getRegClass(MCID, MONum, TRI, *MF)) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001106 if (SubIdx) {
1107 const TargetRegisterClass *SuperRC =
Eric Christopher433c4322015-03-10 23:46:01 +00001108 TRI->getLargestLegalSuperClass(RC, *MF);
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +00001109 if (!SuperRC) {
1110 report("No largest legal super class exists.", MO, MONum);
1111 return;
1112 }
1113 DRC = TRI->getMatchingSuperRegClass(SuperRC, DRC, SubIdx);
1114 if (!DRC) {
1115 report("No matching super-reg register class.", MO, MONum);
1116 return;
1117 }
1118 }
Jakob Stoklund Olesenaff10602011-06-02 05:43:46 +00001119 if (!RC->hasSuperClassEq(DRC)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001120 report("Illegal virtual register for instruction", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001121 errs() << "Expected a " << TRI->getRegClassName(DRC)
Craig Toppercf0444b2014-11-17 05:50:14 +00001122 << " register, but got a " << TRI->getRegClassName(RC)
1123 << " register\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001124 }
1125 }
1126 }
1127 }
1128 break;
1129 }
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +00001130
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +00001131 case MachineOperand::MO_RegisterMask:
1132 regMasks.push_back(MO->getRegMask());
1133 break;
1134
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +00001135 case MachineOperand::MO_MachineBasicBlock:
Chris Lattnerb06015a2010-02-09 19:54:29 +00001136 if (MI->isPHI() && !MO->getMBB()->isSuccessor(MI->getParent()))
1137 report("PHI operand is not in the CFG", MO, MONum);
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +00001138 break;
1139
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001140 case MachineOperand::MO_FrameIndex:
1141 if (LiveStks && LiveStks->hasInterval(MO->getIndex()) &&
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001142 LiveInts && !LiveInts->isNotInMIMap(*MI)) {
Jonas Paulsson72640f12015-10-29 08:28:35 +00001143 int FI = MO->getIndex();
1144 LiveInterval &LI = LiveStks->getInterval(FI);
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001145 SlotIndex Idx = LiveInts->getInstructionIndex(*MI);
Jonas Paulsson17ad0452015-10-21 07:39:47 +00001146
Jonas Paulsson17ad0452015-10-21 07:39:47 +00001147 bool stores = MI->mayStore();
Jonas Paulsson72640f12015-10-29 08:28:35 +00001148 bool loads = MI->mayLoad();
1149 // For a memory-to-memory move, we need to check if the frame
1150 // index is used for storing or loading, by inspecting the
1151 // memory operands.
1152 if (stores && loads) {
1153 for (auto *MMO : MI->memoperands()) {
1154 const PseudoSourceValue *PSV = MMO->getPseudoValue();
1155 if (PSV == nullptr) continue;
1156 const FixedStackPseudoSourceValue *Value =
1157 dyn_cast<FixedStackPseudoSourceValue>(PSV);
1158 if (Value == nullptr) continue;
1159 if (Value->getFrameIndex() != FI) continue;
1160
1161 if (MMO->isStore())
1162 loads = false;
1163 else
1164 stores = false;
1165 break;
1166 }
1167 if (loads == stores)
1168 report("Missing fixed stack memoperand.", MI);
1169 }
1170 if (loads && !LI.liveAt(Idx.getRegSlot(true))) {
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001171 report("Instruction loads from dead spill slot", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001172 errs() << "Live stack: " << LI << '\n';
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001173 }
Jonas Paulsson17ad0452015-10-21 07:39:47 +00001174 if (stores && !LI.liveAt(Idx.getRegSlot())) {
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001175 report("Instruction stores to dead spill slot", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001176 errs() << "Live stack: " << LI << '\n';
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001177 }
1178 }
1179 break;
1180
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001181 default:
1182 break;
1183 }
1184}
1185
Matthias Braun1377fd62016-02-02 20:04:51 +00001186void MachineVerifier::checkLivenessAtUse(const MachineOperand *MO,
1187 unsigned MONum, SlotIndex UseIdx, const LiveRange &LR, unsigned VRegOrUnit,
1188 LaneBitmask LaneMask) {
1189 LiveQueryResult LRQ = LR.Query(UseIdx);
1190 // Check if we have a segment at the use, note however that we only need one
1191 // live subregister range, the others may be dead.
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001192 if (!LRQ.valueIn() && LaneMask.none()) {
Matthias Braun1377fd62016-02-02 20:04:51 +00001193 report("No live segment at use", MO, MONum);
1194 report_context_liverange(LR);
1195 report_context_vreg_regunit(VRegOrUnit);
1196 report_context(UseIdx);
1197 }
1198 if (MO->isKill() && !LRQ.isKill()) {
1199 report("Live range continues after kill flag", MO, MONum);
1200 report_context_liverange(LR);
1201 report_context_vreg_regunit(VRegOrUnit);
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001202 if (LaneMask.any())
Matthias Braun1377fd62016-02-02 20:04:51 +00001203 report_context_lanemask(LaneMask);
1204 report_context(UseIdx);
1205 }
1206}
1207
1208void MachineVerifier::checkLivenessAtDef(const MachineOperand *MO,
1209 unsigned MONum, SlotIndex DefIdx, const LiveRange &LR, unsigned VRegOrUnit,
1210 LaneBitmask LaneMask) {
1211 if (const VNInfo *VNI = LR.getVNInfoAt(DefIdx)) {
1212 assert(VNI && "NULL valno is not allowed");
1213 if (VNI->def != DefIdx) {
1214 report("Inconsistent valno->def", MO, MONum);
1215 report_context_liverange(LR);
1216 report_context_vreg_regunit(VRegOrUnit);
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001217 if (LaneMask.any())
Matthias Braun1377fd62016-02-02 20:04:51 +00001218 report_context_lanemask(LaneMask);
1219 report_context(*VNI);
1220 report_context(DefIdx);
1221 }
1222 } else {
1223 report("No live segment at def", MO, MONum);
1224 report_context_liverange(LR);
1225 report_context_vreg_regunit(VRegOrUnit);
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001226 if (LaneMask.any())
Matthias Braun1377fd62016-02-02 20:04:51 +00001227 report_context_lanemask(LaneMask);
1228 report_context(DefIdx);
1229 }
1230 // Check that, if the dead def flag is present, LiveInts agree.
1231 if (MO->isDead()) {
1232 LiveQueryResult LRQ = LR.Query(DefIdx);
1233 if (!LRQ.isDeadDef()) {
1234 // In case of physregs we can have a non-dead definition on another
1235 // operand.
1236 bool otherDef = false;
1237 if (!TargetRegisterInfo::isVirtualRegister(VRegOrUnit)) {
1238 const MachineInstr &MI = *MO->getParent();
1239 for (const MachineOperand &MO : MI.operands()) {
1240 if (!MO.isReg() || !MO.isDef() || MO.isDead())
1241 continue;
1242 unsigned Reg = MO.getReg();
1243 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) {
1244 if (*Units == VRegOrUnit) {
1245 otherDef = true;
1246 break;
1247 }
1248 }
1249 }
1250 }
1251
1252 if (!otherDef) {
1253 report("Live range continues after dead def flag", MO, MONum);
1254 report_context_liverange(LR);
1255 report_context_vreg_regunit(VRegOrUnit);
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001256 if (LaneMask.any())
Matthias Braun1377fd62016-02-02 20:04:51 +00001257 report_context_lanemask(LaneMask);
1258 }
1259 }
1260 }
1261}
1262
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001263void MachineVerifier::checkLiveness(const MachineOperand *MO, unsigned MONum) {
1264 const MachineInstr *MI = MO->getParent();
1265 const unsigned Reg = MO->getReg();
1266
1267 // Both use and def operands can read a register.
1268 if (MO->readsReg()) {
1269 regsLiveInButUnused.erase(Reg);
1270
Jakob Stoklund Olesenc6fd3de2012-07-25 16:49:11 +00001271 if (MO->isKill())
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001272 addRegWithSubRegs(regsKilled, Reg);
1273
1274 // Check that LiveVars knows this kill.
1275 if (LiveVars && TargetRegisterInfo::isVirtualRegister(Reg) &&
1276 MO->isKill()) {
1277 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg);
David Majnemer0d955d02016-08-11 22:21:41 +00001278 if (!is_contained(VI.Kills, MI))
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001279 report("Kill missing from LiveVariables", MO, MONum);
1280 }
1281
1282 // Check LiveInts liveness and kill.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001283 if (LiveInts && !LiveInts->isNotInMIMap(*MI)) {
1284 SlotIndex UseIdx = LiveInts->getInstructionIndex(*MI);
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001285 // Check the cached regunit intervals.
1286 if (TargetRegisterInfo::isPhysicalRegister(Reg) && !isReserved(Reg)) {
1287 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) {
Matthias Braun1377fd62016-02-02 20:04:51 +00001288 if (const LiveRange *LR = LiveInts->getCachedRegUnit(*Units))
1289 checkLivenessAtUse(MO, MONum, UseIdx, *LR, *Units);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001290 }
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001291 }
1292
1293 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1294 if (LiveInts->hasInterval(Reg)) {
1295 // This is a virtual register interval.
1296 const LiveInterval &LI = LiveInts->getInterval(Reg);
Matthias Braun1377fd62016-02-02 20:04:51 +00001297 checkLivenessAtUse(MO, MONum, UseIdx, LI, Reg);
1298
1299 if (LI.hasSubRanges() && !MO->isDef()) {
1300 unsigned SubRegIdx = MO->getSubReg();
1301 LaneBitmask MOMask = SubRegIdx != 0
1302 ? TRI->getSubRegIndexLaneMask(SubRegIdx)
1303 : MRI->getMaxLaneMaskForVReg(Reg);
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001304 LaneBitmask LiveInMask;
Matthias Braun1377fd62016-02-02 20:04:51 +00001305 for (const LiveInterval::SubRange &SR : LI.subranges()) {
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001306 if ((MOMask & SR.LaneMask).none())
Matthias Braun1377fd62016-02-02 20:04:51 +00001307 continue;
1308 checkLivenessAtUse(MO, MONum, UseIdx, SR, Reg, SR.LaneMask);
1309 LiveQueryResult LRQ = SR.Query(UseIdx);
1310 if (LRQ.valueIn())
1311 LiveInMask |= SR.LaneMask;
1312 }
1313 // At least parts of the register has to be live at the use.
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001314 if ((LiveInMask & MOMask).none()) {
Matthias Braun1377fd62016-02-02 20:04:51 +00001315 report("No live subrange at use", MO, MONum);
1316 report_context(LI);
1317 report_context(UseIdx);
1318 }
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001319 }
1320 } else {
1321 report("Virtual register has no live interval", MO, MONum);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001322 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001323 }
1324 }
1325
1326 // Use of a dead register.
1327 if (!regsLive.count(Reg)) {
1328 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1329 // Reserved registers may be used even when 'dead'.
Matthias Braun96d77322014-12-10 01:13:13 +00001330 bool Bad = !isReserved(Reg);
1331 // We are fine if just any subregister has a defined value.
1332 if (Bad) {
1333 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid();
1334 ++SubRegs) {
1335 if (regsLive.count(*SubRegs)) {
1336 Bad = false;
1337 break;
1338 }
1339 }
1340 }
Matthias Braun96a31952015-01-14 22:25:14 +00001341 // If there is an additional implicit-use of a super register we stop
1342 // here. By definition we are fine if the super register is not
1343 // (completely) dead, if the complete super register is dead we will
1344 // get a report for its operand.
1345 if (Bad) {
1346 for (const MachineOperand &MOP : MI->uses()) {
1347 if (!MOP.isReg())
1348 continue;
1349 if (!MOP.isImplicit())
1350 continue;
1351 for (MCSubRegIterator SubRegs(MOP.getReg(), TRI); SubRegs.isValid();
1352 ++SubRegs) {
1353 if (*SubRegs == Reg) {
1354 Bad = false;
1355 break;
1356 }
1357 }
1358 }
1359 }
Matthias Braun96d77322014-12-10 01:13:13 +00001360 if (Bad)
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001361 report("Using an undefined physical register", MO, MONum);
Pete Cooperdcf94db2012-07-19 23:40:38 +00001362 } else if (MRI->def_empty(Reg)) {
1363 report("Reading virtual register without a def", MO, MONum);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001364 } else {
1365 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
1366 // We don't know which virtual registers are live in, so only complain
1367 // if vreg was killed in this MBB. Otherwise keep track of vregs that
1368 // must be live in. PHI instructions are handled separately.
1369 if (MInfo.regsKilled.count(Reg))
1370 report("Using a killed virtual register", MO, MONum);
1371 else if (!MI->isPHI())
1372 MInfo.vregsLiveIn.insert(std::make_pair(Reg, MI));
1373 }
1374 }
1375 }
1376
1377 if (MO->isDef()) {
1378 // Register defined.
1379 // TODO: verify that earlyclobber ops are not used.
1380 if (MO->isDead())
1381 addRegWithSubRegs(regsDead, Reg);
1382 else
1383 addRegWithSubRegs(regsDefined, Reg);
1384
1385 // Verify SSA form.
1386 if (MRI->isSSA() && TargetRegisterInfo::isVirtualRegister(Reg) &&
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001387 std::next(MRI->def_begin(Reg)) != MRI->def_end())
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001388 report("Multiple virtual register defs in SSA form", MO, MONum);
1389
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001390 // Check LiveInts for a live segment, but only for virtual registers.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001391 if (LiveInts && !LiveInts->isNotInMIMap(*MI)) {
1392 SlotIndex DefIdx = LiveInts->getInstructionIndex(*MI);
Jakob Stoklund Olesenb033ded2012-06-22 22:23:58 +00001393 DefIdx = DefIdx.getRegSlot(MO->isEarlyClobber());
Matthias Braun1377fd62016-02-02 20:04:51 +00001394
1395 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1396 if (LiveInts->hasInterval(Reg)) {
1397 const LiveInterval &LI = LiveInts->getInterval(Reg);
1398 checkLivenessAtDef(MO, MONum, DefIdx, LI, Reg);
1399
1400 if (LI.hasSubRanges()) {
1401 unsigned SubRegIdx = MO->getSubReg();
1402 LaneBitmask MOMask = SubRegIdx != 0
1403 ? TRI->getSubRegIndexLaneMask(SubRegIdx)
1404 : MRI->getMaxLaneMaskForVReg(Reg);
1405 for (const LiveInterval::SubRange &SR : LI.subranges()) {
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001406 if ((SR.LaneMask & MOMask).none())
Matthias Braun1377fd62016-02-02 20:04:51 +00001407 continue;
1408 checkLivenessAtDef(MO, MONum, DefIdx, SR, Reg, SR.LaneMask);
1409 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001410 }
1411 } else {
Matthias Braun1377fd62016-02-02 20:04:51 +00001412 report("Virtual register has no Live interval", MO, MONum);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001413 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001414 }
1415 }
1416 }
1417}
1418
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001419void MachineVerifier::visitMachineInstrAfter(const MachineInstr *MI) {
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +00001420}
1421
1422// This function gets called after visiting all instructions in a bundle. The
1423// argument points to the bundle header.
1424// Normal stand-alone instructions are also considered 'bundles', and this
1425// function is called for all of them.
1426void MachineVerifier::visitMachineBundleAfter(const MachineInstr *MI) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001427 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
1428 set_union(MInfo.regsKilled, regsKilled);
Jakob Stoklund Olesen45833552010-08-05 18:59:59 +00001429 set_subtract(regsLive, regsKilled); regsKilled.clear();
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +00001430 // Kill any masked registers.
1431 while (!regMasks.empty()) {
1432 const uint32_t *Mask = regMasks.pop_back_val();
1433 for (RegSet::iterator I = regsLive.begin(), E = regsLive.end(); I != E; ++I)
1434 if (TargetRegisterInfo::isPhysicalRegister(*I) &&
1435 MachineOperand::clobbersPhysReg(Mask, *I))
1436 regsDead.push_back(*I);
1437 }
Jakob Stoklund Olesen45833552010-08-05 18:59:59 +00001438 set_subtract(regsLive, regsDead); regsDead.clear();
1439 set_union(regsLive, regsDefined); regsDefined.clear();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001440}
1441
1442void
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001443MachineVerifier::visitMachineBasicBlockAfter(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001444 MBBInfoMap[MBB].regsLiveOut = regsLive;
1445 regsLive.clear();
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +00001446
1447 if (Indexes) {
1448 SlotIndex stop = Indexes->getMBBEndIdx(MBB);
1449 if (!(stop > lastIndex)) {
1450 report("Block ends before last instruction index", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001451 errs() << "Block ends at " << stop
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +00001452 << " last instruction was at " << lastIndex << '\n';
1453 }
1454 lastIndex = stop;
1455 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001456}
1457
1458// Calculate the largest possible vregsPassed sets. These are the registers that
1459// can pass through an MBB live, but may not be live every time. It is assumed
1460// that all vregsPassed sets are empty before the call.
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001461void MachineVerifier::calcRegsPassed() {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001462 // First push live-out regs to successors' vregsPassed. Remember the MBBs that
1463 // have any vregsPassed.
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001464 SmallPtrSet<const MachineBasicBlock*, 8> todo;
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001465 for (const auto &MBB : *MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001466 BBInfo &MInfo = MBBInfoMap[&MBB];
1467 if (!MInfo.reachable)
1468 continue;
1469 for (MachineBasicBlock::const_succ_iterator SuI = MBB.succ_begin(),
1470 SuE = MBB.succ_end(); SuI != SuE; ++SuI) {
1471 BBInfo &SInfo = MBBInfoMap[*SuI];
1472 if (SInfo.addPassed(MInfo.regsLiveOut))
1473 todo.insert(*SuI);
1474 }
1475 }
1476
1477 // Iteratively push vregsPassed to successors. This will converge to the same
1478 // final state regardless of DenseSet iteration order.
1479 while (!todo.empty()) {
1480 const MachineBasicBlock *MBB = *todo.begin();
1481 todo.erase(MBB);
1482 BBInfo &MInfo = MBBInfoMap[MBB];
1483 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
1484 SuE = MBB->succ_end(); SuI != SuE; ++SuI) {
1485 if (*SuI == MBB)
1486 continue;
1487 BBInfo &SInfo = MBBInfoMap[*SuI];
1488 if (SInfo.addPassed(MInfo.vregsPassed))
1489 todo.insert(*SuI);
1490 }
1491 }
1492}
1493
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001494// Calculate the set of virtual registers that must be passed through each basic
1495// block in order to satisfy the requirements of successor blocks. This is very
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001496// similar to calcRegsPassed, only backwards.
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001497void MachineVerifier::calcRegsRequired() {
1498 // First push live-in regs to predecessors' vregsRequired.
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001499 SmallPtrSet<const MachineBasicBlock*, 8> todo;
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001500 for (const auto &MBB : *MF) {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001501 BBInfo &MInfo = MBBInfoMap[&MBB];
1502 for (MachineBasicBlock::const_pred_iterator PrI = MBB.pred_begin(),
1503 PrE = MBB.pred_end(); PrI != PrE; ++PrI) {
1504 BBInfo &PInfo = MBBInfoMap[*PrI];
1505 if (PInfo.addRequired(MInfo.vregsLiveIn))
1506 todo.insert(*PrI);
1507 }
1508 }
1509
1510 // Iteratively push vregsRequired to predecessors. This will converge to the
1511 // same final state regardless of DenseSet iteration order.
1512 while (!todo.empty()) {
1513 const MachineBasicBlock *MBB = *todo.begin();
1514 todo.erase(MBB);
1515 BBInfo &MInfo = MBBInfoMap[MBB];
1516 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
1517 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
1518 if (*PrI == MBB)
1519 continue;
1520 BBInfo &SInfo = MBBInfoMap[*PrI];
1521 if (SInfo.addRequired(MInfo.vregsRequired))
1522 todo.insert(*PrI);
1523 }
1524 }
1525}
1526
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001527// Check PHI instructions at the beginning of MBB. It is assumed that
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001528// calcRegsPassed has been run so BBInfo::isLiveOut is valid.
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001529void MachineVerifier::checkPHIOps(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001530 SmallPtrSet<const MachineBasicBlock*, 8> seen;
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001531 for (const auto &BBI : *MBB) {
1532 if (!BBI.isPHI())
1533 break;
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001534 seen.clear();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001535
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001536 for (unsigned i = 1, e = BBI.getNumOperands(); i != e; i += 2) {
1537 unsigned Reg = BBI.getOperand(i).getReg();
1538 const MachineBasicBlock *Pre = BBI.getOperand(i + 1).getMBB();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001539 if (!Pre->isSuccessor(MBB))
1540 continue;
1541 seen.insert(Pre);
1542 BBInfo &PrInfo = MBBInfoMap[Pre];
1543 if (PrInfo.reachable && !PrInfo.isLiveOut(Reg))
1544 report("PHI operand is not live-out from predecessor",
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001545 &BBI.getOperand(i), i);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001546 }
1547
1548 // Did we see all predecessors?
1549 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
1550 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
1551 if (!seen.count(*PrI)) {
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001552 report("Missing PHI operand", &BBI);
Owen Anderson21b17882015-02-04 00:02:59 +00001553 errs() << "BB#" << (*PrI)->getNumber()
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001554 << " is a predecessor according to the CFG.\n";
1555 }
1556 }
1557 }
1558}
1559
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001560void MachineVerifier::visitMachineFunctionAfter() {
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001561 calcRegsPassed();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001562
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001563 for (const auto &MBB : *MF) {
1564 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001565
1566 // Skip unreachable MBBs.
1567 if (!MInfo.reachable)
1568 continue;
1569
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001570 checkPHIOps(&MBB);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001571 }
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001572
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001573 // Now check liveness info if available
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001574 calcRegsRequired();
1575
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001576 // Check for killed virtual registers that should be live out.
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001577 for (const auto &MBB : *MF) {
1578 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001579 for (RegSet::iterator
1580 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E;
1581 ++I)
1582 if (MInfo.regsKilled.count(*I)) {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001583 report("Virtual register killed in block, but needed live out.", &MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001584 errs() << "Virtual register " << PrintReg(*I)
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001585 << " is used after the block.\n";
1586 }
1587 }
1588
Jakob Stoklund Olesena57fc122012-06-25 18:18:27 +00001589 if (!MF->empty()) {
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001590 BBInfo &MInfo = MBBInfoMap[&MF->front()];
1591 for (RegSet::iterator
1592 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E;
Matthias Braun30668dd2016-05-11 21:31:39 +00001593 ++I) {
1594 report("Virtual register defs don't dominate all uses.", MF);
1595 report_context_vreg(*I);
1596 }
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001597 }
1598
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001599 if (LiveVars)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001600 verifyLiveVariables();
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001601 if (LiveInts)
1602 verifyLiveIntervals();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001603}
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001604
1605void MachineVerifier::verifyLiveVariables() {
1606 assert(LiveVars && "Don't call verifyLiveVariables without LiveVars");
Jakob Stoklund Olesen6ff70ad32011-01-08 23:11:02 +00001607 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
1608 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001609 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg);
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001610 for (const auto &MBB : *MF) {
1611 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001612
1613 // Our vregsRequired should be identical to LiveVariables' AliveBlocks
1614 if (MInfo.vregsRequired.count(Reg)) {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001615 if (!VI.AliveBlocks.test(MBB.getNumber())) {
1616 report("LiveVariables: Block missing from AliveBlocks", &MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001617 errs() << "Virtual register " << PrintReg(Reg)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001618 << " must be live through the block.\n";
1619 }
1620 } else {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001621 if (VI.AliveBlocks.test(MBB.getNumber())) {
1622 report("LiveVariables: Block should not be in AliveBlocks", &MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001623 errs() << "Virtual register " << PrintReg(Reg)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001624 << " is not needed live through the block.\n";
1625 }
1626 }
1627 }
1628 }
1629}
1630
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001631void MachineVerifier::verifyLiveIntervals() {
1632 assert(LiveInts && "Don't call verifyLiveIntervals without LiveInts");
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001633 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
1634 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen1a065e42010-10-06 23:54:35 +00001635
1636 // Spilling and splitting may leave unused registers around. Skip them.
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001637 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen1a065e42010-10-06 23:54:35 +00001638 continue;
1639
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001640 if (!LiveInts->hasInterval(Reg)) {
1641 report("Missing live interval for virtual register", MF);
Owen Anderson21b17882015-02-04 00:02:59 +00001642 errs() << PrintReg(Reg, TRI) << " still has defs or uses\n";
Jakob Stoklund Olesendc5e7062010-10-28 20:44:22 +00001643 continue;
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001644 }
Jakob Stoklund Olesendc5e7062010-10-28 20:44:22 +00001645
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001646 const LiveInterval &LI = LiveInts->getInterval(Reg);
1647 assert(Reg == LI.reg && "Invalid reg to interval mapping");
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001648 verifyLiveInterval(LI);
1649 }
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001650
1651 // Verify all the cached regunit intervals.
1652 for (unsigned i = 0, e = TRI->getNumRegUnits(); i != e; ++i)
Matthias Braun34e1be92013-10-10 21:29:02 +00001653 if (const LiveRange *LR = LiveInts->getCachedRegUnit(i))
1654 verifyLiveRange(*LR, i);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001655}
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001656
Matthias Braun364e6e92013-10-10 21:28:54 +00001657void MachineVerifier::verifyLiveRangeValue(const LiveRange &LR,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001658 const VNInfo *VNI, unsigned Reg,
Matthias Braune6a24852015-09-25 21:51:14 +00001659 LaneBitmask LaneMask) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001660 if (VNI->isUnused())
1661 return;
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001662
Matthias Braun364e6e92013-10-10 21:28:54 +00001663 const VNInfo *DefVNI = LR.getVNInfoAt(VNI->def);
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001664
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001665 if (!DefVNI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001666 report("Value not live at VNInfo def and not marked unused", MF);
1667 report_context(LR, Reg, LaneMask);
1668 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001669 return;
1670 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001671
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001672 if (DefVNI != VNI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001673 report("Live segment at def has different VNInfo", MF);
1674 report_context(LR, Reg, LaneMask);
1675 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001676 return;
1677 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001678
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001679 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(VNI->def);
1680 if (!MBB) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001681 report("Invalid VNInfo definition index", MF);
1682 report_context(LR, Reg, LaneMask);
1683 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001684 return;
1685 }
Jakob Stoklund Olesen0fb303d2010-10-22 22:48:58 +00001686
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001687 if (VNI->isPHIDef()) {
1688 if (VNI->def != LiveInts->getMBBStartIdx(MBB)) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001689 report("PHIDef VNInfo is not defined at MBB start", MBB);
1690 report_context(LR, Reg, LaneMask);
1691 report_context(*VNI);
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001692 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001693 return;
1694 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001695
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001696 // Non-PHI def.
1697 const MachineInstr *MI = LiveInts->getInstructionFromIndex(VNI->def);
1698 if (!MI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001699 report("No instruction at VNInfo def index", MBB);
1700 report_context(LR, Reg, LaneMask);
1701 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001702 return;
1703 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001704
Matthias Braun364e6e92013-10-10 21:28:54 +00001705 if (Reg != 0) {
1706 bool hasDef = false;
1707 bool isEarlyClobber = false;
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +00001708 for (ConstMIBundleOperands MOI(*MI); MOI.isValid(); ++MOI) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001709 if (!MOI->isReg() || !MOI->isDef())
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001710 continue;
Matthias Braun364e6e92013-10-10 21:28:54 +00001711 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1712 if (MOI->getReg() != Reg)
1713 continue;
1714 } else {
1715 if (!TargetRegisterInfo::isPhysicalRegister(MOI->getReg()) ||
1716 !TRI->hasRegUnit(MOI->getReg(), Reg))
1717 continue;
1718 }
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001719 if (LaneMask.any() &&
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001720 (TRI->getSubRegIndexLaneMask(MOI->getSubReg()) & LaneMask).none())
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001721 continue;
Matthias Braun364e6e92013-10-10 21:28:54 +00001722 hasDef = true;
1723 if (MOI->isEarlyClobber())
1724 isEarlyClobber = true;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001725 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001726
Matthias Braun364e6e92013-10-10 21:28:54 +00001727 if (!hasDef) {
1728 report("Defining instruction does not modify register", MI);
Matthias Braun7e624d52015-11-09 23:59:33 +00001729 report_context(LR, Reg, LaneMask);
1730 report_context(*VNI);
Matthias Braun364e6e92013-10-10 21:28:54 +00001731 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001732
Matthias Braun364e6e92013-10-10 21:28:54 +00001733 // Early clobber defs begin at USE slots, but other defs must begin at
1734 // DEF slots.
1735 if (isEarlyClobber) {
1736 if (!VNI->def.isEarlyClobber()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001737 report("Early clobber def must be at an early-clobber slot", MBB);
1738 report_context(LR, Reg, LaneMask);
1739 report_context(*VNI);
Matthias Braun364e6e92013-10-10 21:28:54 +00001740 }
1741 } else if (!VNI->def.isRegister()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001742 report("Non-PHI, non-early clobber def must be at a register slot", MBB);
1743 report_context(LR, Reg, LaneMask);
1744 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001745 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001746 }
1747}
1748
Matthias Braun364e6e92013-10-10 21:28:54 +00001749void MachineVerifier::verifyLiveRangeSegment(const LiveRange &LR,
1750 const LiveRange::const_iterator I,
Matthias Braune6a24852015-09-25 21:51:14 +00001751 unsigned Reg, LaneBitmask LaneMask)
1752{
Matthias Braun364e6e92013-10-10 21:28:54 +00001753 const LiveRange::Segment &S = *I;
1754 const VNInfo *VNI = S.valno;
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001755 assert(VNI && "Live segment has no valno");
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001756
Matthias Braun364e6e92013-10-10 21:28:54 +00001757 if (VNI->id >= LR.getNumValNums() || VNI != LR.getValNumInfo(VNI->id)) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001758 report("Foreign valno in live segment", MF);
1759 report_context(LR, Reg, LaneMask);
1760 report_context(S);
1761 report_context(*VNI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001762 }
1763
1764 if (VNI->isUnused()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001765 report("Live segment valno is marked unused", MF);
1766 report_context(LR, Reg, LaneMask);
1767 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001768 }
1769
Matthias Braun364e6e92013-10-10 21:28:54 +00001770 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(S.start);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001771 if (!MBB) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001772 report("Bad start of live segment, no basic block", MF);
1773 report_context(LR, Reg, LaneMask);
1774 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001775 return;
1776 }
1777 SlotIndex MBBStartIdx = LiveInts->getMBBStartIdx(MBB);
Matthias Braun364e6e92013-10-10 21:28:54 +00001778 if (S.start != MBBStartIdx && S.start != VNI->def) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001779 report("Live segment must begin at MBB entry or valno def", MBB);
1780 report_context(LR, Reg, LaneMask);
1781 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001782 }
1783
1784 const MachineBasicBlock *EndMBB =
Matthias Braun364e6e92013-10-10 21:28:54 +00001785 LiveInts->getMBBFromIndex(S.end.getPrevSlot());
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001786 if (!EndMBB) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001787 report("Bad end of live segment, no basic block", MF);
1788 report_context(LR, Reg, LaneMask);
1789 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001790 return;
1791 }
1792
1793 // No more checks for live-out segments.
Matthias Braun364e6e92013-10-10 21:28:54 +00001794 if (S.end == LiveInts->getMBBEndIdx(EndMBB))
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001795 return;
1796
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001797 // RegUnit intervals are allowed dead phis.
Matthias Braun364e6e92013-10-10 21:28:54 +00001798 if (!TargetRegisterInfo::isVirtualRegister(Reg) && VNI->isPHIDef() &&
1799 S.start == VNI->def && S.end == VNI->def.getDeadSlot())
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001800 return;
1801
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001802 // The live segment is ending inside EndMBB
1803 const MachineInstr *MI =
Matthias Braun364e6e92013-10-10 21:28:54 +00001804 LiveInts->getInstructionFromIndex(S.end.getPrevSlot());
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001805 if (!MI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001806 report("Live segment doesn't end at a valid instruction", EndMBB);
1807 report_context(LR, Reg, LaneMask);
1808 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001809 return;
1810 }
1811
1812 // The block slot must refer to a basic block boundary.
Matthias Braun364e6e92013-10-10 21:28:54 +00001813 if (S.end.isBlock()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001814 report("Live segment ends at B slot of an instruction", EndMBB);
1815 report_context(LR, Reg, LaneMask);
1816 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001817 }
1818
Matthias Braun364e6e92013-10-10 21:28:54 +00001819 if (S.end.isDead()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001820 // Segment ends on the dead slot.
1821 // That means there must be a dead def.
Matthias Braun364e6e92013-10-10 21:28:54 +00001822 if (!SlotIndex::isSameInstr(S.start, S.end)) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001823 report("Live segment ending at dead slot spans instructions", EndMBB);
1824 report_context(LR, Reg, LaneMask);
1825 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001826 }
1827 }
1828
1829 // A live segment can only end at an early-clobber slot if it is being
1830 // redefined by an early-clobber def.
Matthias Braun364e6e92013-10-10 21:28:54 +00001831 if (S.end.isEarlyClobber()) {
1832 if (I+1 == LR.end() || (I+1)->start != S.end) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001833 report("Live segment ending at early clobber slot must be "
Matthias Braun7e624d52015-11-09 23:59:33 +00001834 "redefined by an EC def in the same instruction", EndMBB);
1835 report_context(LR, Reg, LaneMask);
1836 report_context(S);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001837 }
1838 }
1839
1840 // The following checks only apply to virtual registers. Physreg liveness
1841 // is too weird to check.
Matthias Braun364e6e92013-10-10 21:28:54 +00001842 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001843 // A live segment can end with either a redefinition, a kill flag on a
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001844 // use, or a dead flag on a def.
1845 bool hasRead = false;
Matthias Braun21554d92014-12-10 01:13:11 +00001846 bool hasSubRegDef = false;
Matthias Braun72a58c32016-03-29 19:07:43 +00001847 bool hasDeadDef = false;
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +00001848 for (ConstMIBundleOperands MOI(*MI); MOI.isValid(); ++MOI) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001849 if (!MOI->isReg() || MOI->getReg() != Reg)
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001850 continue;
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001851 unsigned Sub = MOI->getSubReg();
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001852 LaneBitmask SLM = Sub != 0 ? TRI->getSubRegIndexLaneMask(Sub)
1853 : LaneBitmask::getAll();
Matthias Braun72a58c32016-03-29 19:07:43 +00001854 if (MOI->isDef()) {
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001855 if (Sub != 0) {
Matthias Braun72a58c32016-03-29 19:07:43 +00001856 hasSubRegDef = true;
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001857 // An operand vreg0:sub0<def> reads vreg0:sub1..n. Invert the lane
1858 // mask for subregister defs. Read-undef defs will be handled by
1859 // readsReg below.
Krzysztof Parzyszek0a955d62016-08-29 13:15:35 +00001860 SLM = ~SLM;
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001861 }
Matthias Braun72a58c32016-03-29 19:07:43 +00001862 if (MOI->isDead())
1863 hasDeadDef = true;
1864 }
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001865 if (LaneMask.any() && (LaneMask & SLM).none())
Krzysztof Parzyszeka7ed0902016-08-24 13:37:55 +00001866 continue;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001867 if (MOI->readsReg())
1868 hasRead = true;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001869 }
Matthias Braun72a58c32016-03-29 19:07:43 +00001870 if (S.end.isDead()) {
1871 // Make sure that the corresponding machine operand for a "dead" live
1872 // range has the dead flag. We cannot perform this check for subregister
1873 // liveranges as partially dead values are allowed.
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001874 if (LaneMask.none() && !hasDeadDef) {
Matthias Braun72a58c32016-03-29 19:07:43 +00001875 report("Instruction ending live segment on dead slot has no dead flag",
1876 MI);
1877 report_context(LR, Reg, LaneMask);
1878 report_context(S);
1879 }
1880 } else {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001881 if (!hasRead) {
Matthias Braun21554d92014-12-10 01:13:11 +00001882 // When tracking subregister liveness, the main range must start new
1883 // values on partial register writes, even if there is no read.
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001884 if (!MRI->shouldTrackSubRegLiveness(Reg) || LaneMask.any() ||
Matthias Brauna25e13a2015-03-19 00:21:58 +00001885 !hasSubRegDef) {
Matthias Braun21554d92014-12-10 01:13:11 +00001886 report("Instruction ending live segment doesn't read the register",
1887 MI);
Matthias Braun7e624d52015-11-09 23:59:33 +00001888 report_context(LR, Reg, LaneMask);
1889 report_context(S);
Matthias Braun21554d92014-12-10 01:13:11 +00001890 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001891 }
1892 }
1893 }
1894
1895 // Now check all the basic blocks in this live segment.
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001896 MachineFunction::const_iterator MFI = MBB->getIterator();
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001897 // Is this live segment the beginning of a non-PHIDef VN?
Matthias Braun364e6e92013-10-10 21:28:54 +00001898 if (S.start == VNI->def && !VNI->isPHIDef()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001899 // Not live-in to any blocks.
1900 if (MBB == EndMBB)
1901 return;
1902 // Skip this block.
1903 ++MFI;
1904 }
1905 for (;;) {
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001906 assert(LiveInts->isLiveInToMBB(LR, &*MFI));
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001907 // We don't know how to track physregs into a landing pad.
Matthias Braun364e6e92013-10-10 21:28:54 +00001908 if (!TargetRegisterInfo::isVirtualRegister(Reg) &&
Reid Kleckner0e288232015-08-27 23:27:47 +00001909 MFI->isEHPad()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001910 if (&*MFI == EndMBB)
1911 break;
1912 ++MFI;
1913 continue;
1914 }
1915
1916 // Is VNI a PHI-def in the current block?
1917 bool IsPHI = VNI->isPHIDef() &&
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001918 VNI->def == LiveInts->getMBBStartIdx(&*MFI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001919
1920 // Check that VNI is live-out of all predecessors.
1921 for (MachineBasicBlock::const_pred_iterator PI = MFI->pred_begin(),
1922 PE = MFI->pred_end(); PI != PE; ++PI) {
1923 SlotIndex PEnd = LiveInts->getMBBEndIdx(*PI);
Matthias Braun364e6e92013-10-10 21:28:54 +00001924 const VNInfo *PVNI = LR.getVNInfoBefore(PEnd);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001925
Matthias Braune29b7682016-05-20 23:02:13 +00001926 // All predecessors must have a live-out value if this is not a
1927 // subregister liverange.
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001928 if (!PVNI && LaneMask.none()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001929 report("Register not marked live out of predecessor", *PI);
1930 report_context(LR, Reg, LaneMask);
1931 report_context(*VNI);
1932 errs() << " live into BB#" << MFI->getNumber()
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001933 << '@' << LiveInts->getMBBStartIdx(&*MFI) << ", not live before "
1934 << PEnd << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001935 continue;
1936 }
1937
1938 // Only PHI-defs can take different predecessor values.
1939 if (!IsPHI && PVNI != VNI) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001940 report("Different value live out of predecessor", *PI);
1941 report_context(LR, Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001942 errs() << "Valno #" << PVNI->id << " live out of BB#"
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001943 << (*PI)->getNumber() << '@' << PEnd << "\nValno #" << VNI->id
1944 << " live into BB#" << MFI->getNumber() << '@'
1945 << LiveInts->getMBBStartIdx(&*MFI) << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001946 }
1947 }
1948 if (&*MFI == EndMBB)
1949 break;
1950 ++MFI;
1951 }
1952}
1953
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001954void MachineVerifier::verifyLiveRange(const LiveRange &LR, unsigned Reg,
Matthias Braune6a24852015-09-25 21:51:14 +00001955 LaneBitmask LaneMask) {
Matthias Braun96761952014-12-10 23:07:54 +00001956 for (const VNInfo *VNI : LR.valnos)
1957 verifyLiveRangeValue(LR, VNI, Reg, LaneMask);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001958
Matthias Braun364e6e92013-10-10 21:28:54 +00001959 for (LiveRange::const_iterator I = LR.begin(), E = LR.end(); I != E; ++I)
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001960 verifyLiveRangeSegment(LR, I, Reg, LaneMask);
Matthias Braun364e6e92013-10-10 21:28:54 +00001961}
1962
1963void MachineVerifier::verifyLiveInterval(const LiveInterval &LI) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001964 unsigned Reg = LI.reg;
Matthias Braune962e522015-03-25 21:18:22 +00001965 assert(TargetRegisterInfo::isVirtualRegister(Reg));
1966 verifyLiveRange(LI, Reg);
1967
Krzysztof Parzyszek91b5cf82016-12-15 14:36:06 +00001968 LaneBitmask Mask;
Matthias Braune6a24852015-09-25 21:51:14 +00001969 LaneBitmask MaxMask = MRI->getMaxLaneMaskForVReg(Reg);
Matthias Braune962e522015-03-25 21:18:22 +00001970 for (const LiveInterval::SubRange &SR : LI.subranges()) {
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001971 if ((Mask & SR.LaneMask).any()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001972 report("Lane masks of sub ranges overlap in live interval", MF);
1973 report_context(LI);
1974 }
Krzysztof Parzyszekea9f8ce2016-12-16 19:11:56 +00001975 if ((SR.LaneMask & ~MaxMask).any()) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001976 report("Subrange lanemask is invalid", MF);
1977 report_context(LI);
1978 }
1979 if (SR.empty()) {
1980 report("Subrange must not be empty", MF);
1981 report_context(SR, LI.reg, SR.LaneMask);
1982 }
Matthias Braune962e522015-03-25 21:18:22 +00001983 Mask |= SR.LaneMask;
1984 verifyLiveRange(SR, LI.reg, SR.LaneMask);
Matthias Braun7e624d52015-11-09 23:59:33 +00001985 if (!LI.covers(SR)) {
1986 report("A Subrange is not covered by the main range", MF);
1987 report_context(LI);
1988 }
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001989 }
1990
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001991 // Check the LI only has one connected component.
Matthias Braune962e522015-03-25 21:18:22 +00001992 ConnectedVNInfoEqClasses ConEQ(*LiveInts);
Matthias Braunbf47f632016-01-08 01:16:35 +00001993 unsigned NumComp = ConEQ.Classify(LI);
Matthias Braune962e522015-03-25 21:18:22 +00001994 if (NumComp > 1) {
Matthias Braun7e624d52015-11-09 23:59:33 +00001995 report("Multiple connected components in live interval", MF);
1996 report_context(LI);
Matthias Braune962e522015-03-25 21:18:22 +00001997 for (unsigned comp = 0; comp != NumComp; ++comp) {
1998 errs() << comp << ": valnos";
1999 for (LiveInterval::const_vni_iterator I = LI.vni_begin(),
2000 E = LI.vni_end(); I!=E; ++I)
2001 if (comp == ConEQ.getEqClass(*I))
2002 errs() << ' ' << (*I)->id;
2003 errs() << '\n';
Jakob Stoklund Olesen260fa282010-10-26 22:36:07 +00002004 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00002005 }
2006}
Manman Renaa6875b2013-07-15 21:26:31 +00002007
2008namespace {
2009 // FrameSetup and FrameDestroy can have zero adjustment, so using a single
2010 // integer, we can't tell whether it is a FrameSetup or FrameDestroy if the
2011 // value is zero.
2012 // We use a bool plus an integer to capture the stack state.
2013 struct StackStateOfBB {
2014 StackStateOfBB() : EntryValue(0), ExitValue(0), EntryIsSetup(false),
2015 ExitIsSetup(false) { }
2016 StackStateOfBB(int EntryVal, int ExitVal, bool EntrySetup, bool ExitSetup) :
2017 EntryValue(EntryVal), ExitValue(ExitVal), EntryIsSetup(EntrySetup),
2018 ExitIsSetup(ExitSetup) { }
2019 // Can be negative, which means we are setting up a frame.
2020 int EntryValue;
2021 int ExitValue;
2022 bool EntryIsSetup;
2023 bool ExitIsSetup;
2024 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +00002025}
Manman Renaa6875b2013-07-15 21:26:31 +00002026
2027/// Make sure on every path through the CFG, a FrameSetup <n> is always followed
2028/// by a FrameDestroy <n>, stack adjustments are identical on all
2029/// CFG edges to a merge point, and frame is destroyed at end of a return block.
2030void MachineVerifier::verifyStackFrame() {
Matthias Braunfa3872e2015-05-18 20:27:55 +00002031 unsigned FrameSetupOpcode = TII->getCallFrameSetupOpcode();
2032 unsigned FrameDestroyOpcode = TII->getCallFrameDestroyOpcode();
Serge Pavlov802aa662017-04-20 01:34:04 +00002033 if (FrameSetupOpcode == ~0u && FrameDestroyOpcode == ~0u)
2034 return;
Manman Renaa6875b2013-07-15 21:26:31 +00002035
2036 SmallVector<StackStateOfBB, 8> SPState;
2037 SPState.resize(MF->getNumBlockIDs());
David Callahanc1051ab2016-10-05 21:36:16 +00002038 df_iterator_default_set<const MachineBasicBlock*> Reachable;
Manman Renaa6875b2013-07-15 21:26:31 +00002039
2040 // Visit the MBBs in DFS order.
2041 for (df_ext_iterator<const MachineFunction*,
David Callahanc1051ab2016-10-05 21:36:16 +00002042 df_iterator_default_set<const MachineBasicBlock*> >
Manman Renaa6875b2013-07-15 21:26:31 +00002043 DFI = df_ext_begin(MF, Reachable), DFE = df_ext_end(MF, Reachable);
2044 DFI != DFE; ++DFI) {
2045 const MachineBasicBlock *MBB = *DFI;
2046
2047 StackStateOfBB BBState;
2048 // Check the exit state of the DFS stack predecessor.
2049 if (DFI.getPathLength() >= 2) {
2050 const MachineBasicBlock *StackPred = DFI.getPath(DFI.getPathLength() - 2);
2051 assert(Reachable.count(StackPred) &&
2052 "DFS stack predecessor is already visited.\n");
2053 BBState.EntryValue = SPState[StackPred->getNumber()].ExitValue;
2054 BBState.EntryIsSetup = SPState[StackPred->getNumber()].ExitIsSetup;
2055 BBState.ExitValue = BBState.EntryValue;
2056 BBState.ExitIsSetup = BBState.EntryIsSetup;
2057 }
2058
2059 // Update stack state by checking contents of MBB.
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002060 for (const auto &I : *MBB) {
2061 if (I.getOpcode() == FrameSetupOpcode) {
Manman Renaa6875b2013-07-15 21:26:31 +00002062 if (BBState.ExitIsSetup)
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002063 report("FrameSetup is after another FrameSetup", &I);
Serge Pavlov49acf9c2017-04-13 14:10:52 +00002064 BBState.ExitValue -= TII->getFrameSize(I);
Manman Renaa6875b2013-07-15 21:26:31 +00002065 BBState.ExitIsSetup = true;
2066 }
2067
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002068 if (I.getOpcode() == FrameDestroyOpcode) {
Serge Pavlov49acf9c2017-04-13 14:10:52 +00002069 int Size = TII->getFrameSize(I);
Manman Renaa6875b2013-07-15 21:26:31 +00002070 if (!BBState.ExitIsSetup)
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002071 report("FrameDestroy is not after a FrameSetup", &I);
Manman Renaa6875b2013-07-15 21:26:31 +00002072 int AbsSPAdj = BBState.ExitValue < 0 ? -BBState.ExitValue :
2073 BBState.ExitValue;
2074 if (BBState.ExitIsSetup && AbsSPAdj != Size) {
Alexey Samsonovf74bde62014-04-30 22:17:38 +00002075 report("FrameDestroy <n> is after FrameSetup <m>", &I);
Owen Anderson21b17882015-02-04 00:02:59 +00002076 errs() << "FrameDestroy <" << Size << "> is after FrameSetup <"
Manman Renaa6875b2013-07-15 21:26:31 +00002077 << AbsSPAdj << ">.\n";
2078 }
2079 BBState.ExitValue += Size;
2080 BBState.ExitIsSetup = false;
2081 }
2082 }
2083 SPState[MBB->getNumber()] = BBState;
2084
2085 // Make sure the exit state of any predecessor is consistent with the entry
2086 // state.
2087 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(),
2088 E = MBB->pred_end(); I != E; ++I) {
2089 if (Reachable.count(*I) &&
2090 (SPState[(*I)->getNumber()].ExitValue != BBState.EntryValue ||
2091 SPState[(*I)->getNumber()].ExitIsSetup != BBState.EntryIsSetup)) {
2092 report("The exit stack state of a predecessor is inconsistent.", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00002093 errs() << "Predecessor BB#" << (*I)->getNumber() << " has exit state ("
Manman Renaa6875b2013-07-15 21:26:31 +00002094 << SPState[(*I)->getNumber()].ExitValue << ", "
2095 << SPState[(*I)->getNumber()].ExitIsSetup
2096 << "), while BB#" << MBB->getNumber() << " has entry state ("
2097 << BBState.EntryValue << ", " << BBState.EntryIsSetup << ").\n";
2098 }
2099 }
2100
2101 // Make sure the entry state of any successor is consistent with the exit
2102 // state.
2103 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(),
2104 E = MBB->succ_end(); I != E; ++I) {
2105 if (Reachable.count(*I) &&
2106 (SPState[(*I)->getNumber()].EntryValue != BBState.ExitValue ||
2107 SPState[(*I)->getNumber()].EntryIsSetup != BBState.ExitIsSetup)) {
2108 report("The entry stack state of a successor is inconsistent.", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00002109 errs() << "Successor BB#" << (*I)->getNumber() << " has entry state ("
Manman Renaa6875b2013-07-15 21:26:31 +00002110 << SPState[(*I)->getNumber()].EntryValue << ", "
2111 << SPState[(*I)->getNumber()].EntryIsSetup
2112 << "), while BB#" << MBB->getNumber() << " has exit state ("
2113 << BBState.ExitValue << ", " << BBState.ExitIsSetup << ").\n";
2114 }
2115 }
2116
2117 // Make sure a basic block with return ends with zero stack adjustment.
2118 if (!MBB->empty() && MBB->back().isReturn()) {
2119 if (BBState.ExitIsSetup)
2120 report("A return block ends with a FrameSetup.", MBB);
2121 if (BBState.ExitValue)
2122 report("A return block ends with a nonzero stack adjustment.", MBB);
2123 }
2124 }
2125}