blob: f77343b3f7c871e6a6139f790cdb3da425e63d7d [file] [log] [blame]
Dan Gohmane149e982010-04-22 20:06:42 +00001//===-- FastISel.cpp - Implementation of the FastISel class ---------------===//
Dan Gohmanb2226e22008-08-13 20:19:35 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohmanb4863502008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattnerc52af452008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohmanb4863502008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattnerc52af452008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohmanb4863502008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattnerc52af452008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohmanb4863502008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattnerc52af452008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohmanb4863502008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattnerc52af452008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohmanb4863502008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb2226e22008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Juergen Ributzka8179e9e2014-07-11 22:01:42 +000042#include "llvm/CodeGen/Analysis.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/CodeGen/FastISel.h"
David Blaikie0252265b2013-06-16 20:34:15 +000044#include "llvm/ADT/Optional.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000045#include "llvm/ADT/Statistic.h"
Juergen Ributzka454d3742014-06-13 00:45:11 +000046#include "llvm/Analysis/BranchProbabilityInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000047#include "llvm/Analysis/Loads.h"
48#include "llvm/CodeGen/Analysis.h"
49#include "llvm/CodeGen/FunctionLoweringInfo.h"
Juergen Ributzka04558dc2014-06-12 03:29:26 +000050#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000051#include "llvm/CodeGen/MachineInstrBuilder.h"
52#include "llvm/CodeGen/MachineModuleInfo.h"
53#include "llvm/CodeGen/MachineRegisterInfo.h"
Juergen Ributzka04558dc2014-06-12 03:29:26 +000054#include "llvm/CodeGen/StackMaps.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000055#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000056#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000057#include "llvm/IR/Function.h"
58#include "llvm/IR/GlobalVariable.h"
59#include "llvm/IR/Instructions.h"
60#include "llvm/IR/IntrinsicInst.h"
61#include "llvm/IR/Operator.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000062#include "llvm/Support/Debug.h"
63#include "llvm/Support/ErrorHandling.h"
Dan Gohmanb2226e22008-08-13 20:19:35 +000064#include "llvm/Target/TargetInstrInfo.h"
Bob Wilson3e6fa462012-08-03 04:06:28 +000065#include "llvm/Target/TargetLibraryInfo.h"
Evan Cheng864fcc12008-08-20 22:45:34 +000066#include "llvm/Target/TargetLowering.h"
Dan Gohman02c84b82008-08-20 21:05:57 +000067#include "llvm/Target/TargetMachine.h"
Dan Gohmanb2226e22008-08-13 20:19:35 +000068using namespace llvm;
69
Chandler Carruth1b9dde02014-04-22 02:02:50 +000070#define DEBUG_TYPE "isel"
71
Chad Rosier61e8d102011-11-28 19:59:09 +000072STATISTIC(NumFastIselSuccessIndependent, "Number of insts selected by "
73 "target-independent selector");
74STATISTIC(NumFastIselSuccessTarget, "Number of insts selected by "
75 "target-specific selector");
Chad Rosier46addb92011-11-29 19:40:47 +000076STATISTIC(NumFastIselDead, "Number of dead insts removed on failure");
Chad Rosierff40b1e2011-11-16 21:05:28 +000077
Juergen Ributzka8179e9e2014-07-11 22:01:42 +000078/// \brief Set CallLoweringInfo attribute flags based on a call instruction
79/// and called function attributes.
80void FastISel::ArgListEntry::setAttributes(ImmutableCallSite *CS,
81 unsigned AttrIdx) {
82 isSExt = CS->paramHasAttr(AttrIdx, Attribute::SExt);
83 isZExt = CS->paramHasAttr(AttrIdx, Attribute::ZExt);
84 isInReg = CS->paramHasAttr(AttrIdx, Attribute::InReg);
85 isSRet = CS->paramHasAttr(AttrIdx, Attribute::StructRet);
86 isNest = CS->paramHasAttr(AttrIdx, Attribute::Nest);
87 isByVal = CS->paramHasAttr(AttrIdx, Attribute::ByVal);
88 isInAlloca = CS->paramHasAttr(AttrIdx, Attribute::InAlloca);
89 isReturned = CS->paramHasAttr(AttrIdx, Attribute::Returned);
90 Alignment = CS->getParamAlignment(AttrIdx);
91}
92
Dan Gohmand7b5ce32010-07-10 09:00:22 +000093/// startNewBlock - Set the current block to which generated machine
94/// instructions will be appended, and clear the local CSE map.
95///
96void FastISel::startNewBlock() {
97 LocalValueMap.clear();
98
Jakob Stoklund Olesen6a7d6832013-07-04 04:53:49 +000099 // Instructions are appended to FuncInfo.MBB. If the basic block already
Jakob Stoklund Olesen3d8560c2013-07-04 04:32:39 +0000100 // contains labels or copies, use the last instruction as the last local
101 // value.
Craig Topperc0196b12014-04-14 00:51:57 +0000102 EmitStartPt = nullptr;
Jakob Stoklund Olesen3d8560c2013-07-04 04:32:39 +0000103 if (!FuncInfo.MBB->empty())
104 EmitStartPt = &FuncInfo.MBB->back();
Ivan Krasind7cbd4c2011-08-18 22:06:10 +0000105 LastLocalValue = EmitStartPt;
106}
107
Evan Cheng615620c2013-02-11 01:27:15 +0000108bool FastISel::LowerArguments() {
109 if (!FuncInfo.CanLowerReturn)
110 // Fallback to SDISel argument lowering code to deal with sret pointer
111 // parameter.
112 return false;
Stephen Lincfe7f352013-07-08 00:37:03 +0000113
Evan Cheng615620c2013-02-11 01:27:15 +0000114 if (!FastLowerArguments())
115 return false;
116
David Blaikie97c6c5b2013-06-21 22:56:30 +0000117 // Enter arguments into ValueMap for uses in non-entry BBs.
Evan Cheng615620c2013-02-11 01:27:15 +0000118 for (Function::const_arg_iterator I = FuncInfo.Fn->arg_begin(),
119 E = FuncInfo.Fn->arg_end(); I != E; ++I) {
David Blaikie97c6c5b2013-06-21 22:56:30 +0000120 DenseMap<const Value *, unsigned>::iterator VI = LocalValueMap.find(I);
121 assert(VI != LocalValueMap.end() && "Missed an argument?");
122 FuncInfo.ValueMap[I] = VI->second;
Evan Cheng615620c2013-02-11 01:27:15 +0000123 }
124 return true;
125}
126
Ivan Krasind7cbd4c2011-08-18 22:06:10 +0000127void FastISel::flushLocalValueMap() {
128 LocalValueMap.clear();
129 LastLocalValue = EmitStartPt;
130 recomputeInsertPt();
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000131}
132
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000133bool FastISel::hasTrivialKill(const Value *V) const {
Dan Gohman88fb2532010-05-14 22:53:18 +0000134 // Don't consider constants or arguments to have trivial kills.
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000135 const Instruction *I = dyn_cast<Instruction>(V);
Dan Gohman88fb2532010-05-14 22:53:18 +0000136 if (!I)
137 return false;
138
139 // No-op casts are trivially coalesced by fast-isel.
140 if (const CastInst *Cast = dyn_cast<CastInst>(I))
Rafael Espindolaea09c592014-02-18 22:05:46 +0000141 if (Cast->isNoopCast(DL.getIntPtrType(Cast->getContext())) &&
Chandler Carruth7ec50852012-11-01 08:07:29 +0000142 !hasTrivialKill(Cast->getOperand(0)))
Dan Gohman88fb2532010-05-14 22:53:18 +0000143 return false;
144
Chad Rosier291ce472011-11-15 23:34:05 +0000145 // GEPs with all zero indices are trivially coalesced by fast-isel.
146 if (const GetElementPtrInst *GEP = dyn_cast<GetElementPtrInst>(I))
147 if (GEP->hasAllZeroIndices() && !hasTrivialKill(GEP->getOperand(0)))
148 return false;
149
Dan Gohman88fb2532010-05-14 22:53:18 +0000150 // Only instructions with a single use in the same basic block are considered
151 // to have trivial kills.
152 return I->hasOneUse() &&
153 !(I->getOpcode() == Instruction::BitCast ||
154 I->getOpcode() == Instruction::PtrToInt ||
155 I->getOpcode() == Instruction::IntToPtr) &&
Chandler Carruthcdf47882014-03-09 03:16:01 +0000156 cast<Instruction>(*I->user_begin())->getParent() == I->getParent();
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000157}
158
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000159unsigned FastISel::getRegForValue(const Value *V) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000160 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohmanca93aab2009-04-07 20:40:11 +0000161 // Don't handle non-simple values in FastISel.
162 if (!RealVT.isSimple())
163 return 0;
Dan Gohman4c315242008-12-08 07:57:47 +0000164
165 // Ignore illegal types. We must do this before looking up the value
166 // in ValueMap because Arguments are given virtual registers regardless
167 // of whether FastISel can handle them.
Owen Anderson9f944592009-08-11 20:47:22 +0000168 MVT VT = RealVT.getSimpleVT();
Dan Gohman4c315242008-12-08 07:57:47 +0000169 if (!TLI.isTypeLegal(VT)) {
Eli Friedmanc7035512011-05-25 23:49:02 +0000170 // Handle integer promotions, though, because they're common and easy.
171 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Owen Anderson117c9e82009-08-12 00:36:31 +0000172 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohman4c315242008-12-08 07:57:47 +0000173 else
174 return 0;
175 }
176
Eric Christopher1a06cc92012-03-20 01:07:47 +0000177 // Look up the value to see if we already have a register for it.
178 unsigned Reg = lookUpRegForValue(V);
Dan Gohmane039d552008-09-03 23:32:19 +0000179 if (Reg != 0)
180 return Reg;
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000181
Dan Gohmana7c717d82010-05-06 00:02:14 +0000182 // In bottom-up mode, just create the virtual register which will be used
183 // to hold the value. It will be materialized later.
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000184 if (isa<Instruction>(V) &&
185 (!isa<AllocaInst>(V) ||
186 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(V))))
187 return FuncInfo.InitializeRegForValue(V);
Dan Gohmana7c717d82010-05-06 00:02:14 +0000188
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000189 SavePoint SaveInsertPt = enterLocalValueArea();
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000190
191 // Materialize the value in a register. Emit any instructions in the
192 // local value area.
193 Reg = materializeRegForValue(V, VT);
194
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000195 leaveLocalValueArea(SaveInsertPt);
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000196
197 return Reg;
Dan Gohman626b5d82010-05-03 23:36:34 +0000198}
199
Eric Christopher541f8012010-08-17 01:30:33 +0000200/// materializeRegForValue - Helper for getRegForValue. This function is
Dan Gohman626b5d82010-05-03 23:36:34 +0000201/// called when the value isn't already available in a register and must
202/// be materialized with new instructions.
203unsigned FastISel::materializeRegForValue(const Value *V, MVT VT) {
204 unsigned Reg = 0;
205
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000206 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman9801ba42008-09-19 22:16:54 +0000207 if (CI->getValue().getActiveBits() <= 64)
208 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman39d82f92008-09-10 20:11:02 +0000209 } else if (isa<AllocaInst>(V)) {
Dan Gohman9801ba42008-09-19 22:16:54 +0000210 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohmanc45733f2008-08-28 21:19:07 +0000211 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohmanc1d47c52008-10-07 22:03:27 +0000212 // Translate this as an integer zero so that it can be
213 // local-CSE'd with actual integer zeros.
Owen Anderson55f1c092009-08-13 21:58:54 +0000214 Reg =
Rafael Espindolaea09c592014-02-18 22:05:46 +0000215 getRegForValue(Constant::getNullValue(DL.getIntPtrType(V->getContext())));
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000216 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Eli Friedman33c13392011-04-28 00:42:03 +0000217 if (CF->isNullValue()) {
Eli Friedman406c4712011-04-27 22:41:55 +0000218 Reg = TargetMaterializeFloatZero(CF);
219 } else {
220 // Try to emit the constant directly.
221 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
222 }
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000223
224 if (!Reg) {
Dan Gohman8a2dae52010-04-13 17:07:06 +0000225 // Try to emit the constant by using an integer constant with a cast.
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000226 const APFloat &Flt = CF->getValueAPF();
Owen Anderson53aa7a92009-08-10 22:56:29 +0000227 EVT IntVT = TLI.getPointerTy();
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000228
229 uint64_t x[2];
230 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen4f0bd682008-10-09 23:00:39 +0000231 bool isExact;
232 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
Eric Christopher997aaa92012-03-20 01:07:56 +0000233 APFloat::rmTowardZero, &isExact);
Dale Johannesen4f0bd682008-10-09 23:00:39 +0000234 if (isExact) {
Jeffrey Yasskin7a162882011-07-18 21:45:40 +0000235 APInt IntVal(IntBitWidth, x);
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000236
Owen Anderson47db9412009-07-22 00:24:57 +0000237 unsigned IntegerReg =
Owen Andersonedb4a702009-07-24 23:12:02 +0000238 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman9801ba42008-09-19 22:16:54 +0000239 if (IntegerReg != 0)
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000240 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP,
241 IntegerReg, /*Kill=*/false);
Dan Gohman9801ba42008-09-19 22:16:54 +0000242 }
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000243 }
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000244 } else if (const Operator *Op = dyn_cast<Operator>(V)) {
Dan Gohman722f5fc2010-07-01 02:58:57 +0000245 if (!SelectOperator(Op, Op->getOpcode()))
246 if (!isa<Instruction>(Op) ||
247 !TargetSelectInstruction(cast<Instruction>(Op)))
248 return 0;
Dan Gohman7c58cf72010-06-21 14:17:46 +0000249 Reg = lookUpRegForValue(Op);
Dan Gohmanc45733f2008-08-28 21:19:07 +0000250 } else if (isa<UndefValue>(V)) {
Dan Gohmane039d552008-09-03 23:32:19 +0000251 Reg = createResultReg(TLI.getRegClassFor(VT));
Rafael Espindolaea09c592014-02-18 22:05:46 +0000252 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000253 TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000254 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000255
Dan Gohman3663f152008-09-25 01:28:51 +0000256 // If target-independent code couldn't handle the value, give target-specific
257 // code a try.
Owen Anderson1dd2e402008-09-05 23:36:01 +0000258 if (!Reg && isa<Constant>(V))
Dan Gohman9801ba42008-09-19 22:16:54 +0000259 Reg = TargetMaterializeConstant(cast<Constant>(V));
Wesley Peck527da1b2010-11-23 03:31:01 +0000260
Dan Gohman9801ba42008-09-19 22:16:54 +0000261 // Don't cache constant materializations in the general ValueMap.
262 // To do so would require tracking what uses they dominate.
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000263 if (Reg != 0) {
Dan Gohman3663f152008-09-25 01:28:51 +0000264 LocalValueMap[V] = Reg;
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000265 LastLocalValue = MRI.getVRegDef(Reg);
266 }
Dan Gohmane039d552008-09-03 23:32:19 +0000267 return Reg;
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000268}
269
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000270unsigned FastISel::lookUpRegForValue(const Value *V) {
Evan Cheng1e979012008-09-09 01:26:59 +0000271 // Look up the value to see if we already have a register for it. We
272 // cache values defined by Instructions across blocks, and other values
273 // only locally. This is because Instructions already have the SSA
Dan Gohman626b5d82010-05-03 23:36:34 +0000274 // def-dominates-use requirement enforced.
Dan Gohman87fb4e82010-07-07 16:29:44 +0000275 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
276 if (I != FuncInfo.ValueMap.end())
Dan Gohmanf91aff52010-06-21 14:21:47 +0000277 return I->second;
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000278 return LocalValueMap[V];
Evan Cheng1e979012008-09-09 01:26:59 +0000279}
280
Owen Anderson6f0c51d2008-08-30 00:38:46 +0000281/// UpdateValueMap - Update the value map to include the new mapping for this
282/// instruction, or insert an extra copy to get the result in a previous
283/// determined register.
284/// NOTE: This is only necessary because we might select a block that uses
285/// a value before we select the block that defines the value. It might be
286/// possible to fix this by selecting blocks in reverse postorder.
Eli Friedmana4d4a012011-05-16 21:06:17 +0000287void FastISel::UpdateValueMap(const Value *I, unsigned Reg, unsigned NumRegs) {
Dan Gohmanfcf54562008-09-05 18:18:20 +0000288 if (!isa<Instruction>(I)) {
289 LocalValueMap[I] = Reg;
Eli Friedmana4d4a012011-05-16 21:06:17 +0000290 return;
Dan Gohmanfcf54562008-09-05 18:18:20 +0000291 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000292
Dan Gohman87fb4e82010-07-07 16:29:44 +0000293 unsigned &AssignedReg = FuncInfo.ValueMap[I];
Chris Lattnerada5d6c2009-04-12 07:45:01 +0000294 if (AssignedReg == 0)
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000295 // Use the new register.
Chris Lattnerada5d6c2009-04-12 07:45:01 +0000296 AssignedReg = Reg;
Chris Lattnera101f6f2009-04-12 07:46:30 +0000297 else if (Reg != AssignedReg) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000298 // Arrange for uses of AssignedReg to be replaced by uses of Reg.
Eli Friedmana4d4a012011-05-16 21:06:17 +0000299 for (unsigned i = 0; i < NumRegs; i++)
300 FuncInfo.RegFixups[AssignedReg+i] = Reg+i;
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000301
302 AssignedReg = Reg;
Chris Lattnerada5d6c2009-04-12 07:45:01 +0000303 }
Owen Anderson6f0c51d2008-08-30 00:38:46 +0000304}
305
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000306std::pair<unsigned, bool> FastISel::getRegForGEPIndex(const Value *Idx) {
Dan Gohman4c315242008-12-08 07:57:47 +0000307 unsigned IdxN = getRegForValue(Idx);
308 if (IdxN == 0)
309 // Unhandled operand. Halt "fast" selection and bail.
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000310 return std::pair<unsigned, bool>(0, false);
311
312 bool IdxNIsKill = hasTrivialKill(Idx);
Dan Gohman4c315242008-12-08 07:57:47 +0000313
314 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Andersonc6daf8f2009-08-11 21:59:30 +0000315 MVT PtrVT = TLI.getPointerTy();
Owen Anderson53aa7a92009-08-10 22:56:29 +0000316 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000317 if (IdxVT.bitsLT(PtrVT)) {
318 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND,
319 IdxN, IdxNIsKill);
320 IdxNIsKill = true;
321 }
322 else if (IdxVT.bitsGT(PtrVT)) {
323 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE,
324 IdxN, IdxNIsKill);
325 IdxNIsKill = true;
326 }
327 return std::pair<unsigned, bool>(IdxN, IdxNIsKill);
Dan Gohman4c315242008-12-08 07:57:47 +0000328}
329
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000330void FastISel::recomputeInsertPt() {
331 if (getLastLocalValue()) {
332 FuncInfo.InsertPt = getLastLocalValue();
Dan Gohmanb5e918d2010-07-19 22:48:56 +0000333 FuncInfo.MBB = FuncInfo.InsertPt->getParent();
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000334 ++FuncInfo.InsertPt;
335 } else
336 FuncInfo.InsertPt = FuncInfo.MBB->getFirstNonPHI();
337
338 // Now skip past any EH_LABELs, which must remain at the beginning.
339 while (FuncInfo.InsertPt != FuncInfo.MBB->end() &&
340 FuncInfo.InsertPt->getOpcode() == TargetOpcode::EH_LABEL)
341 ++FuncInfo.InsertPt;
342}
343
Chad Rosier46addb92011-11-29 19:40:47 +0000344void FastISel::removeDeadCode(MachineBasicBlock::iterator I,
345 MachineBasicBlock::iterator E) {
346 assert (I && E && std::distance(I, E) > 0 && "Invalid iterator!");
347 while (I != E) {
348 MachineInstr *Dead = &*I;
349 ++I;
350 Dead->eraseFromParent();
Jan Wen Voung7857a642013-03-08 22:56:31 +0000351 ++NumFastIselDead;
Chad Rosier46addb92011-11-29 19:40:47 +0000352 }
353 recomputeInsertPt();
354}
355
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000356FastISel::SavePoint FastISel::enterLocalValueArea() {
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000357 MachineBasicBlock::iterator OldInsertPt = FuncInfo.InsertPt;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000358 DebugLoc OldDL = DbgLoc;
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000359 recomputeInsertPt();
Rafael Espindolaea09c592014-02-18 22:05:46 +0000360 DbgLoc = DebugLoc();
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000361 SavePoint SP = { OldInsertPt, OldDL };
362 return SP;
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000363}
364
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000365void FastISel::leaveLocalValueArea(SavePoint OldInsertPt) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000366 if (FuncInfo.InsertPt != FuncInfo.MBB->begin())
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000367 LastLocalValue = std::prev(FuncInfo.InsertPt);
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000368
369 // Restore the previous insert position.
Eric Christopherf4fba5c2012-10-03 08:10:01 +0000370 FuncInfo.InsertPt = OldInsertPt.InsertPt;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000371 DbgLoc = OldInsertPt.DL;
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000372}
373
Dan Gohmana3e4d5a2008-08-20 00:11:48 +0000374/// SelectBinaryOp - Select and emit code for a binary operator instruction,
375/// which has an opcode which directly corresponds to the given ISD opcode.
376///
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000377bool FastISel::SelectBinaryOp(const User *I, unsigned ISDOpcode) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000378 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson9f944592009-08-11 20:47:22 +0000379 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmana3e4d5a2008-08-20 00:11:48 +0000380 // Unhandled type. Halt "fast" selection and bail.
381 return false;
Dan Gohmanfd634592008-09-05 18:44:22 +0000382
Dan Gohman3bcbbec2008-08-26 20:52:40 +0000383 // We only handle legal types. For example, on x86-32 the instruction
384 // selector contains all of the 64-bit instructions from x86-64,
385 // under the assumption that i64 won't be used if the target doesn't
386 // support it.
Dan Gohmanfd634592008-09-05 18:44:22 +0000387 if (!TLI.isTypeLegal(VT)) {
Owen Anderson9f944592009-08-11 20:47:22 +0000388 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohmanfd634592008-09-05 18:44:22 +0000389 // don't require additional zeroing, which makes them easy.
Owen Anderson9f944592009-08-11 20:47:22 +0000390 if (VT == MVT::i1 &&
Dan Gohman5e490a72008-09-25 17:22:52 +0000391 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
392 ISDOpcode == ISD::XOR))
Owen Anderson117c9e82009-08-12 00:36:31 +0000393 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohmanfd634592008-09-05 18:44:22 +0000394 else
395 return false;
396 }
Dan Gohmana3e4d5a2008-08-20 00:11:48 +0000397
Chris Lattnerfba7ca62011-04-17 01:16:47 +0000398 // Check if the first operand is a constant, and handle it as "ri". At -O0,
399 // we don't have anything that canonicalizes operand order.
400 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(0)))
401 if (isa<Instruction>(I) && cast<Instruction>(I)->isCommutative()) {
402 unsigned Op1 = getRegForValue(I->getOperand(1));
403 if (Op1 == 0) return false;
404
405 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
Owen Andersondd450b82011-04-22 23:38:06 +0000406
Chris Lattnerb53ccb82011-04-17 20:23:29 +0000407 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op1,
408 Op1IsKill, CI->getZExtValue(),
409 VT.getSimpleVT());
410 if (ResultReg == 0) return false;
Owen Andersondd450b82011-04-22 23:38:06 +0000411
Chris Lattnerb53ccb82011-04-17 20:23:29 +0000412 // We successfully emitted code for the given LLVM Instruction.
413 UpdateValueMap(I, ResultReg);
414 return true;
Chris Lattnerfba7ca62011-04-17 01:16:47 +0000415 }
Owen Andersondd450b82011-04-22 23:38:06 +0000416
417
Dan Gohman7bda51f2008-09-03 23:12:08 +0000418 unsigned Op0 = getRegForValue(I->getOperand(0));
Chris Lattnerb53ccb82011-04-17 20:23:29 +0000419 if (Op0 == 0) // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmanfe905652008-08-21 01:41:07 +0000420 return false;
421
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000422 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
423
Dan Gohmanfe905652008-08-21 01:41:07 +0000424 // Check if the second operand is a constant and handle it appropriately.
425 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Chris Lattnerb53ccb82011-04-17 20:23:29 +0000426 uint64_t Imm = CI->getZExtValue();
Owen Andersondd450b82011-04-22 23:38:06 +0000427
Chris Lattner48f75ad2011-04-18 07:00:40 +0000428 // Transform "sdiv exact X, 8" -> "sra X, 3".
429 if (ISDOpcode == ISD::SDIV && isa<BinaryOperator>(I) &&
430 cast<BinaryOperator>(I)->isExact() &&
431 isPowerOf2_64(Imm)) {
432 Imm = Log2_64(Imm);
433 ISDOpcode = ISD::SRA;
434 }
Owen Andersondd450b82011-04-22 23:38:06 +0000435
Chad Rosier6a63a742012-03-22 00:21:17 +0000436 // Transform "urem x, pow2" -> "and x, pow2-1".
437 if (ISDOpcode == ISD::UREM && isa<BinaryOperator>(I) &&
438 isPowerOf2_64(Imm)) {
439 --Imm;
440 ISDOpcode = ISD::AND;
441 }
442
Chris Lattnerb53ccb82011-04-17 20:23:29 +0000443 unsigned ResultReg = FastEmit_ri_(VT.getSimpleVT(), ISDOpcode, Op0,
444 Op0IsKill, Imm, VT.getSimpleVT());
445 if (ResultReg == 0) return false;
Owen Andersondd450b82011-04-22 23:38:06 +0000446
Chris Lattnerb53ccb82011-04-17 20:23:29 +0000447 // We successfully emitted code for the given LLVM Instruction.
448 UpdateValueMap(I, ResultReg);
449 return true;
Dan Gohmanfe905652008-08-21 01:41:07 +0000450 }
451
Dan Gohman5ca269e2008-08-27 01:09:54 +0000452 // Check if the second operand is a constant float.
453 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000454 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000455 ISDOpcode, Op0, Op0IsKill, CF);
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000456 if (ResultReg != 0) {
457 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman7bda51f2008-09-03 23:12:08 +0000458 UpdateValueMap(I, ResultReg);
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000459 return true;
460 }
Dan Gohman5ca269e2008-08-27 01:09:54 +0000461 }
462
Dan Gohman7bda51f2008-09-03 23:12:08 +0000463 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmanfe905652008-08-21 01:41:07 +0000464 if (Op1 == 0)
465 // Unhandled operand. Halt "fast" selection and bail.
466 return false;
467
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000468 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
469
Dan Gohmanb0b5a272008-08-27 18:10:19 +0000470 // Now we have both operands in registers. Emit the instruction.
Owen Anderson8dd01cc2008-08-25 23:58:18 +0000471 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000472 ISDOpcode,
473 Op0, Op0IsKill,
474 Op1, Op1IsKill);
Dan Gohmana3e4d5a2008-08-20 00:11:48 +0000475 if (ResultReg == 0)
476 // Target-specific code wasn't able to find a machine opcode for
477 // the given ISD opcode and type. Halt "fast" selection and bail.
478 return false;
479
Dan Gohmanb16a7782008-08-20 00:23:20 +0000480 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman7bda51f2008-09-03 23:12:08 +0000481 UpdateValueMap(I, ResultReg);
Dan Gohmana3e4d5a2008-08-20 00:11:48 +0000482 return true;
483}
484
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000485bool FastISel::SelectGetElementPtr(const User *I) {
Dan Gohman7bda51f2008-09-03 23:12:08 +0000486 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng864fcc12008-08-20 22:45:34 +0000487 if (N == 0)
488 // Unhandled operand. Halt "fast" selection and bail.
489 return false;
490
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000491 bool NIsKill = hasTrivialKill(I->getOperand(0));
492
Chad Rosierf83ab702011-11-17 07:15:58 +0000493 // Keep a running tab of the total offset to coalesce multiple N = N + Offset
494 // into a single N = N + TotalOffset.
495 uint64_t TotalOffs = 0;
496 // FIXME: What's a good SWAG number for MaxOffs?
497 uint64_t MaxOffs = 2048;
Chris Lattner229907c2011-07-18 04:54:35 +0000498 Type *Ty = I->getOperand(0)->getType();
Owen Anderson9f944592009-08-11 20:47:22 +0000499 MVT VT = TLI.getPointerTy();
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000500 for (GetElementPtrInst::const_op_iterator OI = I->op_begin()+1,
501 E = I->op_end(); OI != E; ++OI) {
502 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +0000503 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Evan Cheng864fcc12008-08-20 22:45:34 +0000504 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
505 if (Field) {
506 // N = N + Offset
Rafael Espindolaea09c592014-02-18 22:05:46 +0000507 TotalOffs += DL.getStructLayout(StTy)->getElementOffset(Field);
Chad Rosierf83ab702011-11-17 07:15:58 +0000508 if (TotalOffs >= MaxOffs) {
509 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
510 if (N == 0)
511 // Unhandled operand. Halt "fast" selection and bail.
512 return false;
513 NIsKill = true;
514 TotalOffs = 0;
515 }
Evan Cheng864fcc12008-08-20 22:45:34 +0000516 }
517 Ty = StTy->getElementType(Field);
518 } else {
519 Ty = cast<SequentialType>(Ty)->getElementType();
520
521 // If this is a constant subscript, handle it quickly.
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000522 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmanf1d83042010-06-18 14:22:04 +0000523 if (CI->isZero()) continue;
Chad Rosierf83ab702011-11-17 07:15:58 +0000524 // N = N + Offset
Chad Rosier879c34f2012-07-06 17:44:22 +0000525 TotalOffs +=
Rafael Espindolaea09c592014-02-18 22:05:46 +0000526 DL.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chad Rosierf83ab702011-11-17 07:15:58 +0000527 if (TotalOffs >= MaxOffs) {
528 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
529 if (N == 0)
530 // Unhandled operand. Halt "fast" selection and bail.
531 return false;
532 NIsKill = true;
533 TotalOffs = 0;
534 }
535 continue;
536 }
537 if (TotalOffs) {
538 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
Evan Cheng864fcc12008-08-20 22:45:34 +0000539 if (N == 0)
540 // Unhandled operand. Halt "fast" selection and bail.
541 return false;
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000542 NIsKill = true;
Chad Rosierf83ab702011-11-17 07:15:58 +0000543 TotalOffs = 0;
Evan Cheng864fcc12008-08-20 22:45:34 +0000544 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000545
Evan Cheng864fcc12008-08-20 22:45:34 +0000546 // N = N + Idx * ElementSize;
Rafael Espindolaea09c592014-02-18 22:05:46 +0000547 uint64_t ElementSize = DL.getTypeAllocSize(Ty);
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000548 std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx);
549 unsigned IdxN = Pair.first;
550 bool IdxNIsKill = Pair.second;
Evan Cheng864fcc12008-08-20 22:45:34 +0000551 if (IdxN == 0)
552 // Unhandled operand. Halt "fast" selection and bail.
553 return false;
554
Dan Gohmanb5e04bf2008-08-26 20:57:08 +0000555 if (ElementSize != 1) {
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000556 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, IdxNIsKill, ElementSize, VT);
Dan Gohmanb5e04bf2008-08-26 20:57:08 +0000557 if (IdxN == 0)
558 // Unhandled operand. Halt "fast" selection and bail.
559 return false;
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000560 IdxNIsKill = true;
Dan Gohmanb5e04bf2008-08-26 20:57:08 +0000561 }
Dan Gohman1a1b51f2010-05-11 23:54:07 +0000562 N = FastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill);
Evan Cheng864fcc12008-08-20 22:45:34 +0000563 if (N == 0)
564 // Unhandled operand. Halt "fast" selection and bail.
565 return false;
566 }
567 }
Chad Rosierf83ab702011-11-17 07:15:58 +0000568 if (TotalOffs) {
569 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, TotalOffs, VT);
570 if (N == 0)
571 // Unhandled operand. Halt "fast" selection and bail.
572 return false;
573 }
Evan Cheng864fcc12008-08-20 22:45:34 +0000574
575 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman7bda51f2008-09-03 23:12:08 +0000576 UpdateValueMap(I, N);
Evan Cheng864fcc12008-08-20 22:45:34 +0000577 return true;
Dan Gohmana3e4d5a2008-08-20 00:11:48 +0000578}
579
Juergen Ributzka190305b2014-07-01 22:25:49 +0000580/// \brief Add a stackmap or patchpoint intrinsic call's live variable operands
581/// to a stackmap or patchpoint machine instruction.
Juergen Ributzka04558dc2014-06-12 03:29:26 +0000582bool FastISel::addStackMapLiveVars(SmallVectorImpl<MachineOperand> &Ops,
583 const CallInst *CI, unsigned StartIdx) {
584 for (unsigned i = StartIdx, e = CI->getNumArgOperands(); i != e; ++i) {
585 Value *Val = CI->getArgOperand(i);
Juergen Ributzka190305b2014-07-01 22:25:49 +0000586 // Check for constants and encode them with a StackMaps::ConstantOp prefix.
Juergen Ributzka04558dc2014-06-12 03:29:26 +0000587 if (auto *C = dyn_cast<ConstantInt>(Val)) {
588 Ops.push_back(MachineOperand::CreateImm(StackMaps::ConstantOp));
589 Ops.push_back(MachineOperand::CreateImm(C->getSExtValue()));
590 } else if (isa<ConstantPointerNull>(Val)) {
591 Ops.push_back(MachineOperand::CreateImm(StackMaps::ConstantOp));
592 Ops.push_back(MachineOperand::CreateImm(0));
593 } else if (auto *AI = dyn_cast<AllocaInst>(Val)) {
Juergen Ributzka190305b2014-07-01 22:25:49 +0000594 // Values coming from a stack location also require a sepcial encoding,
595 // but that is added later on by the target specific frame index
596 // elimination implementation.
Juergen Ributzka04558dc2014-06-12 03:29:26 +0000597 auto SI = FuncInfo.StaticAllocaMap.find(AI);
598 if (SI != FuncInfo.StaticAllocaMap.end())
599 Ops.push_back(MachineOperand::CreateFI(SI->second));
600 else
601 return false;
602 } else {
603 unsigned Reg = getRegForValue(Val);
604 if (Reg == 0)
605 return false;
606 Ops.push_back(MachineOperand::CreateReg(Reg, /*IsDef=*/false));
607 }
608 }
609
610 return true;
611}
612
Juergen Ributzka190305b2014-07-01 22:25:49 +0000613bool FastISel::SelectStackmap(const CallInst *I) {
614 // void @llvm.experimental.stackmap(i64 <id>, i32 <numShadowBytes>,
615 // [live variables...])
616 assert(I->getCalledFunction()->getReturnType()->isVoidTy() &&
617 "Stackmap cannot return a value.");
618
619 // The stackmap intrinsic only records the live variables (the arguments
620 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
621 // intrinsic, this won't be lowered to a function call. This means we don't
622 // have to worry about calling conventions and target-specific lowering code.
623 // Instead we perform the call lowering right here.
624 //
625 // CALLSEQ_START(0)
626 // STACKMAP(id, nbytes, ...)
627 // CALLSEQ_END(0, 0)
628 //
629 SmallVector<MachineOperand, 32> Ops;
630
631 // Add the <id> and <numBytes> constants.
632 assert(isa<ConstantInt>(I->getOperand(PatchPointOpers::IDPos)) &&
633 "Expected a constant integer.");
634 const auto *ID = cast<ConstantInt>(I->getOperand(PatchPointOpers::IDPos));
635 Ops.push_back(MachineOperand::CreateImm(ID->getZExtValue()));
636
637 assert(isa<ConstantInt>(I->getOperand(PatchPointOpers::NBytesPos)) &&
638 "Expected a constant integer.");
639 const auto *NumBytes =
640 cast<ConstantInt>(I->getOperand(PatchPointOpers::NBytesPos));
641 Ops.push_back(MachineOperand::CreateImm(NumBytes->getZExtValue()));
642
643 // Push live variables for the stack map (skipping the first two arguments
644 // <id> and <numBytes>).
645 if (!addStackMapLiveVars(Ops, I, 2))
646 return false;
647
648 // We are not adding any register mask info here, because the stackmap doesn't
649 // clobber anything.
650
651 // Add scratch registers as implicit def and early clobber.
652 CallingConv::ID CC = I->getCallingConv();
653 const MCPhysReg *ScratchRegs = TLI.getScratchRegisters(CC);
654 for (unsigned i = 0; ScratchRegs[i]; ++i)
655 Ops.push_back(MachineOperand::CreateReg(
656 ScratchRegs[i], /*IsDef=*/true, /*IsImp=*/true, /*IsKill=*/false,
657 /*IsDead=*/false, /*IsUndef=*/false, /*IsEarlyClobber=*/true));
658
659 // Issue CALLSEQ_START
660 unsigned AdjStackDown = TII.getCallFrameSetupOpcode();
661 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AdjStackDown))
662 .addImm(0);
663
664 // Issue STACKMAP.
665 MachineInstrBuilder MIB = BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
666 TII.get(TargetOpcode::STACKMAP));
667 for (auto const &MO : Ops)
668 MIB.addOperand(MO);
669
670 // Issue CALLSEQ_END
671 unsigned AdjStackUp = TII.getCallFrameDestroyOpcode();
672 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, TII.get(AdjStackUp))
673 .addImm(0).addImm(0);
674
675 // Inform the Frame Information that we have a stackmap in this function.
676 FuncInfo.MF->getFrameInfo()->setHasStackMap();
677
678 return true;
679}
680
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000681/// Returns an AttributeSet representing the attributes applied to the return
682/// value of the given call.
683static AttributeSet getReturnAttrs(FastISel::CallLoweringInfo &CLI) {
684 SmallVector<Attribute::AttrKind, 2> Attrs;
685 if (CLI.RetSExt)
686 Attrs.push_back(Attribute::SExt);
687 if (CLI.RetZExt)
688 Attrs.push_back(Attribute::ZExt);
689 if (CLI.IsInReg)
690 Attrs.push_back(Attribute::InReg);
691
692 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
693 Attrs);
694}
695
696bool FastISel::LowerCallTo(const CallInst *CI, const char *SymName,
697 unsigned NumArgs) {
698 ImmutableCallSite CS(CI);
699
700 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
701 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
702 Type *RetTy = FTy->getReturnType();
703
704 ArgListTy Args;
705 Args.reserve(NumArgs);
706
707 // Populate the argument list.
708 // Attributes for args start at offset 1, after the return attribute.
709 for (unsigned ArgI = 0; ArgI != NumArgs; ++ArgI) {
710 Value *V = CI->getOperand(ArgI);
711
712 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
713
714 ArgListEntry Entry;
715 Entry.Val = V;
716 Entry.Ty = V->getType();
717 Entry.setAttributes(&CS, ArgI + 1);
718 Args.push_back(Entry);
719 }
720
721 CallLoweringInfo CLI;
722 CLI.setCallee(RetTy, FTy, SymName, std::move(Args), CS, NumArgs);
723
724 return LowerCallTo(CLI);
725}
726
727bool FastISel::LowerCallTo(CallLoweringInfo &CLI) {
728 // Handle the incoming return values from the call.
729 CLI.clearIns();
730 SmallVector<EVT, 4> RetTys;
731 ComputeValueVTs(TLI, CLI.RetTy, RetTys);
732
733 SmallVector<ISD::OutputArg, 4> Outs;
734 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, TLI);
735
736 bool CanLowerReturn = TLI.CanLowerReturn(CLI.CallConv, *FuncInfo.MF,
737 CLI.IsVarArg, Outs,
738 CLI.RetTy->getContext());
739
740 // FIXME: sret demotion isn't supported yet - bail out.
741 if (!CanLowerReturn)
742 return false;
743
744 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
745 EVT VT = RetTys[I];
746 MVT RegisterVT = TLI.getRegisterType(CLI.RetTy->getContext(), VT);
747 unsigned NumRegs = TLI.getNumRegisters(CLI.RetTy->getContext(), VT);
748 for (unsigned i = 0; i != NumRegs; ++i) {
749 ISD::InputArg MyFlags;
750 MyFlags.VT = RegisterVT;
751 MyFlags.ArgVT = VT;
752 MyFlags.Used = CLI.IsReturnValueUsed;
753 if (CLI.RetSExt)
754 MyFlags.Flags.setSExt();
755 if (CLI.RetZExt)
756 MyFlags.Flags.setZExt();
757 if (CLI.IsInReg)
758 MyFlags.Flags.setInReg();
759 CLI.Ins.push_back(MyFlags);
760 }
761 }
762
763 // Handle all of the outgoing arguments.
764 CLI.clearOuts();
765 for (auto &Arg : CLI.getArgs()) {
766 Type *FinalType = Arg.Ty;
767 if (Arg.isByVal)
768 FinalType = cast<PointerType>(Arg.Ty)->getElementType();
769 bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters(
770 FinalType, CLI.CallConv, CLI.IsVarArg);
771
772 ISD::ArgFlagsTy Flags;
773 if (Arg.isZExt)
774 Flags.setZExt();
775 if (Arg.isSExt)
776 Flags.setSExt();
777 if (Arg.isInReg)
778 Flags.setInReg();
779 if (Arg.isSRet)
780 Flags.setSRet();
781 if (Arg.isByVal)
782 Flags.setByVal();
783 if (Arg.isInAlloca) {
784 Flags.setInAlloca();
785 // Set the byval flag for CCAssignFn callbacks that don't know about
786 // inalloca. This way we can know how many bytes we should've allocated
787 // and how many bytes a callee cleanup function will pop. If we port
788 // inalloca to more targets, we'll have to add custom inalloca handling in
789 // the various CC lowering callbacks.
790 Flags.setByVal();
791 }
792 if (Arg.isByVal || Arg.isInAlloca) {
793 PointerType *Ty = cast<PointerType>(Arg.Ty);
794 Type *ElementTy = Ty->getElementType();
795 unsigned FrameSize = DL.getTypeAllocSize(ElementTy);
796 // For ByVal, alignment should come from FE. BE will guess if this info is
797 // not there, but there are cases it cannot get right.
798 unsigned FrameAlign = Arg.Alignment;
799 if (!FrameAlign)
800 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
801 Flags.setByValSize(FrameSize);
802 Flags.setByValAlign(FrameAlign);
803 }
804 if (Arg.isNest)
805 Flags.setNest();
806 if (NeedsRegBlock)
807 Flags.setInConsecutiveRegs();
808 unsigned OriginalAlignment = DL.getABITypeAlignment(Arg.Ty);
809 Flags.setOrigAlign(OriginalAlignment);
810
811 CLI.OutVals.push_back(Arg.Val);
812 CLI.OutFlags.push_back(Flags);
813 }
814
815 if (!FastLowerCall(CLI))
816 return false;
817
818 // Set all unused physreg defs as dead.
819 assert(CLI.Call && "No call instruction specified.");
820 CLI.Call->setPhysRegsDeadExcept(CLI.InRegs, TRI);
821
822 if (CLI.NumResultRegs && CLI.CS)
823 UpdateValueMap(CLI.CS->getInstruction(), CLI.ResultReg, CLI.NumResultRegs);
824
825 return true;
826}
827
828bool FastISel::LowerCall(const CallInst *CI) {
829 ImmutableCallSite CS(CI);
830
831 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
832 FunctionType *FuncTy = cast<FunctionType>(PT->getElementType());
833 Type *RetTy = FuncTy->getReturnType();
834
835 ArgListTy Args;
836 ArgListEntry Entry;
837 Args.reserve(CS.arg_size());
838
839 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
840 i != e; ++i) {
841 Value *V = *i;
842
843 // Skip empty types
844 if (V->getType()->isEmptyTy())
845 continue;
846
847 Entry.Val = V;
848 Entry.Ty = V->getType();
849
850 // Skip the first return-type Attribute to get to params.
851 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
852 Args.push_back(Entry);
853 }
854
855 // Check if target-independent constraints permit a tail call here.
856 // Target-dependent constraints are checked within FastLowerCall.
857 bool IsTailCall = CI->isTailCall();
858 if (IsTailCall && !isInTailCallPosition(CS, TM, TLI))
859 IsTailCall = false;
860
861 CallLoweringInfo CLI;
862 CLI.setCallee(RetTy, FuncTy, CI->getCalledValue(), std::move(Args), CS)
863 .setTailCall(IsTailCall);
864
865 return LowerCallTo(CLI);
866}
867
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000868bool FastISel::SelectCall(const User *I) {
Dan Gohman7da91ae2011-04-26 17:18:34 +0000869 const CallInst *Call = cast<CallInst>(I);
870
871 // Handle simple inline asms.
Dan Gohmande239d22011-10-12 15:56:56 +0000872 if (const InlineAsm *IA = dyn_cast<InlineAsm>(Call->getCalledValue())) {
Dan Gohman7da91ae2011-04-26 17:18:34 +0000873 // Don't attempt to handle constraints.
874 if (!IA->getConstraintString().empty())
875 return false;
876
877 unsigned ExtraInfo = 0;
878 if (IA->hasSideEffects())
879 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
880 if (IA->isAlignStack())
881 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
882
Rafael Espindolaea09c592014-02-18 22:05:46 +0000883 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
Dan Gohman7da91ae2011-04-26 17:18:34 +0000884 TII.get(TargetOpcode::INLINEASM))
885 .addExternalSymbol(IA->getAsmString().c_str())
886 .addImm(ExtraInfo);
887 return true;
888 }
889
Michael J. Spencer8b98bf22012-02-22 19:06:13 +0000890 MachineModuleInfo &MMI = FuncInfo.MF->getMMI();
891 ComputeUsesVAFloatArgument(*Call, &MMI);
892
Juergen Ributzka5dd32132014-07-11 20:42:12 +0000893 // Handle intrinsic function calls.
894 if (const auto *II = dyn_cast<IntrinsicInst>(Call))
895 return SelectIntrinsicCall(II);
Dan Gohman32a733e2008-09-25 17:05:24 +0000896
Juergen Ributzka5dd32132014-07-11 20:42:12 +0000897 // Usually, it does not make sense to initialize a value,
898 // make an unrelated function call and use the value, because
899 // it tends to be spilled on the stack. So, we move the pointer
900 // to the last local value to the beginning of the block, so that
901 // all the values which have already been materialized,
902 // appear after the call. It also makes sense to skip intrinsics
903 // since they tend to be inlined.
904 flushLocalValueMap();
905
Juergen Ributzka8179e9e2014-07-11 22:01:42 +0000906 return LowerCall(Call);
Juergen Ributzka5dd32132014-07-11 20:42:12 +0000907}
908
909bool FastISel::SelectIntrinsicCall(const IntrinsicInst *II) {
910 switch (II->getIntrinsicID()) {
Dan Gohman32a733e2008-09-25 17:05:24 +0000911 default: break;
Juergen Ributzka5dd32132014-07-11 20:42:12 +0000912 // At -O0 we don't care about the lifetime intrinsics.
Eric Christopher81e2bf22012-02-17 23:03:39 +0000913 case Intrinsic::lifetime_start:
914 case Intrinsic::lifetime_end:
Juergen Ributzka5dd32132014-07-11 20:42:12 +0000915 // The donothing intrinsic does, well, nothing.
Chad Rosier88d53ea2012-07-06 17:33:39 +0000916 case Intrinsic::donothing:
Eric Christopher81e2bf22012-02-17 23:03:39 +0000917 return true;
Bill Wendling65c0fd42009-02-13 02:16:35 +0000918 case Intrinsic::dbg_declare: {
Juergen Ributzka5dd32132014-07-11 20:42:12 +0000919 const DbgDeclareInst *DI = cast<DbgDeclareInst>(II);
Manman Ren983a16c2013-06-28 05:43:10 +0000920 DIVariable DIVar(DI->getVariable());
Stephen Lincfe7f352013-07-08 00:37:03 +0000921 assert((!DIVar || DIVar.isVariable()) &&
Juergen Ributzka5dd32132014-07-11 20:42:12 +0000922 "Variable in DbgDeclareInst should be either null or a DIVariable.");
923 if (!DIVar || !FuncInfo.MF->getMMI().hasDebugInfo()) {
Eric Christopher142820b2012-03-15 21:33:44 +0000924 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Devang Patel87127712009-07-02 22:43:26 +0000925 return true;
Eric Christopher142820b2012-03-15 21:33:44 +0000926 }
Devang Patel87127712009-07-02 22:43:26 +0000927
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000928 const Value *Address = DI->getAddress();
Eric Christopher3390a6e2012-03-15 21:33:47 +0000929 if (!Address || isa<UndefValue>(Address)) {
Eric Christopher142820b2012-03-15 21:33:44 +0000930 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesendb2eb472010-02-06 02:26:02 +0000931 return true;
Eric Christopher142820b2012-03-15 21:33:44 +0000932 }
Devang Patele4682fa2010-09-14 20:29:31 +0000933
Adrian Prantl418d1d12013-07-09 20:28:37 +0000934 unsigned Offset = 0;
David Blaikie0252265b2013-06-16 20:34:15 +0000935 Optional<MachineOperand> Op;
936 if (const Argument *Arg = dyn_cast<Argument>(Address))
Devang Patel9d904e12011-09-08 22:59:09 +0000937 // Some arguments' frame index is recorded during argument lowering.
Adrian Prantl418d1d12013-07-09 20:28:37 +0000938 Offset = FuncInfo.getArgumentFrameIndex(Arg);
939 if (Offset)
Juergen Ributzka5dd32132014-07-11 20:42:12 +0000940 Op = MachineOperand::CreateFI(Offset);
David Blaikie0252265b2013-06-16 20:34:15 +0000941 if (!Op)
942 if (unsigned Reg = lookUpRegForValue(Address))
943 Op = MachineOperand::CreateReg(Reg, false);
Eric Christopher60e01c52012-03-20 01:07:58 +0000944
Bill Wendling9f829f12012-03-30 00:02:55 +0000945 // If we have a VLA that has a "use" in a metadata node that's then used
946 // here but it has no other uses, then we have a problem. E.g.,
947 //
948 // int foo (const int *x) {
949 // char a[*x];
950 // return 0;
951 // }
952 //
953 // If we assign 'a' a vreg and fast isel later on has to use the selection
954 // DAG isel, it will want to copy the value to the vreg. However, there are
955 // no uses, which goes counter to what selection DAG isel expects.
David Blaikie0252265b2013-06-16 20:34:15 +0000956 if (!Op && !Address->use_empty() && isa<Instruction>(Address) &&
Eric Christopher60e01c52012-03-20 01:07:58 +0000957 (!isa<AllocaInst>(Address) ||
958 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(Address))))
David Blaikie0252265b2013-06-16 20:34:15 +0000959 Op = MachineOperand::CreateReg(FuncInfo.InitializeRegForValue(Address),
Adrian Prantl262bcf42013-09-18 22:08:59 +0000960 false);
Wesley Peck527da1b2010-11-23 03:31:01 +0000961
Adrian Prantl262bcf42013-09-18 22:08:59 +0000962 if (Op) {
Adrian Prantl418d1d12013-07-09 20:28:37 +0000963 if (Op->isReg()) {
964 Op->setIsDebug(true);
Rafael Espindolaea09c592014-02-18 22:05:46 +0000965 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
David Blaikie6004dbc2013-10-14 20:15:04 +0000966 TII.get(TargetOpcode::DBG_VALUE), false, Op->getReg(), 0,
967 DI->getVariable());
968 } else
Rafael Espindolaea09c592014-02-18 22:05:46 +0000969 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
David Blaikie6004dbc2013-10-14 20:15:04 +0000970 TII.get(TargetOpcode::DBG_VALUE))
Juergen Ributzka5dd32132014-07-11 20:42:12 +0000971 .addOperand(*Op)
972 .addImm(0)
973 .addMetadata(DI->getVariable());
Adrian Prantl262bcf42013-09-18 22:08:59 +0000974 } else {
Eric Christophere5e54c82012-03-20 01:07:53 +0000975 // We can't yet handle anything else here because it would require
976 // generating code, thus altering codegen because of debug info.
Adrian Prantl0d1e5592013-05-22 18:02:19 +0000977 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Adrian Prantl262bcf42013-09-18 22:08:59 +0000978 }
Dan Gohman32a733e2008-09-25 17:05:24 +0000979 return true;
Bill Wendling65c0fd42009-02-13 02:16:35 +0000980 }
Dale Johannesendd331042010-02-26 20:01:55 +0000981 case Intrinsic::dbg_value: {
Dale Johannesen5d7f0a02010-04-07 01:15:14 +0000982 // This form of DBG_VALUE is target-independent.
Juergen Ributzka5dd32132014-07-11 20:42:12 +0000983 const DbgValueInst *DI = cast<DbgValueInst>(II);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000984 const MCInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000985 const Value *V = DI->getValue();
Dale Johannesendd331042010-02-26 20:01:55 +0000986 if (!V) {
987 // Currently the optimizer can produce this; insert an undef to
988 // help debugging. Probably the optimizer should not do this.
Rafael Espindolaea09c592014-02-18 22:05:46 +0000989 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Dan Gohmand7b5ce32010-07-10 09:00:22 +0000990 .addReg(0U).addImm(DI->getOffset())
991 .addMetadata(DI->getVariable());
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000992 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Devang Patelf071d722011-06-24 20:46:11 +0000993 if (CI->getBitWidth() > 64)
Rafael Espindolaea09c592014-02-18 22:05:46 +0000994 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Devang Patelf071d722011-06-24 20:46:11 +0000995 .addCImm(CI).addImm(DI->getOffset())
996 .addMetadata(DI->getVariable());
Chad Rosier879c34f2012-07-06 17:44:22 +0000997 else
Rafael Espindolaea09c592014-02-18 22:05:46 +0000998 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Devang Patelf071d722011-06-24 20:46:11 +0000999 .addImm(CI->getZExtValue()).addImm(DI->getOffset())
1000 .addMetadata(DI->getVariable());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001001 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001002 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001003 .addFPImm(CF).addImm(DI->getOffset())
1004 .addMetadata(DI->getVariable());
Dale Johannesendd331042010-02-26 20:01:55 +00001005 } else if (unsigned Reg = lookUpRegForValue(V)) {
Adrian Prantldb3e26d2013-09-16 23:29:03 +00001006 // FIXME: This does not handle register-indirect values at offset 0.
Adrian Prantl418d1d12013-07-09 20:28:37 +00001007 bool IsIndirect = DI->getOffset() != 0;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001008 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, IsIndirect,
Adrian Prantl418d1d12013-07-09 20:28:37 +00001009 Reg, DI->getOffset(), DI->getVariable());
Dale Johannesendd331042010-02-26 20:01:55 +00001010 } else {
1011 // We can't yet handle anything else here because it would require
1012 // generating code, thus altering codegen because of debug info.
Adrian Prantl0d1e5592013-05-22 18:02:19 +00001013 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Wesley Peck527da1b2010-11-23 03:31:01 +00001014 }
Dale Johannesendd331042010-02-26 20:01:55 +00001015 return true;
1016 }
Eli Friedman8f1e11c2011-05-14 00:47:51 +00001017 case Intrinsic::objectsize: {
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001018 ConstantInt *CI = cast<ConstantInt>(II->getArgOperand(1));
Eli Friedman8f1e11c2011-05-14 00:47:51 +00001019 unsigned long long Res = CI->isZero() ? -1ULL : 0;
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001020 Constant *ResCI = ConstantInt::get(II->getType(), Res);
Eli Friedman8f1e11c2011-05-14 00:47:51 +00001021 unsigned ResultReg = getRegForValue(ResCI);
1022 if (ResultReg == 0)
1023 return false;
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001024 UpdateValueMap(II, ResultReg);
Eli Friedman8f1e11c2011-05-14 00:47:51 +00001025 return true;
1026 }
Chad Rosier9c1796f2013-03-07 20:42:17 +00001027 case Intrinsic::expect: {
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001028 unsigned ResultReg = getRegForValue(II->getArgOperand(0));
Nick Lewycky48beb212013-03-11 21:44:37 +00001029 if (ResultReg == 0)
1030 return false;
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001031 UpdateValueMap(II, ResultReg);
Chad Rosier3a200e12013-03-07 21:38:33 +00001032 return true;
Chad Rosier9c1796f2013-03-07 20:42:17 +00001033 }
Juergen Ributzka190305b2014-07-01 22:25:49 +00001034 case Intrinsic::experimental_stackmap:
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001035 return SelectStackmap(II);
Dan Gohman32a733e2008-09-25 17:05:24 +00001036 }
Dan Gohman8a2dae52010-04-13 17:07:06 +00001037
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001038 return FastLowerIntrinsicCall(II);
Dan Gohman32a733e2008-09-25 17:05:24 +00001039}
1040
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001041bool FastISel::SelectCast(const User *I, unsigned Opcode) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001042 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1043 EVT DstVT = TLI.getValueType(I->getType());
Wesley Peck527da1b2010-11-23 03:31:01 +00001044
Owen Anderson9f944592009-08-11 20:47:22 +00001045 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
1046 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersonca1711a2008-08-26 23:46:32 +00001047 // Unhandled type. Halt "fast" selection and bail.
1048 return false;
Wesley Peck527da1b2010-11-23 03:31:01 +00001049
Eli Friedmanc7035512011-05-25 23:49:02 +00001050 // Check if the destination type is legal.
Dan Gohmana62e4ab2009-03-13 23:53:06 +00001051 if (!TLI.isTypeLegal(DstVT))
Eli Friedmanc7035512011-05-25 23:49:02 +00001052 return false;
Dan Gohmana62e4ab2009-03-13 23:53:06 +00001053
Eli Friedmanc7035512011-05-25 23:49:02 +00001054 // Check if the source operand is legal.
Dan Gohmana62e4ab2009-03-13 23:53:06 +00001055 if (!TLI.isTypeLegal(SrcVT))
Eli Friedmanc7035512011-05-25 23:49:02 +00001056 return false;
Dan Gohmana62e4ab2009-03-13 23:53:06 +00001057
Dan Gohman7bda51f2008-09-03 23:12:08 +00001058 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersonca1711a2008-08-26 23:46:32 +00001059 if (!InputReg)
1060 // Unhandled operand. Halt "fast" selection and bail.
1061 return false;
Dan Gohmanc0bb9592009-03-13 20:42:20 +00001062
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001063 bool InputRegIsKill = hasTrivialKill(I->getOperand(0));
1064
Owen Andersonca1711a2008-08-26 23:46:32 +00001065 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
1066 DstVT.getSimpleVT(),
1067 Opcode,
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001068 InputReg, InputRegIsKill);
Owen Andersonca1711a2008-08-26 23:46:32 +00001069 if (!ResultReg)
1070 return false;
Wesley Peck527da1b2010-11-23 03:31:01 +00001071
Dan Gohman7bda51f2008-09-03 23:12:08 +00001072 UpdateValueMap(I, ResultReg);
Owen Andersonca1711a2008-08-26 23:46:32 +00001073 return true;
1074}
1075
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001076bool FastISel::SelectBitCast(const User *I) {
Dan Gohmanb0b5a272008-08-27 18:10:19 +00001077 // If the bitcast doesn't change the type, just use the operand value.
1078 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman7bda51f2008-09-03 23:12:08 +00001079 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohman61cfa302008-08-27 20:41:38 +00001080 if (Reg == 0)
1081 return false;
Dan Gohman7bda51f2008-09-03 23:12:08 +00001082 UpdateValueMap(I, Reg);
Dan Gohmanb0b5a272008-08-27 18:10:19 +00001083 return true;
1084 }
1085
Wesley Peck527da1b2010-11-23 03:31:01 +00001086 // Bitcasts of other values become reg-reg copies or BITCAST operators.
Patrik Hagglundc494d242012-12-17 14:30:06 +00001087 EVT SrcEVT = TLI.getValueType(I->getOperand(0)->getType());
1088 EVT DstEVT = TLI.getValueType(I->getType());
1089 if (SrcEVT == MVT::Other || DstEVT == MVT::Other ||
1090 !TLI.isTypeLegal(SrcEVT) || !TLI.isTypeLegal(DstEVT))
Owen Andersonca1711a2008-08-26 23:46:32 +00001091 // Unhandled type. Halt "fast" selection and bail.
1092 return false;
Wesley Peck527da1b2010-11-23 03:31:01 +00001093
Patrik Hagglundc494d242012-12-17 14:30:06 +00001094 MVT SrcVT = SrcEVT.getSimpleVT();
1095 MVT DstVT = DstEVT.getSimpleVT();
Dan Gohman7bda51f2008-09-03 23:12:08 +00001096 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanb0b5a272008-08-27 18:10:19 +00001097 if (Op0 == 0)
1098 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersonca1711a2008-08-26 23:46:32 +00001099 return false;
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001100
1101 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
Wesley Peck527da1b2010-11-23 03:31:01 +00001102
Dan Gohmanb0b5a272008-08-27 18:10:19 +00001103 // First, try to perform the bitcast by inserting a reg-reg copy.
1104 unsigned ResultReg = 0;
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001105 if (SrcVT == DstVT) {
Craig Topper760b1342012-02-22 05:59:10 +00001106 const TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
1107 const TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
Jakob Stoklund Olesen51642ae2010-07-11 05:16:54 +00001108 // Don't attempt a cross-class copy. It will likely fail.
1109 if (SrcClass == DstClass) {
1110 ResultReg = createResultReg(DstClass);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001111 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1112 TII.get(TargetOpcode::COPY), ResultReg).addReg(Op0);
Jakob Stoklund Olesen51642ae2010-07-11 05:16:54 +00001113 }
Dan Gohmanb0b5a272008-08-27 18:10:19 +00001114 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001115
1116 // If the reg-reg copy failed, select a BITCAST opcode.
Dan Gohmanb0b5a272008-08-27 18:10:19 +00001117 if (!ResultReg)
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001118 ResultReg = FastEmit_r(SrcVT, DstVT, ISD::BITCAST, Op0, Op0IsKill);
Wesley Peck527da1b2010-11-23 03:31:01 +00001119
Dan Gohmanb0b5a272008-08-27 18:10:19 +00001120 if (!ResultReg)
Owen Andersonca1711a2008-08-26 23:46:32 +00001121 return false;
Wesley Peck527da1b2010-11-23 03:31:01 +00001122
Dan Gohman7bda51f2008-09-03 23:12:08 +00001123 UpdateValueMap(I, ResultReg);
Owen Andersonca1711a2008-08-26 23:46:32 +00001124 return true;
1125}
1126
Dan Gohman7bda51f2008-09-03 23:12:08 +00001127bool
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001128FastISel::SelectInstruction(const Instruction *I) {
Dan Gohman6e9a8fc2010-04-23 15:29:50 +00001129 // Just before the terminator instruction, insert instructions to
1130 // feed PHI nodes in successor blocks.
1131 if (isa<TerminatorInst>(I))
1132 if (!HandlePHINodesInSuccessorBlocks(I->getParent()))
1133 return false;
1134
Rafael Espindolaea09c592014-02-18 22:05:46 +00001135 DbgLoc = I->getDebugLoc();
Dan Gohmane450d742010-04-20 00:48:35 +00001136
Chad Rosier46addb92011-11-29 19:40:47 +00001137 MachineBasicBlock::iterator SavedInsertPt = FuncInfo.InsertPt;
1138
Bob Wilson3e6fa462012-08-03 04:06:28 +00001139 if (const CallInst *Call = dyn_cast<CallInst>(I)) {
1140 const Function *F = Call->getCalledFunction();
1141 LibFunc::Func Func;
Akira Hatanaka3d90f992014-04-15 21:30:06 +00001142
1143 // As a special case, don't handle calls to builtin library functions that
1144 // may be translated directly to target instructions.
Bob Wilson3e6fa462012-08-03 04:06:28 +00001145 if (F && !F->hasLocalLinkage() && F->hasName() &&
1146 LibInfo->getLibFunc(F->getName(), Func) &&
Bob Wilson871701c2012-08-03 21:26:24 +00001147 LibInfo->hasOptimizedCodeGen(Func))
Bob Wilson3e6fa462012-08-03 04:06:28 +00001148 return false;
Akira Hatanaka3d90f992014-04-15 21:30:06 +00001149
1150 // Don't handle Intrinsic::trap if a trap funciton is specified.
1151 if (F && F->getIntrinsicID() == Intrinsic::trap &&
1152 !TM.Options.getTrapFunctionName().empty())
1153 return false;
Bob Wilson3e6fa462012-08-03 04:06:28 +00001154 }
1155
Dan Gohman18f94462009-12-05 01:27:58 +00001156 // First, try doing target-independent selection.
Michael Ilsemanba8446c2013-02-27 19:54:00 +00001157 if (SelectOperator(I, I->getOpcode())) {
Jan Wen Voung7857a642013-03-08 22:56:31 +00001158 ++NumFastIselSuccessIndependent;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001159 DbgLoc = DebugLoc();
Dan Gohman18f94462009-12-05 01:27:58 +00001160 return true;
Dan Gohmane450d742010-04-20 00:48:35 +00001161 }
Chad Rosier879c34f2012-07-06 17:44:22 +00001162 // Remove dead code. However, ignore call instructions since we've flushed
Chad Rosier46addb92011-11-29 19:40:47 +00001163 // the local value map and recomputed the insert point.
1164 if (!isa<CallInst>(I)) {
1165 recomputeInsertPt();
1166 if (SavedInsertPt != FuncInfo.InsertPt)
1167 removeDeadCode(FuncInfo.InsertPt, SavedInsertPt);
1168 }
Dan Gohman18f94462009-12-05 01:27:58 +00001169
1170 // Next, try calling the target to attempt to handle the instruction.
Chad Rosier46addb92011-11-29 19:40:47 +00001171 SavedInsertPt = FuncInfo.InsertPt;
Dan Gohmane450d742010-04-20 00:48:35 +00001172 if (TargetSelectInstruction(I)) {
Jan Wen Voung7857a642013-03-08 22:56:31 +00001173 ++NumFastIselSuccessTarget;
Rafael Espindolaea09c592014-02-18 22:05:46 +00001174 DbgLoc = DebugLoc();
Dan Gohman18f94462009-12-05 01:27:58 +00001175 return true;
Dan Gohmane450d742010-04-20 00:48:35 +00001176 }
Chad Rosier46addb92011-11-29 19:40:47 +00001177 // Check for dead code and remove as necessary.
1178 recomputeInsertPt();
1179 if (SavedInsertPt != FuncInfo.InsertPt)
1180 removeDeadCode(FuncInfo.InsertPt, SavedInsertPt);
Dan Gohman18f94462009-12-05 01:27:58 +00001181
Rafael Espindolaea09c592014-02-18 22:05:46 +00001182 DbgLoc = DebugLoc();
Dan Gohman18f94462009-12-05 01:27:58 +00001183 return false;
Dan Gohmanfcf54562008-09-05 18:18:20 +00001184}
1185
Dan Gohman1ab1d312008-10-02 22:15:21 +00001186/// FastEmitBranch - Emit an unconditional branch to the given block,
1187/// unless it is the immediate (fall-through) successor, and update
1188/// the CFG.
1189void
Rafael Espindolaea09c592014-02-18 22:05:46 +00001190FastISel::FastEmitBranch(MachineBasicBlock *MSucc, DebugLoc DbgLoc) {
Evan Cheng615620c2013-02-11 01:27:15 +00001191 if (FuncInfo.MBB->getBasicBlock()->size() > 1 &&
1192 FuncInfo.MBB->isLayoutSuccessor(MSucc)) {
Eric Christophere9abba72012-04-10 18:18:10 +00001193 // For more accurate line information if this is the only instruction
1194 // in the block then emit it, otherwise we have the unconditional
1195 // fall-through case, which needs no instructions.
Dan Gohman1ab1d312008-10-02 22:15:21 +00001196 } else {
1197 // The unconditional branch case.
Craig Topperc0196b12014-04-14 00:51:57 +00001198 TII.InsertBranch(*FuncInfo.MBB, MSucc, nullptr,
Rafael Espindolaea09c592014-02-18 22:05:46 +00001199 SmallVector<MachineOperand, 0>(), DbgLoc);
Dan Gohman1ab1d312008-10-02 22:15:21 +00001200 }
Juergen Ributzka454d3742014-06-13 00:45:11 +00001201 uint32_t BranchWeight = 0;
1202 if (FuncInfo.BPI)
1203 BranchWeight = FuncInfo.BPI->getEdgeWeight(FuncInfo.MBB->getBasicBlock(),
1204 MSucc->getBasicBlock());
1205 FuncInfo.MBB->addSuccessor(MSucc, BranchWeight);
Dan Gohman1ab1d312008-10-02 22:15:21 +00001206}
1207
Dan Gohmanaa92dc12009-09-03 22:53:57 +00001208/// SelectFNeg - Emit an FNeg operation.
1209///
1210bool
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001211FastISel::SelectFNeg(const User *I) {
Dan Gohmanaa92dc12009-09-03 22:53:57 +00001212 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
1213 if (OpReg == 0) return false;
1214
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001215 bool OpRegIsKill = hasTrivialKill(I);
1216
Dan Gohman9cbef322009-09-11 00:36:43 +00001217 // If the target has ISD::FNEG, use it.
1218 EVT VT = TLI.getValueType(I->getType());
1219 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001220 ISD::FNEG, OpReg, OpRegIsKill);
Dan Gohman9cbef322009-09-11 00:36:43 +00001221 if (ResultReg != 0) {
1222 UpdateValueMap(I, ResultReg);
1223 return true;
1224 }
1225
Dan Gohman89b090e2009-09-11 00:34:46 +00001226 // Bitcast the value to integer, twiddle the sign bit with xor,
1227 // and then bitcast it back to floating-point.
Dan Gohmanaa92dc12009-09-03 22:53:57 +00001228 if (VT.getSizeInBits() > 64) return false;
Dan Gohman89b090e2009-09-11 00:34:46 +00001229 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
1230 if (!TLI.isTypeLegal(IntVT))
1231 return false;
1232
1233 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
Wesley Peck527da1b2010-11-23 03:31:01 +00001234 ISD::BITCAST, OpReg, OpRegIsKill);
Dan Gohman89b090e2009-09-11 00:34:46 +00001235 if (IntReg == 0)
1236 return false;
1237
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001238 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR,
1239 IntReg, /*Kill=*/true,
Dan Gohman89b090e2009-09-11 00:34:46 +00001240 UINT64_C(1) << (VT.getSizeInBits()-1),
1241 IntVT.getSimpleVT());
1242 if (IntResultReg == 0)
1243 return false;
1244
1245 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
Wesley Peck527da1b2010-11-23 03:31:01 +00001246 ISD::BITCAST, IntResultReg, /*Kill=*/true);
Dan Gohmanaa92dc12009-09-03 22:53:57 +00001247 if (ResultReg == 0)
1248 return false;
1249
1250 UpdateValueMap(I, ResultReg);
1251 return true;
1252}
1253
Dan Gohmanfcf54562008-09-05 18:18:20 +00001254bool
Eli Friedman9ac94472011-05-16 20:27:46 +00001255FastISel::SelectExtractValue(const User *U) {
1256 const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(U);
Eli Friedman4c08bb42011-05-16 20:34:53 +00001257 if (!EVI)
Eli Friedman9ac94472011-05-16 20:27:46 +00001258 return false;
1259
Eli Friedmana4d4a012011-05-16 21:06:17 +00001260 // Make sure we only try to handle extracts with a legal result. But also
1261 // allow i1 because it's easy.
Eli Friedman9ac94472011-05-16 20:27:46 +00001262 EVT RealVT = TLI.getValueType(EVI->getType(), /*AllowUnknown=*/true);
1263 if (!RealVT.isSimple())
1264 return false;
1265 MVT VT = RealVT.getSimpleVT();
Eli Friedmana4d4a012011-05-16 21:06:17 +00001266 if (!TLI.isTypeLegal(VT) && VT != MVT::i1)
Eli Friedman9ac94472011-05-16 20:27:46 +00001267 return false;
1268
1269 const Value *Op0 = EVI->getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00001270 Type *AggTy = Op0->getType();
Eli Friedman9ac94472011-05-16 20:27:46 +00001271
1272 // Get the base result register.
1273 unsigned ResultReg;
1274 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(Op0);
1275 if (I != FuncInfo.ValueMap.end())
1276 ResultReg = I->second;
Eli Friedmanbd375f12011-06-06 05:46:34 +00001277 else if (isa<Instruction>(Op0))
Eli Friedman9ac94472011-05-16 20:27:46 +00001278 ResultReg = FuncInfo.InitializeRegForValue(Op0);
Eli Friedmanbd375f12011-06-06 05:46:34 +00001279 else
1280 return false; // fast-isel can't handle aggregate constants at the moment
Eli Friedman9ac94472011-05-16 20:27:46 +00001281
1282 // Get the actual result register, which is an offset from the base register.
Jay Foad57aa6362011-07-13 10:26:04 +00001283 unsigned VTIndex = ComputeLinearIndex(AggTy, EVI->getIndices());
Eli Friedman9ac94472011-05-16 20:27:46 +00001284
1285 SmallVector<EVT, 4> AggValueVTs;
1286 ComputeValueVTs(TLI, AggTy, AggValueVTs);
1287
1288 for (unsigned i = 0; i < VTIndex; i++)
1289 ResultReg += TLI.getNumRegisters(FuncInfo.Fn->getContext(), AggValueVTs[i]);
1290
1291 UpdateValueMap(EVI, ResultReg);
1292 return true;
1293}
1294
1295bool
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001296FastISel::SelectOperator(const User *I, unsigned Opcode) {
Dan Gohmanfcf54562008-09-05 18:18:20 +00001297 switch (Opcode) {
Dan Gohmana5b96452009-06-04 22:49:04 +00001298 case Instruction::Add:
1299 return SelectBinaryOp(I, ISD::ADD);
1300 case Instruction::FAdd:
1301 return SelectBinaryOp(I, ISD::FADD);
1302 case Instruction::Sub:
1303 return SelectBinaryOp(I, ISD::SUB);
1304 case Instruction::FSub:
Dan Gohmanaa92dc12009-09-03 22:53:57 +00001305 // FNeg is currently represented in LLVM IR as a special case of FSub.
1306 if (BinaryOperator::isFNeg(I))
1307 return SelectFNeg(I);
Dan Gohmana5b96452009-06-04 22:49:04 +00001308 return SelectBinaryOp(I, ISD::FSUB);
1309 case Instruction::Mul:
1310 return SelectBinaryOp(I, ISD::MUL);
1311 case Instruction::FMul:
1312 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman7bda51f2008-09-03 23:12:08 +00001313 case Instruction::SDiv:
1314 return SelectBinaryOp(I, ISD::SDIV);
1315 case Instruction::UDiv:
1316 return SelectBinaryOp(I, ISD::UDIV);
1317 case Instruction::FDiv:
1318 return SelectBinaryOp(I, ISD::FDIV);
1319 case Instruction::SRem:
1320 return SelectBinaryOp(I, ISD::SREM);
1321 case Instruction::URem:
1322 return SelectBinaryOp(I, ISD::UREM);
1323 case Instruction::FRem:
1324 return SelectBinaryOp(I, ISD::FREM);
1325 case Instruction::Shl:
1326 return SelectBinaryOp(I, ISD::SHL);
1327 case Instruction::LShr:
1328 return SelectBinaryOp(I, ISD::SRL);
1329 case Instruction::AShr:
1330 return SelectBinaryOp(I, ISD::SRA);
1331 case Instruction::And:
1332 return SelectBinaryOp(I, ISD::AND);
1333 case Instruction::Or:
1334 return SelectBinaryOp(I, ISD::OR);
1335 case Instruction::Xor:
1336 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb2226e22008-08-13 20:19:35 +00001337
Dan Gohman7bda51f2008-09-03 23:12:08 +00001338 case Instruction::GetElementPtr:
1339 return SelectGetElementPtr(I);
Dan Gohmana3e4d5a2008-08-20 00:11:48 +00001340
Dan Gohman7bda51f2008-09-03 23:12:08 +00001341 case Instruction::Br: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001342 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmana3e4d5a2008-08-20 00:11:48 +00001343
Dan Gohman7bda51f2008-09-03 23:12:08 +00001344 if (BI->isUnconditional()) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001345 const BasicBlock *LLVMSucc = BI->getSuccessor(0);
Dan Gohman87fb4e82010-07-07 16:29:44 +00001346 MachineBasicBlock *MSucc = FuncInfo.MBBMap[LLVMSucc];
Stuart Hastings0125b642010-06-17 22:43:56 +00001347 FastEmitBranch(MSucc, BI->getDebugLoc());
Dan Gohman7bda51f2008-09-03 23:12:08 +00001348 return true;
Owen Anderson14054922008-08-27 00:31:01 +00001349 }
Dan Gohman7bda51f2008-09-03 23:12:08 +00001350
1351 // Conditional branches are not handed yet.
1352 // Halt "fast" selection and bail.
1353 return false;
Dan Gohmanb2226e22008-08-13 20:19:35 +00001354 }
1355
Dan Gohmanea56bdd2008-09-05 01:08:41 +00001356 case Instruction::Unreachable:
Yaron Kerend7ba46b2014-04-19 13:47:43 +00001357 if (TM.Options.TrapUnreachable)
1358 return FastEmit_(MVT::Other, MVT::Other, ISD::TRAP) != 0;
1359 else
1360 return true;
Dan Gohmanea56bdd2008-09-05 01:08:41 +00001361
Dan Gohman39d82f92008-09-10 20:11:02 +00001362 case Instruction::Alloca:
1363 // FunctionLowering has the static-sized case covered.
Dan Gohman87fb4e82010-07-07 16:29:44 +00001364 if (FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(I)))
Dan Gohman39d82f92008-09-10 20:11:02 +00001365 return true;
1366
1367 // Dynamic-sized alloca is not handled yet.
1368 return false;
Wesley Peck527da1b2010-11-23 03:31:01 +00001369
Dan Gohman32a733e2008-09-25 17:05:24 +00001370 case Instruction::Call:
1371 return SelectCall(I);
Wesley Peck527da1b2010-11-23 03:31:01 +00001372
Dan Gohman7bda51f2008-09-03 23:12:08 +00001373 case Instruction::BitCast:
1374 return SelectBitCast(I);
1375
1376 case Instruction::FPToSI:
1377 return SelectCast(I, ISD::FP_TO_SINT);
1378 case Instruction::ZExt:
1379 return SelectCast(I, ISD::ZERO_EXTEND);
1380 case Instruction::SExt:
1381 return SelectCast(I, ISD::SIGN_EXTEND);
1382 case Instruction::Trunc:
1383 return SelectCast(I, ISD::TRUNCATE);
1384 case Instruction::SIToFP:
1385 return SelectCast(I, ISD::SINT_TO_FP);
1386
1387 case Instruction::IntToPtr: // Deliberate fall-through.
1388 case Instruction::PtrToInt: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001389 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
1390 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman7bda51f2008-09-03 23:12:08 +00001391 if (DstVT.bitsGT(SrcVT))
1392 return SelectCast(I, ISD::ZERO_EXTEND);
1393 if (DstVT.bitsLT(SrcVT))
1394 return SelectCast(I, ISD::TRUNCATE);
1395 unsigned Reg = getRegForValue(I->getOperand(0));
1396 if (Reg == 0) return false;
1397 UpdateValueMap(I, Reg);
1398 return true;
1399 }
Dan Gohman918fe082008-09-23 21:53:34 +00001400
Eli Friedman9ac94472011-05-16 20:27:46 +00001401 case Instruction::ExtractValue:
1402 return SelectExtractValue(I);
1403
Dan Gohmanf41ad472010-04-20 15:00:41 +00001404 case Instruction::PHI:
1405 llvm_unreachable("FastISel shouldn't visit PHI nodes!");
1406
Dan Gohman7bda51f2008-09-03 23:12:08 +00001407 default:
1408 // Unhandled instruction. Halt "fast" selection and bail.
1409 return false;
1410 }
Dan Gohmanb2226e22008-08-13 20:19:35 +00001411}
1412
Bob Wilson3e6fa462012-08-03 04:06:28 +00001413FastISel::FastISel(FunctionLoweringInfo &funcInfo,
1414 const TargetLibraryInfo *libInfo)
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001415 : FuncInfo(funcInfo),
Eric Christopherc1058df2014-07-04 01:55:26 +00001416 MF(funcInfo.MF),
Dan Gohman87fb4e82010-07-07 16:29:44 +00001417 MRI(FuncInfo.MF->getRegInfo()),
1418 MFI(*FuncInfo.MF->getFrameInfo()),
1419 MCP(*FuncInfo.MF->getConstantPool()),
1420 TM(FuncInfo.MF->getTarget()),
Rafael Espindolaea09c592014-02-18 22:05:46 +00001421 DL(*TM.getDataLayout()),
Dan Gohman49e19e92008-08-22 00:20:26 +00001422 TII(*TM.getInstrInfo()),
Dan Gohmanffcb5902010-05-05 23:58:35 +00001423 TLI(*TM.getTargetLowering()),
Bob Wilson3e6fa462012-08-03 04:06:28 +00001424 TRI(*TM.getRegisterInfo()),
1425 LibInfo(libInfo) {
Dan Gohman02c84b82008-08-20 21:05:57 +00001426}
1427
Dan Gohmanc4442382008-08-14 21:51:29 +00001428FastISel::~FastISel() {}
1429
Evan Cheng615620c2013-02-11 01:27:15 +00001430bool FastISel::FastLowerArguments() {
1431 return false;
1432}
1433
Juergen Ributzka8179e9e2014-07-11 22:01:42 +00001434bool FastISel::FastLowerCall(CallLoweringInfo &/*CLI*/) {
1435 return false;
1436}
1437
Juergen Ributzka5dd32132014-07-11 20:42:12 +00001438bool FastISel::FastLowerIntrinsicCall(const IntrinsicInst */*II*/) {
1439 return false;
1440}
1441
Owen Anderson9f944592009-08-11 20:47:22 +00001442unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman404a9842010-01-05 22:26:32 +00001443 unsigned) {
Dan Gohmanb2226e22008-08-13 20:19:35 +00001444 return 0;
1445}
1446
Owen Anderson9f944592009-08-11 20:47:22 +00001447unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001448 unsigned,
1449 unsigned /*Op0*/, bool /*Op0IsKill*/) {
Dan Gohmanb2226e22008-08-13 20:19:35 +00001450 return 0;
1451}
1452
Wesley Peck527da1b2010-11-23 03:31:01 +00001453unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001454 unsigned,
1455 unsigned /*Op0*/, bool /*Op0IsKill*/,
1456 unsigned /*Op1*/, bool /*Op1IsKill*/) {
Dan Gohmanb2226e22008-08-13 20:19:35 +00001457 return 0;
1458}
1459
Dan Gohman404a9842010-01-05 22:26:32 +00001460unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng864fcc12008-08-20 22:45:34 +00001461 return 0;
1462}
1463
Owen Anderson9f944592009-08-11 20:47:22 +00001464unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001465 unsigned, const ConstantFP * /*FPImm*/) {
Dan Gohman5ca269e2008-08-27 01:09:54 +00001466 return 0;
1467}
1468
Owen Anderson9f944592009-08-11 20:47:22 +00001469unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001470 unsigned,
1471 unsigned /*Op0*/, bool /*Op0IsKill*/,
Owen Anderson8dd01cc2008-08-25 23:58:18 +00001472 uint64_t /*Imm*/) {
Dan Gohmanfe905652008-08-21 01:41:07 +00001473 return 0;
1474}
1475
Owen Anderson9f944592009-08-11 20:47:22 +00001476unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001477 unsigned,
1478 unsigned /*Op0*/, bool /*Op0IsKill*/,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001479 const ConstantFP * /*FPImm*/) {
Dan Gohman5ca269e2008-08-27 01:09:54 +00001480 return 0;
1481}
1482
Owen Anderson9f944592009-08-11 20:47:22 +00001483unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman404a9842010-01-05 22:26:32 +00001484 unsigned,
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001485 unsigned /*Op0*/, bool /*Op0IsKill*/,
1486 unsigned /*Op1*/, bool /*Op1IsKill*/,
Dan Gohmanfe905652008-08-21 01:41:07 +00001487 uint64_t /*Imm*/) {
Evan Cheng864fcc12008-08-20 22:45:34 +00001488 return 0;
1489}
1490
1491/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
1492/// to emit an instruction with an immediate operand using FastEmit_ri.
1493/// If that fails, it materializes the immediate into a register and try
1494/// FastEmit_rr instead.
Dan Gohman404a9842010-01-05 22:26:32 +00001495unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001496 unsigned Op0, bool Op0IsKill,
1497 uint64_t Imm, MVT ImmType) {
Chris Lattnerb53ccb82011-04-17 20:23:29 +00001498 // If this is a multiply by a power of two, emit this as a shift left.
1499 if (Opcode == ISD::MUL && isPowerOf2_64(Imm)) {
1500 Opcode = ISD::SHL;
1501 Imm = Log2_64(Imm);
Chris Lattner562d6e82011-04-18 06:55:51 +00001502 } else if (Opcode == ISD::UDIV && isPowerOf2_64(Imm)) {
1503 // div x, 8 -> srl x, 3
1504 Opcode = ISD::SRL;
1505 Imm = Log2_64(Imm);
Chris Lattnerb53ccb82011-04-17 20:23:29 +00001506 }
Owen Andersondd450b82011-04-22 23:38:06 +00001507
Chris Lattnerb53ccb82011-04-17 20:23:29 +00001508 // Horrible hack (to be removed), check to make sure shift amounts are
1509 // in-range.
1510 if ((Opcode == ISD::SHL || Opcode == ISD::SRA || Opcode == ISD::SRL) &&
1511 Imm >= VT.getSizeInBits())
1512 return 0;
Owen Andersondd450b82011-04-22 23:38:06 +00001513
Evan Cheng864fcc12008-08-20 22:45:34 +00001514 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001515 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Op0IsKill, Imm);
Evan Cheng864fcc12008-08-20 22:45:34 +00001516 if (ResultReg != 0)
1517 return ResultReg;
Owen Anderson8dd01cc2008-08-25 23:58:18 +00001518 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Eli Friedman4105ed12011-04-29 23:34:52 +00001519 if (MaterialReg == 0) {
1520 // This is a bit ugly/slow, but failing here means falling out of
1521 // fast-isel, which would be very slow.
Chris Lattner229907c2011-07-18 04:54:35 +00001522 IntegerType *ITy = IntegerType::get(FuncInfo.Fn->getContext(),
Eli Friedman4105ed12011-04-29 23:34:52 +00001523 VT.getSizeInBits());
1524 MaterialReg = getRegForValue(ConstantInt::get(ITy, Imm));
Chad Rosierdbac0252013-03-28 23:04:47 +00001525 assert (MaterialReg != 0 && "Unable to materialize imm.");
1526 if (MaterialReg == 0) return 0;
Eli Friedman4105ed12011-04-29 23:34:52 +00001527 }
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001528 return FastEmit_rr(VT, VT, Opcode,
1529 Op0, Op0IsKill,
1530 MaterialReg, /*Kill=*/true);
Dan Gohmanfe905652008-08-21 01:41:07 +00001531}
1532
1533unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
1534 return MRI.createVirtualRegister(RC);
Evan Cheng864fcc12008-08-20 22:45:34 +00001535}
1536
Tim Northover2f553f32014-04-15 13:59:49 +00001537unsigned FastISel::constrainOperandRegClass(const MCInstrDesc &II,
1538 unsigned Op, unsigned OpNum) {
1539 if (TargetRegisterInfo::isVirtualRegister(Op)) {
1540 const TargetRegisterClass *RegClass =
1541 TII.getRegClass(II, OpNum, &TRI, *FuncInfo.MF);
1542 if (!MRI.constrainRegClass(Op, RegClass)) {
1543 // If it's not legal to COPY between the register classes, something
1544 // has gone very wrong before we got here.
1545 unsigned NewOp = createResultReg(RegClass);
1546 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1547 TII.get(TargetOpcode::COPY), NewOp).addReg(Op);
1548 return NewOp;
1549 }
1550 }
1551 return Op;
1552}
1553
Dan Gohmanb2226e22008-08-13 20:19:35 +00001554unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman2471f6c2008-08-20 18:09:38 +00001555 const TargetRegisterClass* RC) {
Dan Gohmanfe905652008-08-21 01:41:07 +00001556 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +00001557 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb2226e22008-08-13 20:19:35 +00001558
Rafael Espindolaea09c592014-02-18 22:05:46 +00001559 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg);
Dan Gohmanb2226e22008-08-13 20:19:35 +00001560 return ResultReg;
1561}
1562
1563unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
1564 const TargetRegisterClass *RC,
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001565 unsigned Op0, bool Op0IsKill) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001566 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb2226e22008-08-13 20:19:35 +00001567
Tim Northover2f553f32014-04-15 13:59:49 +00001568 unsigned ResultReg = createResultReg(RC);
1569 Op0 = constrainOperandRegClass(II, Op0, II.getNumDefs());
1570
Evan Chenge775d352008-09-08 08:38:20 +00001571 if (II.getNumDefs() >= 1)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001572 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001573 .addReg(Op0, Op0IsKill * RegState::Kill);
Evan Chenge775d352008-09-08 08:38:20 +00001574 else {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001575 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001576 .addReg(Op0, Op0IsKill * RegState::Kill);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001577 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1578 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Evan Chenge775d352008-09-08 08:38:20 +00001579 }
1580
Dan Gohmanb2226e22008-08-13 20:19:35 +00001581 return ResultReg;
1582}
1583
1584unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
1585 const TargetRegisterClass *RC,
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001586 unsigned Op0, bool Op0IsKill,
1587 unsigned Op1, bool Op1IsKill) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001588 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb2226e22008-08-13 20:19:35 +00001589
Tim Northover2f553f32014-04-15 13:59:49 +00001590 unsigned ResultReg = createResultReg(RC);
1591 Op0 = constrainOperandRegClass(II, Op0, II.getNumDefs());
1592 Op1 = constrainOperandRegClass(II, Op1, II.getNumDefs() + 1);
1593
Evan Chenge775d352008-09-08 08:38:20 +00001594 if (II.getNumDefs() >= 1)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001595 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001596 .addReg(Op0, Op0IsKill * RegState::Kill)
1597 .addReg(Op1, Op1IsKill * RegState::Kill);
Evan Chenge775d352008-09-08 08:38:20 +00001598 else {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001599 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001600 .addReg(Op0, Op0IsKill * RegState::Kill)
1601 .addReg(Op1, Op1IsKill * RegState::Kill);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001602 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1603 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Evan Chenge775d352008-09-08 08:38:20 +00001604 }
Dan Gohmanb2226e22008-08-13 20:19:35 +00001605 return ResultReg;
1606}
Dan Gohmanfe905652008-08-21 01:41:07 +00001607
Owen Anderson68b6b0e2011-05-05 17:59:04 +00001608unsigned FastISel::FastEmitInst_rrr(unsigned MachineInstOpcode,
1609 const TargetRegisterClass *RC,
1610 unsigned Op0, bool Op0IsKill,
1611 unsigned Op1, bool Op1IsKill,
1612 unsigned Op2, bool Op2IsKill) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001613 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Anderson68b6b0e2011-05-05 17:59:04 +00001614
Tim Northover2f553f32014-04-15 13:59:49 +00001615 unsigned ResultReg = createResultReg(RC);
1616 Op0 = constrainOperandRegClass(II, Op0, II.getNumDefs());
1617 Op1 = constrainOperandRegClass(II, Op1, II.getNumDefs() + 1);
1618 Op2 = constrainOperandRegClass(II, Op2, II.getNumDefs() + 2);
1619
Owen Anderson68b6b0e2011-05-05 17:59:04 +00001620 if (II.getNumDefs() >= 1)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001621 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Owen Anderson68b6b0e2011-05-05 17:59:04 +00001622 .addReg(Op0, Op0IsKill * RegState::Kill)
1623 .addReg(Op1, Op1IsKill * RegState::Kill)
1624 .addReg(Op2, Op2IsKill * RegState::Kill);
1625 else {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001626 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Owen Anderson68b6b0e2011-05-05 17:59:04 +00001627 .addReg(Op0, Op0IsKill * RegState::Kill)
1628 .addReg(Op1, Op1IsKill * RegState::Kill)
1629 .addReg(Op2, Op2IsKill * RegState::Kill);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001630 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1631 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Owen Anderson68b6b0e2011-05-05 17:59:04 +00001632 }
1633 return ResultReg;
1634}
1635
Dan Gohmanfe905652008-08-21 01:41:07 +00001636unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
1637 const TargetRegisterClass *RC,
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001638 unsigned Op0, bool Op0IsKill,
1639 uint64_t Imm) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001640 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanfe905652008-08-21 01:41:07 +00001641
Tim Northover2f553f32014-04-15 13:59:49 +00001642 unsigned ResultReg = createResultReg(RC);
1643 RC = TII.getRegClass(II, II.getNumDefs(), &TRI, *FuncInfo.MF);
1644 MRI.constrainRegClass(Op0, RC);
1645
Evan Chenge775d352008-09-08 08:38:20 +00001646 if (II.getNumDefs() >= 1)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001647 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001648 .addReg(Op0, Op0IsKill * RegState::Kill)
1649 .addImm(Imm);
Evan Chenge775d352008-09-08 08:38:20 +00001650 else {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001651 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001652 .addReg(Op0, Op0IsKill * RegState::Kill)
1653 .addImm(Imm);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001654 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1655 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Evan Chenge775d352008-09-08 08:38:20 +00001656 }
Dan Gohmanfe905652008-08-21 01:41:07 +00001657 return ResultReg;
1658}
1659
Owen Anderson66443c02011-03-11 21:33:55 +00001660unsigned FastISel::FastEmitInst_rii(unsigned MachineInstOpcode,
1661 const TargetRegisterClass *RC,
1662 unsigned Op0, bool Op0IsKill,
1663 uint64_t Imm1, uint64_t Imm2) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001664 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Anderson66443c02011-03-11 21:33:55 +00001665
Tim Northover2f553f32014-04-15 13:59:49 +00001666 unsigned ResultReg = createResultReg(RC);
1667 Op0 = constrainOperandRegClass(II, Op0, II.getNumDefs());
1668
Owen Anderson66443c02011-03-11 21:33:55 +00001669 if (II.getNumDefs() >= 1)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001670 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Owen Anderson66443c02011-03-11 21:33:55 +00001671 .addReg(Op0, Op0IsKill * RegState::Kill)
1672 .addImm(Imm1)
1673 .addImm(Imm2);
1674 else {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001675 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Owen Anderson66443c02011-03-11 21:33:55 +00001676 .addReg(Op0, Op0IsKill * RegState::Kill)
1677 .addImm(Imm1)
1678 .addImm(Imm2);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001679 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1680 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Owen Anderson66443c02011-03-11 21:33:55 +00001681 }
1682 return ResultReg;
1683}
1684
Dan Gohman5ca269e2008-08-27 01:09:54 +00001685unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
1686 const TargetRegisterClass *RC,
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001687 unsigned Op0, bool Op0IsKill,
1688 const ConstantFP *FPImm) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001689 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohman5ca269e2008-08-27 01:09:54 +00001690
Tim Northover2f553f32014-04-15 13:59:49 +00001691 unsigned ResultReg = createResultReg(RC);
1692 Op0 = constrainOperandRegClass(II, Op0, II.getNumDefs());
1693
Evan Chenge775d352008-09-08 08:38:20 +00001694 if (II.getNumDefs() >= 1)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001695 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001696 .addReg(Op0, Op0IsKill * RegState::Kill)
1697 .addFPImm(FPImm);
Evan Chenge775d352008-09-08 08:38:20 +00001698 else {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001699 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001700 .addReg(Op0, Op0IsKill * RegState::Kill)
1701 .addFPImm(FPImm);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001702 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1703 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Evan Chenge775d352008-09-08 08:38:20 +00001704 }
Dan Gohman5ca269e2008-08-27 01:09:54 +00001705 return ResultReg;
1706}
1707
Dan Gohmanfe905652008-08-21 01:41:07 +00001708unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
1709 const TargetRegisterClass *RC,
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001710 unsigned Op0, bool Op0IsKill,
1711 unsigned Op1, bool Op1IsKill,
1712 uint64_t Imm) {
Evan Cheng6cc775f2011-06-28 19:10:37 +00001713 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanfe905652008-08-21 01:41:07 +00001714
Tim Northover2f553f32014-04-15 13:59:49 +00001715 unsigned ResultReg = createResultReg(RC);
1716 Op0 = constrainOperandRegClass(II, Op0, II.getNumDefs());
1717 Op1 = constrainOperandRegClass(II, Op1, II.getNumDefs() + 1);
1718
Evan Chenge775d352008-09-08 08:38:20 +00001719 if (II.getNumDefs() >= 1)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001720 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001721 .addReg(Op0, Op0IsKill * RegState::Kill)
1722 .addReg(Op1, Op1IsKill * RegState::Kill)
1723 .addImm(Imm);
Evan Chenge775d352008-09-08 08:38:20 +00001724 else {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001725 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001726 .addReg(Op0, Op0IsKill * RegState::Kill)
1727 .addReg(Op1, Op1IsKill * RegState::Kill)
1728 .addImm(Imm);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001729 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1730 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Evan Chenge775d352008-09-08 08:38:20 +00001731 }
Dan Gohmanfe905652008-08-21 01:41:07 +00001732 return ResultReg;
1733}
Owen Anderson32635db2008-08-25 20:20:32 +00001734
Manman Rene8735522012-06-01 19:33:18 +00001735unsigned FastISel::FastEmitInst_rrii(unsigned MachineInstOpcode,
1736 const TargetRegisterClass *RC,
1737 unsigned Op0, bool Op0IsKill,
1738 unsigned Op1, bool Op1IsKill,
1739 uint64_t Imm1, uint64_t Imm2) {
Manman Rene8735522012-06-01 19:33:18 +00001740 const MCInstrDesc &II = TII.get(MachineInstOpcode);
1741
Tim Northover2f553f32014-04-15 13:59:49 +00001742 unsigned ResultReg = createResultReg(RC);
1743 Op0 = constrainOperandRegClass(II, Op0, II.getNumDefs());
1744 Op1 = constrainOperandRegClass(II, Op1, II.getNumDefs() + 1);
1745
Manman Rene8735522012-06-01 19:33:18 +00001746 if (II.getNumDefs() >= 1)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001747 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Manman Rene8735522012-06-01 19:33:18 +00001748 .addReg(Op0, Op0IsKill * RegState::Kill)
1749 .addReg(Op1, Op1IsKill * RegState::Kill)
1750 .addImm(Imm1).addImm(Imm2);
1751 else {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001752 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II)
Manman Rene8735522012-06-01 19:33:18 +00001753 .addReg(Op0, Op0IsKill * RegState::Kill)
1754 .addReg(Op1, Op1IsKill * RegState::Kill)
1755 .addImm(Imm1).addImm(Imm2);
Rafael Espindolaea09c592014-02-18 22:05:46 +00001756 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1757 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Manman Rene8735522012-06-01 19:33:18 +00001758 }
1759 return ResultReg;
1760}
1761
Owen Anderson32635db2008-08-25 20:20:32 +00001762unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
1763 const TargetRegisterClass *RC,
1764 uint64_t Imm) {
1765 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +00001766 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Wesley Peck527da1b2010-11-23 03:31:01 +00001767
Evan Chenge775d352008-09-08 08:38:20 +00001768 if (II.getNumDefs() >= 1)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001769 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg).addImm(Imm);
Evan Chenge775d352008-09-08 08:38:20 +00001770 else {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001771 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II).addImm(Imm);
1772 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1773 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Evan Chenge775d352008-09-08 08:38:20 +00001774 }
Owen Anderson32635db2008-08-25 20:20:32 +00001775 return ResultReg;
Evan Cheng2c067322008-08-25 22:20:39 +00001776}
Owen Anderson5f57bc22008-08-27 22:30:02 +00001777
Owen Andersondd450b82011-04-22 23:38:06 +00001778unsigned FastISel::FastEmitInst_ii(unsigned MachineInstOpcode,
1779 const TargetRegisterClass *RC,
1780 uint64_t Imm1, uint64_t Imm2) {
1781 unsigned ResultReg = createResultReg(RC);
Evan Cheng6cc775f2011-06-28 19:10:37 +00001782 const MCInstrDesc &II = TII.get(MachineInstOpcode);
Owen Andersondd450b82011-04-22 23:38:06 +00001783
1784 if (II.getNumDefs() >= 1)
Rafael Espindolaea09c592014-02-18 22:05:46 +00001785 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II, ResultReg)
Owen Andersondd450b82011-04-22 23:38:06 +00001786 .addImm(Imm1).addImm(Imm2);
1787 else {
Rafael Espindolaea09c592014-02-18 22:05:46 +00001788 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc, II).addImm(Imm1).addImm(Imm2);
1789 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DbgLoc,
1790 TII.get(TargetOpcode::COPY), ResultReg).addReg(II.ImplicitDefs[0]);
Owen Andersondd450b82011-04-22 23:38:06 +00001791 }
1792 return ResultReg;
1793}
1794
Owen Anderson9f944592009-08-11 20:47:22 +00001795unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001796 unsigned Op0, bool Op0IsKill,
1797 uint32_t Idx) {
Evan Cheng4a0bf662009-01-22 09:10:11 +00001798 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Jakob Stoklund Olesen00264622010-07-08 16:40:22 +00001799 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
1800 "Cannot yet extract from physregs");
Jakob Stoklund Olesen1f1c6ad2012-05-20 06:38:37 +00001801 const TargetRegisterClass *RC = MRI.getRegClass(Op0);
1802 MRI.constrainRegClass(Op0, TRI.getSubClassWithSubReg(RC, Idx));
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001803 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
Rafael Espindolaea09c592014-02-18 22:05:46 +00001804 DbgLoc, TII.get(TargetOpcode::COPY), ResultReg)
Jakob Stoklund Olesen00264622010-07-08 16:40:22 +00001805 .addReg(Op0, getKillRegState(Op0IsKill), Idx);
Owen Anderson5f57bc22008-08-27 22:30:02 +00001806 return ResultReg;
1807}
Dan Gohmanc0bb9592009-03-13 20:42:20 +00001808
1809/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1810/// with all but the least significant bit set to zero.
Dan Gohman1a1b51f2010-05-11 23:54:07 +00001811unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op0, bool Op0IsKill) {
1812 return FastEmit_ri(VT, VT, ISD::AND, Op0, Op0IsKill, 1);
Dan Gohmanc0bb9592009-03-13 20:42:20 +00001813}
Dan Gohmanc594eab2010-04-22 20:46:50 +00001814
1815/// HandlePHINodesInSuccessorBlocks - Handle PHI nodes in successor blocks.
1816/// Emit code to ensure constants are copied into registers when needed.
1817/// Remember the virtual registers that need to be added to the Machine PHI
1818/// nodes as input. We cannot just directly add them, because expansion
1819/// might result in multiple MBB's for one BB. As such, the start of the
1820/// BB might correspond to a different MBB than the end.
1821bool FastISel::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
1822 const TerminatorInst *TI = LLVMBB->getTerminator();
1823
1824 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohman87fb4e82010-07-07 16:29:44 +00001825 unsigned OrigNumPHINodesToUpdate = FuncInfo.PHINodesToUpdate.size();
Dan Gohmanc594eab2010-04-22 20:46:50 +00001826
1827 // Check successor nodes' PHI nodes that expect a constant to be available
1828 // from this block.
1829 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
1830 const BasicBlock *SuccBB = TI->getSuccessor(succ);
1831 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohman87fb4e82010-07-07 16:29:44 +00001832 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Dan Gohmanc594eab2010-04-22 20:46:50 +00001833
1834 // If this terminator has multiple identical successors (common for
1835 // switches), only handle each succ once.
1836 if (!SuccsHandled.insert(SuccMBB)) continue;
1837
1838 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
1839
1840 // At this point we know that there is a 1-1 correspondence between LLVM PHI
1841 // nodes and Machine PHI nodes, but the incoming operands have not been
1842 // emitted yet.
1843 for (BasicBlock::const_iterator I = SuccBB->begin();
1844 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmane6d40162010-05-07 01:10:20 +00001845
Dan Gohmanc594eab2010-04-22 20:46:50 +00001846 // Ignore dead phi's.
1847 if (PN->use_empty()) continue;
1848
1849 // Only handle legal types. Two interesting things to note here. First,
1850 // by bailing out early, we may leave behind some dead instructions,
1851 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001852 // own moves. Second, this check is necessary because FastISel doesn't
Dan Gohman93f59202010-07-02 00:10:16 +00001853 // use CreateRegs to create registers, so it always creates
Dan Gohmanc594eab2010-04-22 20:46:50 +00001854 // exactly one register for each non-void instruction.
1855 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
1856 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
Chad Rosier6d68c7c2012-02-04 00:39:19 +00001857 // Handle integer promotions, though, because they're common and easy.
1858 if (VT == MVT::i1 || VT == MVT::i8 || VT == MVT::i16)
Dan Gohmanc594eab2010-04-22 20:46:50 +00001859 VT = TLI.getTypeToTransformTo(LLVMBB->getContext(), VT);
1860 else {
Dan Gohman87fb4e82010-07-07 16:29:44 +00001861 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanc594eab2010-04-22 20:46:50 +00001862 return false;
1863 }
1864 }
1865
1866 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
1867
Dan Gohmane6d40162010-05-07 01:10:20 +00001868 // Set the DebugLoc for the copy. Prefer the location of the operand
1869 // if there is one; use the location of the PHI otherwise.
Rafael Espindolaea09c592014-02-18 22:05:46 +00001870 DbgLoc = PN->getDebugLoc();
Dan Gohmane6d40162010-05-07 01:10:20 +00001871 if (const Instruction *Inst = dyn_cast<Instruction>(PHIOp))
Rafael Espindolaea09c592014-02-18 22:05:46 +00001872 DbgLoc = Inst->getDebugLoc();
Dan Gohmane6d40162010-05-07 01:10:20 +00001873
Dan Gohmanc594eab2010-04-22 20:46:50 +00001874 unsigned Reg = getRegForValue(PHIOp);
1875 if (Reg == 0) {
Dan Gohman87fb4e82010-07-07 16:29:44 +00001876 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanc594eab2010-04-22 20:46:50 +00001877 return false;
1878 }
Dan Gohman87fb4e82010-07-07 16:29:44 +00001879 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Rafael Espindolaea09c592014-02-18 22:05:46 +00001880 DbgLoc = DebugLoc();
Dan Gohmanc594eab2010-04-22 20:46:50 +00001881 }
1882 }
1883
1884 return true;
1885}
Eli Bendersky90dd3e72013-04-19 22:29:18 +00001886
1887bool FastISel::tryToFoldLoad(const LoadInst *LI, const Instruction *FoldInst) {
Eli Benderskye80691d2013-04-19 23:26:18 +00001888 assert(LI->hasOneUse() &&
1889 "tryToFoldLoad expected a LoadInst with a single use");
Eli Bendersky90dd3e72013-04-19 22:29:18 +00001890 // We know that the load has a single use, but don't know what it is. If it
1891 // isn't one of the folded instructions, then we can't succeed here. Handle
1892 // this by scanning the single-use users of the load until we get to FoldInst.
1893 unsigned MaxUsers = 6; // Don't scan down huge single-use chains of instrs.
1894
Chandler Carruthcdf47882014-03-09 03:16:01 +00001895 const Instruction *TheUser = LI->user_back();
Eli Bendersky90dd3e72013-04-19 22:29:18 +00001896 while (TheUser != FoldInst && // Scan up until we find FoldInst.
1897 // Stay in the right block.
1898 TheUser->getParent() == FoldInst->getParent() &&
1899 --MaxUsers) { // Don't scan too far.
1900 // If there are multiple or no uses of this instruction, then bail out.
1901 if (!TheUser->hasOneUse())
1902 return false;
1903
Chandler Carruthcdf47882014-03-09 03:16:01 +00001904 TheUser = TheUser->user_back();
Eli Bendersky90dd3e72013-04-19 22:29:18 +00001905 }
1906
1907 // If we didn't find the fold instruction, then we failed to collapse the
1908 // sequence.
1909 if (TheUser != FoldInst)
1910 return false;
1911
1912 // Don't try to fold volatile loads. Target has to deal with alignment
1913 // constraints.
Eli Benderskye80691d2013-04-19 23:26:18 +00001914 if (LI->isVolatile())
1915 return false;
Eli Bendersky90dd3e72013-04-19 22:29:18 +00001916
1917 // Figure out which vreg this is going into. If there is no assigned vreg yet
1918 // then there actually was no reference to it. Perhaps the load is referenced
1919 // by a dead instruction.
1920 unsigned LoadReg = getRegForValue(LI);
1921 if (LoadReg == 0)
1922 return false;
1923
Eli Benderskye80691d2013-04-19 23:26:18 +00001924 // We can't fold if this vreg has no uses or more than one use. Multiple uses
1925 // may mean that the instruction got lowered to multiple MIs, or the use of
1926 // the loaded value ended up being multiple operands of the result.
1927 if (!MRI.hasOneUse(LoadReg))
1928 return false;
1929
Eli Bendersky90dd3e72013-04-19 22:29:18 +00001930 MachineRegisterInfo::reg_iterator RI = MRI.reg_begin(LoadReg);
Owen Anderson16c6bf42014-03-13 23:12:04 +00001931 MachineInstr *User = RI->getParent();
Eli Bendersky90dd3e72013-04-19 22:29:18 +00001932
1933 // Set the insertion point properly. Folding the load can cause generation of
Eli Benderskye80691d2013-04-19 23:26:18 +00001934 // other random instructions (like sign extends) for addressing modes; make
Eli Bendersky90dd3e72013-04-19 22:29:18 +00001935 // sure they get inserted in a logical place before the new instruction.
1936 FuncInfo.InsertPt = User;
1937 FuncInfo.MBB = User->getParent();
1938
1939 // Ask the target to try folding the load.
1940 return tryToFoldLoadIntoMI(User, RI.getOperandNo(), LI);
1941}
1942
Bob Wilson9f3e6b22013-11-15 19:09:27 +00001943bool FastISel::canFoldAddIntoGEP(const User *GEP, const Value *Add) {
1944 // Must be an add.
1945 if (!isa<AddOperator>(Add))
1946 return false;
1947 // Type size needs to match.
Rafael Espindolaea09c592014-02-18 22:05:46 +00001948 if (DL.getTypeSizeInBits(GEP->getType()) !=
1949 DL.getTypeSizeInBits(Add->getType()))
Bob Wilson9f3e6b22013-11-15 19:09:27 +00001950 return false;
1951 // Must be in the same basic block.
1952 if (isa<Instruction>(Add) &&
1953 FuncInfo.MBBMap[cast<Instruction>(Add)->getParent()] != FuncInfo.MBB)
1954 return false;
1955 // Must have a constant operand.
1956 return isa<ConstantInt>(cast<AddOperator>(Add)->getOperand(1));
1957}
Eli Bendersky90dd3e72013-04-19 22:29:18 +00001958
Juergen Ributzka349777d2014-06-12 23:27:57 +00001959MachineMemOperand *
1960FastISel::createMachineMemOperandFor(const Instruction *I) const {
1961 const Value *Ptr;
1962 Type *ValTy;
1963 unsigned Alignment;
1964 unsigned Flags;
1965 bool IsVolatile;
1966
1967 if (const auto *LI = dyn_cast<LoadInst>(I)) {
1968 Alignment = LI->getAlignment();
1969 IsVolatile = LI->isVolatile();
1970 Flags = MachineMemOperand::MOLoad;
1971 Ptr = LI->getPointerOperand();
1972 ValTy = LI->getType();
1973 } else if (const auto *SI = dyn_cast<StoreInst>(I)) {
1974 Alignment = SI->getAlignment();
1975 IsVolatile = SI->isVolatile();
1976 Flags = MachineMemOperand::MOStore;
1977 Ptr = SI->getPointerOperand();
1978 ValTy = SI->getValueOperand()->getType();
1979 } else {
1980 return nullptr;
1981 }
1982
1983 bool IsNonTemporal = I->getMetadata("nontemporal") != nullptr;
1984 bool IsInvariant = I->getMetadata("invariant.load") != nullptr;
1985 const MDNode *TBAAInfo = I->getMetadata(LLVMContext::MD_tbaa);
1986 const MDNode *Ranges = I->getMetadata(LLVMContext::MD_range);
1987
1988 if (Alignment == 0) // Ensure that codegen never sees alignment 0.
1989 Alignment = DL.getABITypeAlignment(ValTy);
1990
1991 unsigned Size = TM.getDataLayout()->getTypeStoreSize(ValTy);
1992
1993 if (IsVolatile)
1994 Flags |= MachineMemOperand::MOVolatile;
1995 if (IsNonTemporal)
1996 Flags |= MachineMemOperand::MONonTemporal;
1997 if (IsInvariant)
1998 Flags |= MachineMemOperand::MOInvariant;
1999
2000 return FuncInfo.MF->getMachineMemOperand(MachinePointerInfo(Ptr), Flags, Size,
2001 Alignment, TBAAInfo, Ranges);
2002}