Venkatraman Govindaraju | 0b93865 | 2013-12-25 23:43:39 +0000 | [diff] [blame] | 1 | //===-- SparcInstPrinter.cpp - Convert Sparc MCInst to assembly syntax -----==// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This class prints an Sparc MCInst to a .s file. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #define DEBUG_TYPE "asm-printer" |
| 15 | #include "SparcInstPrinter.h" |
Chandler Carruth | 8a8cd2b | 2014-01-07 11:48:04 +0000 | [diff] [blame] | 16 | #include "Sparc.h" |
Venkatraman Govindaraju | 0b93865 | 2013-12-25 23:43:39 +0000 | [diff] [blame] | 17 | #include "llvm/MC/MCExpr.h" |
| 18 | #include "llvm/MC/MCInst.h" |
| 19 | #include "llvm/MC/MCSymbol.h" |
| 20 | #include "llvm/Support/raw_ostream.h" |
| 21 | using namespace llvm; |
| 22 | |
Venkatraman Govindaraju | f7eecf8 | 2014-03-01 01:04:26 +0000 | [diff] [blame] | 23 | // The generated AsmMatcher SparcGenAsmWriter uses "Sparc" as the target |
| 24 | // namespace. But SPARC backend uses "SP" as its namespace. |
| 25 | namespace llvm { |
| 26 | namespace Sparc { |
| 27 | using namespace SP; |
| 28 | } |
| 29 | } |
| 30 | |
Venkatraman Govindaraju | 0b93865 | 2013-12-25 23:43:39 +0000 | [diff] [blame] | 31 | #define GET_INSTRUCTION_NAME |
Venkatraman Govindaraju | 0d288d3 | 2014-01-10 01:48:17 +0000 | [diff] [blame] | 32 | #define PRINT_ALIAS_INSTR |
Venkatraman Govindaraju | bf683fd | 2013-12-26 01:49:59 +0000 | [diff] [blame] | 33 | #include "SparcGenAsmWriter.inc" |
Venkatraman Govindaraju | 0b93865 | 2013-12-25 23:43:39 +0000 | [diff] [blame] | 34 | |
| 35 | void SparcInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const |
| 36 | { |
| 37 | OS << '%' << StringRef(getRegisterName(RegNo)).lower(); |
| 38 | } |
| 39 | |
| 40 | void SparcInstPrinter::printInst(const MCInst *MI, raw_ostream &O, |
| 41 | StringRef Annot) |
| 42 | { |
Venkatraman Govindaraju | 0d288d3 | 2014-01-10 01:48:17 +0000 | [diff] [blame] | 43 | if (!printAliasInstr(MI, O) && !printSparcAliasInstr(MI, O)) |
| 44 | printInstruction(MI, O); |
Venkatraman Govindaraju | 0b93865 | 2013-12-25 23:43:39 +0000 | [diff] [blame] | 45 | printAnnotation(O, Annot); |
| 46 | } |
| 47 | |
Venkatraman Govindaraju | 0d288d3 | 2014-01-10 01:48:17 +0000 | [diff] [blame] | 48 | bool SparcInstPrinter::printSparcAliasInstr(const MCInst *MI, raw_ostream &O) |
| 49 | { |
| 50 | switch (MI->getOpcode()) { |
| 51 | default: return false; |
| 52 | case SP::JMPLrr: |
| 53 | case SP::JMPLri: { |
| 54 | if (MI->getNumOperands() != 3) |
| 55 | return false; |
| 56 | if (!MI->getOperand(0).isReg()) |
| 57 | return false; |
| 58 | switch (MI->getOperand(0).getReg()) { |
| 59 | default: return false; |
| 60 | case SP::G0: // jmp $addr |
| 61 | O << "\tjmp "; printMemOperand(MI, 1, O); |
| 62 | return true; |
| 63 | case SP::O7: // call $addr |
| 64 | O << "\tcall "; printMemOperand(MI, 1, O); |
| 65 | return true; |
| 66 | } |
| 67 | } |
| 68 | } |
| 69 | } |
| 70 | |
Venkatraman Govindaraju | 0b93865 | 2013-12-25 23:43:39 +0000 | [diff] [blame] | 71 | void SparcInstPrinter::printOperand(const MCInst *MI, int opNum, |
| 72 | raw_ostream &O) |
| 73 | { |
| 74 | const MCOperand &MO = MI->getOperand (opNum); |
| 75 | |
| 76 | if (MO.isReg()) { |
| 77 | printRegName(O, MO.getReg()); |
| 78 | return ; |
| 79 | } |
| 80 | |
| 81 | if (MO.isImm()) { |
| 82 | O << (int)MO.getImm(); |
| 83 | return; |
| 84 | } |
| 85 | |
| 86 | assert(MO.isExpr() && "Unknown operand kind in printOperand"); |
| 87 | MO.getExpr()->print(O); |
| 88 | } |
| 89 | |
| 90 | void SparcInstPrinter::printMemOperand(const MCInst *MI, int opNum, |
| 91 | raw_ostream &O, const char *Modifier) |
| 92 | { |
| 93 | printOperand(MI, opNum, O); |
| 94 | |
| 95 | // If this is an ADD operand, emit it like normal operands. |
| 96 | if (Modifier && !strcmp(Modifier, "arith")) { |
| 97 | O << ", "; |
| 98 | printOperand(MI, opNum+1, O); |
| 99 | return; |
| 100 | } |
| 101 | const MCOperand &MO = MI->getOperand(opNum+1); |
| 102 | |
| 103 | if (MO.isReg() && MO.getReg() == SP::G0) |
| 104 | return; // don't print "+%g0" |
| 105 | if (MO.isImm() && MO.getImm() == 0) |
| 106 | return; // don't print "+0" |
| 107 | |
| 108 | O << "+"; |
| 109 | |
| 110 | printOperand(MI, opNum+1, O); |
| 111 | } |
| 112 | |
| 113 | void SparcInstPrinter::printCCOperand(const MCInst *MI, int opNum, |
| 114 | raw_ostream &O) |
| 115 | { |
| 116 | int CC = (int)MI->getOperand(opNum).getImm(); |
Venkatraman Govindaraju | b3b7c38 | 2014-01-08 06:14:52 +0000 | [diff] [blame] | 117 | switch (MI->getOpcode()) { |
| 118 | default: break; |
| 119 | case SP::FBCOND: |
Venkatraman Govindaraju | 2286874 | 2014-03-01 20:08:48 +0000 | [diff] [blame] | 120 | case SP::FBCONDA: |
Venkatraman Govindaraju | c86e0f3 | 2014-03-01 22:03:07 +0000 | [diff] [blame] | 121 | case SP::BPFCC: |
| 122 | case SP::BPFCCA: |
| 123 | case SP::BPFCCNT: |
| 124 | case SP::BPFCCANT: |
Venkatraman Govindaraju | b3b7c38 | 2014-01-08 06:14:52 +0000 | [diff] [blame] | 125 | case SP::MOVFCCrr: |
| 126 | case SP::MOVFCCri: |
| 127 | case SP::FMOVS_FCC: |
| 128 | case SP::FMOVD_FCC: |
| 129 | case SP::FMOVQ_FCC: // Make sure CC is a fp conditional flag. |
| 130 | CC = (CC < 16) ? (CC + 16) : CC; |
| 131 | break; |
| 132 | } |
Venkatraman Govindaraju | 0b93865 | 2013-12-25 23:43:39 +0000 | [diff] [blame] | 133 | O << SPARCCondCodeToString((SPCC::CondCodes)CC); |
| 134 | } |
| 135 | |
| 136 | bool SparcInstPrinter::printGetPCX(const MCInst *MI, unsigned opNum, |
| 137 | raw_ostream &O) |
| 138 | { |
| 139 | assert(0 && "FIXME: Implement SparcInstPrinter::printGetPCX."); |
| 140 | return true; |
| 141 | } |