blob: f887b945a368286e38189a1cd9200219d3224e00 [file] [log] [blame]
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +00001//===-- SparcInstPrinter.cpp - Convert Sparc MCInst to assembly syntax -----==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an Sparc MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "asm-printer"
15#include "SparcInstPrinter.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000016#include "Sparc.h"
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +000017#include "llvm/MC/MCExpr.h"
18#include "llvm/MC/MCInst.h"
19#include "llvm/MC/MCSymbol.h"
20#include "llvm/Support/raw_ostream.h"
21using namespace llvm;
22
Venkatraman Govindarajuf7eecf82014-03-01 01:04:26 +000023// The generated AsmMatcher SparcGenAsmWriter uses "Sparc" as the target
24// namespace. But SPARC backend uses "SP" as its namespace.
25namespace llvm {
26namespace Sparc {
27 using namespace SP;
28}
29}
30
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +000031#define GET_INSTRUCTION_NAME
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +000032#define PRINT_ALIAS_INSTR
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000033#include "SparcGenAsmWriter.inc"
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +000034
35void SparcInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const
36{
37 OS << '%' << StringRef(getRegisterName(RegNo)).lower();
38}
39
40void SparcInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
41 StringRef Annot)
42{
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +000043 if (!printAliasInstr(MI, O) && !printSparcAliasInstr(MI, O))
44 printInstruction(MI, O);
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +000045 printAnnotation(O, Annot);
46}
47
Venkatraman Govindaraju0d288d32014-01-10 01:48:17 +000048bool SparcInstPrinter::printSparcAliasInstr(const MCInst *MI, raw_ostream &O)
49{
50 switch (MI->getOpcode()) {
51 default: return false;
52 case SP::JMPLrr:
53 case SP::JMPLri: {
54 if (MI->getNumOperands() != 3)
55 return false;
56 if (!MI->getOperand(0).isReg())
57 return false;
58 switch (MI->getOperand(0).getReg()) {
59 default: return false;
60 case SP::G0: // jmp $addr
61 O << "\tjmp "; printMemOperand(MI, 1, O);
62 return true;
63 case SP::O7: // call $addr
64 O << "\tcall "; printMemOperand(MI, 1, O);
65 return true;
66 }
67 }
68 }
69}
70
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +000071void SparcInstPrinter::printOperand(const MCInst *MI, int opNum,
72 raw_ostream &O)
73{
74 const MCOperand &MO = MI->getOperand (opNum);
75
76 if (MO.isReg()) {
77 printRegName(O, MO.getReg());
78 return ;
79 }
80
81 if (MO.isImm()) {
82 O << (int)MO.getImm();
83 return;
84 }
85
86 assert(MO.isExpr() && "Unknown operand kind in printOperand");
87 MO.getExpr()->print(O);
88}
89
90void SparcInstPrinter::printMemOperand(const MCInst *MI, int opNum,
91 raw_ostream &O, const char *Modifier)
92{
93 printOperand(MI, opNum, O);
94
95 // If this is an ADD operand, emit it like normal operands.
96 if (Modifier && !strcmp(Modifier, "arith")) {
97 O << ", ";
98 printOperand(MI, opNum+1, O);
99 return;
100 }
101 const MCOperand &MO = MI->getOperand(opNum+1);
102
103 if (MO.isReg() && MO.getReg() == SP::G0)
104 return; // don't print "+%g0"
105 if (MO.isImm() && MO.getImm() == 0)
106 return; // don't print "+0"
107
108 O << "+";
109
110 printOperand(MI, opNum+1, O);
111}
112
113void SparcInstPrinter::printCCOperand(const MCInst *MI, int opNum,
114 raw_ostream &O)
115{
116 int CC = (int)MI->getOperand(opNum).getImm();
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000117 switch (MI->getOpcode()) {
118 default: break;
119 case SP::FBCOND:
Venkatraman Govindaraju22868742014-03-01 20:08:48 +0000120 case SP::FBCONDA:
Venkatraman Govindarajuc86e0f32014-03-01 22:03:07 +0000121 case SP::BPFCC:
122 case SP::BPFCCA:
123 case SP::BPFCCNT:
124 case SP::BPFCCANT:
Venkatraman Govindarajub3b7c382014-01-08 06:14:52 +0000125 case SP::MOVFCCrr:
126 case SP::MOVFCCri:
127 case SP::FMOVS_FCC:
128 case SP::FMOVD_FCC:
129 case SP::FMOVQ_FCC: // Make sure CC is a fp conditional flag.
130 CC = (CC < 16) ? (CC + 16) : CC;
131 break;
132 }
Venkatraman Govindaraju0b938652013-12-25 23:43:39 +0000133 O << SPARCCondCodeToString((SPCC::CondCodes)CC);
134}
135
136bool SparcInstPrinter::printGetPCX(const MCInst *MI, unsigned opNum,
137 raw_ostream &O)
138{
139 assert(0 && "FIXME: Implement SparcInstPrinter::printGetPCX.");
140 return true;
141}