blob: 481baea2dff074eaaa50105a47f42e6417ff46f6 [file] [log] [blame]
Eugene Zelenko76bf48d2017-06-26 22:44:03 +00001//===- TargetPassConfig.cpp - Target independent code generation passes ---===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +00009//
10// This file defines interfaces to access the target independent code
11// generation passes provided by the LLVM backend.
12//
13//===---------------------------------------------------------------------===//
14
Matthias Braun31d19d42016-05-10 03:21:59 +000015#include "llvm/CodeGen/TargetPassConfig.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000016#include "llvm/ADT/DenseMap.h"
17#include "llvm/ADT/SmallVector.h"
18#include "llvm/ADT/StringRef.h"
Chandler Carruth17e0bc32015-08-06 07:33:15 +000019#include "llvm/Analysis/BasicAliasAnalysis.h"
George Burgess IVbfa401e2016-07-06 00:26:41 +000020#include "llvm/Analysis/CFLAndersAliasAnalysis.h"
21#include "llvm/Analysis/CFLSteensAliasAnalysis.h"
Mehdi Aminibbacddf2016-06-10 16:19:46 +000022#include "llvm/Analysis/CallGraphSCCPass.h"
Chandler Carruth42ff4482015-08-14 02:55:50 +000023#include "llvm/Analysis/ScopedNoAliasAA.h"
Matthias Braunc7c06f12017-06-06 00:26:13 +000024#include "llvm/Analysis/TargetTransformInfo.h"
Chandler Carruth1db22822015-08-14 03:33:48 +000025#include "llvm/Analysis/TypeBasedAliasAnalysis.h"
Andrew Trickde401d32012-02-04 02:56:48 +000026#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000027#include "llvm/CodeGen/MachinePassRegistry.h"
28#include "llvm/CodeGen/Passes.h"
Andrew Trickde401d32012-02-04 02:56:48 +000029#include "llvm/CodeGen/RegAllocRegistry.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000030#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000031#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000032#include "llvm/IR/Verifier.h"
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000033#include "llvm/MC/MCAsmInfo.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000034#include "llvm/MC/MCTargetOptions.h"
35#include "llvm/Pass.h"
36#include "llvm/Support/CodeGen.h"
37#include "llvm/Support/CommandLine.h"
38#include "llvm/Support/Compiler.h"
Andrew Trickde401d32012-02-04 02:56:48 +000039#include "llvm/Support/Debug.h"
Andrew Trickb7551332012-02-04 02:56:45 +000040#include "llvm/Support/ErrorHandling.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000041#include "llvm/Support/Threading.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000042#include "llvm/Target/TargetMachine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000043#include "llvm/Transforms/Scalar.h"
Saleem Abdulrasool5898e092014-11-07 21:32:08 +000044#include "llvm/Transforms/Utils/SymbolRewriter.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000045#include <cassert>
46#include <string>
Jim Laskey95eda5b2006-08-01 14:21:23 +000047
Chris Lattner27dd6422003-12-28 07:59:53 +000048using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000049
Matt Arsenault81da0d42017-08-14 19:54:47 +000050cl::opt<bool> EnableIPRA("enable-ipra", cl::init(false), cl::Hidden,
51 cl::desc("Enable interprocedural register allocation "
52 "to reduce load/store at procedure calls."));
Matthias Braune2d2ead2016-12-08 00:16:08 +000053static cl::opt<bool> DisablePostRASched("disable-post-ra", cl::Hidden,
54 cl::desc("Disable Post Regalloc Scheduler"));
Andrew Trickde401d32012-02-04 02:56:48 +000055static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
56 cl::desc("Disable branch folding"));
57static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
58 cl::desc("Disable tail duplication"));
59static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
60 cl::desc("Disable pre-register allocation tail duplication"));
Chandler Carruth4190b502012-04-16 13:49:17 +000061static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
Benjamin Kramer70671b92013-03-29 17:14:24 +000062 cl::Hidden, cl::desc("Disable probability-driven block placement"));
Andrew Trickde401d32012-02-04 02:56:48 +000063static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
64 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
Andrew Trickde401d32012-02-04 02:56:48 +000065static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
66 cl::desc("Disable Stack Slot Coloring"));
67static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
68 cl::desc("Disable Machine Dead Code Elimination"));
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +000069static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
70 cl::desc("Disable Early If-conversion"));
Andrew Trickde401d32012-02-04 02:56:48 +000071static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
72 cl::desc("Disable Machine LICM"));
73static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
74 cl::desc("Disable Machine Common Subexpression Elimination"));
Quentin Colombet61b305e2015-05-05 17:38:16 +000075static cl::opt<cl::boolOrDefault> OptimizeRegAlloc(
76 "optimize-regalloc", cl::Hidden,
Andrew Trickd3f8fe82012-02-10 04:10:36 +000077 cl::desc("Enable optimized register allocation compilation path."));
Andrew Trickde401d32012-02-04 02:56:48 +000078static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
79 cl::Hidden,
80 cl::desc("Disable Machine LICM"));
81static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
82 cl::desc("Disable Machine Sinking"));
83static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
84 cl::desc("Disable Loop Strength Reduction Pass"));
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000085static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
86 cl::Hidden, cl::desc("Disable ConstantHoisting"));
Andrew Trickde401d32012-02-04 02:56:48 +000087static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
88 cl::desc("Disable Codegen Prepare"));
89static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
Evan Cheng63618f92012-02-20 23:28:17 +000090 cl::desc("Disable Copy Propagation pass"));
James Molloybc9fed82014-07-23 13:33:00 +000091static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
92 cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
Sanjoy Das69fad072015-06-15 18:44:27 +000093static cl::opt<bool> EnableImplicitNullChecks(
94 "enable-implicit-null-checks",
95 cl::desc("Fold null checks into faulting memory operations"),
96 cl::init(false));
Andrew Trickde401d32012-02-04 02:56:48 +000097static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
98 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
99static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
100 cl::desc("Print LLVM IR input to isel pass"));
101static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
102 cl::desc("Dump garbage collector data"));
103static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
104 cl::desc("Verify generated machine code"),
Owen Anderson21b17882015-02-04 00:02:59 +0000105 cl::init(false),
106 cl::ZeroOrMore);
Jessica Paquette596f4832017-03-06 21:31:18 +0000107static cl::opt<bool> EnableMachineOutliner("enable-machine-outliner",
108 cl::Hidden,
109 cl::desc("Enable machine outliner"));
Matthias Braunc7c06f12017-06-06 00:26:13 +0000110// Enable or disable FastISel. Both options are needed, because
111// FastISel is enabled by default with -fast, and we wish to be
112// able to enable or disable fast-isel independently from -O0.
113static cl::opt<cl::boolOrDefault>
114EnableFastISelOption("fast-isel", cl::Hidden,
115 cl::desc("Enable the \"fast\" instruction selector"));
116
117static cl::opt<cl::boolOrDefault>
118 EnableGlobalISel("global-isel", cl::Hidden,
119 cl::desc("Enable the \"global\" instruction selector"));
Owen Anderson21b17882015-02-04 00:02:59 +0000120
Bob Wilson33e51882012-05-30 00:17:12 +0000121static cl::opt<std::string>
122PrintMachineInstrs("print-machineinstrs", cl::ValueOptional,
123 cl::desc("Print machine instrs"),
124 cl::value_desc("pass-name"), cl::init("option-unspecified"));
Andrew Trickde401d32012-02-04 02:56:48 +0000125
Quentin Colombet1c06a732016-08-31 18:43:04 +0000126static cl::opt<int> EnableGlobalISelAbort(
Quentin Colombet0de43b22016-08-26 22:32:59 +0000127 "global-isel-abort", cl::Hidden,
128 cl::desc("Enable abort calls when \"global\" instruction selection "
Quentin Colombet1c06a732016-08-31 18:43:04 +0000129 "fails to lower/select an instruction: 0 disable the abort, "
130 "1 enable the abort, and "
131 "2 disable the abort but emit a diagnostic on failure"),
132 cl::init(1));
Quentin Colombet0de43b22016-08-26 22:32:59 +0000133
Andrew Trick17080b92013-12-28 21:56:51 +0000134// Temporary option to allow experimenting with MachineScheduler as a post-RA
135// scheduler. Targets can "properly" enable this with
Jonas Paulssone451eef2015-12-10 09:10:07 +0000136// substitutePass(&PostRASchedulerID, &PostMachineSchedulerID).
137// Targets can return true in targetSchedulesPostRAScheduling() and
138// insert a PostRA scheduling pass wherever it wants.
139cl::opt<bool> MISchedPostRA("misched-postra", cl::Hidden,
Andrew Trick17080b92013-12-28 21:56:51 +0000140 cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"));
141
Cameron Zwarich71f0acb2013-02-10 06:42:34 +0000142// Experimental option to run live interval analysis early.
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000143static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
144 cl::desc("Run live interval analysis earlier in the pipeline"));
145
George Burgess IVbfa401e2016-07-06 00:26:41 +0000146// Experimental option to use CFL-AA in codegen
147enum class CFLAAType { None, Steensgaard, Andersen, Both };
148static cl::opt<CFLAAType> UseCFLAA(
149 "use-cfl-aa-in-codegen", cl::init(CFLAAType::None), cl::Hidden,
150 cl::desc("Enable the new, experimental CFL alias analysis in CodeGen"),
151 cl::values(clEnumValN(CFLAAType::None, "none", "Disable CFL-AA"),
152 clEnumValN(CFLAAType::Steensgaard, "steens",
153 "Enable unification-based CFL-AA"),
154 clEnumValN(CFLAAType::Andersen, "anders",
155 "Enable inclusion-based CFL-AA"),
156 clEnumValN(CFLAAType::Both, "both",
Mehdi Amini732afdd2016-10-08 19:41:06 +0000157 "Enable both variants of CFL-AA")));
Hal Finkel445dda52014-09-02 22:12:54 +0000158
Quentin Colombet15f6ffb2017-07-31 18:24:07 +0000159/// Option names for limiting the codegen pipeline.
160/// Those are used in error reporting and we didn't want
161/// to duplicate their names all over the place.
162const char *StartAfterOptName = "start-after";
163const char *StartBeforeOptName = "start-before";
164const char *StopAfterOptName = "stop-after";
165const char *StopBeforeOptName = "stop-before";
166
167static cl::opt<std::string>
168 StartAfterOpt(StringRef(StartAfterOptName),
169 cl::desc("Resume compilation after a specific pass"),
170 cl::value_desc("pass-name"), cl::init(""));
171
172static cl::opt<std::string>
173 StartBeforeOpt(StringRef(StartBeforeOptName),
174 cl::desc("Resume compilation before a specific pass"),
175 cl::value_desc("pass-name"), cl::init(""));
176
177static cl::opt<std::string>
178 StopAfterOpt(StringRef(StopAfterOptName),
179 cl::desc("Stop compilation after a specific pass"),
180 cl::value_desc("pass-name"), cl::init(""));
181
182static cl::opt<std::string>
183 StopBeforeOpt(StringRef(StopBeforeOptName),
184 cl::desc("Stop compilation before a specific pass"),
185 cl::value_desc("pass-name"), cl::init(""));
186
Andrew Tricke9a951c2012-02-15 03:21:51 +0000187/// Allow standard passes to be disabled by command line options. This supports
188/// simple binary flags that either suppress the pass or do nothing.
189/// i.e. -disable-mypass=false has no effect.
190/// These should be converted to boolOrDefault in order to use applyOverride.
Andrew Tricke2203232013-04-10 01:06:56 +0000191static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
192 bool Override) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000193 if (Override)
Andrew Tricke2203232013-04-10 01:06:56 +0000194 return IdentifyingPassPtr();
Bob Wilsonb9b69362012-07-02 19:48:37 +0000195 return PassID;
Andrew Tricke9a951c2012-02-15 03:21:51 +0000196}
197
Andrew Tricke9a951c2012-02-15 03:21:51 +0000198/// Allow standard passes to be disabled by the command line, regardless of who
199/// is adding the pass.
200///
201/// StandardID is the pass identified in the standard pass pipeline and provided
202/// to addPass(). It may be a target-specific ID in the case that the target
203/// directly adds its own pass, but in that case we harmlessly fall through.
204///
205/// TargetID is the pass that the target has configured to override StandardID.
206///
207/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
208/// pass to run. This allows multiple options to control a single pass depending
209/// on where in the pipeline that pass is added.
Andrew Tricke2203232013-04-10 01:06:56 +0000210static IdentifyingPassPtr overridePass(AnalysisID StandardID,
211 IdentifyingPassPtr TargetID) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000212 if (StandardID == &PostRASchedulerID)
Matthias Braune2d2ead2016-12-08 00:16:08 +0000213 return applyDisable(TargetID, DisablePostRASched);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000214
215 if (StandardID == &BranchFolderPassID)
216 return applyDisable(TargetID, DisableBranchFold);
217
218 if (StandardID == &TailDuplicateID)
219 return applyDisable(TargetID, DisableTailDuplicate);
220
221 if (StandardID == &TargetPassConfig::EarlyTailDuplicateID)
222 return applyDisable(TargetID, DisableEarlyTailDup);
223
224 if (StandardID == &MachineBlockPlacementID)
Benjamin Kramer70671b92013-03-29 17:14:24 +0000225 return applyDisable(TargetID, DisableBlockPlacement);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000226
227 if (StandardID == &StackSlotColoringID)
228 return applyDisable(TargetID, DisableSSC);
229
230 if (StandardID == &DeadMachineInstructionElimID)
231 return applyDisable(TargetID, DisableMachineDCE);
232
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000233 if (StandardID == &EarlyIfConverterID)
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +0000234 return applyDisable(TargetID, DisableEarlyIfConversion);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000235
Andrew Tricke9a951c2012-02-15 03:21:51 +0000236 if (StandardID == &MachineLICMID)
237 return applyDisable(TargetID, DisableMachineLICM);
238
239 if (StandardID == &MachineCSEID)
240 return applyDisable(TargetID, DisableMachineCSE);
241
Andrew Tricke9a951c2012-02-15 03:21:51 +0000242 if (StandardID == &TargetPassConfig::PostRAMachineLICMID)
243 return applyDisable(TargetID, DisablePostRAMachineLICM);
244
245 if (StandardID == &MachineSinkingID)
246 return applyDisable(TargetID, DisableMachineSink);
247
248 if (StandardID == &MachineCopyPropagationID)
249 return applyDisable(TargetID, DisableCopyProp);
250
251 return TargetID;
252}
253
Jim Laskey29e635d2006-08-02 12:30:23 +0000254//===---------------------------------------------------------------------===//
Andrew Trickb7551332012-02-04 02:56:45 +0000255/// TargetPassConfig
256//===---------------------------------------------------------------------===//
257
258INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
259 "Target Pass Configuration", false, false)
260char TargetPassConfig::ID = 0;
261
Andrew Tricke9a951c2012-02-15 03:21:51 +0000262// Pseudo Pass IDs.
263char TargetPassConfig::EarlyTailDuplicateID = 0;
264char TargetPassConfig::PostRAMachineLICMID = 0;
265
Justin Bogner468c9982015-10-08 00:36:22 +0000266namespace {
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000267
Justin Bogner468c9982015-10-08 00:36:22 +0000268struct InsertedPass {
269 AnalysisID TargetPassID;
270 IdentifyingPassPtr InsertedPassID;
271 bool VerifyAfter;
272 bool PrintAfter;
273
274 InsertedPass(AnalysisID TargetPassID, IdentifyingPassPtr InsertedPassID,
275 bool VerifyAfter, bool PrintAfter)
276 : TargetPassID(TargetPassID), InsertedPassID(InsertedPassID),
277 VerifyAfter(VerifyAfter), PrintAfter(PrintAfter) {}
278
279 Pass *getInsertedPass() const {
280 assert(InsertedPassID.isValid() && "Illegal Pass ID!");
281 if (InsertedPassID.isInstance())
282 return InsertedPassID.getInstance();
283 Pass *NP = Pass::createPass(InsertedPassID.getID());
284 assert(NP && "Pass ID not registered");
285 return NP;
286 }
287};
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000288
289} // end anonymous namespace
Justin Bogner468c9982015-10-08 00:36:22 +0000290
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000291namespace llvm {
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000292
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000293class PassConfigImpl {
294public:
295 // List of passes explicitly substituted by this target. Normally this is
296 // empty, but it is a convenient way to suppress or replace specific passes
297 // that are part of a standard pass pipeline without overridding the entire
298 // pipeline. This mechanism allows target options to inherit a standard pass's
299 // user interface. For example, a target may disable a standard pass by
Bob Wilsonb9b69362012-07-02 19:48:37 +0000300 // default by substituting a pass ID of zero, and the user may still enable
301 // that standard pass with an explicit command line option.
Andrew Tricke2203232013-04-10 01:06:56 +0000302 DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
Bob Wilson33e51882012-05-30 00:17:12 +0000303
304 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
305 /// is inserted after each instance of the first one.
Justin Bogner468c9982015-10-08 00:36:22 +0000306 SmallVector<InsertedPass, 4> InsertedPasses;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000307};
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000308
309} // end namespace llvm
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000310
Andrew Trickb7551332012-02-04 02:56:45 +0000311// Out of line virtual method.
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000312TargetPassConfig::~TargetPassConfig() {
313 delete Impl;
314}
Andrew Trickb7551332012-02-04 02:56:45 +0000315
Quentin Colombet15f6ffb2017-07-31 18:24:07 +0000316static const PassInfo *getPassInfo(StringRef PassName) {
317 if (PassName.empty())
318 return nullptr;
319
320 const PassRegistry &PR = *PassRegistry::getPassRegistry();
321 const PassInfo *PI = PR.getPassInfo(PassName);
322 if (!PI)
323 report_fatal_error(Twine('\"') + Twine(PassName) +
324 Twine("\" pass is not registered."));
325 return PI;
326}
327
328static AnalysisID getPassIDFromName(StringRef PassName) {
329 const PassInfo *PI = getPassInfo(PassName);
330 return PI ? PI->getTypeInfo() : nullptr;
331}
332
333void TargetPassConfig::setStartStopPasses() {
334 StartBefore = getPassIDFromName(StartBeforeOpt);
335 StartAfter = getPassIDFromName(StartAfterOpt);
336 StopBefore = getPassIDFromName(StopBeforeOpt);
337 StopAfter = getPassIDFromName(StopAfterOpt);
338 if (StartBefore && StartAfter)
339 report_fatal_error(Twine(StartBeforeOptName) + Twine(" and ") +
340 Twine(StartAfterOptName) + Twine(" specified!"));
341 if (StopBefore && StopAfter)
342 report_fatal_error(Twine(StopBeforeOptName) + Twine(" and ") +
343 Twine(StopAfterOptName) + Twine(" specified!"));
344 Started = (StartAfter == nullptr) && (StartBefore == nullptr);
345}
346
Andrew Trick58648e42012-02-08 21:22:48 +0000347// Out of line constructor provides default values for pass options and
348// registers all common codegen passes.
Matthias Braun5e394c32017-05-30 21:36:41 +0000349TargetPassConfig::TargetPassConfig(LLVMTargetMachine &TM, PassManagerBase &pm)
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000350 : ImmutablePass(ID), PM(&pm), TM(&TM) {
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000351 Impl = new PassConfigImpl();
352
Andrew Trickb7551332012-02-04 02:56:45 +0000353 // Register all target independent codegen passes to activate their PassIDs,
354 // including this pass itself.
355 initializeCodeGen(*PassRegistry::getPassRegistry());
Andrew Tricke9a951c2012-02-15 03:21:51 +0000356
Chandler Carruth7b560d42015-09-09 17:55:00 +0000357 // Also register alias analysis passes required by codegen passes.
358 initializeBasicAAWrapperPassPass(*PassRegistry::getPassRegistry());
359 initializeAAResultsWrapperPassPass(*PassRegistry::getPassRegistry());
360
Andrew Tricke9a951c2012-02-15 03:21:51 +0000361 // Substitute Pseudo Pass IDs for real ones.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000362 substitutePass(&EarlyTailDuplicateID, &TailDuplicateID);
363 substitutePass(&PostRAMachineLICMID, &MachineLICMID);
Matthias Braun0663b612016-05-10 04:51:04 +0000364
365 if (StringRef(PrintMachineInstrs.getValue()).equals(""))
Matthias Braun5e394c32017-05-30 21:36:41 +0000366 TM.Options.PrintMachineCode = true;
Matt Arsenault7b0d9472017-04-04 23:44:46 +0000367
Matt Arsenault81da0d42017-08-14 19:54:47 +0000368 if (EnableIPRA.getNumOccurrences())
369 TM.Options.EnableIPRA = EnableIPRA;
370 else {
371 // If not explicitly specified, use target default.
372 TM.Options.EnableIPRA = TM.useIPRA();
373 }
374
Matthias Braun5e394c32017-05-30 21:36:41 +0000375 if (TM.Options.EnableIPRA)
Matt Arsenault7b0d9472017-04-04 23:44:46 +0000376 setRequiresCodeGenSCCOrder();
Quentin Colombet15f6ffb2017-07-31 18:24:07 +0000377
378 setStartStopPasses();
Andrew Trickb7551332012-02-04 02:56:45 +0000379}
380
Matthias Braun31d19d42016-05-10 03:21:59 +0000381CodeGenOpt::Level TargetPassConfig::getOptLevel() const {
382 return TM->getOptLevel();
383}
384
Bob Wilson33e51882012-05-30 00:17:12 +0000385/// Insert InsertedPassID pass after TargetPassID.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000386void TargetPassConfig::insertPass(AnalysisID TargetPassID,
Justin Bogner468c9982015-10-08 00:36:22 +0000387 IdentifyingPassPtr InsertedPassID,
388 bool VerifyAfter, bool PrintAfter) {
Benjamin Kramere7c45bc2013-04-11 11:57:01 +0000389 assert(((!InsertedPassID.isInstance() &&
390 TargetPassID != InsertedPassID.getID()) ||
391 (InsertedPassID.isInstance() &&
392 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
Andrew Tricke2203232013-04-10 01:06:56 +0000393 "Insert a pass after itself!");
Justin Bogner468c9982015-10-08 00:36:22 +0000394 Impl->InsertedPasses.emplace_back(TargetPassID, InsertedPassID, VerifyAfter,
395 PrintAfter);
Bob Wilson33e51882012-05-30 00:17:12 +0000396}
397
Andrew Trickb7551332012-02-04 02:56:45 +0000398/// createPassConfig - Create a pass configuration object to be used by
399/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
400///
401/// Targets may override this to extend TargetPassConfig.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000402TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000403 return new TargetPassConfig(*this, PM);
Andrew Trickb7551332012-02-04 02:56:45 +0000404}
405
406TargetPassConfig::TargetPassConfig()
Eugene Zelenko76bf48d2017-06-26 22:44:03 +0000407 : ImmutablePass(ID) {
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000408 report_fatal_error("Trying to construct TargetPassConfig without a target "
409 "machine. Scheduling a CodeGen pass without a target "
410 "triple set?");
Andrew Trickb7551332012-02-04 02:56:45 +0000411}
412
Quentin Colombet15f6ffb2017-07-31 18:24:07 +0000413bool TargetPassConfig::hasLimitedCodeGenPipeline() const {
414 return StartBefore || StartAfter || StopBefore || StopAfter;
415}
416
417std::string
418TargetPassConfig::getLimitedCodeGenPipelineReason(const char *Separator) const {
419 if (!hasLimitedCodeGenPipeline())
420 return std::string();
421 std::string Res;
422 static cl::opt<std::string> *PassNames[] = {&StartAfterOpt, &StartBeforeOpt,
423 &StopAfterOpt, &StopBeforeOpt};
424 static const char *OptNames[] = {StartAfterOptName, StartBeforeOptName,
425 StopAfterOptName, StopBeforeOptName};
426 bool IsFirst = true;
427 for (int Idx = 0; Idx < 4; ++Idx)
428 if (!PassNames[Idx]->empty()) {
429 if (!IsFirst)
430 Res += Separator;
431 IsFirst = false;
432 Res += OptNames[Idx];
433 }
434 return Res;
435}
436
Andrew Trickdd37d522012-02-08 21:22:39 +0000437// Helper to verify the analysis is really immutable.
438void TargetPassConfig::setOpt(bool &Opt, bool Val) {
439 assert(!Initialized && "PassConfig is immutable");
440 Opt = Val;
441}
442
Bob Wilsonb9b69362012-07-02 19:48:37 +0000443void TargetPassConfig::substitutePass(AnalysisID StandardID,
Andrew Tricke2203232013-04-10 01:06:56 +0000444 IdentifyingPassPtr TargetID) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000445 Impl->TargetPasses[StandardID] = TargetID;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000446}
Andrew Trickee874db2012-02-11 07:11:32 +0000447
Andrew Tricke2203232013-04-10 01:06:56 +0000448IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
449 DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000450 I = Impl->TargetPasses.find(ID);
451 if (I == Impl->TargetPasses.end())
452 return ID;
453 return I->second;
454}
455
Derek Schuff1aaf87e2016-05-17 08:49:59 +0000456bool TargetPassConfig::isPassSubstitutedOrOverridden(AnalysisID ID) const {
457 IdentifyingPassPtr TargetID = getPassSubstitution(ID);
458 IdentifyingPassPtr FinalPtr = overridePass(ID, TargetID);
459 return !FinalPtr.isValid() || FinalPtr.isInstance() ||
460 FinalPtr.getID() != ID;
461}
462
Bob Wilsoncac3b902012-07-02 19:48:45 +0000463/// Add a pass to the PassManager if that pass is supposed to be run. If the
464/// Started/Stopped flags indicate either that the compilation should start at
465/// a later pass or that it should stop after an earlier pass, then do not add
466/// the pass. Finally, compare the current pass against the StartAfter
467/// and StopAfter options and change the Started/Stopped flags accordingly.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000468void TargetPassConfig::addPass(Pass *P, bool verifyAfter, bool printAfter) {
Bob Wilsona3f9fa72012-07-02 19:48:39 +0000469 assert(!Initialized && "PassConfig is immutable");
470
Chandler Carruth34263a02012-07-02 22:56:41 +0000471 // Cache the Pass ID here in case the pass manager finds this pass is
472 // redundant with ones already scheduled / available, and deletes it.
473 // Fundamentally, once we add the pass to the manager, we no longer own it
474 // and shouldn't reference it.
475 AnalysisID PassID = P->getPassID();
476
Alex Lorenze2d75232015-07-06 17:44:26 +0000477 if (StartBefore == PassID)
478 Started = true;
Matthias Braun729c9892016-09-23 21:46:02 +0000479 if (StopBefore == PassID)
480 Stopped = true;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000481 if (Started && !Stopped) {
482 std::string Banner;
483 // Construct banner message before PM->add() as that may delete the pass.
484 if (AddingMachinePasses && (printAfter || verifyAfter))
485 Banner = std::string("After ") + std::string(P->getPassName());
Bob Wilsoncac3b902012-07-02 19:48:45 +0000486 PM->add(P);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000487 if (AddingMachinePasses) {
488 if (printAfter)
489 addPrintPass(Banner);
490 if (verifyAfter)
491 addVerifyPass(Banner);
492 }
Akira Hatanakac100c562015-06-05 21:58:14 +0000493
494 // Add the passes after the pass P if there is any.
Justin Bogner468c9982015-10-08 00:36:22 +0000495 for (auto IP : Impl->InsertedPasses) {
496 if (IP.TargetPassID == PassID)
497 addPass(IP.getInsertedPass(), IP.VerifyAfter, IP.PrintAfter);
Akira Hatanakac100c562015-06-05 21:58:14 +0000498 }
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000499 } else {
Benjamin Kramer483b9fb2013-08-05 11:11:11 +0000500 delete P;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000501 }
Chandler Carruth34263a02012-07-02 22:56:41 +0000502 if (StopAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000503 Stopped = true;
Chandler Carruth34263a02012-07-02 22:56:41 +0000504 if (StartAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000505 Started = true;
506 if (Stopped && !Started)
507 report_fatal_error("Cannot stop compilation after pass that is not run");
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000508}
509
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000510/// Add a CodeGen pass at this point in the pipeline after checking for target
511/// and command line overrides.
Andrew Tricke2203232013-04-10 01:06:56 +0000512///
513/// addPass cannot return a pointer to the pass instance because is internal the
514/// PassManager and the instance we create here may already be freed.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000515AnalysisID TargetPassConfig::addPass(AnalysisID PassID, bool verifyAfter,
516 bool printAfter) {
Andrew Tricke2203232013-04-10 01:06:56 +0000517 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
518 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
519 if (!FinalPtr.isValid())
Craig Topperc0196b12014-04-14 00:51:57 +0000520 return nullptr;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000521
Andrew Tricke2203232013-04-10 01:06:56 +0000522 Pass *P;
523 if (FinalPtr.isInstance())
524 P = FinalPtr.getInstance();
525 else {
526 P = Pass::createPass(FinalPtr.getID());
527 if (!P)
528 llvm_unreachable("Pass ID not registered");
529 }
530 AnalysisID FinalID = P->getPassID();
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000531 addPass(P, verifyAfter, printAfter); // Ends the lifetime of P.
Andrew Tricke2203232013-04-10 01:06:56 +0000532
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000533 return FinalID;
Andrew Trickf8ea1082012-02-04 02:56:59 +0000534}
Andrew Trickde401d32012-02-04 02:56:48 +0000535
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000536void TargetPassConfig::printAndVerify(const std::string &Banner) {
537 addPrintPass(Banner);
538 addVerifyPass(Banner);
539}
Matthias Brauna7c82a92014-12-11 19:42:05 +0000540
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000541void TargetPassConfig::addPrintPass(const std::string &Banner) {
542 if (TM->shouldPrintMachineCode())
543 PM->add(createMachineFunctionPrinterPass(dbgs(), Banner));
544}
545
546void TargetPassConfig::addVerifyPass(const std::string &Banner) {
Matthias Braund6a36ae2017-05-31 18:41:23 +0000547 bool Verify = VerifyMachineCode;
548#ifdef EXPENSIVE_CHECKS
549 if (VerifyMachineCode == cl::BOU_UNSET)
550 Verify = TM->isMachineVerifierClean();
551#endif
552 if (Verify)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000553 PM->add(createMachineVerifierPass(Banner));
Andrew Trickde401d32012-02-04 02:56:48 +0000554}
555
Andrew Trickf8ea1082012-02-04 02:56:59 +0000556/// Add common target configurable passes that perform LLVM IR to IR transforms
557/// following machine independent optimization.
558void TargetPassConfig::addIRPasses() {
George Burgess IVbfa401e2016-07-06 00:26:41 +0000559 switch (UseCFLAA) {
560 case CFLAAType::Steensgaard:
561 addPass(createCFLSteensAAWrapperPass());
562 break;
563 case CFLAAType::Andersen:
564 addPass(createCFLAndersAAWrapperPass());
565 break;
566 case CFLAAType::Both:
567 addPass(createCFLAndersAAWrapperPass());
568 addPass(createCFLSteensAAWrapperPass());
569 break;
570 default:
571 break;
572 }
573
Andrew Trickde401d32012-02-04 02:56:48 +0000574 // Basic AliasAnalysis support.
575 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
576 // BasicAliasAnalysis wins if they disagree. This is intended to help
577 // support "obvious" type-punning idioms.
Chandler Carruth7b560d42015-09-09 17:55:00 +0000578 addPass(createTypeBasedAAWrapperPass());
579 addPass(createScopedNoAliasAAWrapperPass());
580 addPass(createBasicAAWrapperPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000581
582 // Before running any passes, run the verifier to determine if the input
583 // coming from the front-end and/or optimizer is valid.
Duncan P. N. Exon Smithab58a562015-03-19 22:24:17 +0000584 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000585 addPass(createVerifierPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000586
587 // Run loop strength reduction before anything else.
588 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
Chandler Carruth26c59fa2013-01-07 14:41:08 +0000589 addPass(createLoopStrengthReducePass());
Andrew Trickde401d32012-02-04 02:56:48 +0000590 if (PrintLSR)
Chandler Carruth9d805132014-01-12 11:30:46 +0000591 addPass(createPrintFunctionPass(dbgs(), "\n\n*** Code after LSR ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000592 }
593
Philip Reames23cf2e22015-01-28 19:28:03 +0000594 // Run GC lowering passes for builtin collectors
595 // TODO: add a pass insertion point here
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000596 addPass(createGCLoweringPass());
Philip Reames23cf2e22015-01-28 19:28:03 +0000597 addPass(createShadowStackGCLoweringPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000598
599 // Make sure that no unreachable blocks are instruction selected.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000600 addPass(createUnreachableBlockEliminationPass());
Juergen Ributzkaf26beda2014-01-25 02:02:55 +0000601
602 // Prepare expensive constants for SelectionDAG.
603 if (getOptLevel() != CodeGenOpt::None && !DisableConstantHoisting)
604 addPass(createConstantHoistingPass());
James Molloybc9fed82014-07-23 13:33:00 +0000605
606 if (getOptLevel() != CodeGenOpt::None && !DisablePartialLibcallInlining)
607 addPass(createPartiallyInlineLibCallsPass());
Hal Finkel40d7f5c2016-09-01 09:42:39 +0000608
609 // Insert calls to mcount-like functions.
610 addPass(createCountingFunctionInserterPass());
Amara Emerson836b0f42017-05-10 09:42:49 +0000611
Ayman Musac5490e52017-05-15 11:30:54 +0000612 // Add scalarization of target's unsupported masked memory intrinsics pass.
613 // the unsupported intrinsic will be replaced with a chain of basic blocks,
614 // that stores/loads element one-by-one if the appropriate mask bit is set.
615 addPass(createScalarizeMaskedMemIntrinPass());
616
Amara Emerson836b0f42017-05-10 09:42:49 +0000617 // Expand reduction intrinsics into shuffle sequences if the target wants to.
618 addPass(createExpandReductionsPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000619}
620
621/// Turn exception handling constructs into something the code generators can
622/// handle.
623void TargetPassConfig::addPassesToHandleExceptions() {
Alex Bradbury3447ca32016-08-18 13:08:58 +0000624 const MCAsmInfo *MCAI = TM->getMCAsmInfo();
625 assert(MCAI && "No MCAsmInfo");
626 switch (MCAI->getExceptionHandlingType()) {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000627 case ExceptionHandling::SjLj:
628 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
629 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
630 // catch info can get misplaced when a selector ends up more than one block
631 // removed from the parent invoke(s). This could happen when a landing
632 // pad is shared by multiple invokes and is also a target of a normal
633 // edge from elsewhere.
Mehdi Aminif50daed2015-07-08 01:00:31 +0000634 addPass(createSjLjEHPreparePass());
Justin Bognerb03fd122016-08-17 05:10:15 +0000635 LLVM_FALLTHROUGH;
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000636 case ExceptionHandling::DwarfCFI:
637 case ExceptionHandling::ARM:
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000638 addPass(createDwarfEHPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000639 break;
Reid Kleckner1185fce2015-01-29 00:41:44 +0000640 case ExceptionHandling::WinEH:
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000641 // We support using both GCC-style and MSVC-style exceptions on Windows, so
642 // add both preparation passes. Each pass will only actually run if it
643 // recognizes the personality function.
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000644 addPass(createWinEHPass());
645 addPass(createDwarfEHPass());
Reid Kleckner1185fce2015-01-29 00:41:44 +0000646 break;
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000647 case ExceptionHandling::None:
Mark Seabornb6118c52014-03-20 19:54:47 +0000648 addPass(createLowerInvokePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000649
650 // The lower invoke pass may create unreachable code. Remove it.
651 addPass(createUnreachableBlockEliminationPass());
652 break;
653 }
Andrew Trickf8ea1082012-02-04 02:56:59 +0000654}
Andrew Trickde401d32012-02-04 02:56:48 +0000655
Bill Wendlingc786b312012-11-30 22:08:55 +0000656/// Add pass to prepare the LLVM IR for code generation. This should be done
657/// before exception handling preparation passes.
658void TargetPassConfig::addCodeGenPrepare() {
659 if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000660 addPass(createCodeGenPreparePass());
Saleem Abdulrasoold2c5d7f2014-11-08 00:00:50 +0000661 addPass(createRewriteSymbolsPass());
Bill Wendlingc786b312012-11-30 22:08:55 +0000662}
663
Andrew Trickf8ea1082012-02-04 02:56:59 +0000664/// Add common passes that perform LLVM IR to IR transforms in preparation for
665/// instruction selection.
666void TargetPassConfig::addISelPrepare() {
Andrew Trickde401d32012-02-04 02:56:48 +0000667 addPreISel();
668
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000669 // Force codegen to run according to the callgraph.
Matt Arsenault7b0d9472017-04-04 23:44:46 +0000670 if (requiresCodeGenSCCOrder())
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000671 addPass(new DummyCGSCCPass);
672
Peter Collingbourne82437bf2015-06-15 21:07:11 +0000673 // Add both the safe stack and the stack protection passes: each of them will
674 // only protect functions that have corresponding attributes.
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000675 addPass(createSafeStackPass());
676 addPass(createStackProtectorPass());
Josh Magee22b8ba22013-12-19 03:17:11 +0000677
Andrew Trickde401d32012-02-04 02:56:48 +0000678 if (PrintISelInput)
Chandler Carruth9d805132014-01-12 11:30:46 +0000679 addPass(createPrintFunctionPass(
680 dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000681
682 // All passes which modify the LLVM IR are now complete; run the verifier
683 // to ensure that the IR is valid.
684 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000685 addPass(createVerifierPass());
Andrew Trickf8ea1082012-02-04 02:56:59 +0000686}
Andrew Trickde401d32012-02-04 02:56:48 +0000687
Matthias Braunc7c06f12017-06-06 00:26:13 +0000688bool TargetPassConfig::addCoreISelPasses() {
689 // Enable FastISel with -fast, but allow that to be overridden.
690 TM->setO0WantsFastISel(EnableFastISelOption != cl::BOU_FALSE);
691 if (EnableFastISelOption == cl::BOU_TRUE ||
692 (TM->getOptLevel() == CodeGenOpt::None && TM->getO0WantsFastISel()))
693 TM->setFastISel(true);
694
695 // Ask the target for an isel.
696 // Enable GlobalISel if the target wants to, but allow that to be overriden.
697 if (EnableGlobalISel == cl::BOU_TRUE ||
698 (EnableGlobalISel == cl::BOU_UNSET && isGlobalISelEnabled())) {
699 if (addIRTranslator())
700 return true;
701
702 addPreLegalizeMachineIR();
703
704 if (addLegalizeMachineIR())
705 return true;
706
707 // Before running the register bank selector, ask the target if it
708 // wants to run some passes.
709 addPreRegBankSelect();
710
711 if (addRegBankSelect())
712 return true;
713
714 addPreGlobalInstructionSelect();
715
716 if (addGlobalInstructionSelect())
717 return true;
718
719 // Pass to reset the MachineFunction if the ISel failed.
720 addPass(createResetMachineFunctionPass(
721 reportDiagnosticWhenGlobalISelFallback(), isGlobalISelAbortEnabled()));
722
723 // Provide a fallback path when we do not want to abort on
724 // not-yet-supported input.
725 if (!isGlobalISelAbortEnabled() && addInstSelector())
726 return true;
727
728 } else if (addInstSelector())
729 return true;
730
731 return false;
732}
733
734bool TargetPassConfig::addISelPasses() {
735 if (TM->Options.EmulatedTLS)
736 addPass(createLowerEmuTLSPass());
737
738 addPass(createPreISelIntrinsicLoweringPass());
739 addPass(createTargetTransformInfoWrapperPass(TM->getTargetIRAnalysis()));
740 addIRPasses();
741 addCodeGenPrepare();
742 addPassesToHandleExceptions();
743 addISelPrepare();
744
745 return addCoreISelPasses();
746}
747
Jonas Paulsson0f867802017-05-17 07:36:03 +0000748/// -regalloc=... command line option.
749static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
750static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
751 RegisterPassParser<RegisterRegAlloc> >
752RegAlloc("regalloc",
753 cl::init(&useDefaultRegisterAllocator),
754 cl::desc("Register allocator to use"));
755
Andrew Trickf5426752012-02-09 00:40:55 +0000756/// Add the complete set of target-independent postISel code generator passes.
757///
758/// This can be read as the standard order of major LLVM CodeGen stages. Stages
759/// with nontrivial configuration or multiple passes are broken out below in
760/// add%Stage routines.
761///
762/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
763/// addPre/Post methods with empty header implementations allow injecting
764/// target-specific fixups just before or after major stages. Additionally,
765/// targets have the flexibility to change pass order within a stage by
766/// overriding default implementation of add%Stage routines below. Each
767/// technique has maintainability tradeoffs because alternate pass orders are
768/// not well supported. addPre/Post works better if the target pass is easily
769/// tied to a common pass. But if it has subtle dependencies on multiple passes,
Andrew Trick09fc1bb2012-02-10 07:08:25 +0000770/// the target should override the stage instead.
Andrew Trickf5426752012-02-09 00:40:55 +0000771///
772/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
773/// before/after any target-independent pass. But it's currently overkill.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000774void TargetPassConfig::addMachinePasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000775 AddingMachinePasses = true;
776
Bob Wilson33e51882012-05-30 00:17:12 +0000777 // Insert a machine instr printer pass after the specified pass.
Matthias Braun0663b612016-05-10 04:51:04 +0000778 if (!StringRef(PrintMachineInstrs.getValue()).equals("") &&
779 !StringRef(PrintMachineInstrs.getValue()).equals("option-unspecified")) {
Bob Wilson33e51882012-05-30 00:17:12 +0000780 const PassRegistry *PR = PassRegistry::getPassRegistry();
781 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
Akira Hatanaka7ba78302014-12-13 04:52:04 +0000782 const PassInfo *IPI = PR->getPassInfo(StringRef("machineinstr-printer"));
Bob Wilson33e51882012-05-30 00:17:12 +0000783 assert (TPI && IPI && "Pass ID not registered!");
Roman Divackyad06cee2012-09-05 22:26:57 +0000784 const char *TID = (const char *)(TPI->getTypeInfo());
785 const char *IID = (const char *)(IPI->getTypeInfo());
Bob Wilsonb9b69362012-07-02 19:48:37 +0000786 insertPass(TID, IID);
Bob Wilson33e51882012-05-30 00:17:12 +0000787 }
788
Jakob Stoklund Olesen29506f52012-07-04 19:28:27 +0000789 // Print the instruction selected machine code...
790 printAndVerify("After Instruction Selection");
791
Andrew Trickde401d32012-02-04 02:56:48 +0000792 // Expand pseudo-instructions emitted by ISel.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000793 addPass(&ExpandISelPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000794
Andrew Trickf5426752012-02-09 00:40:55 +0000795 // Add passes that optimize machine instructions in SSA form.
Andrew Trickde401d32012-02-04 02:56:48 +0000796 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trickf5426752012-02-09 00:40:55 +0000797 addMachineSSAOptimization();
Craig Topper36f29122012-11-19 00:11:50 +0000798 } else {
Andrew Trickf5426752012-02-09 00:40:55 +0000799 // If the target requests it, assign local variables to stack slots relative
800 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000801 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickde401d32012-02-04 02:56:48 +0000802 }
803
Matt Arsenaultf9273c82017-08-14 19:54:45 +0000804 if (TM->Options.EnableIPRA)
805 addPass(createRegUsageInfoPropPass());
806
Andrew Trickde401d32012-02-04 02:56:48 +0000807 // Run pre-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000808 addPreRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000809
Andrew Trickf5426752012-02-09 00:40:55 +0000810 // Run register allocation and passes that are tightly coupled with it,
811 // including phi elimination and scheduling.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000812 if (getOptimizeRegAlloc())
813 addOptimizedRegAlloc(createRegAllocPass(true));
Jonas Paulsson0f867802017-05-17 07:36:03 +0000814 else {
815 if (RegAlloc != &useDefaultRegisterAllocator &&
816 RegAlloc != &createFastRegisterAllocator)
817 report_fatal_error("Must use fast (default) register allocator for unoptimized regalloc.");
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000818 addFastRegAlloc(createRegAllocPass(false));
Jonas Paulsson0f867802017-05-17 07:36:03 +0000819 }
Andrew Trickde401d32012-02-04 02:56:48 +0000820
821 // Run post-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000822 addPostRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000823
824 // Insert prolog/epilog code. Eliminate abstract frame index references...
Junmo Park3347e782016-01-18 06:42:51 +0000825 if (getOptLevel() != CodeGenOpt::None)
Kit Bartonae78d532015-08-14 16:54:32 +0000826 addPass(&ShrinkWrapID);
Kit Bartond3cc1672015-08-31 18:26:45 +0000827
Derek Schuff1aaf87e2016-05-17 08:49:59 +0000828 // Prolog/Epilog inserter needs a TargetMachine to instantiate. But only
829 // do so if it hasn't been disabled, substituted, or overridden.
830 if (!isPassSubstitutedOrOverridden(&PrologEpilogCodeInserterID))
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000831 addPass(createPrologEpilogInserterPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000832
Andrew Trickf5426752012-02-09 00:40:55 +0000833 /// Add passes that optimize machine instructions after register allocation.
834 if (getOptLevel() != CodeGenOpt::None)
835 addMachineLateOptimization();
Andrew Trickde401d32012-02-04 02:56:48 +0000836
837 // Expand pseudo instructions before second scheduling pass.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000838 addPass(&ExpandPostRAPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000839
840 // Run pre-sched2 passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000841 addPreSched2();
Andrew Trickde401d32012-02-04 02:56:48 +0000842
Sanjoy Das69fad072015-06-15 18:44:27 +0000843 if (EnableImplicitNullChecks)
844 addPass(&ImplicitNullChecksID);
845
Andrew Trickde401d32012-02-04 02:56:48 +0000846 // Second pass scheduler.
Jonas Paulssone451eef2015-12-10 09:10:07 +0000847 // Let Target optionally insert this pass by itself at some other
848 // point.
849 if (getOptLevel() != CodeGenOpt::None &&
850 !TM->targetSchedulesPostRAScheduling()) {
Andrew Trick17080b92013-12-28 21:56:51 +0000851 if (MISchedPostRA)
852 addPass(&PostMachineSchedulerID);
853 else
854 addPass(&PostRASchedulerID);
Andrew Trickde401d32012-02-04 02:56:48 +0000855 }
856
Andrew Trickf5426752012-02-09 00:40:55 +0000857 // GC
Evan Cheng59421ae2012-12-21 02:57:04 +0000858 if (addGCPasses()) {
859 if (PrintGCInfo)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000860 addPass(createGCInfoPrinter(dbgs()), false, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000861 }
Andrew Trickde401d32012-02-04 02:56:48 +0000862
Andrew Trickf5426752012-02-09 00:40:55 +0000863 // Basic block placement.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000864 if (getOptLevel() != CodeGenOpt::None)
Andrew Trickf5426752012-02-09 00:40:55 +0000865 addBlockPlacement();
Andrew Trickde401d32012-02-04 02:56:48 +0000866
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000867 addPreEmitPass();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000868
Mehdi Aminicfed2562016-07-13 23:39:46 +0000869 if (TM->Options.EnableIPRA)
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000870 // Collect register usage information and produce a register mask of
871 // clobbered registers, to be used to optimize call sites.
872 addPass(createRegUsageInfoCollector());
873
David Majnemer97890232015-09-17 20:45:18 +0000874 addPass(&FuncletLayoutID, false);
875
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000876 addPass(&StackMapLivenessID, false);
Vikram TV859ad292015-12-16 11:09:48 +0000877 addPass(&LiveDebugValuesID, false);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000878
Nirav Davea7c041d2017-01-31 17:00:27 +0000879 // Insert before XRay Instrumentation.
880 addPass(&FEntryInserterID, false);
881
Dean Michael Berris52735fc2016-07-14 04:06:33 +0000882 addPass(&XRayInstrumentationID, false);
Sanjoy Dasc0441c22016-04-19 05:24:47 +0000883 addPass(&PatchableFunctionID, false);
884
Jessica Paquette596f4832017-03-06 21:31:18 +0000885 if (EnableMachineOutliner)
886 PM->add(createMachineOutlinerPass());
887
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000888 AddingMachinePasses = false;
Andrew Trickde401d32012-02-04 02:56:48 +0000889}
890
Andrew Trickf5426752012-02-09 00:40:55 +0000891/// Add passes that optimize machine instructions in SSA form.
892void TargetPassConfig::addMachineSSAOptimization() {
893 // Pre-ra tail duplication.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000894 addPass(&EarlyTailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000895
896 // Optimize PHIs before DCE: removing dead PHI cycles may make more
897 // instructions dead.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000898 addPass(&OptimizePHIsID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000899
Nadav Rotem7c277da2012-09-06 09:17:37 +0000900 // This pass merges large allocas. StackSlotColoring is a different pass
901 // which merges spill slots.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000902 addPass(&StackColoringID, false);
Nadav Rotem7c277da2012-09-06 09:17:37 +0000903
Andrew Trickf5426752012-02-09 00:40:55 +0000904 // If the target requests it, assign local variables to stack slots relative
905 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000906 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000907
908 // With optimization, dead code should already be eliminated. However
909 // there is one known exception: lowered code for arguments that are only
910 // used by tail calls, where the tail calls reuse the incoming stack
911 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
Bob Wilsonb9b69362012-07-02 19:48:37 +0000912 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000913
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000914 // Allow targets to insert passes that improve instruction level parallelism,
915 // like if-conversion. Such passes will typically need dominator trees and
916 // loop info, just like LICM and CSE below.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000917 addILPOpts();
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000918
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000919 addPass(&MachineLICMID, false);
920 addPass(&MachineCSEID, false);
Nemanja Ivanovicb223cfa2017-03-01 20:29:34 +0000921
922 // Coalesce basic blocks with the same branch condition
923 addPass(&BranchCoalescingID);
924
Bob Wilsonb9b69362012-07-02 19:48:37 +0000925 addPass(&MachineSinkingID);
Andrew Trickf5426752012-02-09 00:40:55 +0000926
Matt Arsenault07a72ba2015-10-12 17:43:56 +0000927 addPass(&PeepholeOptimizerID);
Quentin Colombet03e43f82014-08-20 17:41:48 +0000928 // Clean-up the dead code that may have been generated by peephole
929 // rewriting.
930 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000931}
932
Andrew Trickb7551332012-02-04 02:56:45 +0000933//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000934/// Register Allocation Pass Configuration
Jim Laskey29e635d2006-08-02 12:30:23 +0000935//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000936
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000937bool TargetPassConfig::getOptimizeRegAlloc() const {
938 switch (OptimizeRegAlloc) {
939 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
940 case cl::BOU_TRUE: return true;
941 case cl::BOU_FALSE: return false;
942 }
943 llvm_unreachable("Invalid optimize-regalloc state");
944}
945
Andrew Trickf5426752012-02-09 00:40:55 +0000946/// RegisterRegAlloc's global Registry tracks allocator registration.
Jim Laskey29e635d2006-08-02 12:30:23 +0000947MachinePassRegistry RegisterRegAlloc::Registry;
948
Andrew Trickf5426752012-02-09 00:40:55 +0000949/// A dummy default pass factory indicates whether the register allocator is
950/// overridden on the command line.
Kamil Rytarowski5d2bd8d2017-02-05 21:13:06 +0000951static llvm::once_flag InitializeDefaultRegisterAllocatorFlag;
Jonas Paulsson0f867802017-05-17 07:36:03 +0000952
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000953static RegisterRegAlloc
954defaultRegAlloc("default",
955 "pick register allocator based on -O option",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000956 useDefaultRegisterAllocator);
Jim Laskey29e635d2006-08-02 12:30:23 +0000957
David Majnemerd9d02d82016-07-08 16:39:00 +0000958static void initializeDefaultRegisterAllocatorOnce() {
959 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
960
961 if (!Ctor) {
962 Ctor = RegAlloc;
963 RegisterRegAlloc::setDefault(RegAlloc);
964 }
965}
966
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000967/// Instantiate the default register allocator pass for this target for either
968/// the optimized or unoptimized allocation path. This will be added to the pass
969/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
970/// in the optimized case.
971///
972/// A target that uses the standard regalloc pass order for fast or optimized
973/// allocation may still override this for per-target regalloc
974/// selection. But -regalloc=... always takes precedence.
975FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
976 if (Optimized)
977 return createGreedyRegisterAllocator();
978 else
979 return createFastRegisterAllocator();
980}
981
982/// Find and instantiate the register allocation pass requested by this target
983/// at the current optimization level. Different register allocators are
984/// defined as separate passes because they may require different analysis.
985///
986/// This helper ensures that the regalloc= option is always available,
987/// even for targets that override the default allocator.
988///
989/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
990/// this can be folded into addPass.
991FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000992 // Initialize the global default.
David Majnemerd9d02d82016-07-08 16:39:00 +0000993 llvm::call_once(InitializeDefaultRegisterAllocatorFlag,
994 initializeDefaultRegisterAllocatorOnce);
995
996 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000997 if (Ctor != useDefaultRegisterAllocator)
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000998 return Ctor();
999
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001000 // With no -regalloc= override, ask the target for a regalloc pass.
1001 return createTargetRegisterAllocator(Optimized);
1002}
1003
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +00001004/// Return true if the default global register allocator is in use and
1005/// has not be overriden on the command line with '-regalloc=...'
1006bool TargetPassConfig::usingDefaultRegAlloc() const {
Arnaud A. de Grandmaison5c7fe7e92014-10-21 21:50:49 +00001007 return RegAlloc.getNumOccurrences() == 0;
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +00001008}
1009
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001010/// Add the minimum set of target-independent passes that are required for
1011/// register allocation. No coalescing or scheduling.
1012void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001013 addPass(&PHIEliminationID, false);
1014 addPass(&TwoAddressInstructionPassID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001015
Dan Gohmane32c5742015-09-08 20:36:33 +00001016 if (RegAllocPass)
1017 addPass(RegAllocPass);
Jim Laskeyd1a714e2006-07-27 20:05:00 +00001018}
Andrew Trickf5426752012-02-09 00:40:55 +00001019
1020/// Add standard target-independent passes that are tightly coupled with
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001021/// optimized register allocation, including coalescing, machine instruction
1022/// scheduling, and register allocation itself.
1023void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braunfbe85ae2016-04-28 03:07:16 +00001024 addPass(&DetectDeadLanesID, false);
1025
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001026 addPass(&ProcessImplicitDefsID, false);
Jakob Stoklund Oleseneb495662012-06-25 18:12:18 +00001027
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001028 // LiveVariables currently requires pure SSA form.
1029 //
1030 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
1031 // LiveVariables can be removed completely, and LiveIntervals can be directly
1032 // computed. (We still either need to regenerate kill flags after regalloc, or
1033 // preferably fix the scavenger to not depend on them).
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001034 addPass(&LiveVariablesID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001035
Rafael Espindola9770bde2013-10-14 16:39:04 +00001036 // Edge splitting is smarter with machine loop info.
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001037 addPass(&MachineLoopInfoID, false);
1038 addPass(&PHIEliminationID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +00001039
1040 // Eventually, we want to run LiveIntervals before PHI elimination.
1041 if (EarlyLiveIntervals)
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001042 addPass(&LiveIntervalsID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +00001043
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001044 addPass(&TwoAddressInstructionPassID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +00001045 addPass(&RegisterCoalescerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001046
Matthias Braunf9acaca2016-05-31 22:38:06 +00001047 // The machine scheduler may accidentally create disconnected components
1048 // when moving subregister definitions around, avoid this by splitting them to
1049 // separate vregs before. Splitting can also improve reg. allocation quality.
1050 addPass(&RenameIndependentSubregsID);
1051
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001052 // PreRA instruction scheduling.
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001053 addPass(&MachineSchedulerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +00001054
Dan Gohmane32c5742015-09-08 20:36:33 +00001055 if (RegAllocPass) {
1056 // Add the selected register allocation pass.
1057 addPass(RegAllocPass);
Jakob Stoklund Olesen59a0d322012-06-26 17:09:29 +00001058
Dan Gohmane32c5742015-09-08 20:36:33 +00001059 // Allow targets to change the register assignments before rewriting.
1060 addPreRewrite();
Andrew Trickf5426752012-02-09 00:40:55 +00001061
Dan Gohmane32c5742015-09-08 20:36:33 +00001062 // Finally rewrite virtual registers.
1063 addPass(&VirtRegRewriterID);
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +00001064
Dan Gohmane32c5742015-09-08 20:36:33 +00001065 // Perform stack slot coloring and post-ra machine LICM.
1066 //
1067 // FIXME: Re-enable coloring with register when it's capable of adding
1068 // kill markers.
1069 addPass(&StackSlotColoringID);
Andrew Trick899f46c2012-02-15 07:57:03 +00001070
Dan Gohmane32c5742015-09-08 20:36:33 +00001071 // Run post-ra machine LICM to hoist reloads / remats.
1072 //
1073 // FIXME: can this move into MachineLateOptimization?
1074 addPass(&PostRAMachineLICMID);
1075 }
Andrew Trickf5426752012-02-09 00:40:55 +00001076}
1077
1078//===---------------------------------------------------------------------===//
1079/// Post RegAlloc Pass Configuration
1080//===---------------------------------------------------------------------===//
1081
1082/// Add passes that optimize machine instructions after register allocation.
1083void TargetPassConfig::addMachineLateOptimization() {
1084 // Branch folding must be run after regalloc and prolog/epilog insertion.
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001085 addPass(&BranchFolderPassID);
Andrew Trickf5426752012-02-09 00:40:55 +00001086
1087 // Tail duplication.
Vincent Lejeune92b0a642013-12-07 01:49:19 +00001088 // Note that duplicating tail just increases code size and degrades
1089 // performance for targets that require Structured Control Flow.
1090 // In addition it can also make CFG irreducible. Thus we disable it.
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001091 if (!TM->requiresStructuredCFG())
1092 addPass(&TailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +00001093
1094 // Copy propagation.
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001095 addPass(&MachineCopyPropagationID);
Andrew Trickf5426752012-02-09 00:40:55 +00001096}
1097
Evan Cheng59421ae2012-12-21 02:57:04 +00001098/// Add standard GC passes.
1099bool TargetPassConfig::addGCPasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +00001100 addPass(&GCMachineCodeAnalysisID, false);
Evan Cheng59421ae2012-12-21 02:57:04 +00001101 return true;
1102}
1103
Andrew Trickf5426752012-02-09 00:40:55 +00001104/// Add standard basic block placement passes.
1105void TargetPassConfig::addBlockPlacement() {
Matt Arsenault80232332016-06-09 23:31:55 +00001106 if (addPass(&MachineBlockPlacementID)) {
Andrew Tricke9a951c2012-02-15 03:21:51 +00001107 // Run a separate pass to collect block placement statistics.
1108 if (EnableBlockPlacementStats)
Bob Wilsonb9b69362012-07-02 19:48:37 +00001109 addPass(&MachineBlockPlacementStatsID);
Andrew Trickf5426752012-02-09 00:40:55 +00001110 }
1111}
Quentin Colombet0de43b22016-08-26 22:32:59 +00001112
1113//===---------------------------------------------------------------------===//
1114/// GlobalISel Configuration
1115//===---------------------------------------------------------------------===//
Ahmed Bougacha120ae222017-03-01 23:33:08 +00001116
1117bool TargetPassConfig::isGlobalISelEnabled() const {
1118 return false;
1119}
1120
Quentin Colombet0de43b22016-08-26 22:32:59 +00001121bool TargetPassConfig::isGlobalISelAbortEnabled() const {
Quentin Colombet1c06a732016-08-31 18:43:04 +00001122 return EnableGlobalISelAbort == 1;
1123}
1124
1125bool TargetPassConfig::reportDiagnosticWhenGlobalISelFallback() const {
1126 return EnableGlobalISelAbort == 2;
Quentin Colombet0de43b22016-08-26 22:32:59 +00001127}