Matt Arsenault | 7aad8fd | 2017-01-24 22:02:15 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC -check-prefix=GCN %s |
| 2 | ; RUN: llc -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefix=VI -check-prefix=FUNC -check-prefix=GCN %s |
Jan Vesely | 6ddb8dd | 2014-07-15 15:51:09 +0000 | [diff] [blame] | 3 | ; RUN: llc -march=r600 -mcpu=cypress -verify-machineinstrs < %s | FileCheck -check-prefix=EG -check-prefix=FUNC %s |
Matt Arsenault | 8579601 | 2014-06-17 17:36:24 +0000 | [diff] [blame] | 4 | |
Matt Arsenault | de5fbe9 | 2016-01-11 17:02:00 +0000 | [diff] [blame] | 5 | declare i8 @llvm.ctlz.i8(i8, i1) nounwind readnone |
| 6 | |
Matt Arsenault | 8579601 | 2014-06-17 17:36:24 +0000 | [diff] [blame] | 7 | declare i32 @llvm.ctlz.i32(i32, i1) nounwind readnone |
| 8 | declare <2 x i32> @llvm.ctlz.v2i32(<2 x i32>, i1) nounwind readnone |
| 9 | declare <4 x i32> @llvm.ctlz.v4i32(<4 x i32>, i1) nounwind readnone |
| 10 | |
Matt Arsenault | f058d67 | 2016-01-11 16:50:29 +0000 | [diff] [blame] | 11 | declare i64 @llvm.ctlz.i64(i64, i1) nounwind readnone |
| 12 | declare <2 x i64> @llvm.ctlz.v2i64(<2 x i64>, i1) nounwind readnone |
| 13 | declare <4 x i64> @llvm.ctlz.v4i64(<4 x i64>, i1) nounwind readnone |
| 14 | |
| 15 | declare i32 @llvm.r600.read.tidig.x() nounwind readnone |
| 16 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 17 | ; FUNC-LABEL: {{^}}s_ctlz_zero_undef_i32: |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 18 | ; GCN: s_load_dword [[VAL:s[0-9]+]], |
| 19 | ; GCN: s_flbit_i32_b32 [[SRESULT:s[0-9]+]], [[VAL]] |
| 20 | ; GCN: v_mov_b32_e32 [[VRESULT:v[0-9]+]], [[SRESULT]] |
| 21 | ; GCN: buffer_store_dword [[VRESULT]], |
| 22 | ; GCN: s_endpgm |
Jan Vesely | 6ddb8dd | 2014-07-15 15:51:09 +0000 | [diff] [blame] | 23 | ; EG: MEM_RAT_CACHELESS STORE_RAW [[RESULT:T[0-9]+\.[XYZW]]] |
| 24 | ; EG: FFBH_UINT {{\*? *}}[[RESULT]] |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 25 | define amdgpu_kernel void @s_ctlz_zero_undef_i32(i32 addrspace(1)* noalias %out, i32 %val) nounwind { |
Matt Arsenault | 8579601 | 2014-06-17 17:36:24 +0000 | [diff] [blame] | 26 | %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 true) nounwind readnone |
| 27 | store i32 %ctlz, i32 addrspace(1)* %out, align 4 |
| 28 | ret void |
| 29 | } |
| 30 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 31 | ; FUNC-LABEL: {{^}}v_ctlz_zero_undef_i32: |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 32 | ; GCN: {{buffer|flat}}_load_dword [[VAL:v[0-9]+]], |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 33 | ; GCN: v_ffbh_u32_e32 [[RESULT:v[0-9]+]], [[VAL]] |
| 34 | ; GCN: buffer_store_dword [[RESULT]], |
| 35 | ; GCN: s_endpgm |
Jan Vesely | 6ddb8dd | 2014-07-15 15:51:09 +0000 | [diff] [blame] | 36 | ; EG: MEM_RAT_CACHELESS STORE_RAW [[RESULT:T[0-9]+\.[XYZW]]] |
| 37 | ; EG: FFBH_UINT {{\*? *}}[[RESULT]] |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 38 | define amdgpu_kernel void @v_ctlz_zero_undef_i32(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind { |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 39 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 40 | %in.gep = getelementptr i32, i32 addrspace(1)* %valptr, i32 %tid |
| 41 | %val = load i32, i32 addrspace(1)* %in.gep, align 4 |
Matt Arsenault | 8579601 | 2014-06-17 17:36:24 +0000 | [diff] [blame] | 42 | %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 true) nounwind readnone |
| 43 | store i32 %ctlz, i32 addrspace(1)* %out, align 4 |
| 44 | ret void |
| 45 | } |
| 46 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 47 | ; FUNC-LABEL: {{^}}v_ctlz_zero_undef_v2i32: |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 48 | ; GCN: {{buffer|flat}}_load_dwordx2 |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 49 | ; GCN: v_ffbh_u32_e32 |
| 50 | ; GCN: v_ffbh_u32_e32 |
| 51 | ; GCN: buffer_store_dwordx2 |
| 52 | ; GCN: s_endpgm |
Jan Vesely | 6ddb8dd | 2014-07-15 15:51:09 +0000 | [diff] [blame] | 53 | ; EG: MEM_RAT_CACHELESS STORE_RAW [[RESULT:T[0-9]+]]{{\.[XYZW]}} |
| 54 | ; EG: FFBH_UINT {{\*? *}}[[RESULT]] |
| 55 | ; EG: FFBH_UINT {{\*? *}}[[RESULT]] |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 56 | define amdgpu_kernel void @v_ctlz_zero_undef_v2i32(<2 x i32> addrspace(1)* noalias %out, <2 x i32> addrspace(1)* noalias %valptr) nounwind { |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 57 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 58 | %in.gep = getelementptr <2 x i32>, <2 x i32> addrspace(1)* %valptr, i32 %tid |
| 59 | %val = load <2 x i32>, <2 x i32> addrspace(1)* %in.gep, align 8 |
Matt Arsenault | 8579601 | 2014-06-17 17:36:24 +0000 | [diff] [blame] | 60 | %ctlz = call <2 x i32> @llvm.ctlz.v2i32(<2 x i32> %val, i1 true) nounwind readnone |
| 61 | store <2 x i32> %ctlz, <2 x i32> addrspace(1)* %out, align 8 |
| 62 | ret void |
| 63 | } |
| 64 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 65 | ; FUNC-LABEL: {{^}}v_ctlz_zero_undef_v4i32: |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 66 | ; GCN: {{buffer|flat}}_load_dwordx4 |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 67 | ; GCN: v_ffbh_u32_e32 |
| 68 | ; GCN: v_ffbh_u32_e32 |
| 69 | ; GCN: v_ffbh_u32_e32 |
| 70 | ; GCN: v_ffbh_u32_e32 |
| 71 | ; GCN: buffer_store_dwordx4 |
| 72 | ; GCN: s_endpgm |
Jan Vesely | 6ddb8dd | 2014-07-15 15:51:09 +0000 | [diff] [blame] | 73 | ; EG: MEM_RAT_CACHELESS STORE_RAW [[RESULT:T[0-9]+]]{{\.[XYZW]}} |
| 74 | ; EG: FFBH_UINT {{\*? *}}[[RESULT]] |
| 75 | ; EG: FFBH_UINT {{\*? *}}[[RESULT]] |
| 76 | ; EG: FFBH_UINT {{\*? *}}[[RESULT]] |
| 77 | ; EG: FFBH_UINT {{\*? *}}[[RESULT]] |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 78 | define amdgpu_kernel void @v_ctlz_zero_undef_v4i32(<4 x i32> addrspace(1)* noalias %out, <4 x i32> addrspace(1)* noalias %valptr) nounwind { |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 79 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 80 | %in.gep = getelementptr <4 x i32>, <4 x i32> addrspace(1)* %valptr, i32 %tid |
| 81 | %val = load <4 x i32>, <4 x i32> addrspace(1)* %in.gep, align 16 |
Matt Arsenault | 8579601 | 2014-06-17 17:36:24 +0000 | [diff] [blame] | 82 | %ctlz = call <4 x i32> @llvm.ctlz.v4i32(<4 x i32> %val, i1 true) nounwind readnone |
| 83 | store <4 x i32> %ctlz, <4 x i32> addrspace(1)* %out, align 16 |
| 84 | ret void |
| 85 | } |
Matt Arsenault | f058d67 | 2016-01-11 16:50:29 +0000 | [diff] [blame] | 86 | |
Matt Arsenault | 5319b0a | 2016-01-11 17:02:06 +0000 | [diff] [blame] | 87 | ; FUNC-LABEL: {{^}}v_ctlz_zero_undef_i8: |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 88 | ; GCN: {{buffer|flat}}_load_ubyte [[VAL:v[0-9]+]], |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 89 | ; GCN: v_ffbh_u32_e32 [[RESULT:v[0-9]+]], [[VAL]] |
| 90 | ; GCN: buffer_store_byte [[RESULT]], |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 91 | define amdgpu_kernel void @v_ctlz_zero_undef_i8(i8 addrspace(1)* noalias %out, i8 addrspace(1)* noalias %valptr) nounwind { |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 92 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 93 | %in.gep = getelementptr i8, i8 addrspace(1)* %valptr, i32 %tid |
| 94 | %val = load i8, i8 addrspace(1)* %in.gep |
Matt Arsenault | 5319b0a | 2016-01-11 17:02:06 +0000 | [diff] [blame] | 95 | %ctlz = call i8 @llvm.ctlz.i8(i8 %val, i1 true) nounwind readnone |
| 96 | store i8 %ctlz, i8 addrspace(1)* %out |
| 97 | ret void |
| 98 | } |
| 99 | |
Matt Arsenault | f058d67 | 2016-01-11 16:50:29 +0000 | [diff] [blame] | 100 | ; FUNC-LABEL: {{^}}s_ctlz_zero_undef_i64: |
Matt Arsenault | 8c4a352 | 2018-06-26 19:10:00 +0000 | [diff] [blame] | 101 | ; GCN: s_load_dwordx2 s{{\[}}[[LO:[0-9]+]]:[[HI:[0-9]+]]{{\]}}, s{{\[[0-9]+:[0-9]+\]}}, {{0x13|0x4c}} |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 102 | ; GCN-DAG: v_cmp_eq_u32_e64 vcc, s[[HI]], 0{{$}} |
| 103 | ; GCN-DAG: s_flbit_i32_b32 [[FFBH_LO:s[0-9]+]], s[[LO]] |
| 104 | ; GCN-DAG: s_add_i32 [[ADD:s[0-9]+]], [[FFBH_LO]], 32 |
| 105 | ; GCN-DAG: s_flbit_i32_b32 [[FFBH_HI:s[0-9]+]], s[[HI]] |
Alexander Timofeev | db7ee76 | 2018-09-11 11:56:50 +0000 | [diff] [blame] | 106 | ; GCN-DAG: v_mov_b32_e32 [[VFFBH_LO:v[0-9]+]], [[ADD]] |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 107 | ; GCN-DAG: v_mov_b32_e32 [[VFFBH_HI:v[0-9]+]], [[FFBH_HI]] |
| 108 | ; GCN-DAG: v_cndmask_b32_e32 v[[CTLZ:[0-9]+]], [[VFFBH_HI]], [[VFFBH_LO]] |
| 109 | ; GCN-DAG: v_mov_b32_e32 v[[CTLZ_HI:[0-9]+]], 0{{$}} |
| 110 | ; GCN: {{buffer|flat}}_store_dwordx2 v{{\[}}[[CTLZ]]:[[CTLZ_HI]]{{\]}} |
Matt Arsenault | 8c4a352 | 2018-06-26 19:10:00 +0000 | [diff] [blame] | 111 | define amdgpu_kernel void @s_ctlz_zero_undef_i64(i64 addrspace(1)* noalias %out, [8 x i32], i64 %val) nounwind { |
Matt Arsenault | f058d67 | 2016-01-11 16:50:29 +0000 | [diff] [blame] | 112 | %ctlz = call i64 @llvm.ctlz.i64(i64 %val, i1 true) |
| 113 | store i64 %ctlz, i64 addrspace(1)* %out |
| 114 | ret void |
| 115 | } |
| 116 | |
| 117 | ; FUNC-LABEL: {{^}}s_ctlz_zero_undef_i64_trunc: |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 118 | define amdgpu_kernel void @s_ctlz_zero_undef_i64_trunc(i32 addrspace(1)* noalias %out, i64 %val) nounwind { |
Matt Arsenault | f058d67 | 2016-01-11 16:50:29 +0000 | [diff] [blame] | 119 | %ctlz = call i64 @llvm.ctlz.i64(i64 %val, i1 true) |
| 120 | %trunc = trunc i64 %ctlz to i32 |
| 121 | store i32 %trunc, i32 addrspace(1)* %out |
| 122 | ret void |
| 123 | } |
| 124 | |
| 125 | ; FUNC-LABEL: {{^}}v_ctlz_zero_undef_i64: |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 126 | ; GCN-DAG: {{buffer|flat}}_load_dwordx2 v{{\[}}[[LO:[0-9]+]]:[[HI:[0-9]+]]{{\]}} |
Matt Arsenault | 9aa45f0 | 2017-07-06 20:57:05 +0000 | [diff] [blame] | 127 | ; GCN-DAG: v_cmp_eq_u32_e32 vcc, 0, v[[HI]] |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 128 | ; GCN-DAG: v_ffbh_u32_e32 [[FFBH_LO:v[0-9]+]], v[[LO]] |
Dmitry Preobrazhensky | a0342dc | 2017-11-20 18:24:21 +0000 | [diff] [blame] | 129 | ; GCN-DAG: v_add_{{[iu]}}32_e32 [[ADD:v[0-9]+]], vcc, 32, [[FFBH_LO]] |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 130 | ; GCN-DAG: v_ffbh_u32_e32 [[FFBH_HI:v[0-9]+]], v[[HI]] |
Matt Arsenault | 9aa45f0 | 2017-07-06 20:57:05 +0000 | [diff] [blame] | 131 | ; GCN-DAG: v_cndmask_b32_e32 v[[CTLZ:[0-9]+]], [[FFBH_HI]], [[FFBH_LO]] |
Stanislav Mekhanoshin | 5fa289f | 2017-05-22 16:58:10 +0000 | [diff] [blame] | 132 | ; GCN: {{buffer|flat}}_store_dwordx2 {{.*}}v{{\[}}[[CTLZ]]:[[CTLZ_HI:[0-9]+]]{{\]}} |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 133 | define amdgpu_kernel void @v_ctlz_zero_undef_i64(i64 addrspace(1)* noalias %out, i64 addrspace(1)* noalias %in) nounwind { |
Matt Arsenault | f058d67 | 2016-01-11 16:50:29 +0000 | [diff] [blame] | 134 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 135 | %in.gep = getelementptr i64, i64 addrspace(1)* %in, i32 %tid |
| 136 | %out.gep = getelementptr i64, i64 addrspace(1)* %out, i32 %tid |
| 137 | %val = load i64, i64 addrspace(1)* %in.gep |
| 138 | %ctlz = call i64 @llvm.ctlz.i64(i64 %val, i1 true) |
| 139 | store i64 %ctlz, i64 addrspace(1)* %out.gep |
| 140 | ret void |
| 141 | } |
| 142 | |
| 143 | ; FUNC-LABEL: {{^}}v_ctlz_zero_undef_i64_trunc: |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 144 | define amdgpu_kernel void @v_ctlz_zero_undef_i64_trunc(i32 addrspace(1)* noalias %out, i64 addrspace(1)* noalias %in) nounwind { |
Matt Arsenault | f058d67 | 2016-01-11 16:50:29 +0000 | [diff] [blame] | 145 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 146 | %in.gep = getelementptr i64, i64 addrspace(1)* %in, i32 %tid |
| 147 | %out.gep = getelementptr i32, i32 addrspace(1)* %out, i32 %tid |
| 148 | %val = load i64, i64 addrspace(1)* %in.gep |
| 149 | %ctlz = call i64 @llvm.ctlz.i64(i64 %val, i1 true) |
| 150 | %trunc = trunc i64 %ctlz to i32 |
| 151 | store i32 %trunc, i32 addrspace(1)* %out.gep |
| 152 | ret void |
| 153 | } |
Matt Arsenault | de5fbe9 | 2016-01-11 17:02:00 +0000 | [diff] [blame] | 154 | |
| 155 | ; FUNC-LABEL: {{^}}v_ctlz_zero_undef_i32_sel_eq_neg1: |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 156 | ; GCN: {{buffer|flat}}_load_dword [[VAL:v[0-9]+]], |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 157 | ; GCN: v_ffbh_u32_e32 [[RESULT:v[0-9]+]], [[VAL]] |
| 158 | ; GCN: buffer_store_dword [[RESULT]], |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 159 | define amdgpu_kernel void @v_ctlz_zero_undef_i32_sel_eq_neg1(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind { |
| 160 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 161 | %in.gep = getelementptr i32, i32 addrspace(1)* %valptr, i32 %tid |
| 162 | %val = load i32, i32 addrspace(1)* %in.gep |
Matt Arsenault | de5fbe9 | 2016-01-11 17:02:00 +0000 | [diff] [blame] | 163 | %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 true) nounwind readnone |
| 164 | %cmp = icmp eq i32 %val, 0 |
| 165 | %sel = select i1 %cmp, i32 -1, i32 %ctlz |
| 166 | store i32 %sel, i32 addrspace(1)* %out |
| 167 | ret void |
| 168 | } |
| 169 | |
| 170 | ; FUNC-LABEL: {{^}}v_ctlz_zero_undef_i32_sel_ne_neg1: |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 171 | ; GCN: {{buffer|flat}}_load_dword [[VAL:v[0-9]+]], |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 172 | ; GCN: v_ffbh_u32_e32 [[RESULT:v[0-9]+]], [[VAL]] |
| 173 | ; GCN: buffer_store_dword [[RESULT]], |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 174 | define amdgpu_kernel void @v_ctlz_zero_undef_i32_sel_ne_neg1(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind { |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 175 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 176 | %in.gep = getelementptr i32, i32 addrspace(1)* %valptr, i32 %tid |
| 177 | %val = load i32, i32 addrspace(1)* %in.gep |
Matt Arsenault | de5fbe9 | 2016-01-11 17:02:00 +0000 | [diff] [blame] | 178 | %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 true) nounwind readnone |
| 179 | %cmp = icmp ne i32 %val, 0 |
| 180 | %sel = select i1 %cmp, i32 %ctlz, i32 -1 |
| 181 | store i32 %sel, i32 addrspace(1)* %out |
| 182 | ret void |
| 183 | } |
| 184 | |
Matt Arsenault | 5319b0a | 2016-01-11 17:02:06 +0000 | [diff] [blame] | 185 | ; FUNC-LABEL: {{^}}v_ctlz_zero_undef_i8_sel_eq_neg1: |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 186 | ; GCN: {{buffer|flat}}_load_ubyte [[VAL:v[0-9]+]], |
| 187 | ; GCN: v_ffbh_u32_e32 [[FFBH:v[0-9]+]], [[VAL]] |
| 188 | ; GCN: {{buffer|flat}}_store_byte [[FFBH]], |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 189 | define amdgpu_kernel void @v_ctlz_zero_undef_i8_sel_eq_neg1(i8 addrspace(1)* noalias %out, i8 addrspace(1)* noalias %valptr) nounwind { |
Konstantin Zhuravlyov | f74fc60 | 2016-10-07 14:22:58 +0000 | [diff] [blame] | 190 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 191 | %valptr.gep = getelementptr i8, i8 addrspace(1)* %valptr, i32 %tid |
| 192 | %val = load i8, i8 addrspace(1)* %valptr.gep |
Matt Arsenault | 5319b0a | 2016-01-11 17:02:06 +0000 | [diff] [blame] | 193 | %ctlz = call i8 @llvm.ctlz.i8(i8 %val, i1 true) nounwind readnone |
| 194 | %cmp = icmp eq i8 %val, 0 |
| 195 | %sel = select i1 %cmp, i8 -1, i8 %ctlz |
| 196 | store i8 %sel, i8 addrspace(1)* %out |
| 197 | ret void |
| 198 | } |
| 199 | |
Matt Arsenault | de5fbe9 | 2016-01-11 17:02:00 +0000 | [diff] [blame] | 200 | ; FUNC-LABEL: {{^}}v_ctlz_zero_undef_i32_sel_eq_neg1_two_use: |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 201 | ; GCN: {{buffer|flat}}_load_dword [[VAL:v[0-9]+]], |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 202 | ; GCN-DAG: v_ffbh_u32_e32 [[RESULT0:v[0-9]+]], [[VAL]] |
| 203 | ; GCN-DAG: v_cmp_eq_u32_e32 vcc, 0, [[VAL]] |
| 204 | ; GCN-DAG: v_cndmask_b32_e64 [[RESULT1:v[0-9]+]], 0, 1, vcc |
| 205 | ; GCN-DAG: buffer_store_dword [[RESULT0]] |
| 206 | ; GCN-DAG: buffer_store_byte [[RESULT1]] |
| 207 | ; GCN: s_endpgm |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 208 | define amdgpu_kernel void @v_ctlz_zero_undef_i32_sel_eq_neg1_two_use(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind { |
| 209 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 210 | %in.gep = getelementptr i32, i32 addrspace(1)* %valptr, i32 %tid |
| 211 | %val = load i32, i32 addrspace(1)* %in.gep |
Matt Arsenault | de5fbe9 | 2016-01-11 17:02:00 +0000 | [diff] [blame] | 212 | %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 true) nounwind readnone |
| 213 | %cmp = icmp eq i32 %val, 0 |
| 214 | %sel = select i1 %cmp, i32 -1, i32 %ctlz |
| 215 | store volatile i32 %sel, i32 addrspace(1)* %out |
| 216 | store volatile i1 %cmp, i1 addrspace(1)* undef |
| 217 | ret void |
| 218 | } |
| 219 | |
| 220 | ; Selected on wrong constant |
| 221 | ; FUNC-LABEL: {{^}}v_ctlz_zero_undef_i32_sel_eq_0: |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 222 | ; GCN: {{buffer|flat}}_load_dword |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 223 | ; GCN: v_ffbh_u32_e32 |
| 224 | ; GCN: v_cmp |
| 225 | ; GCN: v_cndmask |
| 226 | ; GCN: buffer_store_dword |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 227 | define amdgpu_kernel void @v_ctlz_zero_undef_i32_sel_eq_0(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind { |
| 228 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 229 | %in.gep = getelementptr i32, i32 addrspace(1)* %valptr, i32 %tid |
| 230 | %val = load i32, i32 addrspace(1)* %in.gep |
Matt Arsenault | de5fbe9 | 2016-01-11 17:02:00 +0000 | [diff] [blame] | 231 | %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 true) nounwind readnone |
| 232 | %cmp = icmp eq i32 %val, 0 |
| 233 | %sel = select i1 %cmp, i32 0, i32 %ctlz |
| 234 | store i32 %sel, i32 addrspace(1)* %out |
| 235 | ret void |
| 236 | } |
| 237 | |
| 238 | ; Selected on wrong constant |
| 239 | ; FUNC-LABEL: {{^}}v_ctlz_zero_undef_i32_sel_ne_0: |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 240 | ; GCN: {{buffer|flat}}_load_dword |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 241 | ; GCN: v_ffbh_u32_e32 |
| 242 | ; GCN: v_cmp |
| 243 | ; GCN: v_cndmask |
| 244 | ; GCN: buffer_store_dword |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 245 | define amdgpu_kernel void @v_ctlz_zero_undef_i32_sel_ne_0(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind { |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 246 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 247 | %in.gep = getelementptr i32, i32 addrspace(1)* %valptr, i32 %tid |
| 248 | %val = load i32, i32 addrspace(1)* %in.gep |
Matt Arsenault | de5fbe9 | 2016-01-11 17:02:00 +0000 | [diff] [blame] | 249 | %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 true) nounwind readnone |
| 250 | %cmp = icmp ne i32 %val, 0 |
| 251 | %sel = select i1 %cmp, i32 %ctlz, i32 0 |
| 252 | store i32 %sel, i32 addrspace(1)* %out |
| 253 | ret void |
| 254 | } |
| 255 | |
| 256 | ; Compare on wrong constant |
| 257 | ; FUNC-LABEL: {{^}}v_ctlz_zero_undef_i32_sel_eq_cmp_non0: |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 258 | ; GCN: {{buffer|flat}}_load_dword |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 259 | ; GCN: v_ffbh_u32_e32 |
| 260 | ; GCN: v_cmp |
| 261 | ; GCN: v_cndmask |
| 262 | ; GCN: buffer_store_dword |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 263 | define amdgpu_kernel void @v_ctlz_zero_undef_i32_sel_eq_cmp_non0(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind { |
| 264 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 265 | %in.gep = getelementptr i32, i32 addrspace(1)* %valptr, i32 %tid |
| 266 | %val = load i32, i32 addrspace(1)* %in.gep |
Matt Arsenault | de5fbe9 | 2016-01-11 17:02:00 +0000 | [diff] [blame] | 267 | %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 true) nounwind readnone |
| 268 | %cmp = icmp eq i32 %val, 1 |
| 269 | %sel = select i1 %cmp, i32 0, i32 %ctlz |
| 270 | store i32 %sel, i32 addrspace(1)* %out |
| 271 | ret void |
| 272 | } |
| 273 | |
| 274 | ; Selected on wrong constant |
| 275 | ; FUNC-LABEL: {{^}}v_ctlz_zero_undef_i32_sel_ne_cmp_non0: |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 276 | ; GCN: {{buffer|flat}}_load_dword |
Konstantin Zhuravlyov | d971a11 | 2016-11-01 17:49:33 +0000 | [diff] [blame] | 277 | ; GCN: v_ffbh_u32_e32 |
| 278 | ; GCN: v_cmp |
| 279 | ; GCN: v_cndmask |
| 280 | ; GCN: buffer_store_dword |
Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame] | 281 | define amdgpu_kernel void @v_ctlz_zero_undef_i32_sel_ne_cmp_non0(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind { |
Alexander Timofeev | 982aee6 | 2017-07-04 17:32:00 +0000 | [diff] [blame] | 282 | %tid = call i32 @llvm.r600.read.tidig.x() |
| 283 | %in.gep = getelementptr i32, i32 addrspace(1)* %valptr, i32 %tid |
| 284 | %val = load i32, i32 addrspace(1)* %in.gep |
Matt Arsenault | de5fbe9 | 2016-01-11 17:02:00 +0000 | [diff] [blame] | 285 | %ctlz = call i32 @llvm.ctlz.i32(i32 %val, i1 true) nounwind readnone |
| 286 | %cmp = icmp ne i32 %val, 1 |
| 287 | %sel = select i1 %cmp, i32 %ctlz, i32 0 |
| 288 | store i32 %sel, i32 addrspace(1)* %out |
| 289 | ret void |
| 290 | } |