blob: d1d31691226fd73f9faaed78dea929dc6d0611ed [file] [log] [blame]
Matt Arsenault90083d32018-06-07 09:54:49 +00001; RUN: llc -mtriple=amdgcn--amdhsa -mcpu=kaveri -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,CI %s
2; RUN: llc -mtriple=amdgcn--amdhsa -mcpu=tonga -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,VI,GFX89 %s
3; RUN: llc -mtriple=amdgcn--amdhsa -mcpu=gfx900 -verify-machineinstrs < %s | FileCheck -enable-var-scope -check-prefixes=GCN,GFX9,GFX89 %s
Matt Arsenaultc79dc702016-11-15 02:25:28 +00004
5; DAGCombiner will transform:
6; (fabs (f16 bitcast (i16 a))) => (f16 bitcast (and (i16 a), 0x7FFFFFFF))
7; unless isFabsFree returns true
8
Matt Arsenaulteb522e62017-02-27 22:15:25 +00009; GCN-LABEL: {{^}}s_fabs_free_f16:
Matt Arsenault90083d32018-06-07 09:54:49 +000010; GCN: s_load_dword [[VAL:s[0-9]+]]
Matt Arsenault697300b2018-06-07 10:15:20 +000011; GCN: s_and_b32 [[RESULT:s[0-9]+]], [[VAL]], 0x7fff
12; GCN: v_mov_b32_e32 [[V_RESULT:v[0-9]+]], [[RESULT]]
13; GCN: {{flat|global}}_store_short v{{\[[0-9]+:[0-9]+\]}}, [[V_RESULT]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000014define amdgpu_kernel void @s_fabs_free_f16(half addrspace(1)* %out, i16 %in) {
Matt Arsenaultc79dc702016-11-15 02:25:28 +000015 %bc= bitcast i16 %in to half
16 %fabs = call half @llvm.fabs.f16(half %bc)
17 store half %fabs, half addrspace(1)* %out
18 ret void
19}
20
Matt Arsenaulteb522e62017-02-27 22:15:25 +000021; GCN-LABEL: {{^}}s_fabs_f16:
Matt Arsenault90083d32018-06-07 09:54:49 +000022; GCN: s_load_dword [[VAL:s[0-9]+]]
Matt Arsenault697300b2018-06-07 10:15:20 +000023; GCN: s_and_b32 [[RESULT:s[0-9]+]], [[VAL]], 0x7fff
24; GCN: v_mov_b32_e32 [[V_RESULT:v[0-9]+]], [[RESULT]]
25; GCN: {{flat|global}}_store_short v{{\[[0-9]+:[0-9]+\]}}, [[V_RESULT]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000026define amdgpu_kernel void @s_fabs_f16(half addrspace(1)* %out, half %in) {
Matt Arsenaultc79dc702016-11-15 02:25:28 +000027 %fabs = call half @llvm.fabs.f16(half %in)
28 store half %fabs, half addrspace(1)* %out
29 ret void
30}
31
Matt Arsenaulteb522e62017-02-27 22:15:25 +000032; GCN-LABEL: {{^}}s_fabs_v2f16:
Matt Arsenaulte9524f12018-06-06 21:28:11 +000033; GCN: s_load_dword [[VAL:s[0-9]+]]
34; GCN: s_and_b32 s{{[0-9]+}}, [[VAL]], 0x7fff7fff
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000035define amdgpu_kernel void @s_fabs_v2f16(<2 x half> addrspace(1)* %out, <2 x half> %in) {
Matt Arsenaultc79dc702016-11-15 02:25:28 +000036 %fabs = call <2 x half> @llvm.fabs.v2f16(<2 x half> %in)
37 store <2 x half> %fabs, <2 x half> addrspace(1)* %out
38 ret void
39}
40
Matt Arsenaulteb522e62017-02-27 22:15:25 +000041; GCN-LABEL: {{^}}s_fabs_v4f16:
Matt Arsenault8c4a3522018-06-26 19:10:00 +000042; CI: s_load_dwordx2 s{{\[}}[[LO:[0-9]+]]:[[HI:[0-9]+]]{{\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0x2
Matt Arsenault02dc7e12018-06-15 15:15:46 +000043; GFX89: s_load_dwordx2 s{{\[}}[[LO:[0-9]+]]:[[HI:[0-9]+]]{{\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0x8
Matt Arsenault8c4a3522018-06-26 19:10:00 +000044
Matt Arsenaulte9524f12018-06-06 21:28:11 +000045; GCN: s_mov_b32 [[MASK:s[0-9]+]], 0x7fff7fff
Matt Arsenault02dc7e12018-06-15 15:15:46 +000046; GCN-DAG: s_and_b32 s{{[0-9]+}}, s[[LO]], [[MASK]]
47; GCN-DAG: s_and_b32 s{{[0-9]+}}, s[[HI]], [[MASK]]
Matt Arsenault4e309b02017-07-29 01:03:53 +000048; GCN: {{flat|global}}_store_dwordx2
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000049define amdgpu_kernel void @s_fabs_v4f16(<4 x half> addrspace(1)* %out, <4 x half> %in) {
Matt Arsenaultc79dc702016-11-15 02:25:28 +000050 %fabs = call <4 x half> @llvm.fabs.v4f16(<4 x half> %in)
51 store <4 x half> %fabs, <4 x half> addrspace(1)* %out
52 ret void
53}
54
55; GCN-LABEL: {{^}}fabs_fold_f16:
Matt Arsenault90083d32018-06-07 09:54:49 +000056; GCN: s_load_dword [[IN0:s[0-9]+]]
Matt Arsenault8c4a3522018-06-26 19:10:00 +000057; GCN-DAG: s_lshr_b32 [[IN1:s[0-9]+]], [[IN0]], 16
Matt Arsenault9dba9bd2017-02-02 02:27:04 +000058
Matt Arsenault90083d32018-06-07 09:54:49 +000059; CI-DAG: v_cvt_f32_f16_e64 [[CVT0:v[0-9]+]], |[[IN0]]|
60; CI-DAG: v_cvt_f32_f16_e32 [[ABS_CVT1:v[0-9]+]], [[IN1]]
61; CI-DAG: v_mul_f32_e32 [[RESULT:v[0-9]+]], [[CVT0]], [[ABS_CVT1]]
62; CI-DAG: v_cvt_f16_f32_e32 [[CVTRESULT:v[0-9]+]], [[RESULT]]
Matt Arsenaultc79dc702016-11-15 02:25:28 +000063; CI: flat_store_short v{{\[[0-9]+:[0-9]+\]}}, [[CVTRESULT]]
64
Matt Arsenault8c4a3522018-06-26 19:10:00 +000065; GFX89-NOT: and
Matt Arsenault90083d32018-06-07 09:54:49 +000066; GFX89: v_mov_b32_e32 [[V_IN1:v[0-9]+]], [[IN1]]
67; GFX89: v_mul_f16_e64 [[RESULT:v[0-9]+]], |[[IN0]]|, [[V_IN1]]
68; GFX89: {{flat|global}}_store_short v{{\[[0-9]+:[0-9]+\]}}, [[RESULT]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000069define amdgpu_kernel void @fabs_fold_f16(half addrspace(1)* %out, half %in0, half %in1) {
Matt Arsenaultc79dc702016-11-15 02:25:28 +000070 %fabs = call half @llvm.fabs.f16(half %in0)
71 %fmul = fmul half %fabs, %in1
72 store half %fmul, half addrspace(1)* %out
73 ret void
74}
75
Matt Arsenaulteb522e62017-02-27 22:15:25 +000076; GCN-LABEL: {{^}}v_fabs_v2f16:
Matt Arsenault4e309b02017-07-29 01:03:53 +000077; GCN: {{flat|global}}_load_dword [[VAL:v[0-9]+]]
Matt Arsenaulteb522e62017-02-27 22:15:25 +000078; GCN: v_and_b32_e32 v{{[0-9]+}}, 0x7fff7fff, [[VAL]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000079define amdgpu_kernel void @v_fabs_v2f16(<2 x half> addrspace(1)* %out, <2 x half> addrspace(1)* %in) #0 {
Matt Arsenaulteb522e62017-02-27 22:15:25 +000080 %tid = call i32 @llvm.amdgcn.workitem.id.x()
81 %gep.in = getelementptr inbounds <2 x half>, <2 x half> addrspace(1)* %in, i32 %tid
82 %gep.out = getelementptr inbounds <2 x half>, <2 x half> addrspace(1)* %in, i32 %tid
83 %val = load <2 x half>, <2 x half> addrspace(1)* %gep.in, align 2
84 %fabs = call <2 x half> @llvm.fabs.v2f16(<2 x half> %val)
85 store <2 x half> %fabs, <2 x half> addrspace(1)* %gep.out
86 ret void
87}
88
89; GCN-LABEL: {{^}}fabs_free_v2f16:
90; GCN: s_load_dword [[VAL:s[0-9]+]]
91; GCN: s_and_b32 s{{[0-9]+}}, [[VAL]], 0x7fff7fff
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000092define amdgpu_kernel void @fabs_free_v2f16(<2 x half> addrspace(1)* %out, i32 %in) #0 {
Matt Arsenaulteb522e62017-02-27 22:15:25 +000093 %bc = bitcast i32 %in to <2 x half>
94 %fabs = call <2 x half> @llvm.fabs.v2f16(<2 x half> %bc)
95 store <2 x half> %fabs, <2 x half> addrspace(1)* %out
96 ret void
97}
98
Matt Arsenaulte9524f12018-06-06 21:28:11 +000099; FIXME: Should do fabs after conversion to avoid converting multiple
100; times in this particular case.
101
102; GCN-LABEL: {{^}}v_fabs_fold_self_v2f16:
Matt Arsenault4e309b02017-07-29 01:03:53 +0000103; GCN: {{flat|global}}_load_dword [[VAL:v[0-9]+]]
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000104
Alexander Timofeev36617f012018-09-21 10:31:22 +0000105; CI: v_lshrrev_b32_e32 [[VREG:v[0-9]+]], 16, v{{[0-9]+}}
106; CI: v_cvt_f32_f16_e32 [[NORM:v[0-9]+]], [[VREG]]
107; CI: v_cvt_f32_f16_e64 [[ABS:v[0-9]+]], {{\|}}[[VREG]]{{\|}}
108; CI: v_mul_f32_e32 v{{[0-9]+}}, [[ABS]], [[NORM]]
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000109; CI: v_cvt_f16_f32
Matt Arsenaulte9524f12018-06-06 21:28:11 +0000110; CI: v_mul_f32_e32 v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000111; CI: v_cvt_f16_f32
112
Sam Kolton5f7f32c2017-12-04 16:22:32 +0000113; VI: v_mul_f16_sdwa v{{[0-9]+}}, |v{{[0-9]+}}|, v{{[0-9]+}} dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:WORD_1
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000114; VI: v_mul_f16_e64 v{{[0-9]+}}, |v{{[0-9]+}}|, v{{[0-9]+}}
115
116; GFX9: v_and_b32_e32 [[FABS:v[0-9]+]], 0x7fff7fff, [[VAL]]
117; GFX9: v_pk_mul_f16 v{{[0-9]+}}, [[FABS]], v{{[0-9]+$}}
Matt Arsenaulte9524f12018-06-06 21:28:11 +0000118define amdgpu_kernel void @v_fabs_fold_self_v2f16(<2 x half> addrspace(1)* %out, <2 x half> addrspace(1)* %in) #0 {
Alexander Timofeev982aee62017-07-04 17:32:00 +0000119 %tid = call i32 @llvm.amdgcn.workitem.id.x()
Matt Arsenault6c29c5a2017-07-10 19:53:57 +0000120 %gep = getelementptr <2 x half>, <2 x half> addrspace(1)* %in, i32 %tid
Alexander Timofeev982aee62017-07-04 17:32:00 +0000121 %val = load <2 x half>, <2 x half> addrspace(1)* %gep
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000122 %fabs = call <2 x half> @llvm.fabs.v2f16(<2 x half> %val)
123 %fmul = fmul <2 x half> %fabs, %val
124 store <2 x half> %fmul, <2 x half> addrspace(1)* %out
125 ret void
126}
127
Matt Arsenaulte9524f12018-06-06 21:28:11 +0000128; GCN-LABEL: {{^}}v_fabs_fold_v2f16:
129; GCN: {{flat|global}}_load_dword [[VAL:v[0-9]+]]
130
131; CI: s_lshr_b32 s{{[0-9]+}}, s{{[0-9]+}}, 16
132; CI: v_cvt_f32_f16_e32
133; CI: v_cvt_f32_f16_e32
134; CI: v_lshrrev_b32_e32 v{{[0-9]+}}, 16, v{{[0-9]+}}
135; CI: v_mul_f32_e32 v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}
136; CI: v_cvt_f16_f32
137; CI: v_mul_f32_e32 v{{[0-9]+}}, v{{[0-9]+}}, v{{[0-9]+}}
138; CI: v_cvt_f16_f32
139
140; VI: v_mul_f16_sdwa v{{[0-9]+}}, |v{{[0-9]+}}|, v{{[0-9]+}} dst_sel:WORD_1 dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:DWORD
141; VI: v_mul_f16_e64 v{{[0-9]+}}, |v{{[0-9]+}}|, s{{[0-9]+}}
142
143; GFX9: v_and_b32_e32 [[FABS:v[0-9]+]], 0x7fff7fff, [[VAL]]
144; GFX9: v_pk_mul_f16 v{{[0-9]+}}, [[FABS]], s{{[0-9]+$}}
145define amdgpu_kernel void @v_fabs_fold_v2f16(<2 x half> addrspace(1)* %out, <2 x half> addrspace(1)* %in, i32 %other.val) #0 {
146 %tid = call i32 @llvm.amdgcn.workitem.id.x()
147 %gep = getelementptr <2 x half>, <2 x half> addrspace(1)* %in, i32 %tid
148 %val = load <2 x half>, <2 x half> addrspace(1)* %gep
149 %fabs = call <2 x half> @llvm.fabs.v2f16(<2 x half> %val)
150 %other.val.cvt = bitcast i32 %other.val to <2 x half>
151 %fmul = fmul <2 x half> %fabs, %other.val.cvt
152 store <2 x half> %fmul, <2 x half> addrspace(1)* %out
153 ret void
154}
155
Matt Arsenaultfcc5ba42018-04-26 19:21:32 +0000156; GCN-LABEL: {{^}}v_extract_fabs_fold_v2f16:
157; GCN-DAG: {{flat|global}}_load_dword [[VAL:v[0-9]+]]
158; CI-DAG: v_mul_f32_e32 v{{[0-9]+}}, 4.0, v{{[0-9]+}}
159; CI-DAG: v_add_f32_e32 v{{[0-9]+}}, 2.0, v{{[0-9]+}}
160
Matt Arsenault1349a042018-05-22 06:32:10 +0000161; GFX89-DAG: v_mul_f16_e64 v{{[0-9]+}}, |[[VAL]]|, 4.0
Matt Arsenaultfcc5ba42018-04-26 19:21:32 +0000162; GFX89-DAG: v_mov_b32_e32 [[CONST2:v[0-9]+]], 0x4000
Matt Arsenault1349a042018-05-22 06:32:10 +0000163; GFX89-DAG: v_add_f16_sdwa v{{[0-9]+}}, |[[VAL]]|, [[CONST2]] dst_sel:DWORD dst_unused:UNUSED_PAD src0_sel:WORD_1 src1_sel:DWORD
Matt Arsenaultfcc5ba42018-04-26 19:21:32 +0000164define amdgpu_kernel void @v_extract_fabs_fold_v2f16(<2 x half> addrspace(1)* %in) #0 {
165 %tid = call i32 @llvm.amdgcn.workitem.id.x()
166 %gep.in = getelementptr inbounds <2 x half>, <2 x half> addrspace(1)* %in, i32 %tid
167 %val = load <2 x half>, <2 x half> addrspace(1)* %gep.in
168 %fabs = call <2 x half> @llvm.fabs.v2f16(<2 x half> %val)
169 %elt0 = extractelement <2 x half> %fabs, i32 0
170 %elt1 = extractelement <2 x half> %fabs, i32 1
171
172 %fmul0 = fmul half %elt0, 4.0
173 %fadd1 = fadd half %elt1, 2.0
174 store volatile half %fmul0, half addrspace(1)* undef
175 store volatile half %fadd1, half addrspace(1)* undef
176 ret void
177}
178
179; GCN-LABEL: {{^}}v_extract_fabs_no_fold_v2f16:
180; GCN: {{flat|global}}_load_dword [[VAL:v[0-9]+]]
Matt Arsenaultfcc5ba42018-04-26 19:21:32 +0000181; GCN: v_and_b32_e32 [[AND:v[0-9]+]], 0x7fff7fff, [[VAL]]
Matt Arsenault1349a042018-05-22 06:32:10 +0000182
183
184; VI: v_bfe_u32 v{{[0-9]+}}, v{{[0-9]+}}, 16, 15
185; VI: flat_store_short
186
Matt Arsenaultfcc5ba42018-04-26 19:21:32 +0000187; GFX9: global_store_short_d16_hi v{{\[[0-9]+:[0-9]+\]}}, [[AND]], off
188define amdgpu_kernel void @v_extract_fabs_no_fold_v2f16(<2 x half> addrspace(1)* %in) #0 {
189 %tid = call i32 @llvm.amdgcn.workitem.id.x()
190 %gep.in = getelementptr inbounds <2 x half>, <2 x half> addrspace(1)* %in, i32 %tid
191 %val = load <2 x half>, <2 x half> addrspace(1)* %gep.in
192 %fabs = call <2 x half> @llvm.fabs.v2f16(<2 x half> %val)
193 %elt0 = extractelement <2 x half> %fabs, i32 0
194 %elt1 = extractelement <2 x half> %fabs, i32 1
195 store volatile half %elt0, half addrspace(1)* undef
196 store volatile half %elt1, half addrspace(1)* undef
197 ret void
198}
199
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000200declare half @llvm.fabs.f16(half) #1
201declare <2 x half> @llvm.fabs.v2f16(<2 x half>) #1
202declare <4 x half> @llvm.fabs.v4f16(<4 x half>) #1
203declare i32 @llvm.amdgcn.workitem.id.x() #1
204
205attributes #0 = { nounwind }
206attributes #1 = { nounwind readnone }