blob: b8700b00cc446f5f106e2603b3eaed91d7489c40 [file] [log] [blame]
Neil Henning66416572018-10-08 15:49:19 +00001;RUN: llc < %s -march=amdgcn -mcpu=verde -amdgpu-atomic-optimizations=false -verify-machineinstrs | FileCheck %s -check-prefix=CHECK -check-prefix=SICI
2;RUN: llc < %s -march=amdgcn -mcpu=tonga -amdgpu-atomic-optimizations=false -verify-machineinstrs | FileCheck %s -check-prefix=CHECK -check-prefix=VI
Nicolai Haehnlead636382016-03-18 16:24:31 +00003
4;CHECK-LABEL: {{^}}test1:
Marek Olsak5cec6412017-11-09 01:52:48 +00005;CHECK-NOT: s_waitcnt
Nikolay Haustov4f672a32016-04-29 09:02:30 +00006;CHECK: buffer_atomic_swap v0, off, s[0:3], 0 glc
Nicolai Haehnle312b64f2017-10-10 12:22:23 +00007;VI: s_movk_i32 [[SOFS:s[0-9]+]], 0x1ffc
Nicolai Haehnlead636382016-03-18 16:24:31 +00008;CHECK: s_waitcnt vmcnt(0)
9;CHECK: buffer_atomic_swap v0, v1, s[0:3], 0 idxen glc
10;CHECK: s_waitcnt vmcnt(0)
11;CHECK: buffer_atomic_swap v0, v2, s[0:3], 0 offen glc
12;CHECK: s_waitcnt vmcnt(0)
13;CHECK: buffer_atomic_swap v0, v[1:2], s[0:3], 0 idxen offen glc
14;CHECK: s_waitcnt vmcnt(0)
15;CHECK: buffer_atomic_swap v0, v2, s[0:3], 0 offen offset:42 glc
16;CHECK-DAG: s_waitcnt vmcnt(0)
Nicolai Haehnlea6092592016-06-15 07:13:05 +000017;SICI: buffer_atomic_swap v0, v1, s[0:3], 0 offen glc
Nicolai Haehnle312b64f2017-10-10 12:22:23 +000018;VI: buffer_atomic_swap v0, off, s[0:3], [[SOFS]] offset:4 glc
Nicolai Haehnlead636382016-03-18 16:24:31 +000019;CHECK: s_waitcnt vmcnt(0)
Nikolay Haustov4f672a32016-04-29 09:02:30 +000020;CHECK: buffer_atomic_swap v0, off, s[0:3], 0{{$}}
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +000021define amdgpu_ps float @test1(<4 x i32> inreg %rsrc, i32 %data, i32 %vindex, i32 %voffset) {
Nicolai Haehnlead636382016-03-18 16:24:31 +000022main_body:
23 %o1 = call i32 @llvm.amdgcn.buffer.atomic.swap(i32 %data, <4 x i32> %rsrc, i32 0, i32 0, i1 0)
24 %o2 = call i32 @llvm.amdgcn.buffer.atomic.swap(i32 %o1, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
25 %o3 = call i32 @llvm.amdgcn.buffer.atomic.swap(i32 %o2, <4 x i32> %rsrc, i32 0, i32 %voffset, i1 0)
26 %o4 = call i32 @llvm.amdgcn.buffer.atomic.swap(i32 %o3, <4 x i32> %rsrc, i32 %vindex, i32 %voffset, i1 0)
27 %ofs.5 = add i32 %voffset, 42
28 %o5 = call i32 @llvm.amdgcn.buffer.atomic.swap(i32 %o4, <4 x i32> %rsrc, i32 0, i32 %ofs.5, i1 0)
29 %o6 = call i32 @llvm.amdgcn.buffer.atomic.swap(i32 %o5, <4 x i32> %rsrc, i32 0, i32 8192, i1 0)
30 %unused = call i32 @llvm.amdgcn.buffer.atomic.swap(i32 %o6, <4 x i32> %rsrc, i32 0, i32 0, i1 0)
31 %out = bitcast i32 %o6 to float
32 ret float %out
33}
34
35;CHECK-LABEL: {{^}}test2:
Marek Olsak5cec6412017-11-09 01:52:48 +000036;CHECK-NOT: s_waitcnt
Nicolai Haehnlead636382016-03-18 16:24:31 +000037;CHECK: buffer_atomic_add v0, v1, s[0:3], 0 idxen glc
38;CHECK: s_waitcnt vmcnt(0)
39;CHECK: buffer_atomic_sub v0, v1, s[0:3], 0 idxen glc
40;CHECK: s_waitcnt vmcnt(0)
41;CHECK: buffer_atomic_smin v0, v1, s[0:3], 0 idxen glc
42;CHECK: s_waitcnt vmcnt(0)
43;CHECK: buffer_atomic_umin v0, v1, s[0:3], 0 idxen glc
44;CHECK: s_waitcnt vmcnt(0)
45;CHECK: buffer_atomic_smax v0, v1, s[0:3], 0 idxen glc
46;CHECK: s_waitcnt vmcnt(0)
47;CHECK: buffer_atomic_umax v0, v1, s[0:3], 0 idxen glc
48;CHECK: s_waitcnt vmcnt(0)
49;CHECK: buffer_atomic_and v0, v1, s[0:3], 0 idxen glc
50;CHECK: s_waitcnt vmcnt(0)
51;CHECK: buffer_atomic_or v0, v1, s[0:3], 0 idxen glc
52;CHECK: s_waitcnt vmcnt(0)
53;CHECK: buffer_atomic_xor v0, v1, s[0:3], 0 idxen glc
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +000054define amdgpu_ps float @test2(<4 x i32> inreg %rsrc, i32 %data, i32 %vindex) {
Nicolai Haehnlead636382016-03-18 16:24:31 +000055main_body:
56 %t1 = call i32 @llvm.amdgcn.buffer.atomic.add(i32 %data, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
57 %t2 = call i32 @llvm.amdgcn.buffer.atomic.sub(i32 %t1, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
58 %t3 = call i32 @llvm.amdgcn.buffer.atomic.smin(i32 %t2, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
59 %t4 = call i32 @llvm.amdgcn.buffer.atomic.umin(i32 %t3, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
60 %t5 = call i32 @llvm.amdgcn.buffer.atomic.smax(i32 %t4, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
61 %t6 = call i32 @llvm.amdgcn.buffer.atomic.umax(i32 %t5, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
62 %t7 = call i32 @llvm.amdgcn.buffer.atomic.and(i32 %t6, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
63 %t8 = call i32 @llvm.amdgcn.buffer.atomic.or(i32 %t7, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
64 %t9 = call i32 @llvm.amdgcn.buffer.atomic.xor(i32 %t8, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
65 %out = bitcast i32 %t9 to float
66 ret float %out
67}
68
69; Ideally, we would teach tablegen & friends that cmpswap only modifies the
70; first vgpr. Since we don't do that yet, the register allocator will have to
71; create copies which we don't bother to track here.
72;
73;CHECK-LABEL: {{^}}test3:
Marek Olsak5cec6412017-11-09 01:52:48 +000074;CHECK-NOT: s_waitcnt
Nikolay Haustov4f672a32016-04-29 09:02:30 +000075;CHECK: buffer_atomic_cmpswap {{v\[[0-9]+:[0-9]+\]}}, off, s[0:3], 0 glc
Nicolai Haehnlead636382016-03-18 16:24:31 +000076;CHECK: s_waitcnt vmcnt(0)
Nicolai Haehnle312b64f2017-10-10 12:22:23 +000077;VI: s_movk_i32 [[SOFS:s[0-9]+]], 0x1ffc
Nicolai Haehnlead636382016-03-18 16:24:31 +000078;CHECK: buffer_atomic_cmpswap {{v\[[0-9]+:[0-9]+\]}}, v2, s[0:3], 0 idxen glc
79;CHECK: s_waitcnt vmcnt(0)
80;CHECK: buffer_atomic_cmpswap {{v\[[0-9]+:[0-9]+\]}}, v3, s[0:3], 0 offen glc
81;CHECK: s_waitcnt vmcnt(0)
82;CHECK: buffer_atomic_cmpswap {{v\[[0-9]+:[0-9]+\]}}, v[2:3], s[0:3], 0 idxen offen glc
83;CHECK: s_waitcnt vmcnt(0)
Nicolai Haehnle312b64f2017-10-10 12:22:23 +000084;CHECK: buffer_atomic_cmpswap {{v\[[0-9]+:[0-9]+\]}}, v3, s[0:3], 0 offen offset:44 glc
Nicolai Haehnlead636382016-03-18 16:24:31 +000085;CHECK-DAG: s_waitcnt vmcnt(0)
Nicolai Haehnlea6092592016-06-15 07:13:05 +000086;SICI: buffer_atomic_cmpswap {{v\[[0-9]+:[0-9]+\]}}, {{v[0-9]+}}, s[0:3], 0 offen glc
Nicolai Haehnle312b64f2017-10-10 12:22:23 +000087;VI: buffer_atomic_cmpswap {{v\[[0-9]+:[0-9]+\]}}, off, s[0:3], [[SOFS]] offset:4 glc
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +000088define amdgpu_ps float @test3(<4 x i32> inreg %rsrc, i32 %data, i32 %cmp, i32 %vindex, i32 %voffset) {
Nicolai Haehnlead636382016-03-18 16:24:31 +000089main_body:
90 %o1 = call i32 @llvm.amdgcn.buffer.atomic.cmpswap(i32 %data, i32 %cmp, <4 x i32> %rsrc, i32 0, i32 0, i1 0)
91 %o2 = call i32 @llvm.amdgcn.buffer.atomic.cmpswap(i32 %o1, i32 %cmp, <4 x i32> %rsrc, i32 %vindex, i32 0, i1 0)
92 %o3 = call i32 @llvm.amdgcn.buffer.atomic.cmpswap(i32 %o2, i32 %cmp, <4 x i32> %rsrc, i32 0, i32 %voffset, i1 0)
93 %o4 = call i32 @llvm.amdgcn.buffer.atomic.cmpswap(i32 %o3, i32 %cmp, <4 x i32> %rsrc, i32 %vindex, i32 %voffset, i1 0)
Nicolai Haehnle312b64f2017-10-10 12:22:23 +000094 %ofs.5 = add i32 %voffset, 44
Nicolai Haehnlead636382016-03-18 16:24:31 +000095 %o5 = call i32 @llvm.amdgcn.buffer.atomic.cmpswap(i32 %o4, i32 %cmp, <4 x i32> %rsrc, i32 0, i32 %ofs.5, i1 0)
96 %o6 = call i32 @llvm.amdgcn.buffer.atomic.cmpswap(i32 %o5, i32 %cmp, <4 x i32> %rsrc, i32 0, i32 8192, i1 0)
97
98; Detecting the no-return variant doesn't work right now because of how the
99; intrinsic is replaced by an instruction that feeds into an EXTRACT_SUBREG.
100; Since there probably isn't a reasonable use-case of cmpswap that discards
101; the return value, that seems okay.
102;
103; %unused = call i32 @llvm.amdgcn.buffer.atomic.cmpswap(i32 %o6, i32 %cmp, <4 x i32> %rsrc, i32 0, i32 0, i1 0)
104 %out = bitcast i32 %o6 to float
105 ret float %out
106}
107
Nicolai Haehnle750082d2016-04-15 14:42:36 +0000108;CHECK-LABEL: {{^}}test4:
109;CHECK: buffer_atomic_add v0,
110define amdgpu_ps float @test4() {
111main_body:
112 %v = call i32 @llvm.amdgcn.buffer.atomic.add(i32 1, <4 x i32> undef, i32 0, i32 4, i1 false)
113 %v.float = bitcast i32 %v to float
114 ret float %v.float
115}
116
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000117declare i32 @llvm.amdgcn.buffer.atomic.swap(i32, <4 x i32>, i32, i32, i1) #0
118declare i32 @llvm.amdgcn.buffer.atomic.add(i32, <4 x i32>, i32, i32, i1) #0
119declare i32 @llvm.amdgcn.buffer.atomic.sub(i32, <4 x i32>, i32, i32, i1) #0
120declare i32 @llvm.amdgcn.buffer.atomic.smin(i32, <4 x i32>, i32, i32, i1) #0
121declare i32 @llvm.amdgcn.buffer.atomic.umin(i32, <4 x i32>, i32, i32, i1) #0
122declare i32 @llvm.amdgcn.buffer.atomic.smax(i32, <4 x i32>, i32, i32, i1) #0
123declare i32 @llvm.amdgcn.buffer.atomic.umax(i32, <4 x i32>, i32, i32, i1) #0
124declare i32 @llvm.amdgcn.buffer.atomic.and(i32, <4 x i32>, i32, i32, i1) #0
125declare i32 @llvm.amdgcn.buffer.atomic.or(i32, <4 x i32>, i32, i32, i1) #0
126declare i32 @llvm.amdgcn.buffer.atomic.xor(i32, <4 x i32>, i32, i32, i1) #0
127declare i32 @llvm.amdgcn.buffer.atomic.cmpswap(i32, i32, <4 x i32>, i32, i32, i1) #0
Nicolai Haehnlead636382016-03-18 16:24:31 +0000128
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000129attributes #0 = { nounwind }