blob: 210a7a1649cdb5e3810c6585ec85b6fd9973bc74 [file] [log] [blame]
Chris Lattner27dd6422003-12-28 07:59:53 +00001//===-- Passes.cpp - Target independent code generation passes ------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +00009//
10// This file defines interfaces to access the target independent code
11// generation passes provided by the LLVM backend.
12//
13//===---------------------------------------------------------------------===//
14
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/CodeGen/Passes.h"
Andrew Trickde401d32012-02-04 02:56:48 +000016#include "llvm/Analysis/Passes.h"
Andrew Trickde401d32012-02-04 02:56:48 +000017#include "llvm/CodeGen/MachineFunctionPass.h"
Andrew Trickde401d32012-02-04 02:56:48 +000018#include "llvm/CodeGen/RegAllocRegistry.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000019#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000020#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000021#include "llvm/IR/Verifier.h"
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000022#include "llvm/MC/MCAsmInfo.h"
Andrew Trickde401d32012-02-04 02:56:48 +000023#include "llvm/Support/CommandLine.h"
24#include "llvm/Support/Debug.h"
Andrew Trickb7551332012-02-04 02:56:45 +000025#include "llvm/Support/ErrorHandling.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000026#include "llvm/Support/raw_ostream.h"
Peter Collingbourne82437bf2015-06-15 21:07:11 +000027#include "llvm/Transforms/Instrumentation.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/Transforms/Scalar.h"
Saleem Abdulrasool5898e092014-11-07 21:32:08 +000029#include "llvm/Transforms/Utils/SymbolRewriter.h"
Jim Laskey95eda5b2006-08-01 14:21:23 +000030
Chris Lattner27dd6422003-12-28 07:59:53 +000031using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000032
Andrew Trickde401d32012-02-04 02:56:48 +000033static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
34 cl::desc("Disable Post Regalloc"));
35static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
36 cl::desc("Disable branch folding"));
37static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
38 cl::desc("Disable tail duplication"));
39static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
40 cl::desc("Disable pre-register allocation tail duplication"));
Chandler Carruth4190b502012-04-16 13:49:17 +000041static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
Benjamin Kramer70671b92013-03-29 17:14:24 +000042 cl::Hidden, cl::desc("Disable probability-driven block placement"));
Andrew Trickde401d32012-02-04 02:56:48 +000043static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
44 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
Andrew Trickde401d32012-02-04 02:56:48 +000045static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
46 cl::desc("Disable Stack Slot Coloring"));
47static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
48 cl::desc("Disable Machine Dead Code Elimination"));
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +000049static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
50 cl::desc("Disable Early If-conversion"));
Andrew Trickde401d32012-02-04 02:56:48 +000051static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
52 cl::desc("Disable Machine LICM"));
53static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
54 cl::desc("Disable Machine Common Subexpression Elimination"));
Andrew Trickd3f8fe82012-02-10 04:10:36 +000055static cl::opt<cl::boolOrDefault>
Quentin Colombet61b305e2015-05-05 17:38:16 +000056 EnableShrinkWrapOpt("enable-shrink-wrap", cl::Hidden,
57 cl::desc("enable the shrink-wrapping pass"));
58static cl::opt<cl::boolOrDefault> OptimizeRegAlloc(
59 "optimize-regalloc", cl::Hidden,
Andrew Trickd3f8fe82012-02-10 04:10:36 +000060 cl::desc("Enable optimized register allocation compilation path."));
Andrew Trickde401d32012-02-04 02:56:48 +000061static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
62 cl::Hidden,
63 cl::desc("Disable Machine LICM"));
64static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
65 cl::desc("Disable Machine Sinking"));
66static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
67 cl::desc("Disable Loop Strength Reduction Pass"));
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000068static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
69 cl::Hidden, cl::desc("Disable ConstantHoisting"));
Andrew Trickde401d32012-02-04 02:56:48 +000070static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
71 cl::desc("Disable Codegen Prepare"));
72static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
Evan Cheng63618f92012-02-20 23:28:17 +000073 cl::desc("Disable Copy Propagation pass"));
James Molloybc9fed82014-07-23 13:33:00 +000074static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
75 cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
Sanjoy Das69fad072015-06-15 18:44:27 +000076static cl::opt<bool> EnableImplicitNullChecks(
77 "enable-implicit-null-checks",
78 cl::desc("Fold null checks into faulting memory operations"),
79 cl::init(false));
Andrew Trickde401d32012-02-04 02:56:48 +000080static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
81 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
82static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
83 cl::desc("Print LLVM IR input to isel pass"));
84static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
85 cl::desc("Dump garbage collector data"));
86static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
87 cl::desc("Verify generated machine code"),
Owen Anderson21b17882015-02-04 00:02:59 +000088 cl::init(false),
89 cl::ZeroOrMore);
90
Bob Wilson33e51882012-05-30 00:17:12 +000091static cl::opt<std::string>
92PrintMachineInstrs("print-machineinstrs", cl::ValueOptional,
93 cl::desc("Print machine instrs"),
94 cl::value_desc("pass-name"), cl::init("option-unspecified"));
Andrew Trickde401d32012-02-04 02:56:48 +000095
Andrew Trick17080b92013-12-28 21:56:51 +000096// Temporary option to allow experimenting with MachineScheduler as a post-RA
97// scheduler. Targets can "properly" enable this with
Andrew Trick8d2ee372014-06-04 07:06:27 +000098// substitutePass(&PostRASchedulerID, &PostMachineSchedulerID); Ideally it
99// wouldn't be part of the standard pass pipeline, and the target would just add
100// a PostRA scheduling pass wherever it wants.
Andrew Trick17080b92013-12-28 21:56:51 +0000101static cl::opt<bool> MISchedPostRA("misched-postra", cl::Hidden,
102 cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"));
103
Cameron Zwarich71f0acb2013-02-10 06:42:34 +0000104// Experimental option to run live interval analysis early.
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000105static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
106 cl::desc("Run live interval analysis earlier in the pipeline"));
107
Hal Finkel445dda52014-09-02 22:12:54 +0000108static cl::opt<bool> UseCFLAA("use-cfl-aa-in-codegen",
109 cl::init(false), cl::Hidden,
110 cl::desc("Enable the new, experimental CFL alias analysis in CodeGen"));
111
Andrew Tricke9a951c2012-02-15 03:21:51 +0000112/// Allow standard passes to be disabled by command line options. This supports
113/// simple binary flags that either suppress the pass or do nothing.
114/// i.e. -disable-mypass=false has no effect.
115/// These should be converted to boolOrDefault in order to use applyOverride.
Andrew Tricke2203232013-04-10 01:06:56 +0000116static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
117 bool Override) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000118 if (Override)
Andrew Tricke2203232013-04-10 01:06:56 +0000119 return IdentifyingPassPtr();
Bob Wilsonb9b69362012-07-02 19:48:37 +0000120 return PassID;
Andrew Tricke9a951c2012-02-15 03:21:51 +0000121}
122
Andrew Tricke9a951c2012-02-15 03:21:51 +0000123/// Allow standard passes to be disabled by the command line, regardless of who
124/// is adding the pass.
125///
126/// StandardID is the pass identified in the standard pass pipeline and provided
127/// to addPass(). It may be a target-specific ID in the case that the target
128/// directly adds its own pass, but in that case we harmlessly fall through.
129///
130/// TargetID is the pass that the target has configured to override StandardID.
131///
132/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
133/// pass to run. This allows multiple options to control a single pass depending
134/// on where in the pipeline that pass is added.
Andrew Tricke2203232013-04-10 01:06:56 +0000135static IdentifyingPassPtr overridePass(AnalysisID StandardID,
136 IdentifyingPassPtr TargetID) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000137 if (StandardID == &PostRASchedulerID)
138 return applyDisable(TargetID, DisablePostRA);
139
140 if (StandardID == &BranchFolderPassID)
141 return applyDisable(TargetID, DisableBranchFold);
142
143 if (StandardID == &TailDuplicateID)
144 return applyDisable(TargetID, DisableTailDuplicate);
145
146 if (StandardID == &TargetPassConfig::EarlyTailDuplicateID)
147 return applyDisable(TargetID, DisableEarlyTailDup);
148
149 if (StandardID == &MachineBlockPlacementID)
Benjamin Kramer70671b92013-03-29 17:14:24 +0000150 return applyDisable(TargetID, DisableBlockPlacement);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000151
152 if (StandardID == &StackSlotColoringID)
153 return applyDisable(TargetID, DisableSSC);
154
155 if (StandardID == &DeadMachineInstructionElimID)
156 return applyDisable(TargetID, DisableMachineDCE);
157
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000158 if (StandardID == &EarlyIfConverterID)
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +0000159 return applyDisable(TargetID, DisableEarlyIfConversion);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000160
Andrew Tricke9a951c2012-02-15 03:21:51 +0000161 if (StandardID == &MachineLICMID)
162 return applyDisable(TargetID, DisableMachineLICM);
163
164 if (StandardID == &MachineCSEID)
165 return applyDisable(TargetID, DisableMachineCSE);
166
Andrew Tricke9a951c2012-02-15 03:21:51 +0000167 if (StandardID == &TargetPassConfig::PostRAMachineLICMID)
168 return applyDisable(TargetID, DisablePostRAMachineLICM);
169
170 if (StandardID == &MachineSinkingID)
171 return applyDisable(TargetID, DisableMachineSink);
172
173 if (StandardID == &MachineCopyPropagationID)
174 return applyDisable(TargetID, DisableCopyProp);
175
176 return TargetID;
177}
178
Jim Laskey29e635d2006-08-02 12:30:23 +0000179//===---------------------------------------------------------------------===//
Andrew Trickb7551332012-02-04 02:56:45 +0000180/// TargetPassConfig
181//===---------------------------------------------------------------------===//
182
183INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
184 "Target Pass Configuration", false, false)
185char TargetPassConfig::ID = 0;
186
Andrew Tricke9a951c2012-02-15 03:21:51 +0000187// Pseudo Pass IDs.
188char TargetPassConfig::EarlyTailDuplicateID = 0;
189char TargetPassConfig::PostRAMachineLICMID = 0;
190
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000191namespace llvm {
192class PassConfigImpl {
193public:
194 // List of passes explicitly substituted by this target. Normally this is
195 // empty, but it is a convenient way to suppress or replace specific passes
196 // that are part of a standard pass pipeline without overridding the entire
197 // pipeline. This mechanism allows target options to inherit a standard pass's
198 // user interface. For example, a target may disable a standard pass by
Bob Wilsonb9b69362012-07-02 19:48:37 +0000199 // default by substituting a pass ID of zero, and the user may still enable
200 // that standard pass with an explicit command line option.
Andrew Tricke2203232013-04-10 01:06:56 +0000201 DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
Bob Wilson33e51882012-05-30 00:17:12 +0000202
203 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
204 /// is inserted after each instance of the first one.
Andrew Tricke2203232013-04-10 01:06:56 +0000205 SmallVector<std::pair<AnalysisID, IdentifyingPassPtr>, 4> InsertedPasses;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000206};
207} // namespace llvm
208
Andrew Trickb7551332012-02-04 02:56:45 +0000209// Out of line virtual method.
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000210TargetPassConfig::~TargetPassConfig() {
211 delete Impl;
212}
Andrew Trickb7551332012-02-04 02:56:45 +0000213
Andrew Trick58648e42012-02-08 21:22:48 +0000214// Out of line constructor provides default values for pass options and
215// registers all common codegen passes.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000216TargetPassConfig::TargetPassConfig(TargetMachine *tm, PassManagerBase &pm)
Quentin Colombet61b305e2015-05-05 17:38:16 +0000217 : ImmutablePass(ID), PM(&pm), StartAfter(nullptr), StopAfter(nullptr),
218 Started(true), Stopped(false), AddingMachinePasses(false), TM(tm),
219 Impl(nullptr), Initialized(false), DisableVerify(false),
220 EnableTailMerge(true), EnableShrinkWrap(false) {
Andrew Trickdd37d522012-02-08 21:22:39 +0000221
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000222 Impl = new PassConfigImpl();
223
Andrew Trickb7551332012-02-04 02:56:45 +0000224 // Register all target independent codegen passes to activate their PassIDs,
225 // including this pass itself.
226 initializeCodeGen(*PassRegistry::getPassRegistry());
Andrew Tricke9a951c2012-02-15 03:21:51 +0000227
228 // Substitute Pseudo Pass IDs for real ones.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000229 substitutePass(&EarlyTailDuplicateID, &TailDuplicateID);
230 substitutePass(&PostRAMachineLICMID, &MachineLICMID);
Andrew Trickb7551332012-02-04 02:56:45 +0000231}
232
Bob Wilson33e51882012-05-30 00:17:12 +0000233/// Insert InsertedPassID pass after TargetPassID.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000234void TargetPassConfig::insertPass(AnalysisID TargetPassID,
Andrew Tricke2203232013-04-10 01:06:56 +0000235 IdentifyingPassPtr InsertedPassID) {
Benjamin Kramere7c45bc2013-04-11 11:57:01 +0000236 assert(((!InsertedPassID.isInstance() &&
237 TargetPassID != InsertedPassID.getID()) ||
238 (InsertedPassID.isInstance() &&
239 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
Andrew Tricke2203232013-04-10 01:06:56 +0000240 "Insert a pass after itself!");
241 std::pair<AnalysisID, IdentifyingPassPtr> P(TargetPassID, InsertedPassID);
Bob Wilson33e51882012-05-30 00:17:12 +0000242 Impl->InsertedPasses.push_back(P);
243}
244
Andrew Trickb7551332012-02-04 02:56:45 +0000245/// createPassConfig - Create a pass configuration object to be used by
246/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
247///
248/// Targets may override this to extend TargetPassConfig.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000249TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
250 return new TargetPassConfig(this, PM);
Andrew Trickb7551332012-02-04 02:56:45 +0000251}
252
253TargetPassConfig::TargetPassConfig()
Craig Topperc0196b12014-04-14 00:51:57 +0000254 : ImmutablePass(ID), PM(nullptr) {
Andrew Trickb7551332012-02-04 02:56:45 +0000255 llvm_unreachable("TargetPassConfig should not be constructed on-the-fly");
256}
257
Andrew Trickdd37d522012-02-08 21:22:39 +0000258// Helper to verify the analysis is really immutable.
259void TargetPassConfig::setOpt(bool &Opt, bool Val) {
260 assert(!Initialized && "PassConfig is immutable");
261 Opt = Val;
262}
263
Bob Wilsonb9b69362012-07-02 19:48:37 +0000264void TargetPassConfig::substitutePass(AnalysisID StandardID,
Andrew Tricke2203232013-04-10 01:06:56 +0000265 IdentifyingPassPtr TargetID) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000266 Impl->TargetPasses[StandardID] = TargetID;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000267}
Andrew Trickee874db2012-02-11 07:11:32 +0000268
Andrew Tricke2203232013-04-10 01:06:56 +0000269IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
270 DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000271 I = Impl->TargetPasses.find(ID);
272 if (I == Impl->TargetPasses.end())
273 return ID;
274 return I->second;
275}
276
Bob Wilsoncac3b902012-07-02 19:48:45 +0000277/// Add a pass to the PassManager if that pass is supposed to be run. If the
278/// Started/Stopped flags indicate either that the compilation should start at
279/// a later pass or that it should stop after an earlier pass, then do not add
280/// the pass. Finally, compare the current pass against the StartAfter
281/// and StopAfter options and change the Started/Stopped flags accordingly.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000282void TargetPassConfig::addPass(Pass *P, bool verifyAfter, bool printAfter) {
Bob Wilsona3f9fa72012-07-02 19:48:39 +0000283 assert(!Initialized && "PassConfig is immutable");
284
Chandler Carruth34263a02012-07-02 22:56:41 +0000285 // Cache the Pass ID here in case the pass manager finds this pass is
286 // redundant with ones already scheduled / available, and deletes it.
287 // Fundamentally, once we add the pass to the manager, we no longer own it
288 // and shouldn't reference it.
289 AnalysisID PassID = P->getPassID();
290
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000291 if (Started && !Stopped) {
292 std::string Banner;
293 // Construct banner message before PM->add() as that may delete the pass.
294 if (AddingMachinePasses && (printAfter || verifyAfter))
295 Banner = std::string("After ") + std::string(P->getPassName());
Bob Wilsoncac3b902012-07-02 19:48:45 +0000296 PM->add(P);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000297 if (AddingMachinePasses) {
298 if (printAfter)
299 addPrintPass(Banner);
300 if (verifyAfter)
301 addVerifyPass(Banner);
302 }
Akira Hatanakac100c562015-06-05 21:58:14 +0000303
304 // Add the passes after the pass P if there is any.
305 for (SmallVectorImpl<std::pair<AnalysisID, IdentifyingPassPtr> >::iterator
306 I = Impl->InsertedPasses.begin(),
307 E = Impl->InsertedPasses.end();
308 I != E; ++I) {
309 if ((*I).first == PassID) {
310 assert((*I).second.isValid() && "Illegal Pass ID!");
311 Pass *NP;
312 if ((*I).second.isInstance())
313 NP = (*I).second.getInstance();
314 else {
315 NP = Pass::createPass((*I).second.getID());
316 assert(NP && "Pass ID not registered");
317 }
318 addPass(NP, false, false);
319 }
320 }
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000321 } else {
Benjamin Kramer483b9fb2013-08-05 11:11:11 +0000322 delete P;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000323 }
Chandler Carruth34263a02012-07-02 22:56:41 +0000324 if (StopAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000325 Stopped = true;
Chandler Carruth34263a02012-07-02 22:56:41 +0000326 if (StartAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000327 Started = true;
328 if (Stopped && !Started)
329 report_fatal_error("Cannot stop compilation after pass that is not run");
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000330}
331
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000332/// Add a CodeGen pass at this point in the pipeline after checking for target
333/// and command line overrides.
Andrew Tricke2203232013-04-10 01:06:56 +0000334///
335/// addPass cannot return a pointer to the pass instance because is internal the
336/// PassManager and the instance we create here may already be freed.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000337AnalysisID TargetPassConfig::addPass(AnalysisID PassID, bool verifyAfter,
338 bool printAfter) {
Andrew Tricke2203232013-04-10 01:06:56 +0000339 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
340 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
341 if (!FinalPtr.isValid())
Craig Topperc0196b12014-04-14 00:51:57 +0000342 return nullptr;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000343
Andrew Tricke2203232013-04-10 01:06:56 +0000344 Pass *P;
345 if (FinalPtr.isInstance())
346 P = FinalPtr.getInstance();
347 else {
348 P = Pass::createPass(FinalPtr.getID());
349 if (!P)
350 llvm_unreachable("Pass ID not registered");
351 }
352 AnalysisID FinalID = P->getPassID();
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000353 addPass(P, verifyAfter, printAfter); // Ends the lifetime of P.
Andrew Tricke2203232013-04-10 01:06:56 +0000354
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000355 return FinalID;
Andrew Trickf8ea1082012-02-04 02:56:59 +0000356}
Andrew Trickde401d32012-02-04 02:56:48 +0000357
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000358void TargetPassConfig::printAndVerify(const std::string &Banner) {
359 addPrintPass(Banner);
360 addVerifyPass(Banner);
361}
Matthias Brauna7c82a92014-12-11 19:42:05 +0000362
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000363void TargetPassConfig::addPrintPass(const std::string &Banner) {
364 if (TM->shouldPrintMachineCode())
365 PM->add(createMachineFunctionPrinterPass(dbgs(), Banner));
366}
367
368void TargetPassConfig::addVerifyPass(const std::string &Banner) {
Andrew Trickde401d32012-02-04 02:56:48 +0000369 if (VerifyMachineCode)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000370 PM->add(createMachineVerifierPass(Banner));
Andrew Trickde401d32012-02-04 02:56:48 +0000371}
372
Andrew Trickf8ea1082012-02-04 02:56:59 +0000373/// Add common target configurable passes that perform LLVM IR to IR transforms
374/// following machine independent optimization.
375void TargetPassConfig::addIRPasses() {
Andrew Trickde401d32012-02-04 02:56:48 +0000376 // Basic AliasAnalysis support.
377 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
378 // BasicAliasAnalysis wins if they disagree. This is intended to help
379 // support "obvious" type-punning idioms.
Hal Finkel445dda52014-09-02 22:12:54 +0000380 if (UseCFLAA)
381 addPass(createCFLAliasAnalysisPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000382 addPass(createTypeBasedAliasAnalysisPass());
Hal Finkel94146652014-07-24 14:25:39 +0000383 addPass(createScopedNoAliasAAPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000384 addPass(createBasicAliasAnalysisPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000385
386 // Before running any passes, run the verifier to determine if the input
387 // coming from the front-end and/or optimizer is valid.
Duncan P. N. Exon Smithab58a562015-03-19 22:24:17 +0000388 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000389 addPass(createVerifierPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000390
391 // Run loop strength reduction before anything else.
392 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
Chandler Carruth26c59fa2013-01-07 14:41:08 +0000393 addPass(createLoopStrengthReducePass());
Andrew Trickde401d32012-02-04 02:56:48 +0000394 if (PrintLSR)
Chandler Carruth9d805132014-01-12 11:30:46 +0000395 addPass(createPrintFunctionPass(dbgs(), "\n\n*** Code after LSR ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000396 }
397
Philip Reames23cf2e22015-01-28 19:28:03 +0000398 // Run GC lowering passes for builtin collectors
399 // TODO: add a pass insertion point here
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000400 addPass(createGCLoweringPass());
Philip Reames23cf2e22015-01-28 19:28:03 +0000401 addPass(createShadowStackGCLoweringPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000402
403 // Make sure that no unreachable blocks are instruction selected.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000404 addPass(createUnreachableBlockEliminationPass());
Juergen Ributzkaf26beda2014-01-25 02:02:55 +0000405
406 // Prepare expensive constants for SelectionDAG.
407 if (getOptLevel() != CodeGenOpt::None && !DisableConstantHoisting)
408 addPass(createConstantHoistingPass());
James Molloybc9fed82014-07-23 13:33:00 +0000409
410 if (getOptLevel() != CodeGenOpt::None && !DisablePartialLibcallInlining)
411 addPass(createPartiallyInlineLibCallsPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000412}
413
414/// Turn exception handling constructs into something the code generators can
415/// handle.
416void TargetPassConfig::addPassesToHandleExceptions() {
417 switch (TM->getMCAsmInfo()->getExceptionHandlingType()) {
418 case ExceptionHandling::SjLj:
419 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
420 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
421 // catch info can get misplaced when a selector ends up more than one block
422 // removed from the parent invoke(s). This could happen when a landing
423 // pad is shared by multiple invokes and is also a target of a normal
424 // edge from elsewhere.
Bill Wendlingafc10362013-06-19 20:51:24 +0000425 addPass(createSjLjEHPreparePass(TM));
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000426 // FALLTHROUGH
427 case ExceptionHandling::DwarfCFI:
428 case ExceptionHandling::ARM:
Bill Wendlingafc10362013-06-19 20:51:24 +0000429 addPass(createDwarfEHPass(TM));
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000430 break;
Reid Kleckner1185fce2015-01-29 00:41:44 +0000431 case ExceptionHandling::WinEH:
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000432 // We support using both GCC-style and MSVC-style exceptions on Windows, so
433 // add both preparation passes. Each pass will only actually run if it
434 // recognizes the personality function.
Reid Kleckner1185fce2015-01-29 00:41:44 +0000435 addPass(createWinEHPass(TM));
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000436 addPass(createDwarfEHPass(TM));
Reid Kleckner1185fce2015-01-29 00:41:44 +0000437 break;
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000438 case ExceptionHandling::None:
Mark Seabornb6118c52014-03-20 19:54:47 +0000439 addPass(createLowerInvokePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000440
441 // The lower invoke pass may create unreachable code. Remove it.
442 addPass(createUnreachableBlockEliminationPass());
443 break;
444 }
Andrew Trickf8ea1082012-02-04 02:56:59 +0000445}
Andrew Trickde401d32012-02-04 02:56:48 +0000446
Bill Wendlingc786b312012-11-30 22:08:55 +0000447/// Add pass to prepare the LLVM IR for code generation. This should be done
448/// before exception handling preparation passes.
449void TargetPassConfig::addCodeGenPrepare() {
450 if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
Bill Wendling7a639ea2013-06-19 21:07:11 +0000451 addPass(createCodeGenPreparePass(TM));
Saleem Abdulrasoold2c5d7f2014-11-08 00:00:50 +0000452 addPass(createRewriteSymbolsPass());
Bill Wendlingc786b312012-11-30 22:08:55 +0000453}
454
Andrew Trickf8ea1082012-02-04 02:56:59 +0000455/// Add common passes that perform LLVM IR to IR transforms in preparation for
456/// instruction selection.
457void TargetPassConfig::addISelPrepare() {
Andrew Trickde401d32012-02-04 02:56:48 +0000458 addPreISel();
459
Peter Collingbourne82437bf2015-06-15 21:07:11 +0000460 // Add both the safe stack and the stack protection passes: each of them will
461 // only protect functions that have corresponding attributes.
462 addPass(createSafeStackPass());
Josh Magee22b8ba22013-12-19 03:17:11 +0000463 addPass(createStackProtectorPass(TM));
464
Andrew Trickde401d32012-02-04 02:56:48 +0000465 if (PrintISelInput)
Chandler Carruth9d805132014-01-12 11:30:46 +0000466 addPass(createPrintFunctionPass(
467 dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000468
469 // All passes which modify the LLVM IR are now complete; run the verifier
470 // to ensure that the IR is valid.
471 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000472 addPass(createVerifierPass());
Andrew Trickf8ea1082012-02-04 02:56:59 +0000473}
Andrew Trickde401d32012-02-04 02:56:48 +0000474
Andrew Trickf5426752012-02-09 00:40:55 +0000475/// Add the complete set of target-independent postISel code generator passes.
476///
477/// This can be read as the standard order of major LLVM CodeGen stages. Stages
478/// with nontrivial configuration or multiple passes are broken out below in
479/// add%Stage routines.
480///
481/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
482/// addPre/Post methods with empty header implementations allow injecting
483/// target-specific fixups just before or after major stages. Additionally,
484/// targets have the flexibility to change pass order within a stage by
485/// overriding default implementation of add%Stage routines below. Each
486/// technique has maintainability tradeoffs because alternate pass orders are
487/// not well supported. addPre/Post works better if the target pass is easily
488/// tied to a common pass. But if it has subtle dependencies on multiple passes,
Andrew Trick09fc1bb2012-02-10 07:08:25 +0000489/// the target should override the stage instead.
Andrew Trickf5426752012-02-09 00:40:55 +0000490///
491/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
492/// before/after any target-independent pass. But it's currently overkill.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000493void TargetPassConfig::addMachinePasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000494 AddingMachinePasses = true;
495
Bob Wilson33e51882012-05-30 00:17:12 +0000496 // Insert a machine instr printer pass after the specified pass.
497 // If -print-machineinstrs specified, print machineinstrs after all passes.
498 if (StringRef(PrintMachineInstrs.getValue()).equals(""))
499 TM->Options.PrintMachineCode = true;
500 else if (!StringRef(PrintMachineInstrs.getValue())
501 .equals("option-unspecified")) {
502 const PassRegistry *PR = PassRegistry::getPassRegistry();
503 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
Akira Hatanaka7ba78302014-12-13 04:52:04 +0000504 const PassInfo *IPI = PR->getPassInfo(StringRef("machineinstr-printer"));
Bob Wilson33e51882012-05-30 00:17:12 +0000505 assert (TPI && IPI && "Pass ID not registered!");
Roman Divackyad06cee2012-09-05 22:26:57 +0000506 const char *TID = (const char *)(TPI->getTypeInfo());
507 const char *IID = (const char *)(IPI->getTypeInfo());
Bob Wilsonb9b69362012-07-02 19:48:37 +0000508 insertPass(TID, IID);
Bob Wilson33e51882012-05-30 00:17:12 +0000509 }
510
Jakob Stoklund Olesen29506f52012-07-04 19:28:27 +0000511 // Print the instruction selected machine code...
512 printAndVerify("After Instruction Selection");
513
Andrew Trickde401d32012-02-04 02:56:48 +0000514 // Expand pseudo-instructions emitted by ISel.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000515 addPass(&ExpandISelPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000516
Andrew Trickf5426752012-02-09 00:40:55 +0000517 // Add passes that optimize machine instructions in SSA form.
Andrew Trickde401d32012-02-04 02:56:48 +0000518 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trickf5426752012-02-09 00:40:55 +0000519 addMachineSSAOptimization();
Craig Topper36f29122012-11-19 00:11:50 +0000520 } else {
Andrew Trickf5426752012-02-09 00:40:55 +0000521 // If the target requests it, assign local variables to stack slots relative
522 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000523 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickde401d32012-02-04 02:56:48 +0000524 }
525
526 // Run pre-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000527 addPreRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000528
Andrew Trickf5426752012-02-09 00:40:55 +0000529 // Run register allocation and passes that are tightly coupled with it,
530 // including phi elimination and scheduling.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000531 if (getOptimizeRegAlloc())
532 addOptimizedRegAlloc(createRegAllocPass(true));
533 else
534 addFastRegAlloc(createRegAllocPass(false));
Andrew Trickde401d32012-02-04 02:56:48 +0000535
536 // Run post-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000537 addPostRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000538
539 // Insert prolog/epilog code. Eliminate abstract frame index references...
Quentin Colombet61b305e2015-05-05 17:38:16 +0000540 if (getEnableShrinkWrap())
541 addPass(&ShrinkWrapID);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000542 addPass(&PrologEpilogCodeInserterID);
Andrew Trickde401d32012-02-04 02:56:48 +0000543
Andrew Trickf5426752012-02-09 00:40:55 +0000544 /// Add passes that optimize machine instructions after register allocation.
545 if (getOptLevel() != CodeGenOpt::None)
546 addMachineLateOptimization();
Andrew Trickde401d32012-02-04 02:56:48 +0000547
548 // Expand pseudo instructions before second scheduling pass.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000549 addPass(&ExpandPostRAPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000550
551 // Run pre-sched2 passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000552 addPreSched2();
Andrew Trickde401d32012-02-04 02:56:48 +0000553
Sanjoy Das69fad072015-06-15 18:44:27 +0000554 if (EnableImplicitNullChecks)
555 addPass(&ImplicitNullChecksID);
556
Andrew Trickde401d32012-02-04 02:56:48 +0000557 // Second pass scheduler.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000558 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trick17080b92013-12-28 21:56:51 +0000559 if (MISchedPostRA)
560 addPass(&PostMachineSchedulerID);
561 else
562 addPass(&PostRASchedulerID);
Andrew Trickde401d32012-02-04 02:56:48 +0000563 }
564
Andrew Trickf5426752012-02-09 00:40:55 +0000565 // GC
Evan Cheng59421ae2012-12-21 02:57:04 +0000566 if (addGCPasses()) {
567 if (PrintGCInfo)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000568 addPass(createGCInfoPrinter(dbgs()), false, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000569 }
Andrew Trickde401d32012-02-04 02:56:48 +0000570
Andrew Trickf5426752012-02-09 00:40:55 +0000571 // Basic block placement.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000572 if (getOptLevel() != CodeGenOpt::None)
Andrew Trickf5426752012-02-09 00:40:55 +0000573 addBlockPlacement();
Andrew Trickde401d32012-02-04 02:56:48 +0000574
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000575 addPreEmitPass();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000576
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000577 addPass(&StackMapLivenessID, false);
578
579 AddingMachinePasses = false;
Andrew Trickde401d32012-02-04 02:56:48 +0000580}
581
Andrew Trickf5426752012-02-09 00:40:55 +0000582/// Add passes that optimize machine instructions in SSA form.
583void TargetPassConfig::addMachineSSAOptimization() {
584 // Pre-ra tail duplication.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000585 addPass(&EarlyTailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000586
587 // Optimize PHIs before DCE: removing dead PHI cycles may make more
588 // instructions dead.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000589 addPass(&OptimizePHIsID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000590
Nadav Rotem7c277da2012-09-06 09:17:37 +0000591 // This pass merges large allocas. StackSlotColoring is a different pass
592 // which merges spill slots.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000593 addPass(&StackColoringID, false);
Nadav Rotem7c277da2012-09-06 09:17:37 +0000594
Andrew Trickf5426752012-02-09 00:40:55 +0000595 // If the target requests it, assign local variables to stack slots relative
596 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000597 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000598
599 // With optimization, dead code should already be eliminated. However
600 // there is one known exception: lowered code for arguments that are only
601 // used by tail calls, where the tail calls reuse the incoming stack
602 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
Bob Wilsonb9b69362012-07-02 19:48:37 +0000603 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000604
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000605 // Allow targets to insert passes that improve instruction level parallelism,
606 // like if-conversion. Such passes will typically need dominator trees and
607 // loop info, just like LICM and CSE below.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000608 addILPOpts();
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000609
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000610 addPass(&MachineLICMID, false);
611 addPass(&MachineCSEID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000612 addPass(&MachineSinkingID);
Andrew Trickf5426752012-02-09 00:40:55 +0000613
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000614 addPass(&PeepholeOptimizerID, false);
Quentin Colombet03e43f82014-08-20 17:41:48 +0000615 // Clean-up the dead code that may have been generated by peephole
616 // rewriting.
617 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000618}
619
Quentin Colombet61b305e2015-05-05 17:38:16 +0000620bool TargetPassConfig::getEnableShrinkWrap() const {
621 switch (EnableShrinkWrapOpt) {
622 case cl::BOU_UNSET:
623 return EnableShrinkWrap && getOptLevel() != CodeGenOpt::None;
624 // If EnableShrinkWrap is set, it takes precedence on whatever the
625 // target sets. The rational is that we assume we want to test
626 // something related to shrink-wrapping.
627 case cl::BOU_TRUE:
628 return true;
629 case cl::BOU_FALSE:
630 return false;
631 }
632 llvm_unreachable("Invalid shrink-wrapping state");
633}
634
Andrew Trickb7551332012-02-04 02:56:45 +0000635//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000636/// Register Allocation Pass Configuration
Jim Laskey29e635d2006-08-02 12:30:23 +0000637//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000638
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000639bool TargetPassConfig::getOptimizeRegAlloc() const {
640 switch (OptimizeRegAlloc) {
641 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
642 case cl::BOU_TRUE: return true;
643 case cl::BOU_FALSE: return false;
644 }
645 llvm_unreachable("Invalid optimize-regalloc state");
646}
647
Andrew Trickf5426752012-02-09 00:40:55 +0000648/// RegisterRegAlloc's global Registry tracks allocator registration.
Jim Laskey29e635d2006-08-02 12:30:23 +0000649MachinePassRegistry RegisterRegAlloc::Registry;
650
Andrew Trickf5426752012-02-09 00:40:55 +0000651/// A dummy default pass factory indicates whether the register allocator is
652/// overridden on the command line.
Craig Topperc0196b12014-04-14 00:51:57 +0000653static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000654static RegisterRegAlloc
655defaultRegAlloc("default",
656 "pick register allocator based on -O option",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000657 useDefaultRegisterAllocator);
Jim Laskey29e635d2006-08-02 12:30:23 +0000658
Andrew Trickf5426752012-02-09 00:40:55 +0000659/// -regalloc=... command line option.
Dan Gohmand78c4002008-05-13 00:00:25 +0000660static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
661 RegisterPassParser<RegisterRegAlloc> >
662RegAlloc("regalloc",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000663 cl::init(&useDefaultRegisterAllocator),
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000664 cl::desc("Register allocator to use"));
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +0000665
Jim Laskey29e635d2006-08-02 12:30:23 +0000666
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000667/// Instantiate the default register allocator pass for this target for either
668/// the optimized or unoptimized allocation path. This will be added to the pass
669/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
670/// in the optimized case.
671///
672/// A target that uses the standard regalloc pass order for fast or optimized
673/// allocation may still override this for per-target regalloc
674/// selection. But -regalloc=... always takes precedence.
675FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
676 if (Optimized)
677 return createGreedyRegisterAllocator();
678 else
679 return createFastRegisterAllocator();
680}
681
682/// Find and instantiate the register allocation pass requested by this target
683/// at the current optimization level. Different register allocators are
684/// defined as separate passes because they may require different analysis.
685///
686/// This helper ensures that the regalloc= option is always available,
687/// even for targets that override the default allocator.
688///
689/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
690/// this can be folded into addPass.
691FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
Jim Laskey03593f72006-08-01 18:29:48 +0000692 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000693
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000694 // Initialize the global default.
Jim Laskey95eda5b2006-08-01 14:21:23 +0000695 if (!Ctor) {
Jim Laskey29e635d2006-08-02 12:30:23 +0000696 Ctor = RegAlloc;
697 RegisterRegAlloc::setDefault(RegAlloc);
Jim Laskey95eda5b2006-08-01 14:21:23 +0000698 }
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000699 if (Ctor != useDefaultRegisterAllocator)
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000700 return Ctor();
701
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000702 // With no -regalloc= override, ask the target for a regalloc pass.
703 return createTargetRegisterAllocator(Optimized);
704}
705
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000706/// Return true if the default global register allocator is in use and
707/// has not be overriden on the command line with '-regalloc=...'
708bool TargetPassConfig::usingDefaultRegAlloc() const {
Arnaud A. de Grandmaison5c7fe7e92014-10-21 21:50:49 +0000709 return RegAlloc.getNumOccurrences() == 0;
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000710}
711
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000712/// Add the minimum set of target-independent passes that are required for
713/// register allocation. No coalescing or scheduling.
714void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000715 addPass(&PHIEliminationID, false);
716 addPass(&TwoAddressInstructionPassID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000717
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000718 addPass(RegAllocPass);
Jim Laskeyd1a714e2006-07-27 20:05:00 +0000719}
Andrew Trickf5426752012-02-09 00:40:55 +0000720
721/// Add standard target-independent passes that are tightly coupled with
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000722/// optimized register allocation, including coalescing, machine instruction
723/// scheduling, and register allocation itself.
724void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000725 addPass(&ProcessImplicitDefsID, false);
Jakob Stoklund Oleseneb495662012-06-25 18:12:18 +0000726
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000727 // LiveVariables currently requires pure SSA form.
728 //
729 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
730 // LiveVariables can be removed completely, and LiveIntervals can be directly
731 // computed. (We still either need to regenerate kill flags after regalloc, or
732 // preferably fix the scavenger to not depend on them).
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000733 addPass(&LiveVariablesID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000734
Rafael Espindola9770bde2013-10-14 16:39:04 +0000735 // Edge splitting is smarter with machine loop info.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000736 addPass(&MachineLoopInfoID, false);
737 addPass(&PHIEliminationID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000738
739 // Eventually, we want to run LiveIntervals before PHI elimination.
740 if (EarlyLiveIntervals)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000741 addPass(&LiveIntervalsID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000742
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000743 addPass(&TwoAddressInstructionPassID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000744 addPass(&RegisterCoalescerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000745
746 // PreRA instruction scheduling.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000747 addPass(&MachineSchedulerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000748
749 // Add the selected register allocation pass.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000750 addPass(RegAllocPass);
Jakob Stoklund Olesen59a0d322012-06-26 17:09:29 +0000751
752 // Allow targets to change the register assignments before rewriting.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000753 addPreRewrite();
Andrew Trickf5426752012-02-09 00:40:55 +0000754
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000755 // Finally rewrite virtual registers.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000756 addPass(&VirtRegRewriterID);
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000757
Andrew Trickf5426752012-02-09 00:40:55 +0000758 // Perform stack slot coloring and post-ra machine LICM.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000759 //
760 // FIXME: Re-enable coloring with register when it's capable of adding
761 // kill markers.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000762 addPass(&StackSlotColoringID);
Andrew Trick899f46c2012-02-15 07:57:03 +0000763
764 // Run post-ra machine LICM to hoist reloads / remats.
765 //
766 // FIXME: can this move into MachineLateOptimization?
Bob Wilsonb9b69362012-07-02 19:48:37 +0000767 addPass(&PostRAMachineLICMID);
Andrew Trickf5426752012-02-09 00:40:55 +0000768}
769
770//===---------------------------------------------------------------------===//
771/// Post RegAlloc Pass Configuration
772//===---------------------------------------------------------------------===//
773
774/// Add passes that optimize machine instructions after register allocation.
775void TargetPassConfig::addMachineLateOptimization() {
776 // Branch folding must be run after regalloc and prolog/epilog insertion.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000777 addPass(&BranchFolderPassID);
Andrew Trickf5426752012-02-09 00:40:55 +0000778
779 // Tail duplication.
Vincent Lejeune92b0a642013-12-07 01:49:19 +0000780 // Note that duplicating tail just increases code size and degrades
781 // performance for targets that require Structured Control Flow.
782 // In addition it can also make CFG irreducible. Thus we disable it.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000783 if (!TM->requiresStructuredCFG())
784 addPass(&TailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000785
786 // Copy propagation.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000787 addPass(&MachineCopyPropagationID);
Andrew Trickf5426752012-02-09 00:40:55 +0000788}
789
Evan Cheng59421ae2012-12-21 02:57:04 +0000790/// Add standard GC passes.
791bool TargetPassConfig::addGCPasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000792 addPass(&GCMachineCodeAnalysisID, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000793 return true;
794}
795
Andrew Trickf5426752012-02-09 00:40:55 +0000796/// Add standard basic block placement passes.
797void TargetPassConfig::addBlockPlacement() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000798 if (addPass(&MachineBlockPlacementID, false)) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000799 // Run a separate pass to collect block placement statistics.
800 if (EnableBlockPlacementStats)
Bob Wilsonb9b69362012-07-02 19:48:37 +0000801 addPass(&MachineBlockPlacementStatsID);
Andrew Trickf5426752012-02-09 00:40:55 +0000802 }
803}