blob: c234c309d76081d79471fbf07c6dce9b3854490f [file] [log] [blame]
Eugene Zelenko79220eae2017-08-03 22:12:30 +00001//===- Mips16InstrInfo.cpp - Mips16 Instruction Information ---------------===//
Akira Hatanakab7fa3c92012-07-31 21:49:49 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Akira Hatanakab7fa3c92012-07-31 21:49:49 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file contains the Mips16 implementation of the TargetInstrInfo class.
10//
11//===----------------------------------------------------------------------===//
Eugene Zelenko79220eae2017-08-03 22:12:30 +000012
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000013#include "Mips16InstrInfo.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000014#include "llvm/ADT/BitVector.h"
15#include "llvm/CodeGen/MachineBasicBlock.h"
16#include "llvm/CodeGen/MachineFrameInfo.h"
17#include "llvm/CodeGen/MachineFunction.h"
18#include "llvm/CodeGen/MachineInstr.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000020#include "llvm/CodeGen/MachineMemOperand.h"
21#include "llvm/CodeGen/MachineOperand.h"
Reed Kotler66165c82013-02-08 03:57:41 +000022#include "llvm/CodeGen/RegisterScavenging.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000023#include "llvm/CodeGen/TargetRegisterInfo.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000024#include "llvm/IR/DebugLoc.h"
Reed Kotler5c8ae092013-11-13 04:37:52 +000025#include "llvm/MC/MCAsmInfo.h"
Reed Kotlercb374092013-02-18 00:59:04 +000026#include "llvm/Support/Debug.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000027#include "llvm/Support/ErrorHandling.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000028#include "llvm/Support/MathExtras.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000029#include "llvm/Support/raw_ostream.h"
Eugene Zelenko79220eae2017-08-03 22:12:30 +000030#include <cassert>
NAKAMURA Takumi435f62a2013-11-13 06:27:53 +000031#include <cctype>
Eugene Zelenko79220eae2017-08-03 22:12:30 +000032#include <cstdint>
33#include <cstdlib>
34#include <cstring>
35#include <iterator>
36#include <vector>
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000037
38using namespace llvm;
39
Chandler Carruthe96dd892014-04-21 22:55:11 +000040#define DEBUG_TYPE "mips16-instrinfo"
Reed Kotlerd019dbf2012-12-20 04:07:42 +000041
Eric Christopher675cb4d2014-07-18 23:25:00 +000042Mips16InstrInfo::Mips16InstrInfo(const MipsSubtarget &STI)
Eugene Zelenko79220eae2017-08-03 22:12:30 +000043 : MipsInstrInfo(STI, Mips::Bimm16) {}
Akira Hatanakacb37e132012-07-31 23:41:32 +000044
45const MipsRegisterInfo &Mips16InstrInfo::getRegisterInfo() const {
46 return RI;
47}
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000048
49/// isLoadFromStackSlot - If the specified machine instruction is a direct
50/// load from a stack slot, return the virtual or physical register number of
51/// the destination along with the FrameIndex of the loaded stack slot. If
52/// not, return 0. This predicate must return 0 if the instruction has
53/// any side effects other than loading from the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000054unsigned Mips16InstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
Eric Christopher66b70692014-07-18 22:34:14 +000055 int &FrameIndex) const {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000056 return 0;
57}
58
59/// isStoreToStackSlot - If the specified machine instruction is a direct
60/// store to a stack slot, return the virtual or physical register number of
61/// the source reg along with the FrameIndex of the loaded stack slot. If
62/// not, return 0. This predicate must return 0 if the instruction has
63/// any side effects other than storing to the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000064unsigned Mips16InstrInfo::isStoreToStackSlot(const MachineInstr &MI,
Eric Christopher66b70692014-07-18 22:34:14 +000065 int &FrameIndex) const {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000066 return 0;
67}
68
69void Mips16InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +000070 MachineBasicBlock::iterator I,
71 const DebugLoc &DL, unsigned DestReg,
72 unsigned SrcReg, bool KillSrc) const {
Reed Kotlercf11c592012-10-12 02:01:09 +000073 unsigned Opc = 0;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000074
Reed Kotlercf11c592012-10-12 02:01:09 +000075 if (Mips::CPU16RegsRegClass.contains(DestReg) &&
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000076 Mips::GPR32RegClass.contains(SrcReg))
Reed Kotlercf11c592012-10-12 02:01:09 +000077 Opc = Mips::MoveR3216;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000078 else if (Mips::GPR32RegClass.contains(DestReg) &&
Reed Kotlercf11c592012-10-12 02:01:09 +000079 Mips::CPU16RegsRegClass.contains(SrcReg))
80 Opc = Mips::Move32R16;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +000081 else if ((SrcReg == Mips::HI0) &&
Reed Kotlercf11c592012-10-12 02:01:09 +000082 (Mips::CPU16RegsRegClass.contains(DestReg)))
83 Opc = Mips::Mfhi16, SrcReg = 0;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +000084 else if ((SrcReg == Mips::LO0) &&
Reed Kotlercf11c592012-10-12 02:01:09 +000085 (Mips::CPU16RegsRegClass.contains(DestReg)))
86 Opc = Mips::Mflo16, SrcReg = 0;
87
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000088 assert(Opc && "Cannot copy registers");
89
90 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc));
91
92 if (DestReg)
93 MIB.addReg(DestReg, RegState::Define);
94
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000095 if (SrcReg)
96 MIB.addReg(SrcReg, getKillRegState(KillSrc));
97}
98
Alexander Ivchenkoaf961122018-08-30 14:32:47 +000099bool Mips16InstrInfo::isCopyInstrImpl(const MachineInstr &MI,
100 const MachineOperand *&Src,
101 const MachineOperand *&Dest) const {
Petar Jovanovicc0510002018-05-23 15:28:28 +0000102 if (MI.isMoveReg()) {
Petar Jovanovic8cb6a522018-06-06 16:36:30 +0000103 Dest = &MI.getOperand(0);
104 Src = &MI.getOperand(1);
Petar Jovanovicc0510002018-05-23 15:28:28 +0000105 return true;
106 }
107 return false;
108}
109
Eric Christopher66b70692014-07-18 22:34:14 +0000110void Mips16InstrInfo::storeRegToStack(MachineBasicBlock &MBB,
111 MachineBasicBlock::iterator I,
112 unsigned SrcReg, bool isKill, int FI,
113 const TargetRegisterClass *RC,
114 const TargetRegisterInfo *TRI,
115 int64_t Offset) const {
Reed Kotler210ebe92012-09-28 02:26:24 +0000116 DebugLoc DL;
117 if (I != MBB.end()) DL = I->getDebugLoc();
118 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOStore);
119 unsigned Opc = 0;
120 if (Mips::CPU16RegsRegClass.hasSubClassEq(RC))
121 Opc = Mips::SwRxSpImmX16;
122 assert(Opc && "Register class not handled!");
Reed Kotler30cedf62013-08-04 01:13:25 +0000123 BuildMI(MBB, I, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill)).
124 addFrameIndex(FI).addImm(Offset)
125 .addMemOperand(MMO);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000126}
127
Eric Christopher66b70692014-07-18 22:34:14 +0000128void Mips16InstrInfo::loadRegFromStack(MachineBasicBlock &MBB,
129 MachineBasicBlock::iterator I,
130 unsigned DestReg, int FI,
131 const TargetRegisterClass *RC,
132 const TargetRegisterInfo *TRI,
133 int64_t Offset) const {
Reed Kotler210ebe92012-09-28 02:26:24 +0000134 DebugLoc DL;
135 if (I != MBB.end()) DL = I->getDebugLoc();
136 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOLoad);
137 unsigned Opc = 0;
138
139 if (Mips::CPU16RegsRegClass.hasSubClassEq(RC))
140 Opc = Mips::LwRxSpImmX16;
141 assert(Opc && "Register class not handled!");
Akira Hatanaka465facca2013-03-29 02:14:12 +0000142 BuildMI(MBB, I, DL, get(Opc), DestReg).addFrameIndex(FI).addImm(Offset)
Reed Kotler210ebe92012-09-28 02:26:24 +0000143 .addMemOperand(MMO);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000144}
145
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000146bool Mips16InstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
147 MachineBasicBlock &MBB = *MI.getParent();
148 switch (MI.getDesc().getOpcode()) {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000149 default:
150 return false;
151 case Mips::RetRA16:
Reed Kotlera8117532012-10-30 00:54:49 +0000152 ExpandRetRA16(MBB, MI, Mips::JrcRa16);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000153 break;
154 }
155
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000156 MBB.erase(MI.getIterator());
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000157 return true;
158}
159
160/// GetOppositeBranchOpc - Return the inverse of the specified
161/// opcode, e.g. turning BEQ to BNE.
Akira Hatanaka067d8152013-05-13 17:43:19 +0000162unsigned Mips16InstrInfo::getOppositeBranchOpc(unsigned Opc) const {
Reed Kotler67439242012-10-17 22:29:54 +0000163 switch (Opc) {
Reed Kotler67439242012-10-17 22:29:54 +0000164 case Mips::BeqzRxImmX16: return Mips::BnezRxImmX16;
165 case Mips::BnezRxImmX16: return Mips::BeqzRxImmX16;
Reed Kotler09e59152013-11-15 02:21:52 +0000166 case Mips::BeqzRxImm16: return Mips::BnezRxImm16;
167 case Mips::BnezRxImm16: return Mips::BeqzRxImm16;
Reed Kotler67439242012-10-17 22:29:54 +0000168 case Mips::BteqzT8CmpX16: return Mips::BtnezT8CmpX16;
169 case Mips::BteqzT8SltX16: return Mips::BtnezT8SltX16;
170 case Mips::BteqzT8SltiX16: return Mips::BtnezT8SltiX16;
Reed Kotler09e59152013-11-15 02:21:52 +0000171 case Mips::Btnez16: return Mips::Bteqz16;
Reed Kotler67439242012-10-17 22:29:54 +0000172 case Mips::BtnezX16: return Mips::BteqzX16;
173 case Mips::BtnezT8CmpiX16: return Mips::BteqzT8CmpiX16;
174 case Mips::BtnezT8SltuX16: return Mips::BteqzT8SltuX16;
175 case Mips::BtnezT8SltiuX16: return Mips::BteqzT8SltiuX16;
Reed Kotler09e59152013-11-15 02:21:52 +0000176 case Mips::Bteqz16: return Mips::Btnez16;
Reed Kotler67439242012-10-17 22:29:54 +0000177 case Mips::BteqzX16: return Mips::BtnezX16;
178 case Mips::BteqzT8CmpiX16: return Mips::BtnezT8CmpiX16;
179 case Mips::BteqzT8SltuX16: return Mips::BtnezT8SltuX16;
180 case Mips::BteqzT8SltiuX16: return Mips::BtnezT8SltiuX16;
181 case Mips::BtnezT8CmpX16: return Mips::BteqzT8CmpX16;
182 case Mips::BtnezT8SltX16: return Mips::BteqzT8SltX16;
183 case Mips::BtnezT8SltiX16: return Mips::BteqzT8SltiX16;
184 }
Craig Topperd3c02f12015-01-05 10:15:49 +0000185 llvm_unreachable("Illegal opcode!");
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000186}
187
Reed Kotler5c29d632013-12-15 20:49:30 +0000188static void addSaveRestoreRegs(MachineInstrBuilder &MIB,
Eric Christopher66b70692014-07-18 22:34:14 +0000189 const std::vector<CalleeSavedInfo> &CSI,
190 unsigned Flags = 0) {
Reed Kotler5c29d632013-12-15 20:49:30 +0000191 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
192 // Add the callee-saved register as live-in. Do not add if the register is
193 // RA and return address is taken, because it has already been added in
Daniel Sanders94ed30a2016-07-26 14:46:11 +0000194 // method MipsTargetLowering::lowerRETURNADDR.
Reed Kotler5c29d632013-12-15 20:49:30 +0000195 // It's killed at the spill, unless the register is RA and return address
196 // is taken.
197 unsigned Reg = CSI[e-i-1].getReg();
198 switch (Reg) {
199 case Mips::RA:
200 case Mips::S0:
201 case Mips::S1:
202 MIB.addReg(Reg, Flags);
203 break;
204 case Mips::S2:
205 break;
206 default:
207 llvm_unreachable("unexpected mips16 callee saved register");
208
209 }
210 }
Reed Kotler5c29d632013-12-15 20:49:30 +0000211}
Eugene Zelenko79220eae2017-08-03 22:12:30 +0000212
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000213// Adjust SP by FrameSize bytes. Save RA, S0, S1
Tim Northover775aaeb2015-11-05 21:54:58 +0000214void Mips16InstrInfo::makeFrame(unsigned SP, int64_t FrameSize,
215 MachineBasicBlock &MBB,
216 MachineBasicBlock::iterator I) const {
217 DebugLoc DL;
218 MachineFunction &MF = *MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000219 MachineFrameInfo &MFI = MF.getFrameInfo();
Tim Northover775aaeb2015-11-05 21:54:58 +0000220 const BitVector Reserved = RI.getReservedRegs(MF);
Reed Kotler0ff40012013-12-10 14:29:38 +0000221 bool SaveS2 = Reserved[Mips::S2];
222 MachineInstrBuilder MIB;
Reed Kotler5bde5c32013-12-11 03:32:44 +0000223 unsigned Opc = ((FrameSize <= 128) && !SaveS2)? Mips::Save16:Mips::SaveX16;
Reed Kotler5c29d632013-12-15 20:49:30 +0000224 MIB = BuildMI(MBB, I, DL, get(Opc));
Matthias Braun941a7052016-07-28 18:40:00 +0000225 const std::vector<CalleeSavedInfo> &CSI = MFI.getCalleeSavedInfo();
Reed Kotler5c29d632013-12-15 20:49:30 +0000226 addSaveRestoreRegs(MIB, CSI);
227 if (SaveS2)
228 MIB.addReg(Mips::S2);
Reed Kotler2e362b32013-12-09 21:19:51 +0000229 if (isUInt<11>(FrameSize))
Reed Kotler5c29d632013-12-15 20:49:30 +0000230 MIB.addImm(FrameSize);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000231 else {
Reed Kotler2e362b32013-12-09 21:19:51 +0000232 int Base = 2040; // should create template function like isUInt that
233 // returns largest possible n bit unsigned integer
234 int64_t Remainder = FrameSize - Base;
Reed Kotler5c29d632013-12-15 20:49:30 +0000235 MIB.addImm(Base);
Reed Kotler2e362b32013-12-09 21:19:51 +0000236 if (isInt<16>(-Remainder))
237 BuildAddiuSpImm(MBB, I, -Remainder);
238 else
239 adjustStackPtrBig(SP, -Remainder, MBB, I, Mips::V0, Mips::V1);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000240 }
241}
242
243// Adjust SP by FrameSize bytes. Restore RA, S0, S1
Jack Carter7ab15fa2013-01-19 02:00:40 +0000244void Mips16InstrInfo::restoreFrame(unsigned SP, int64_t FrameSize,
245 MachineBasicBlock &MBB,
246 MachineBasicBlock::iterator I) const {
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000247 DebugLoc DL = I != MBB.end() ? I->getDebugLoc() : DebugLoc();
Reed Kotler5c29d632013-12-15 20:49:30 +0000248 MachineFunction *MF = MBB.getParent();
Matthias Braun941a7052016-07-28 18:40:00 +0000249 MachineFrameInfo &MFI = MF->getFrameInfo();
Reed Kotler5c29d632013-12-15 20:49:30 +0000250 const BitVector Reserved = RI.getReservedRegs(*MF);
Reed Kotler0ff40012013-12-10 14:29:38 +0000251 bool SaveS2 = Reserved[Mips::S2];
252 MachineInstrBuilder MIB;
Reed Kotler5bde5c32013-12-11 03:32:44 +0000253 unsigned Opc = ((FrameSize <= 128) && !SaveS2)?
254 Mips::Restore16:Mips::RestoreX16;
Reed Kotler5c29d632013-12-15 20:49:30 +0000255
256 if (!isUInt<11>(FrameSize)) {
257 unsigned Base = 2040;
Reed Kotler2e362b32013-12-09 21:19:51 +0000258 int64_t Remainder = FrameSize - Base;
Reed Kotler5c29d632013-12-15 20:49:30 +0000259 FrameSize = Base; // should create template function like isUInt that
260 // returns largest possible n bit unsigned integer
261
Reed Kotler2e362b32013-12-09 21:19:51 +0000262 if (isInt<16>(Remainder))
263 BuildAddiuSpImm(MBB, I, Remainder);
264 else
265 adjustStackPtrBig(SP, Remainder, MBB, I, Mips::A0, Mips::A1);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000266 }
Reed Kotler5c29d632013-12-15 20:49:30 +0000267 MIB = BuildMI(MBB, I, DL, get(Opc));
Matthias Braun941a7052016-07-28 18:40:00 +0000268 const std::vector<CalleeSavedInfo> &CSI = MFI.getCalleeSavedInfo();
Reed Kotler5c29d632013-12-15 20:49:30 +0000269 addSaveRestoreRegs(MIB, CSI, RegState::Define);
Reed Kotler0ff40012013-12-10 14:29:38 +0000270 if (SaveS2)
271 MIB.addReg(Mips::S2, RegState::Define);
Reed Kotler5c29d632013-12-15 20:49:30 +0000272 MIB.addImm(FrameSize);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000273}
274
275// Adjust SP by Amount bytes where bytes can be up to 32bit number.
Jack Carter7ab15fa2013-01-19 02:00:40 +0000276// This can only be called at times that we know that there is at least one free
277// register.
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000278// This is clearly safe at prologue and epilogue.
Jack Carter7ab15fa2013-01-19 02:00:40 +0000279void Mips16InstrInfo::adjustStackPtrBig(unsigned SP, int64_t Amount,
Tim Northover775aaeb2015-11-05 21:54:58 +0000280 MachineBasicBlock &MBB,
281 MachineBasicBlock::iterator I,
282 unsigned Reg1, unsigned Reg2) const {
283 DebugLoc DL;
284 //
285 // li reg1, constant
286 // move reg2, sp
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000287 // add reg1, reg1, reg2
288 // move sp, reg1
289 //
290 //
291 MachineInstrBuilder MIB1 = BuildMI(MBB, I, DL, get(Mips::LwConstant32), Reg1);
Reed Kotlera787aa22013-11-24 06:18:50 +0000292 MIB1.addImm(Amount).addImm(-1);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000293 MachineInstrBuilder MIB2 = BuildMI(MBB, I, DL, get(Mips::MoveR3216), Reg2);
294 MIB2.addReg(Mips::SP, RegState::Kill);
295 MachineInstrBuilder MIB3 = BuildMI(MBB, I, DL, get(Mips::AdduRxRyRz16), Reg1);
296 MIB3.addReg(Reg1);
297 MIB3.addReg(Reg2, RegState::Kill);
Jack Carter7ab15fa2013-01-19 02:00:40 +0000298 MachineInstrBuilder MIB4 = BuildMI(MBB, I, DL, get(Mips::Move32R16),
299 Mips::SP);
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000300 MIB4.addReg(Reg1, RegState::Kill);
301}
302
Eric Christopher66b70692014-07-18 22:34:14 +0000303void Mips16InstrInfo::adjustStackPtrBigUnrestricted(
304 unsigned SP, int64_t Amount, MachineBasicBlock &MBB,
305 MachineBasicBlock::iterator I) const {
Craig Topperd3c02f12015-01-05 10:15:49 +0000306 llvm_unreachable("adjust stack pointer amount exceeded");
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000307}
308
Reed Kotler27a72292012-10-31 05:21:10 +0000309/// Adjust SP by Amount bytes.
310void Mips16InstrInfo::adjustStackPtr(unsigned SP, int64_t Amount,
311 MachineBasicBlock &MBB,
312 MachineBasicBlock::iterator I) const {
Vasileios Kalintirisb3698a52015-04-02 10:14:54 +0000313 if (Amount == 0)
314 return;
315
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000316 if (isInt<16>(Amount)) // need to change to addiu sp, ....and isInt<16>
Reed Kotler188dad02013-02-16 19:04:29 +0000317 BuildAddiuSpImm(MBB, I, Amount);
Reed Kotler27a72292012-10-31 05:21:10 +0000318 else
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000319 adjustStackPtrBigUnrestricted(SP, Amount, MBB, I);
320}
321
322/// This function generates the sequence of instructions needed to get the
323/// result of adding register REG and immediate IMM.
Eric Christopher66b70692014-07-18 22:34:14 +0000324unsigned Mips16InstrInfo::loadImmediate(unsigned FrameReg, int64_t Imm,
325 MachineBasicBlock &MBB,
326 MachineBasicBlock::iterator II,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000327 const DebugLoc &DL,
328 unsigned &NewImm) const {
Reed Kotler66165c82013-02-08 03:57:41 +0000329 //
330 // given original instruction is:
331 // Instr rx, T[offset] where offset is too big.
332 //
333 // lo = offset & 0xFFFF
334 // hi = ((offset >> 16) + (lo >> 15)) & 0xFFFF;
335 //
336 // let T = temporary register
337 // li T, hi
338 // shl T, 16
339 // add T, Rx, T
340 //
341 RegScavenger rs;
342 int32_t lo = Imm & 0xFFFF;
Reed Kotler66165c82013-02-08 03:57:41 +0000343 NewImm = lo;
Reed Kotler30cedf62013-08-04 01:13:25 +0000344 int Reg =0;
345 int SpReg = 0;
346
Matthias Braun7dc03f02016-04-06 02:47:09 +0000347 rs.enterBasicBlock(MBB);
Reed Kotler66165c82013-02-08 03:57:41 +0000348 rs.forward(II);
349 //
Reed Kotler30cedf62013-08-04 01:13:25 +0000350 // We need to know which registers can be used, in the case where there
351 // are not enough free registers. We exclude all registers that
352 // are used in the instruction that we are helping.
353 // // Consider all allocatable registers in the register class initially
354 BitVector Candidates =
355 RI.getAllocatableSet
356 (*II->getParent()->getParent(), &Mips::CPU16RegsRegClass);
357 // Exclude all the registers being used by the instruction.
358 for (unsigned i = 0, e = II->getNumOperands(); i != e; ++i) {
359 MachineOperand &MO = II->getOperand(i);
360 if (MO.isReg() && MO.getReg() != 0 && !MO.isDef() &&
361 !TargetRegisterInfo::isVirtualRegister(MO.getReg()))
362 Candidates.reset(MO.getReg());
363 }
Eric Christopher66b70692014-07-18 22:34:14 +0000364
Reed Kotler30cedf62013-08-04 01:13:25 +0000365 // If the same register was used and defined in an instruction, then
366 // it will not be in the list of candidates.
367 //
368 // we need to analyze the instruction that we are helping.
369 // we need to know if it defines register x but register x is not
370 // present as an operand of the instruction. this tells
371 // whether the register is live before the instruction. if it's not
372 // then we don't need to save it in case there are no free registers.
Reed Kotler30cedf62013-08-04 01:13:25 +0000373 int DefReg = 0;
374 for (unsigned i = 0, e = II->getNumOperands(); i != e; ++i) {
375 MachineOperand &MO = II->getOperand(i);
376 if (MO.isReg() && MO.isDef()) {
377 DefReg = MO.getReg();
378 break;
379 }
380 }
Reed Kotler30cedf62013-08-04 01:13:25 +0000381
Eric Christopher66b70692014-07-18 22:34:14 +0000382 BitVector Available = rs.getRegsAvailable(&Mips::CPU16RegsRegClass);
Reed Kotler30cedf62013-08-04 01:13:25 +0000383 Available &= Candidates;
384 //
Reed Kotler66165c82013-02-08 03:57:41 +0000385 // we use T0 for the first register, if we need to save something away.
386 // we use T1 for the second register, if we need to save something away.
387 //
388 unsigned FirstRegSaved =0, SecondRegSaved=0;
389 unsigned FirstRegSavedTo = 0, SecondRegSavedTo = 0;
Reed Kotlerd019dbf2012-12-20 04:07:42 +0000390
Reed Kotler30cedf62013-08-04 01:13:25 +0000391 Reg = Available.find_first();
392
393 if (Reg == -1) {
394 Reg = Candidates.find_first();
395 Candidates.reset(Reg);
396 if (DefReg != Reg) {
397 FirstRegSaved = Reg;
398 FirstRegSavedTo = Mips::T0;
399 copyPhysReg(MBB, II, DL, FirstRegSavedTo, FirstRegSaved, true);
400 }
Reed Kotler66165c82013-02-08 03:57:41 +0000401 }
402 else
Reed Kotler30cedf62013-08-04 01:13:25 +0000403 Available.reset(Reg);
Reed Kotlera787aa22013-11-24 06:18:50 +0000404 BuildMI(MBB, II, DL, get(Mips::LwConstant32), Reg).addImm(Imm).addImm(-1);
Reed Kotler30cedf62013-08-04 01:13:25 +0000405 NewImm = 0;
Reed Kotler66165c82013-02-08 03:57:41 +0000406 if (FrameReg == Mips::SP) {
Reed Kotler30cedf62013-08-04 01:13:25 +0000407 SpReg = Available.find_first();
408 if (SpReg == -1) {
409 SpReg = Candidates.find_first();
410 // Candidates.reset(SpReg); // not really needed
411 if (DefReg!= SpReg) {
412 SecondRegSaved = SpReg;
Reed Kotler66165c82013-02-08 03:57:41 +0000413 SecondRegSavedTo = Mips::T1;
414 }
Reed Kotler30cedf62013-08-04 01:13:25 +0000415 if (SecondRegSaved)
416 copyPhysReg(MBB, II, DL, SecondRegSavedTo, SecondRegSaved, true);
Reed Kotler66165c82013-02-08 03:57:41 +0000417 }
Reed Kotler30cedf62013-08-04 01:13:25 +0000418 else
419 Available.reset(SpReg);
Reed Kotler66165c82013-02-08 03:57:41 +0000420 copyPhysReg(MBB, II, DL, SpReg, Mips::SP, false);
Reed Kotler30cedf62013-08-04 01:13:25 +0000421 BuildMI(MBB, II, DL, get(Mips:: AdduRxRyRz16), Reg).addReg(SpReg, RegState::Kill)
Reed Kotler66165c82013-02-08 03:57:41 +0000422 .addReg(Reg);
423 }
424 else
425 BuildMI(MBB, II, DL, get(Mips:: AdduRxRyRz16), Reg).addReg(FrameReg)
426 .addReg(Reg, RegState::Kill);
427 if (FirstRegSaved || SecondRegSaved) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000428 II = std::next(II);
Reed Kotler66165c82013-02-08 03:57:41 +0000429 if (FirstRegSaved)
430 copyPhysReg(MBB, II, DL, FirstRegSaved, FirstRegSavedTo, true);
431 if (SecondRegSaved)
432 copyPhysReg(MBB, II, DL, SecondRegSaved, SecondRegSavedTo, true);
433 }
434 return Reg;
Reed Kotler27a72292012-10-31 05:21:10 +0000435}
436
Akira Hatanaka067d8152013-05-13 17:43:19 +0000437unsigned Mips16InstrInfo::getAnalyzableBrOpc(unsigned Opc) const {
Reed Kotler67439242012-10-17 22:29:54 +0000438 return (Opc == Mips::BeqzRxImmX16 || Opc == Mips::BimmX16 ||
Reed Kotlerf0e69682013-11-12 02:27:12 +0000439 Opc == Mips::Bimm16 ||
Reed Kotler09e59152013-11-15 02:21:52 +0000440 Opc == Mips::Bteqz16 || Opc == Mips::Btnez16 ||
441 Opc == Mips::BeqzRxImm16 || Opc == Mips::BnezRxImm16 ||
Reed Kotler67439242012-10-17 22:29:54 +0000442 Opc == Mips::BnezRxImmX16 || Opc == Mips::BteqzX16 ||
443 Opc == Mips::BteqzT8CmpX16 || Opc == Mips::BteqzT8CmpiX16 ||
444 Opc == Mips::BteqzT8SltX16 || Opc == Mips::BteqzT8SltuX16 ||
445 Opc == Mips::BteqzT8SltiX16 || Opc == Mips::BteqzT8SltiuX16 ||
446 Opc == Mips::BtnezX16 || Opc == Mips::BtnezT8CmpX16 ||
447 Opc == Mips::BtnezT8CmpiX16 || Opc == Mips::BtnezT8SltX16 ||
448 Opc == Mips::BtnezT8SltuX16 || Opc == Mips::BtnezT8SltiX16 ||
449 Opc == Mips::BtnezT8SltiuX16 ) ? Opc : 0;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000450}
451
452void Mips16InstrInfo::ExpandRetRA16(MachineBasicBlock &MBB,
453 MachineBasicBlock::iterator I,
454 unsigned Opc) const {
455 BuildMI(MBB, I, I->getDebugLoc(), get(Opc));
456}
Akira Hatanakafab89292012-08-02 18:21:47 +0000457
Reed Kotler8cf51032013-02-16 09:47:57 +0000458const MCInstrDesc &Mips16InstrInfo::AddiuSpImm(int64_t Imm) const {
Reed Kotlerf662cff2013-02-13 20:28:27 +0000459 if (validSpImm8(Imm))
Reed Kotler8cf51032013-02-16 09:47:57 +0000460 return get(Mips::AddiuSpImm16);
Reed Kotlerf662cff2013-02-13 20:28:27 +0000461 else
Reed Kotler8cf51032013-02-16 09:47:57 +0000462 return get(Mips::AddiuSpImmX16);
Reed Kotlerf662cff2013-02-13 20:28:27 +0000463}
Tim Northover775aaeb2015-11-05 21:54:58 +0000464
465void Mips16InstrInfo::BuildAddiuSpImm
466 (MachineBasicBlock &MBB, MachineBasicBlock::iterator I, int64_t Imm) const {
467 DebugLoc DL;
468 BuildMI(MBB, I, DL, AddiuSpImm(Imm)).addImm(Imm);
469}
470
Eric Christopher675cb4d2014-07-18 23:25:00 +0000471const MipsInstrInfo *llvm::createMips16InstrInfo(const MipsSubtarget &STI) {
472 return new Mips16InstrInfo(STI);
Akira Hatanakafab89292012-08-02 18:21:47 +0000473}
Reed Kotler30cedf62013-08-04 01:13:25 +0000474
Reed Kotler30cedf62013-08-04 01:13:25 +0000475bool Mips16InstrInfo::validImmediate(unsigned Opcode, unsigned Reg,
476 int64_t Amount) {
477 switch (Opcode) {
478 case Mips::LbRxRyOffMemX16:
479 case Mips::LbuRxRyOffMemX16:
480 case Mips::LhRxRyOffMemX16:
481 case Mips::LhuRxRyOffMemX16:
482 case Mips::SbRxRyOffMemX16:
483 case Mips::ShRxRyOffMemX16:
484 case Mips::LwRxRyOffMemX16:
485 case Mips::SwRxRyOffMemX16:
486 case Mips::SwRxSpImmX16:
487 case Mips::LwRxSpImmX16:
488 return isInt<16>(Amount);
489 case Mips::AddiuRxRyOffMemX16:
490 if ((Reg == Mips::PC) || (Reg == Mips::SP))
491 return isInt<16>(Amount);
492 return isInt<15>(Amount);
493 }
Reed Kotler30cedf62013-08-04 01:13:25 +0000494 llvm_unreachable("unexpected Opcode in validImmediate");
495}