blob: 6e36854137eb67caaafee5417ef644a30d75ac19 [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanandde9c122010-02-12 23:39:46 +000025#define MRM_MAPPING \
26 MAP(C1, 33) \
Chris Lattner140caa72010-02-13 00:41:14 +000027 MAP(C2, 34) \
28 MAP(C3, 35) \
29 MAP(C4, 36) \
30 MAP(C8, 37) \
31 MAP(C9, 38) \
Michael Liao95d944032013-04-11 04:52:28 +000032 MAP(CA, 39) \
33 MAP(CB, 40) \
34 MAP(E8, 41) \
35 MAP(F0, 42) \
36 MAP(F8, 45) \
37 MAP(F9, 46) \
38 MAP(D0, 47) \
39 MAP(D1, 48) \
40 MAP(D4, 49) \
41 MAP(D5, 50) \
42 MAP(D6, 51) \
43 MAP(D8, 52) \
44 MAP(D9, 53) \
45 MAP(DA, 54) \
46 MAP(DB, 55) \
47 MAP(DC, 56) \
48 MAP(DD, 57) \
49 MAP(DE, 58) \
50 MAP(DF, 59)
Sean Callanandde9c122010-02-12 23:39:46 +000051
Sean Callanan04cc3072009-12-19 02:59:52 +000052// A clone of X86 since we can't depend on something that is generated.
53namespace X86Local {
54 enum {
55 Pseudo = 0,
56 RawFrm = 1,
57 AddRegFrm = 2,
58 MRMDestReg = 3,
59 MRMDestMem = 4,
60 MRMSrcReg = 5,
61 MRMSrcMem = 6,
Craig Topperac172e22012-07-30 04:48:12 +000062 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
Sean Callanan04cc3072009-12-19 02:59:52 +000063 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
64 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
65 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Sean Callanandde9c122010-02-12 23:39:46 +000066 MRMInitReg = 32,
Richard Trieu9208abd2012-07-18 23:04:22 +000067 RawFrmImm8 = 43,
68 RawFrmImm16 = 44,
Sean Callanandde9c122010-02-12 23:39:46 +000069#define MAP(from, to) MRM_##from = to,
70 MRM_MAPPING
71#undef MAP
72 lastMRM
Sean Callanan04cc3072009-12-19 02:59:52 +000073 };
Craig Topperac172e22012-07-30 04:48:12 +000074
Sean Callanan04cc3072009-12-19 02:59:52 +000075 enum {
76 TB = 1,
77 REP = 2,
78 D8 = 3, D9 = 4, DA = 5, DB = 6,
79 DC = 7, DD = 8, DE = 9, DF = 10,
80 XD = 11, XS = 12,
Chris Lattnerf7477e52010-02-12 02:06:33 +000081 T8 = 13, P_TA = 14,
Craig Topper9e3e38a2013-10-03 05:17:48 +000082 A6 = 15, A7 = 16, T8XD = 17, T8XS = 18, TAXD = 19,
83 XOP8 = 20, XOP9 = 21, XOPA = 22
Sean Callanan04cc3072009-12-19 02:59:52 +000084 };
85}
Sean Callanandde9c122010-02-12 23:39:46 +000086
87// If rows are added to the opcode extension tables, then corresponding entries
Craig Topperac172e22012-07-30 04:48:12 +000088// must be added here.
Sean Callanandde9c122010-02-12 23:39:46 +000089//
90// If the row corresponds to a single byte (i.e., 8f), then add an entry for
91// that byte to ONE_BYTE_EXTENSION_TABLES.
92//
Craig Topperac172e22012-07-30 04:48:12 +000093// If the row corresponds to two bytes where the first is 0f, add an entry for
Sean Callanandde9c122010-02-12 23:39:46 +000094// the second byte to TWO_BYTE_EXTENSION_TABLES.
95//
96// If the row corresponds to some other set of bytes, you will need to modify
97// the code in RecognizableInstr::emitDecodePath() as well, and add new prefixes
Craig Topperac172e22012-07-30 04:48:12 +000098// to the X86 TD files, except in two cases: if the first two bytes of such a
Sean Callanandde9c122010-02-12 23:39:46 +000099// new combination are 0f 38 or 0f 3a, you just have to add maps called
100// THREE_BYTE_38_EXTENSION_TABLES and THREE_BYTE_3A_EXTENSION_TABLES and add a
101// switch(Opcode) just below the case X86Local::T8: or case X86Local::TA: line
102// in RecognizableInstr::emitDecodePath().
103
Sean Callanan04cc3072009-12-19 02:59:52 +0000104#define ONE_BYTE_EXTENSION_TABLES \
105 EXTENSION_TABLE(80) \
106 EXTENSION_TABLE(81) \
107 EXTENSION_TABLE(82) \
108 EXTENSION_TABLE(83) \
109 EXTENSION_TABLE(8f) \
110 EXTENSION_TABLE(c0) \
111 EXTENSION_TABLE(c1) \
112 EXTENSION_TABLE(c6) \
113 EXTENSION_TABLE(c7) \
114 EXTENSION_TABLE(d0) \
115 EXTENSION_TABLE(d1) \
116 EXTENSION_TABLE(d2) \
117 EXTENSION_TABLE(d3) \
118 EXTENSION_TABLE(f6) \
119 EXTENSION_TABLE(f7) \
120 EXTENSION_TABLE(fe) \
121 EXTENSION_TABLE(ff)
Craig Topperac172e22012-07-30 04:48:12 +0000122
Sean Callanan04cc3072009-12-19 02:59:52 +0000123#define TWO_BYTE_EXTENSION_TABLES \
124 EXTENSION_TABLE(00) \
125 EXTENSION_TABLE(01) \
Kay Tiong Khooab588ef2013-02-12 00:19:12 +0000126 EXTENSION_TABLE(0d) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000127 EXTENSION_TABLE(18) \
128 EXTENSION_TABLE(71) \
129 EXTENSION_TABLE(72) \
130 EXTENSION_TABLE(73) \
131 EXTENSION_TABLE(ae) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000132 EXTENSION_TABLE(ba) \
133 EXTENSION_TABLE(c7)
Sean Callanan04cc3072009-12-19 02:59:52 +0000134
Craig Topper27ad1252011-10-15 20:46:47 +0000135#define THREE_BYTE_38_EXTENSION_TABLES \
136 EXTENSION_TABLE(F3)
137
Craig Topper9e3e38a2013-10-03 05:17:48 +0000138#define XOP9_MAP_EXTENSION_TABLES \
139 EXTENSION_TABLE(01) \
140 EXTENSION_TABLE(02)
141
Sean Callanan04cc3072009-12-19 02:59:52 +0000142using namespace X86Disassembler;
143
144/// needsModRMForDecode - Indicates whether a particular instruction requires a
Craig Topperac172e22012-07-30 04:48:12 +0000145/// ModR/M byte for the instruction to be properly decoded. For example, a
Sean Callanan04cc3072009-12-19 02:59:52 +0000146/// MRMDestReg instruction needs the Mod field in the ModR/M byte to be set to
147/// 0b11.
148///
149/// @param form - The form of the instruction.
150/// @return - true if the form implies that a ModR/M byte is required, false
151/// otherwise.
152static bool needsModRMForDecode(uint8_t form) {
153 if (form == X86Local::MRMDestReg ||
154 form == X86Local::MRMDestMem ||
155 form == X86Local::MRMSrcReg ||
156 form == X86Local::MRMSrcMem ||
157 (form >= X86Local::MRM0r && form <= X86Local::MRM7r) ||
158 (form >= X86Local::MRM0m && form <= X86Local::MRM7m))
159 return true;
160 else
161 return false;
162}
163
164/// isRegFormat - Indicates whether a particular form requires the Mod field of
165/// the ModR/M byte to be 0b11.
166///
167/// @param form - The form of the instruction.
168/// @return - true if the form implies that Mod must be 0b11, false
169/// otherwise.
170static bool isRegFormat(uint8_t form) {
171 if (form == X86Local::MRMDestReg ||
172 form == X86Local::MRMSrcReg ||
173 (form >= X86Local::MRM0r && form <= X86Local::MRM7r))
174 return true;
175 else
176 return false;
177}
178
179/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
180/// Useful for switch statements and the like.
181///
182/// @param init - A reference to the BitsInit to be decoded.
183/// @return - The field, with the first bit in the BitsInit as the lowest
184/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +0000185static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000186 int width = init.getNumBits();
187
188 assert(width <= 8 && "Field is too large for uint8_t!");
189
190 int index;
191 uint8_t mask = 0x01;
192
193 uint8_t ret = 0;
194
195 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000196 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +0000197 ret |= mask;
198
199 mask <<= 1;
200 }
201
202 return ret;
203}
204
205/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
206/// name of the field.
207///
208/// @param rec - The record from which to extract the value.
209/// @param name - The name of the field in the record.
210/// @return - The field, as translated by byteFromBitsInit().
211static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000212 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +0000213 return byteFromBitsInit(*bits);
214}
215
216RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
217 const CodeGenInstruction &insn,
218 InstrUID uid) {
219 UID = uid;
220
221 Rec = insn.TheDef;
222 Name = Rec->getName();
223 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +0000224
Sean Callanan04cc3072009-12-19 02:59:52 +0000225 if (!Rec->isSubClassOf("X86Inst")) {
226 ShouldBeEmitted = false;
227 return;
228 }
Craig Topperac172e22012-07-30 04:48:12 +0000229
Sean Callanan04cc3072009-12-19 02:59:52 +0000230 Prefix = byteFromRec(Rec, "Prefix");
231 Opcode = byteFromRec(Rec, "Opcode");
232 Form = byteFromRec(Rec, "FormBits");
233 SegOvr = byteFromRec(Rec, "SegOvrBits");
Craig Topperac172e22012-07-30 04:48:12 +0000234
Sean Callanan04cc3072009-12-19 02:59:52 +0000235 HasOpSizePrefix = Rec->getValueAsBit("hasOpSizePrefix");
Craig Topper6491c802012-02-27 01:54:29 +0000236 HasAdSizePrefix = Rec->getValueAsBit("hasAdSizePrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000237 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Sean Callananc3fd5232011-03-15 01:23:15 +0000238 HasVEXPrefix = Rec->getValueAsBit("hasVEXPrefix");
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000239 HasVEX_4VPrefix = Rec->getValueAsBit("hasVEX_4VPrefix");
Craig Topperaea148c2011-10-16 07:55:05 +0000240 HasVEX_4VOp3Prefix = Rec->getValueAsBit("hasVEX_4VOp3Prefix");
Sean Callananc3fd5232011-03-15 01:23:15 +0000241 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topper03a0bed2011-12-30 05:20:36 +0000242 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
Craig Topperf18c8962011-10-04 06:30:42 +0000243 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000244 HasEVEXPrefix = Rec->getValueAsBit("hasEVEXPrefix");
245 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
246 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000247 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000248 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Sean Callanan04cc3072009-12-19 02:59:52 +0000249 HasLockPrefix = Rec->getValueAsBit("hasLockPrefix");
250 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Topperac172e22012-07-30 04:48:12 +0000251
Sean Callanan04cc3072009-12-19 02:59:52 +0000252 Name = Rec->getName();
253 AsmString = Rec->getValueAsString("AsmString");
Craig Topperac172e22012-07-30 04:48:12 +0000254
Chris Lattnerd8adec72010-11-01 04:03:32 +0000255 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000256
Kevin Enderby54e09b42011-09-02 18:03:03 +0000257 IsSSE = (HasOpSizePrefix && (Name.find("16") == Name.npos)) ||
258 (Name.find("CRC32") != Name.npos);
Sean Callananc3fd5232011-03-15 01:23:15 +0000259 HasFROperands = hasFROperands();
Craig Topper3f23c1a2012-09-19 06:37:45 +0000260 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000261
Eli Friedman03180362011-07-16 02:41:28 +0000262 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000263 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000264 Is64Bit = false;
265 // FIXME: Is there some better way to check for In64BitMode?
266 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
267 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000268 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
269 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000270 Is32Bit = true;
271 break;
272 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000273 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000274 Is64Bit = true;
275 break;
276 }
277 }
278 // FIXME: These instructions aren't marked as 64-bit in any way
Craig Topperac172e22012-07-30 04:48:12 +0000279 Is64Bit |= Rec->getName() == "JMP64pcrel32" ||
280 Rec->getName() == "MASKMOVDQU64" ||
281 Rec->getName() == "POPFS64" ||
282 Rec->getName() == "POPGS64" ||
283 Rec->getName() == "PUSHFS64" ||
Eli Friedman03180362011-07-16 02:41:28 +0000284 Rec->getName() == "PUSHGS64" ||
285 Rec->getName() == "REX64_PREFIX" ||
Craig Topperac172e22012-07-30 04:48:12 +0000286 Rec->getName().find("MOV64") != Name.npos ||
Eli Friedman03180362011-07-16 02:41:28 +0000287 Rec->getName().find("PUSH64") != Name.npos ||
288 Rec->getName().find("POP64") != Name.npos;
289
Sean Callanan04cc3072009-12-19 02:59:52 +0000290 ShouldBeEmitted = true;
291}
Craig Topperac172e22012-07-30 04:48:12 +0000292
Sean Callanan04cc3072009-12-19 02:59:52 +0000293void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000294 const CodeGenInstruction &insn,
295 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000296{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000297 // Ignore "asm parser only" instructions.
298 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
299 return;
Craig Topperac172e22012-07-30 04:48:12 +0000300
Sean Callanan04cc3072009-12-19 02:59:52 +0000301 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000302
Craig Topper83b7e242014-01-02 03:58:45 +0000303 recogInstr.emitInstructionSpecifier();
Craig Topperac172e22012-07-30 04:48:12 +0000304
Sean Callanan04cc3072009-12-19 02:59:52 +0000305 if (recogInstr.shouldBeEmitted())
306 recogInstr.emitDecodePath(tables);
307}
308
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000309#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
310 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
311 (HasEVEX_KZ ? n##_KZ : \
312 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000313
Sean Callanan04cc3072009-12-19 02:59:52 +0000314InstructionContext RecognizableInstr::insnContext() const {
315 InstructionContext insnContext;
316
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000317 if (HasEVEXPrefix) {
318 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000319 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
320 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000321 }
322 // VEX_L & VEX_W
323 if (HasVEX_LPrefix && HasVEX_WPrefix) {
324 if (HasOpSizePrefix)
325 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
326 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
327 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
328 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
329 Prefix == X86Local::TAXD)
330 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
331 else
332 insnContext = EVEX_KB(IC_EVEX_L_W);
333 } else if (HasVEX_LPrefix) {
334 // VEX_L
335 if (HasOpSizePrefix)
336 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
337 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
338 insnContext = EVEX_KB(IC_EVEX_L_XS);
339 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
340 Prefix == X86Local::TAXD)
341 insnContext = EVEX_KB(IC_EVEX_L_XD);
342 else
343 insnContext = EVEX_KB(IC_EVEX_L);
344 }
345 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
346 // EVEX_L2 & VEX_W
347 if (HasOpSizePrefix)
348 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
349 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
350 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
351 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
352 Prefix == X86Local::TAXD)
353 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
354 else
355 insnContext = EVEX_KB(IC_EVEX_L2_W);
356 } else if (HasEVEX_L2Prefix) {
357 // EVEX_L2
358 if (HasOpSizePrefix)
359 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
360 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
361 Prefix == X86Local::TAXD)
362 insnContext = EVEX_KB(IC_EVEX_L2_XD);
363 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
364 insnContext = EVEX_KB(IC_EVEX_L2_XS);
365 else
366 insnContext = EVEX_KB(IC_EVEX_L2);
367 }
368 else if (HasVEX_WPrefix) {
369 // VEX_W
370 if (HasOpSizePrefix)
371 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
372 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
373 insnContext = EVEX_KB(IC_EVEX_W_XS);
374 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
375 Prefix == X86Local::TAXD)
376 insnContext = EVEX_KB(IC_EVEX_W_XD);
377 else
378 insnContext = EVEX_KB(IC_EVEX_W);
379 }
380 // No L, no W
381 else if (HasOpSizePrefix)
382 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
383 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
384 Prefix == X86Local::TAXD)
385 insnContext = EVEX_KB(IC_EVEX_XD);
386 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
387 insnContext = EVEX_KB(IC_EVEX_XS);
388 else
389 insnContext = EVEX_KB(IC_EVEX);
390 /// eof EVEX
391 } else if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix|| HasVEXPrefix) {
Craig Topperf01f1b52011-11-06 23:04:08 +0000392 if (HasVEX_LPrefix && HasVEX_WPrefix) {
393 if (HasOpSizePrefix)
394 insnContext = IC_VEX_L_W_OPSIZE;
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000395 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
396 insnContext = IC_VEX_L_W_XS;
397 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
398 Prefix == X86Local::TAXD)
399 insnContext = IC_VEX_L_W_XD;
Craig Topperf01f1b52011-11-06 23:04:08 +0000400 else
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000401 insnContext = IC_VEX_L_W;
Craig Topperf01f1b52011-11-06 23:04:08 +0000402 } else if (HasOpSizePrefix && HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000403 insnContext = IC_VEX_L_OPSIZE;
404 else if (HasOpSizePrefix && HasVEX_WPrefix)
405 insnContext = IC_VEX_W_OPSIZE;
406 else if (HasOpSizePrefix)
407 insnContext = IC_VEX_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000408 else if (HasVEX_LPrefix &&
409 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callananc3fd5232011-03-15 01:23:15 +0000410 insnContext = IC_VEX_L_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000411 else if (HasVEX_LPrefix && (Prefix == X86Local::XD ||
412 Prefix == X86Local::T8XD ||
413 Prefix == X86Local::TAXD))
Sean Callananc3fd5232011-03-15 01:23:15 +0000414 insnContext = IC_VEX_L_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000415 else if (HasVEX_WPrefix &&
416 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callananc3fd5232011-03-15 01:23:15 +0000417 insnContext = IC_VEX_W_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000418 else if (HasVEX_WPrefix && (Prefix == X86Local::XD ||
419 Prefix == X86Local::T8XD ||
420 Prefix == X86Local::TAXD))
Sean Callananc3fd5232011-03-15 01:23:15 +0000421 insnContext = IC_VEX_W_XD;
422 else if (HasVEX_WPrefix)
423 insnContext = IC_VEX_W;
424 else if (HasVEX_LPrefix)
425 insnContext = IC_VEX_L;
Craig Topper980d5982011-10-23 07:34:00 +0000426 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
427 Prefix == X86Local::TAXD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000428 insnContext = IC_VEX_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000429 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000430 insnContext = IC_VEX_XS;
431 else
432 insnContext = IC_VEX;
Eli Friedman03180362011-07-16 02:41:28 +0000433 } else if (Is64Bit || HasREX_WPrefix) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000434 if (HasREX_WPrefix && HasOpSizePrefix)
435 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topper980d5982011-10-23 07:34:00 +0000436 else if (HasOpSizePrefix && (Prefix == X86Local::XD ||
437 Prefix == X86Local::T8XD ||
438 Prefix == X86Local::TAXD))
Craig Topper88cb33e2011-10-01 19:54:56 +0000439 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000440 else if (HasOpSizePrefix &&
441 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Toppera6978522011-10-11 04:34:23 +0000442 insnContext = IC_64BIT_XS_OPSIZE;
Sean Callanan04cc3072009-12-19 02:59:52 +0000443 else if (HasOpSizePrefix)
444 insnContext = IC_64BIT_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000445 else if (HasAdSizePrefix)
446 insnContext = IC_64BIT_ADSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000447 else if (HasREX_WPrefix &&
448 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callanan04cc3072009-12-19 02:59:52 +0000449 insnContext = IC_64BIT_REXW_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000450 else if (HasREX_WPrefix && (Prefix == X86Local::XD ||
451 Prefix == X86Local::T8XD ||
452 Prefix == X86Local::TAXD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000453 insnContext = IC_64BIT_REXW_XD;
Craig Topper980d5982011-10-23 07:34:00 +0000454 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
455 Prefix == X86Local::TAXD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000456 insnContext = IC_64BIT_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000457 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000458 insnContext = IC_64BIT_XS;
459 else if (HasREX_WPrefix)
460 insnContext = IC_64BIT_REXW;
461 else
462 insnContext = IC_64BIT;
463 } else {
Craig Topper980d5982011-10-23 07:34:00 +0000464 if (HasOpSizePrefix && (Prefix == X86Local::XD ||
465 Prefix == X86Local::T8XD ||
466 Prefix == X86Local::TAXD))
Craig Topper88cb33e2011-10-01 19:54:56 +0000467 insnContext = IC_XD_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000468 else if (HasOpSizePrefix &&
469 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Toppera6978522011-10-11 04:34:23 +0000470 insnContext = IC_XS_OPSIZE;
Kevin Enderby54e09b42011-09-02 18:03:03 +0000471 else if (HasOpSizePrefix)
Sean Callanan04cc3072009-12-19 02:59:52 +0000472 insnContext = IC_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000473 else if (HasAdSizePrefix)
474 insnContext = IC_ADSIZE;
Craig Topper980d5982011-10-23 07:34:00 +0000475 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
476 Prefix == X86Local::TAXD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000477 insnContext = IC_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000478 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS ||
479 Prefix == X86Local::REP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000480 insnContext = IC_XS;
481 else
482 insnContext = IC;
483 }
484
485 return insnContext;
486}
Craig Topperac172e22012-07-30 04:48:12 +0000487
Sean Callanan04cc3072009-12-19 02:59:52 +0000488RecognizableInstr::filter_ret RecognizableInstr::filter() const {
Sean Callananc3fd5232011-03-15 01:23:15 +0000489 ///////////////////
490 // FILTER_STRONG
491 //
Craig Topperac172e22012-07-30 04:48:12 +0000492
Sean Callanan04cc3072009-12-19 02:59:52 +0000493 // Filter out intrinsics
Craig Topperac172e22012-07-30 04:48:12 +0000494
Craig Topper6f4ad802012-07-30 05:39:34 +0000495 assert(Rec->isSubClassOf("X86Inst") && "Can only filter X86 instructions");
Craig Topperac172e22012-07-30 04:48:12 +0000496
Sean Callanan04cc3072009-12-19 02:59:52 +0000497 if (Form == X86Local::Pseudo ||
Craig Topper2658d892013-10-07 04:28:06 +0000498 (IsCodeGenOnly && Name.find("_REV") == Name.npos &&
499 Name.find("INC32") == Name.npos && Name.find("DEC32") == Name.npos))
Sean Callanan04cc3072009-12-19 02:59:52 +0000500 return FILTER_STRONG;
Craig Topperac172e22012-07-30 04:48:12 +0000501
Craig Topperac172e22012-07-30 04:48:12 +0000502
Kevin Enderby014e1cd2012-03-09 17:52:49 +0000503 // Filter out artificial instructions but leave in the LOCK_PREFIX so it is
504 // printed as a separate "instruction".
Craig Topperac172e22012-07-30 04:48:12 +0000505
Craig Topper75ffc5f2011-11-19 05:48:20 +0000506 if (Name.find("_Int") != Name.npos ||
Craig Topperc6b7ef62012-07-30 06:48:11 +0000507 Name.find("Int_") != Name.npos)
Sean Callananc3fd5232011-03-15 01:23:15 +0000508 return FILTER_STRONG;
509
510 // Filter out instructions with segment override prefixes.
511 // They're too messy to handle now and we'll special case them if needed.
Craig Topperac172e22012-07-30 04:48:12 +0000512
Sean Callananc3fd5232011-03-15 01:23:15 +0000513 if (SegOvr)
514 return FILTER_STRONG;
Craig Topperac172e22012-07-30 04:48:12 +0000515
Sean Callananc3fd5232011-03-15 01:23:15 +0000516
517 /////////////////
518 // FILTER_WEAK
519 //
520
Craig Topperac172e22012-07-30 04:48:12 +0000521
Sean Callanan04cc3072009-12-19 02:59:52 +0000522 // Filter out instructions with a LOCK prefix;
523 // prefer forms that do not have the prefix
524 if (HasLockPrefix)
525 return FILTER_WEAK;
Sean Callanan04cc3072009-12-19 02:59:52 +0000526
Sean Callananc3fd5232011-03-15 01:23:15 +0000527 // Filter out alternate forms of AVX instructions
528 if (Name.find("_alt") != Name.npos ||
Craig Toppere1ceeb42013-10-10 04:26:52 +0000529 (Name.find("r64r") != Name.npos && Name.find("r64r64") == Name.npos && Name.find("r64r8") == Name.npos) ||
Sean Callananc3fd5232011-03-15 01:23:15 +0000530 Name.find("_64mr") != Name.npos ||
Sean Callananc3fd5232011-03-15 01:23:15 +0000531 Name.find("rr64") != Name.npos)
532 return FILTER_WEAK;
Sean Callanan04cc3072009-12-19 02:59:52 +0000533
534 // Special cases.
Dale Johannesen605acfe2010-09-07 18:10:56 +0000535
Craig Topper75ffc5f2011-11-19 05:48:20 +0000536 if (Name == "PUSH64i16" ||
Sean Callanan04cc3072009-12-19 02:59:52 +0000537 Name == "MOVPQI2QImr" ||
Sean Callananc3fd5232011-03-15 01:23:15 +0000538 Name == "VMOVPQI2QImr" ||
Craig Topper2d0d1802013-10-09 06:12:53 +0000539 Name == "VMASKMOVDQU64")
Sean Callanan04cc3072009-12-19 02:59:52 +0000540 return FILTER_WEAK;
541
Stefanus Du Toit8811ad42013-06-18 17:08:10 +0000542 // XACQUIRE and XRELEASE reuse REPNE and REP respectively.
543 // For now, just prefer the REP versions.
544 if (Name == "XACQUIRE_PREFIX" ||
545 Name == "XRELEASE_PREFIX")
546 return FILTER_WEAK;
547
Sean Callanan04cc3072009-12-19 02:59:52 +0000548 return FILTER_NORMAL;
549}
Sean Callananc3fd5232011-03-15 01:23:15 +0000550
551bool RecognizableInstr::hasFROperands() const {
552 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
553 unsigned numOperands = OperandList.size();
554
555 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
556 const std::string &recName = OperandList[operandIndex].Rec->getName();
Craig Topperac172e22012-07-30 04:48:12 +0000557
Sean Callananc3fd5232011-03-15 01:23:15 +0000558 if (recName.find("FR") != recName.npos)
559 return true;
560 }
561 return false;
562}
563
Craig Topperf7755df2012-07-12 06:52:41 +0000564void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
565 unsigned &physicalOperandIndex,
566 unsigned &numPhysicalOperands,
567 const unsigned *operandMapping,
568 OperandEncoding (*encodingFromString)
569 (const std::string&,
570 bool hasOpSizePrefix)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000571 if (optional) {
572 if (physicalOperandIndex >= numPhysicalOperands)
573 return;
574 } else {
575 assert(physicalOperandIndex < numPhysicalOperands);
576 }
Craig Topperac172e22012-07-30 04:48:12 +0000577
Sean Callanan04cc3072009-12-19 02:59:52 +0000578 while (operandMapping[operandIndex] != operandIndex) {
579 Spec->operands[operandIndex].encoding = ENCODING_DUP;
580 Spec->operands[operandIndex].type =
581 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
582 ++operandIndex;
583 }
Craig Topperac172e22012-07-30 04:48:12 +0000584
Sean Callanan04cc3072009-12-19 02:59:52 +0000585 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000586
Sean Callanan04cc3072009-12-19 02:59:52 +0000587 Spec->operands[operandIndex].encoding = encodingFromString(typeName,
588 HasOpSizePrefix);
Craig Topperac172e22012-07-30 04:48:12 +0000589 Spec->operands[operandIndex].type = typeFromString(typeName,
Sean Callananc3fd5232011-03-15 01:23:15 +0000590 IsSSE,
591 HasREX_WPrefix,
592 HasOpSizePrefix);
Craig Topperac172e22012-07-30 04:48:12 +0000593
Sean Callanan04cc3072009-12-19 02:59:52 +0000594 ++operandIndex;
595 ++physicalOperandIndex;
596}
597
Craig Topper83b7e242014-01-02 03:58:45 +0000598void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000599 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000600
Craig Topper6f4ad802012-07-30 05:39:34 +0000601 if (!ShouldBeEmitted)
Sean Callanan04cc3072009-12-19 02:59:52 +0000602 return;
Craig Topperac172e22012-07-30 04:48:12 +0000603
Sean Callanan04cc3072009-12-19 02:59:52 +0000604 switch (filter()) {
605 case FILTER_WEAK:
606 Spec->filtered = true;
607 break;
608 case FILTER_STRONG:
609 ShouldBeEmitted = false;
610 return;
611 case FILTER_NORMAL:
612 break;
613 }
Craig Topperac172e22012-07-30 04:48:12 +0000614
Sean Callanan04cc3072009-12-19 02:59:52 +0000615 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000616
Chris Lattnerd8adec72010-11-01 04:03:32 +0000617 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000618
Sean Callanan04cc3072009-12-19 02:59:52 +0000619 unsigned numOperands = OperandList.size();
620 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000621
Sean Callanan04cc3072009-12-19 02:59:52 +0000622 // operandMapping maps from operands in OperandList to their originals.
623 // If operandMapping[i] != i, then the entry is a duplicate.
624 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000625 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000626
Craig Topperf7755df2012-07-12 06:52:41 +0000627 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000628 if (OperandList[operandIndex].Constraints.size()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000629 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000630 OperandList[operandIndex].Constraints[0];
631 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000632 operandMapping[operandIndex] = operandIndex;
633 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000634 } else {
635 ++numPhysicalOperands;
636 operandMapping[operandIndex] = operandIndex;
637 }
638 } else {
639 ++numPhysicalOperands;
640 operandMapping[operandIndex] = operandIndex;
641 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000642 }
Craig Topperac172e22012-07-30 04:48:12 +0000643
Sean Callanan04cc3072009-12-19 02:59:52 +0000644#define HANDLE_OPERAND(class) \
645 handleOperand(false, \
646 operandIndex, \
647 physicalOperandIndex, \
648 numPhysicalOperands, \
649 operandMapping, \
650 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000651
Sean Callanan04cc3072009-12-19 02:59:52 +0000652#define HANDLE_OPTIONAL(class) \
653 handleOperand(true, \
654 operandIndex, \
655 physicalOperandIndex, \
656 numPhysicalOperands, \
657 operandMapping, \
658 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000659
Sean Callanan04cc3072009-12-19 02:59:52 +0000660 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000661 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000662 // physicalOperandIndex should always be < numPhysicalOperands
663 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000664
Sean Callanan04cc3072009-12-19 02:59:52 +0000665 switch (Form) {
666 case X86Local::RawFrm:
667 // Operand 1 (optional) is an address or immediate.
668 // Operand 2 (optional) is an immediate.
Craig Topperac172e22012-07-30 04:48:12 +0000669 assert(numPhysicalOperands <= 2 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000670 "Unexpected number of operands for RawFrm");
671 HANDLE_OPTIONAL(relocation)
672 HANDLE_OPTIONAL(immediate)
673 break;
674 case X86Local::AddRegFrm:
675 // Operand 1 is added to the opcode.
676 // Operand 2 (optional) is an address.
677 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
678 "Unexpected number of operands for AddRegFrm");
679 HANDLE_OPERAND(opcodeModifier)
680 HANDLE_OPTIONAL(relocation)
681 break;
682 case X86Local::MRMDestReg:
683 // Operand 1 is a register operand in the R/M field.
684 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000685 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000686 // Operand 3 (optional) is an immediate.
Craig Topper4f2fba12011-08-30 07:09:35 +0000687 if (HasVEX_4VPrefix)
688 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
689 "Unexpected number of operands for MRMDestRegFrm with VEX_4V");
690 else
691 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
692 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000693
Sean Callanan04cc3072009-12-19 02:59:52 +0000694 HANDLE_OPERAND(rmRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000695
696 if (HasVEX_4VPrefix)
697 // FIXME: In AVX, the register below becomes the one encoded
698 // in ModRMVEX and the one above the one in the VEX.VVVV field
699 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000700
Sean Callanan04cc3072009-12-19 02:59:52 +0000701 HANDLE_OPERAND(roRegister)
702 HANDLE_OPTIONAL(immediate)
703 break;
704 case X86Local::MRMDestMem:
705 // Operand 1 is a memory operand (possibly SIB-extended)
706 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000707 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000708 // Operand 3 (optional) is an immediate.
Craig Topper4f2fba12011-08-30 07:09:35 +0000709 if (HasVEX_4VPrefix)
710 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
711 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
712 else
713 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
714 "Unexpected number of operands for MRMDestMemFrm");
Sean Callanan04cc3072009-12-19 02:59:52 +0000715 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000716
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000717 if (HasEVEX_K)
718 HANDLE_OPERAND(writemaskRegister)
719
Craig Topper4f2fba12011-08-30 07:09:35 +0000720 if (HasVEX_4VPrefix)
721 // FIXME: In AVX, the register below becomes the one encoded
722 // in ModRMVEX and the one above the one in the VEX.VVVV field
723 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000724
Sean Callanan04cc3072009-12-19 02:59:52 +0000725 HANDLE_OPERAND(roRegister)
726 HANDLE_OPTIONAL(immediate)
727 break;
728 case X86Local::MRMSrcReg:
729 // Operand 1 is a register operand in the Reg/Opcode field.
730 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000731 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000732 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000733 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000734
Craig Topperaea148c2011-10-16 07:55:05 +0000735 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper2ba766a2011-12-30 06:23:39 +0000736 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000737 "Unexpected number of operands for MRMSrcRegFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000738 else
Benjamin Krameref479ea2012-05-29 19:05:25 +0000739 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 4 &&
Sean Callananc3fd5232011-03-15 01:23:15 +0000740 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000741
Sean Callananc3fd5232011-03-15 01:23:15 +0000742 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000743
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000744 if (HasEVEX_K)
745 HANDLE_OPERAND(writemaskRegister)
746
Craig Topperaea148c2011-10-16 07:55:05 +0000747 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000748 // FIXME: In AVX, the register below becomes the one encoded
749 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000750 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000751
Craig Topper03a0bed2011-12-30 05:20:36 +0000752 if (HasMemOp4Prefix)
753 HANDLE_OPERAND(immediate)
754
Sean Callananc3fd5232011-03-15 01:23:15 +0000755 HANDLE_OPERAND(rmRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000756
Craig Topperaea148c2011-10-16 07:55:05 +0000757 if (HasVEX_4VOp3Prefix)
Craig Topper25ea4e52011-10-16 03:51:13 +0000758 HANDLE_OPERAND(vvvvRegister)
759
Craig Topper2ba766a2011-12-30 06:23:39 +0000760 if (!HasMemOp4Prefix)
761 HANDLE_OPTIONAL(immediate)
762 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000763 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000764 break;
765 case X86Local::MRMSrcMem:
766 // Operand 1 is a register operand in the Reg/Opcode field.
767 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000768 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000769 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000770
771 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper2ba766a2011-12-30 06:23:39 +0000772 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000773 "Unexpected number of operands for MRMSrcMemFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000774 else
775 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
776 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000777
Sean Callanan04cc3072009-12-19 02:59:52 +0000778 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000779
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000780 if (HasEVEX_K)
781 HANDLE_OPERAND(writemaskRegister)
782
Craig Topperaea148c2011-10-16 07:55:05 +0000783 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000784 // FIXME: In AVX, the register below becomes the one encoded
785 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000786 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000787
Craig Topper03a0bed2011-12-30 05:20:36 +0000788 if (HasMemOp4Prefix)
789 HANDLE_OPERAND(immediate)
790
Sean Callanan04cc3072009-12-19 02:59:52 +0000791 HANDLE_OPERAND(memory)
Craig Topper25ea4e52011-10-16 03:51:13 +0000792
Craig Topperaea148c2011-10-16 07:55:05 +0000793 if (HasVEX_4VOp3Prefix)
Craig Topper25ea4e52011-10-16 03:51:13 +0000794 HANDLE_OPERAND(vvvvRegister)
795
Craig Topper2ba766a2011-12-30 06:23:39 +0000796 if (!HasMemOp4Prefix)
797 HANDLE_OPTIONAL(immediate)
798 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000799 break;
800 case X86Local::MRM0r:
801 case X86Local::MRM1r:
802 case X86Local::MRM2r:
803 case X86Local::MRM3r:
804 case X86Local::MRM4r:
805 case X86Local::MRM5r:
806 case X86Local::MRM6r:
807 case X86Local::MRM7r:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000808 {
809 // Operand 1 is a register operand in the R/M field.
810 // Operand 2 (optional) is an immediate or relocation.
811 // Operand 3 (optional) is an immediate.
812 unsigned kOp = (HasEVEX_K) ? 1:0;
813 unsigned Op4v = (HasVEX_4VPrefix) ? 1:0;
814 if (numPhysicalOperands > 3 + kOp + Op4v)
815 llvm_unreachable("Unexpected number of operands for MRMnr");
816 }
Sean Callananc3fd5232011-03-15 01:23:15 +0000817 if (HasVEX_4VPrefix)
Craig Topper27ad1252011-10-15 20:46:47 +0000818 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000819
820 if (HasEVEX_K)
821 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000822 HANDLE_OPTIONAL(rmRegister)
823 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000824 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000825 break;
826 case X86Local::MRM0m:
827 case X86Local::MRM1m:
828 case X86Local::MRM2m:
829 case X86Local::MRM3m:
830 case X86Local::MRM4m:
831 case X86Local::MRM5m:
832 case X86Local::MRM6m:
833 case X86Local::MRM7m:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000834 {
835 // Operand 1 is a memory operand (possibly SIB-extended)
836 // Operand 2 (optional) is an immediate or relocation.
837 unsigned kOp = (HasEVEX_K) ? 1:0;
838 unsigned Op4v = (HasVEX_4VPrefix) ? 1:0;
839 if (numPhysicalOperands < 1 + kOp + Op4v ||
840 numPhysicalOperands > 2 + kOp + Op4v)
841 llvm_unreachable("Unexpected number of operands for MRMnm");
842 }
Craig Topper27ad1252011-10-15 20:46:47 +0000843 if (HasVEX_4VPrefix)
844 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000845 if (HasEVEX_K)
846 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000847 HANDLE_OPERAND(memory)
848 HANDLE_OPTIONAL(relocation)
849 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000850 case X86Local::RawFrmImm8:
851 // operand 1 is a 16-bit immediate
852 // operand 2 is an 8-bit immediate
853 assert(numPhysicalOperands == 2 &&
854 "Unexpected number of operands for X86Local::RawFrmImm8");
855 HANDLE_OPERAND(immediate)
856 HANDLE_OPERAND(immediate)
857 break;
858 case X86Local::RawFrmImm16:
859 // operand 1 is a 16-bit immediate
860 // operand 2 is a 16-bit immediate
861 HANDLE_OPERAND(immediate)
862 HANDLE_OPERAND(immediate)
863 break;
Kevin Enderbyf15856e2013-03-11 21:17:13 +0000864 case X86Local::MRM_F8:
865 if (Opcode == 0xc6) {
866 assert(numPhysicalOperands == 1 &&
867 "Unexpected number of operands for X86Local::MRM_F8");
868 HANDLE_OPERAND(immediate)
869 } else if (Opcode == 0xc7) {
870 assert(numPhysicalOperands == 1 &&
871 "Unexpected number of operands for X86Local::MRM_F8");
872 HANDLE_OPERAND(relocation)
873 }
874 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000875 case X86Local::MRMInitReg:
876 // Ignored.
877 break;
878 }
Craig Topperac172e22012-07-30 04:48:12 +0000879
Sean Callanan04cc3072009-12-19 02:59:52 +0000880 #undef HANDLE_OPERAND
881 #undef HANDLE_OPTIONAL
882}
883
884void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
885 // Special cases where the LLVM tables are not complete
886
Sean Callanandde9c122010-02-12 23:39:46 +0000887#define MAP(from, to) \
888 case X86Local::MRM_##from: \
889 filter = new ExactFilter(0x##from); \
890 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000891
892 OpcodeType opcodeType = (OpcodeType)-1;
Craig Topperac172e22012-07-30 04:48:12 +0000893
894 ModRMFilter* filter = NULL;
Sean Callanan04cc3072009-12-19 02:59:52 +0000895 uint8_t opcodeToSet = 0;
896
897 switch (Prefix) {
Craig Topper9e3e38a2013-10-03 05:17:48 +0000898 default: llvm_unreachable("Invalid prefix!");
Sean Callanan04cc3072009-12-19 02:59:52 +0000899 // Extended two-byte opcodes can start with f2 0f, f3 0f, or 0f
900 case X86Local::XD:
901 case X86Local::XS:
902 case X86Local::TB:
903 opcodeType = TWOBYTE;
904
905 switch (Opcode) {
Sean Callanan44232af2010-02-13 01:48:34 +0000906 default:
907 if (needsModRMForDecode(Form))
908 filter = new ModFilter(isRegFormat(Form));
909 else
910 filter = new DumbFilter();
911 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000912#define EXTENSION_TABLE(n) case 0x##n:
913 TWO_BYTE_EXTENSION_TABLES
914#undef EXTENSION_TABLE
915 switch (Form) {
916 default:
917 llvm_unreachable("Unhandled two-byte extended opcode");
918 case X86Local::MRM0r:
919 case X86Local::MRM1r:
920 case X86Local::MRM2r:
921 case X86Local::MRM3r:
922 case X86Local::MRM4r:
923 case X86Local::MRM5r:
924 case X86Local::MRM6r:
925 case X86Local::MRM7r:
926 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
927 break;
928 case X86Local::MRM0m:
929 case X86Local::MRM1m:
930 case X86Local::MRM2m:
931 case X86Local::MRM3m:
932 case X86Local::MRM4m:
933 case X86Local::MRM5m:
934 case X86Local::MRM6m:
935 case X86Local::MRM7m:
936 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
937 break;
Sean Callanandde9c122010-02-12 23:39:46 +0000938 MRM_MAPPING
Sean Callanan04cc3072009-12-19 02:59:52 +0000939 } // switch (Form)
940 break;
Sean Callanan44232af2010-02-13 01:48:34 +0000941 } // switch (Opcode)
Sean Callanan04cc3072009-12-19 02:59:52 +0000942 opcodeToSet = Opcode;
943 break;
944 case X86Local::T8:
Craig Topper96fa5972011-10-16 16:50:08 +0000945 case X86Local::T8XD:
946 case X86Local::T8XS:
Sean Callanan04cc3072009-12-19 02:59:52 +0000947 opcodeType = THREEBYTE_38;
Craig Topper27ad1252011-10-15 20:46:47 +0000948 switch (Opcode) {
949 default:
950 if (needsModRMForDecode(Form))
951 filter = new ModFilter(isRegFormat(Form));
952 else
953 filter = new DumbFilter();
954 break;
955#define EXTENSION_TABLE(n) case 0x##n:
956 THREE_BYTE_38_EXTENSION_TABLES
957#undef EXTENSION_TABLE
958 switch (Form) {
959 default:
960 llvm_unreachable("Unhandled two-byte extended opcode");
961 case X86Local::MRM0r:
962 case X86Local::MRM1r:
963 case X86Local::MRM2r:
964 case X86Local::MRM3r:
965 case X86Local::MRM4r:
966 case X86Local::MRM5r:
967 case X86Local::MRM6r:
968 case X86Local::MRM7r:
969 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
970 break;
971 case X86Local::MRM0m:
972 case X86Local::MRM1m:
973 case X86Local::MRM2m:
974 case X86Local::MRM3m:
975 case X86Local::MRM4m:
976 case X86Local::MRM5m:
977 case X86Local::MRM6m:
978 case X86Local::MRM7m:
979 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
980 break;
981 MRM_MAPPING
982 } // switch (Form)
983 break;
984 } // switch (Opcode)
Sean Callanan04cc3072009-12-19 02:59:52 +0000985 opcodeToSet = Opcode;
986 break;
Chris Lattnerf7477e52010-02-12 02:06:33 +0000987 case X86Local::P_TA:
Craig Topper980d5982011-10-23 07:34:00 +0000988 case X86Local::TAXD:
Sean Callanan04cc3072009-12-19 02:59:52 +0000989 opcodeType = THREEBYTE_3A;
990 if (needsModRMForDecode(Form))
991 filter = new ModFilter(isRegFormat(Form));
992 else
993 filter = new DumbFilter();
994 opcodeToSet = Opcode;
995 break;
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +0000996 case X86Local::A6:
997 opcodeType = THREEBYTE_A6;
998 if (needsModRMForDecode(Form))
999 filter = new ModFilter(isRegFormat(Form));
1000 else
1001 filter = new DumbFilter();
1002 opcodeToSet = Opcode;
1003 break;
1004 case X86Local::A7:
1005 opcodeType = THREEBYTE_A7;
1006 if (needsModRMForDecode(Form))
1007 filter = new ModFilter(isRegFormat(Form));
1008 else
1009 filter = new DumbFilter();
1010 opcodeToSet = Opcode;
1011 break;
Craig Topper9e3e38a2013-10-03 05:17:48 +00001012 case X86Local::XOP8:
1013 opcodeType = XOP8_MAP;
1014 if (needsModRMForDecode(Form))
1015 filter = new ModFilter(isRegFormat(Form));
1016 else
1017 filter = new DumbFilter();
1018 opcodeToSet = Opcode;
1019 break;
1020 case X86Local::XOP9:
1021 opcodeType = XOP9_MAP;
1022 switch (Opcode) {
1023 default:
1024 if (needsModRMForDecode(Form))
1025 filter = new ModFilter(isRegFormat(Form));
1026 else
1027 filter = new DumbFilter();
1028 break;
1029#define EXTENSION_TABLE(n) case 0x##n:
1030 XOP9_MAP_EXTENSION_TABLES
1031#undef EXTENSION_TABLE
1032 switch (Form) {
1033 default:
1034 llvm_unreachable("Unhandled XOP9 extended opcode");
1035 case X86Local::MRM0r:
1036 case X86Local::MRM1r:
1037 case X86Local::MRM2r:
1038 case X86Local::MRM3r:
1039 case X86Local::MRM4r:
1040 case X86Local::MRM5r:
1041 case X86Local::MRM6r:
1042 case X86Local::MRM7r:
1043 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1044 break;
1045 case X86Local::MRM0m:
1046 case X86Local::MRM1m:
1047 case X86Local::MRM2m:
1048 case X86Local::MRM3m:
1049 case X86Local::MRM4m:
1050 case X86Local::MRM5m:
1051 case X86Local::MRM6m:
1052 case X86Local::MRM7m:
1053 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1054 break;
1055 MRM_MAPPING
1056 } // switch (Form)
1057 break;
1058 } // switch (Opcode)
1059 opcodeToSet = Opcode;
1060 break;
1061 case X86Local::XOPA:
1062 opcodeType = XOPA_MAP;
1063 if (needsModRMForDecode(Form))
1064 filter = new ModFilter(isRegFormat(Form));
1065 else
1066 filter = new DumbFilter();
1067 opcodeToSet = Opcode;
1068 break;
Sean Callanan04cc3072009-12-19 02:59:52 +00001069 case X86Local::D8:
1070 case X86Local::D9:
1071 case X86Local::DA:
1072 case X86Local::DB:
1073 case X86Local::DC:
1074 case X86Local::DD:
1075 case X86Local::DE:
1076 case X86Local::DF:
1077 assert(Opcode >= 0xc0 && "Unexpected opcode for an escape opcode");
Craig Topper623b0d62014-01-01 14:22:37 +00001078 assert(Form == X86Local::RawFrm);
Sean Callanan04cc3072009-12-19 02:59:52 +00001079 opcodeType = ONEBYTE;
Craig Topper623b0d62014-01-01 14:22:37 +00001080 filter = new ExactFilter(Opcode);
Sean Callanan04cc3072009-12-19 02:59:52 +00001081 opcodeToSet = 0xd8 + (Prefix - X86Local::D8);
1082 break;
Craig Toppera948cb92011-09-11 20:23:20 +00001083 case X86Local::REP:
Craig Topper9e3e38a2013-10-03 05:17:48 +00001084 case 0:
Sean Callanan04cc3072009-12-19 02:59:52 +00001085 opcodeType = ONEBYTE;
1086 switch (Opcode) {
1087#define EXTENSION_TABLE(n) case 0x##n:
1088 ONE_BYTE_EXTENSION_TABLES
1089#undef EXTENSION_TABLE
1090 switch (Form) {
1091 default:
1092 llvm_unreachable("Fell through the cracks of a single-byte "
1093 "extended opcode");
1094 case X86Local::MRM0r:
1095 case X86Local::MRM1r:
1096 case X86Local::MRM2r:
1097 case X86Local::MRM3r:
1098 case X86Local::MRM4r:
1099 case X86Local::MRM5r:
1100 case X86Local::MRM6r:
1101 case X86Local::MRM7r:
1102 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1103 break;
1104 case X86Local::MRM0m:
1105 case X86Local::MRM1m:
1106 case X86Local::MRM2m:
1107 case X86Local::MRM3m:
1108 case X86Local::MRM4m:
1109 case X86Local::MRM5m:
1110 case X86Local::MRM6m:
1111 case X86Local::MRM7m:
1112 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1113 break;
Sean Callanandde9c122010-02-12 23:39:46 +00001114 MRM_MAPPING
Sean Callanan04cc3072009-12-19 02:59:52 +00001115 } // switch (Form)
1116 break;
1117 case 0xd8:
1118 case 0xd9:
1119 case 0xda:
1120 case 0xdb:
1121 case 0xdc:
1122 case 0xdd:
1123 case 0xde:
1124 case 0xdf:
Craig Topper6d776e22013-12-30 17:37:10 +00001125 switch (Form) {
1126 default:
1127 llvm_unreachable("Unhandled escape opcode form");
Craig Topper623b0d62014-01-01 14:22:37 +00001128 case X86Local::MRM0r:
1129 case X86Local::MRM1r:
1130 case X86Local::MRM2r:
1131 case X86Local::MRM3r:
1132 case X86Local::MRM4r:
1133 case X86Local::MRM5r:
1134 case X86Local::MRM6r:
1135 case X86Local::MRM7r:
1136 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1137 break;
Craig Topper6d776e22013-12-30 17:37:10 +00001138 case X86Local::MRM0m:
1139 case X86Local::MRM1m:
1140 case X86Local::MRM2m:
1141 case X86Local::MRM3m:
1142 case X86Local::MRM4m:
1143 case X86Local::MRM5m:
1144 case X86Local::MRM6m:
1145 case X86Local::MRM7m:
1146 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1147 break;
1148 } // switch (Form)
Sean Callanan04cc3072009-12-19 02:59:52 +00001149 break;
1150 default:
1151 if (needsModRMForDecode(Form))
1152 filter = new ModFilter(isRegFormat(Form));
1153 else
1154 filter = new DumbFilter();
1155 break;
1156 } // switch (Opcode)
1157 opcodeToSet = Opcode;
1158 } // switch (Prefix)
1159
1160 assert(opcodeType != (OpcodeType)-1 &&
1161 "Opcode type not set");
1162 assert(filter && "Filter not set");
1163
1164 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +00001165 assert(((opcodeToSet & 7) == 0) &&
1166 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +00001167
Craig Topper623b0d62014-01-01 14:22:37 +00001168 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +00001169
Craig Topper623b0d62014-01-01 14:22:37 +00001170 for (currentOpcode = opcodeToSet;
1171 currentOpcode < opcodeToSet + 8;
1172 ++currentOpcode)
Craig Topperac172e22012-07-30 04:48:12 +00001173 tables.setTableFields(opcodeType,
1174 insnContext(),
Craig Topper623b0d62014-01-01 14:22:37 +00001175 currentOpcode,
Craig Topperac172e22012-07-30 04:48:12 +00001176 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001177 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +00001178 } else {
1179 tables.setTableFields(opcodeType,
1180 insnContext(),
1181 opcodeToSet,
1182 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001183 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +00001184 }
Craig Topperac172e22012-07-30 04:48:12 +00001185
Sean Callanan04cc3072009-12-19 02:59:52 +00001186 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +00001187
Sean Callanandde9c122010-02-12 23:39:46 +00001188#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +00001189}
1190
1191#define TYPE(str, type) if (s == str) return type;
1192OperandType RecognizableInstr::typeFromString(const std::string &s,
1193 bool isSSE,
1194 bool hasREX_WPrefix,
1195 bool hasOpSizePrefix) {
1196 if (isSSE) {
Craig Topperac172e22012-07-30 04:48:12 +00001197 // For SSE instructions, we ignore the OpSize prefix and force operand
Sean Callanan04cc3072009-12-19 02:59:52 +00001198 // sizes.
1199 TYPE("GR16", TYPE_R16)
1200 TYPE("GR32", TYPE_R32)
1201 TYPE("GR64", TYPE_R64)
1202 }
1203 if(hasREX_WPrefix) {
1204 // For instructions with a REX_W prefix, a declared 32-bit register encoding
1205 // is special.
1206 TYPE("GR32", TYPE_R32)
1207 }
1208 if(!hasOpSizePrefix) {
1209 // For instructions without an OpSize prefix, a declared 16-bit register or
1210 // immediate encoding is special.
1211 TYPE("GR16", TYPE_R16)
1212 TYPE("i16imm", TYPE_IMM16)
1213 }
1214 TYPE("i16mem", TYPE_Mv)
1215 TYPE("i16imm", TYPE_IMMv)
1216 TYPE("i16i8imm", TYPE_IMMv)
1217 TYPE("GR16", TYPE_Rv)
1218 TYPE("i32mem", TYPE_Mv)
1219 TYPE("i32imm", TYPE_IMMv)
1220 TYPE("i32i8imm", TYPE_IMM32)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001221 TYPE("u32u8imm", TYPE_IMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001222 TYPE("GR32", TYPE_Rv)
Craig Toppera422b092013-10-14 04:55:01 +00001223 TYPE("GR32orGR64", TYPE_R32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001224 TYPE("i64mem", TYPE_Mv)
1225 TYPE("i64i32imm", TYPE_IMM64)
1226 TYPE("i64i8imm", TYPE_IMM64)
1227 TYPE("GR64", TYPE_R64)
1228 TYPE("i8mem", TYPE_M8)
1229 TYPE("i8imm", TYPE_IMM8)
1230 TYPE("GR8", TYPE_R8)
1231 TYPE("VR128", TYPE_XMM128)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001232 TYPE("VR128X", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +00001233 TYPE("f128mem", TYPE_M128)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001234 TYPE("f256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001235 TYPE("f512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001236 TYPE("FR64", TYPE_XMM64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001237 TYPE("FR64X", TYPE_XMM64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001238 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001239 TYPE("sdmem", TYPE_M64FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001240 TYPE("FR32", TYPE_XMM32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001241 TYPE("FR32X", TYPE_XMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001242 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001243 TYPE("ssmem", TYPE_M32FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001244 TYPE("RST", TYPE_ST)
1245 TYPE("i128mem", TYPE_M128)
Sean Callananc3fd5232011-03-15 01:23:15 +00001246 TYPE("i256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001247 TYPE("i512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001248 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattnerac588122010-07-07 22:27:31 +00001249 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001250 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan1efe6612010-04-07 21:42:19 +00001251 TYPE("SSECC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +00001252 TYPE("AVXCC", TYPE_IMM5)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001253 TYPE("AVX512RC", TYPE_IMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001254 TYPE("brtarget", TYPE_RELv)
Owen Anderson578074b2010-12-13 19:31:11 +00001255 TYPE("uncondbrtarget", TYPE_RELv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001256 TYPE("brtarget8", TYPE_REL8)
1257 TYPE("f80mem", TYPE_M80FP)
Sean Callanan36eab802009-12-22 21:12:55 +00001258 TYPE("lea32mem", TYPE_LEA)
1259 TYPE("lea64_32mem", TYPE_LEA)
1260 TYPE("lea64mem", TYPE_LEA)
Sean Callanan04cc3072009-12-19 02:59:52 +00001261 TYPE("VR64", TYPE_MM64)
1262 TYPE("i64imm", TYPE_IMMv)
1263 TYPE("opaque32mem", TYPE_M1616)
1264 TYPE("opaque48mem", TYPE_M1632)
1265 TYPE("opaque80mem", TYPE_M1664)
1266 TYPE("opaque512mem", TYPE_M512)
1267 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
1268 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001269 TYPE("CONTROL_REG", TYPE_CONTROLREG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001270 TYPE("offset8", TYPE_MOFFS8)
1271 TYPE("offset16", TYPE_MOFFS16)
1272 TYPE("offset32", TYPE_MOFFS32)
1273 TYPE("offset64", TYPE_MOFFS64)
Sean Callananc3fd5232011-03-15 01:23:15 +00001274 TYPE("VR256", TYPE_XMM256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001275 TYPE("VR256X", TYPE_XMM256)
1276 TYPE("VR512", TYPE_XMM512)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001277 TYPE("VK1", TYPE_VK1)
1278 TYPE("VK1WM", TYPE_VK1)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001279 TYPE("VK8", TYPE_VK8)
1280 TYPE("VK8WM", TYPE_VK8)
1281 TYPE("VK16", TYPE_VK16)
1282 TYPE("VK16WM", TYPE_VK16)
Craig Topper23eb4682011-10-06 06:44:41 +00001283 TYPE("GR16_NOAX", TYPE_Rv)
1284 TYPE("GR32_NOAX", TYPE_Rv)
1285 TYPE("GR64_NOAX", TYPE_R64)
Craig Topper01deb5f2012-07-18 04:11:12 +00001286 TYPE("vx32mem", TYPE_M32)
1287 TYPE("vy32mem", TYPE_M32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001288 TYPE("vz32mem", TYPE_M32)
Craig Topper01deb5f2012-07-18 04:11:12 +00001289 TYPE("vx64mem", TYPE_M64)
1290 TYPE("vy64mem", TYPE_M64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001291 TYPE("vy64xmem", TYPE_M64)
1292 TYPE("vz64mem", TYPE_M64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001293 errs() << "Unhandled type string " << s << "\n";
1294 llvm_unreachable("Unhandled type string");
1295}
1296#undef TYPE
1297
1298#define ENCODING(str, encoding) if (s == str) return encoding;
1299OperandEncoding RecognizableInstr::immediateEncodingFromString
1300 (const std::string &s,
1301 bool hasOpSizePrefix) {
1302 if(!hasOpSizePrefix) {
1303 // For instructions without an OpSize prefix, a declared 16-bit register or
1304 // immediate encoding is special.
1305 ENCODING("i16imm", ENCODING_IW)
1306 }
1307 ENCODING("i32i8imm", ENCODING_IB)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001308 ENCODING("u32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001309 ENCODING("SSECC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +00001310 ENCODING("AVXCC", ENCODING_IB)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001311 ENCODING("AVX512RC", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001312 ENCODING("i16imm", ENCODING_Iv)
1313 ENCODING("i16i8imm", ENCODING_IB)
1314 ENCODING("i32imm", ENCODING_Iv)
1315 ENCODING("i64i32imm", ENCODING_ID)
1316 ENCODING("i64i8imm", ENCODING_IB)
1317 ENCODING("i8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +00001318 // This is not a typo. Instructions like BLENDVPD put
1319 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +00001320 ENCODING("FR32", ENCODING_IB)
1321 ENCODING("FR64", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001322 ENCODING("VR128", ENCODING_IB)
1323 ENCODING("VR256", ENCODING_IB)
1324 ENCODING("FR32X", ENCODING_IB)
1325 ENCODING("FR64X", ENCODING_IB)
1326 ENCODING("VR128X", ENCODING_IB)
1327 ENCODING("VR256X", ENCODING_IB)
1328 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001329 errs() << "Unhandled immediate encoding " << s << "\n";
1330 llvm_unreachable("Unhandled immediate encoding");
1331}
1332
1333OperandEncoding RecognizableInstr::rmRegisterEncodingFromString
1334 (const std::string &s,
1335 bool hasOpSizePrefix) {
Craig Topper623b0d62014-01-01 14:22:37 +00001336 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001337 ENCODING("GR16", ENCODING_RM)
1338 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +00001339 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001340 ENCODING("GR64", ENCODING_RM)
1341 ENCODING("GR8", ENCODING_RM)
1342 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001343 ENCODING("VR128X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001344 ENCODING("FR64", ENCODING_RM)
1345 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001346 ENCODING("FR64X", ENCODING_RM)
1347 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001348 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001349 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001350 ENCODING("VR256X", ENCODING_RM)
1351 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001352 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001353 ENCODING("VK8", ENCODING_RM)
1354 ENCODING("VK16", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001355 errs() << "Unhandled R/M register encoding " << s << "\n";
1356 llvm_unreachable("Unhandled R/M register encoding");
1357}
1358
1359OperandEncoding RecognizableInstr::roRegisterEncodingFromString
1360 (const std::string &s,
1361 bool hasOpSizePrefix) {
1362 ENCODING("GR16", ENCODING_REG)
1363 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001364 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001365 ENCODING("GR64", ENCODING_REG)
1366 ENCODING("GR8", ENCODING_REG)
1367 ENCODING("VR128", ENCODING_REG)
1368 ENCODING("FR64", ENCODING_REG)
1369 ENCODING("FR32", ENCODING_REG)
1370 ENCODING("VR64", ENCODING_REG)
1371 ENCODING("SEGMENT_REG", ENCODING_REG)
1372 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001373 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001374 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001375 ENCODING("VR256X", ENCODING_REG)
1376 ENCODING("VR128X", ENCODING_REG)
1377 ENCODING("FR64X", ENCODING_REG)
1378 ENCODING("FR32X", ENCODING_REG)
1379 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001380 ENCODING("VK1", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001381 ENCODING("VK8", ENCODING_REG)
1382 ENCODING("VK16", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001383 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001384 ENCODING("VK8WM", ENCODING_REG)
1385 ENCODING("VK16WM", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001386 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1387 llvm_unreachable("Unhandled reg/opcode register encoding");
1388}
1389
Sean Callananc3fd5232011-03-15 01:23:15 +00001390OperandEncoding RecognizableInstr::vvvvRegisterEncodingFromString
1391 (const std::string &s,
1392 bool hasOpSizePrefix) {
Craig Topper965de2c2011-10-14 07:06:56 +00001393 ENCODING("GR32", ENCODING_VVVV)
1394 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001395 ENCODING("FR32", ENCODING_VVVV)
1396 ENCODING("FR64", ENCODING_VVVV)
1397 ENCODING("VR128", ENCODING_VVVV)
1398 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001399 ENCODING("FR32X", ENCODING_VVVV)
1400 ENCODING("FR64X", ENCODING_VVVV)
1401 ENCODING("VR128X", ENCODING_VVVV)
1402 ENCODING("VR256X", ENCODING_VVVV)
1403 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001404 ENCODING("VK1", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001405 ENCODING("VK8", ENCODING_VVVV)
1406 ENCODING("VK16", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001407 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1408 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1409}
1410
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001411OperandEncoding RecognizableInstr::writemaskRegisterEncodingFromString
1412 (const std::string &s,
1413 bool hasOpSizePrefix) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001414 ENCODING("VK1WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001415 ENCODING("VK8WM", ENCODING_WRITEMASK)
1416 ENCODING("VK16WM", ENCODING_WRITEMASK)
1417 errs() << "Unhandled mask register encoding " << s << "\n";
1418 llvm_unreachable("Unhandled mask register encoding");
1419}
1420
Sean Callanan04cc3072009-12-19 02:59:52 +00001421OperandEncoding RecognizableInstr::memoryEncodingFromString
1422 (const std::string &s,
1423 bool hasOpSizePrefix) {
1424 ENCODING("i16mem", ENCODING_RM)
1425 ENCODING("i32mem", ENCODING_RM)
1426 ENCODING("i64mem", ENCODING_RM)
1427 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001428 ENCODING("ssmem", ENCODING_RM)
1429 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001430 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001431 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001432 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001433 ENCODING("f64mem", ENCODING_RM)
1434 ENCODING("f32mem", ENCODING_RM)
1435 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001436 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001437 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001438 ENCODING("f80mem", ENCODING_RM)
1439 ENCODING("lea32mem", ENCODING_RM)
1440 ENCODING("lea64_32mem", ENCODING_RM)
1441 ENCODING("lea64mem", ENCODING_RM)
1442 ENCODING("opaque32mem", ENCODING_RM)
1443 ENCODING("opaque48mem", ENCODING_RM)
1444 ENCODING("opaque80mem", ENCODING_RM)
1445 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001446 ENCODING("vx32mem", ENCODING_RM)
1447 ENCODING("vy32mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001448 ENCODING("vz32mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001449 ENCODING("vx64mem", ENCODING_RM)
1450 ENCODING("vy64mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001451 ENCODING("vy64xmem", ENCODING_RM)
1452 ENCODING("vz64mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001453 errs() << "Unhandled memory encoding " << s << "\n";
1454 llvm_unreachable("Unhandled memory encoding");
1455}
1456
1457OperandEncoding RecognizableInstr::relocationEncodingFromString
1458 (const std::string &s,
1459 bool hasOpSizePrefix) {
1460 if(!hasOpSizePrefix) {
1461 // For instructions without an OpSize prefix, a declared 16-bit register or
1462 // immediate encoding is special.
1463 ENCODING("i16imm", ENCODING_IW)
1464 }
1465 ENCODING("i16imm", ENCODING_Iv)
1466 ENCODING("i16i8imm", ENCODING_IB)
1467 ENCODING("i32imm", ENCODING_Iv)
1468 ENCODING("i32i8imm", ENCODING_IB)
1469 ENCODING("i64i32imm", ENCODING_ID)
1470 ENCODING("i64i8imm", ENCODING_IB)
1471 ENCODING("i8imm", ENCODING_IB)
1472 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001473 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001474 ENCODING("i32imm_pcrel", ENCODING_ID)
1475 ENCODING("brtarget", ENCODING_Iv)
1476 ENCODING("brtarget8", ENCODING_IB)
1477 ENCODING("i64imm", ENCODING_IO)
1478 ENCODING("offset8", ENCODING_Ia)
1479 ENCODING("offset16", ENCODING_Ia)
1480 ENCODING("offset32", ENCODING_Ia)
1481 ENCODING("offset64", ENCODING_Ia)
1482 errs() << "Unhandled relocation encoding " << s << "\n";
1483 llvm_unreachable("Unhandled relocation encoding");
1484}
1485
1486OperandEncoding RecognizableInstr::opcodeModifierEncodingFromString
1487 (const std::string &s,
1488 bool hasOpSizePrefix) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001489 ENCODING("GR32", ENCODING_Rv)
1490 ENCODING("GR64", ENCODING_RO)
1491 ENCODING("GR16", ENCODING_Rv)
1492 ENCODING("GR8", ENCODING_RB)
Craig Topper23eb4682011-10-06 06:44:41 +00001493 ENCODING("GR16_NOAX", ENCODING_Rv)
1494 ENCODING("GR32_NOAX", ENCODING_Rv)
1495 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan04cc3072009-12-19 02:59:52 +00001496 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1497 llvm_unreachable("Unhandled opcode modifier encoding");
1498}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001499#undef ENCODING