blob: 1f45d1d0559e511392dcef324def4fceff724ad4 [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000015#include "MipsISelLowering.h"
Craig Topperb25fda92012-03-17 18:46:09 +000016#include "InstPrinter/MipsInstPrinter.h"
17#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Daniel Sanders8b59af12013-11-12 12:56:01 +000023#include "llvm/ADT/StringSwitch.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000024#include "llvm/CodeGen/CallingConvLower.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000029#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000030#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000031#include "llvm/IR/CallingConv.h"
32#include "llvm/IR/DerivedTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000034#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000035#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000037#include "llvm/Support/raw_ostream.h"
Akira Hatanaka7473b472013-08-14 00:21:25 +000038#include <cctype>
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000039
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000040using namespace llvm;
41
Akira Hatanaka90131ac2012-10-19 21:47:33 +000042STATISTIC(NumTailCalls, "Number of tail calls");
43
44static cl::opt<bool>
Akira Hatanaka59f299f2012-11-21 20:21:11 +000045LargeGOT("mxgot", cl::Hidden,
46 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
47
Akira Hatanaka1cb02422013-05-20 18:07:43 +000048static cl::opt<bool>
Akira Hatanakabe76cd02013-05-21 17:17:59 +000049NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanaka1cb02422013-05-20 18:07:43 +000050 cl::desc("MIPS: Don't trap on integer division by zero."),
51 cl::init(false));
52
Craig Topper840beec2014-04-04 05:16:06 +000053static const MCPhysReg O32IntRegs[4] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000054 Mips::A0, Mips::A1, Mips::A2, Mips::A3
55};
56
Craig Topper840beec2014-04-04 05:16:06 +000057static const MCPhysReg Mips64IntRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000058 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
59 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
60};
61
Craig Topper840beec2014-04-04 05:16:06 +000062static const MCPhysReg Mips64DPRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000063 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
64 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
65};
66
Jia Liuf54f60f2012-02-28 07:46:26 +000067// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanaka73d78b72011-08-18 20:07:42 +000068// mask (Pos), and return true.
Jia Liuf54f60f2012-02-28 07:46:26 +000069// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka0bb60d892013-03-12 00:16:36 +000070static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000071 if (!isShiftedMask_64(I))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +000072 return false;
Akira Hatanaka5360f882011-08-17 02:05:42 +000073
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000074 Size = CountPopulation_64(I);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +000075 Pos = countTrailingZeros(I);
Akira Hatanaka73d78b72011-08-18 20:07:42 +000076 return true;
Akira Hatanaka5360f882011-08-17 02:05:42 +000077}
78
Akira Hatanaka96ca1822013-03-13 00:54:29 +000079SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanakab049aef2012-02-24 22:34:47 +000080 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
81 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
82}
83
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000084SDValue MipsTargetLowering::getTargetNode(GlobalAddressSDNode *N, EVT Ty,
85 SelectionDAG &DAG,
Akira Hatanaka96ca1822013-03-13 00:54:29 +000086 unsigned Flag) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000087 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(N), Ty, 0, Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +000088}
89
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000090SDValue MipsTargetLowering::getTargetNode(ExternalSymbolSDNode *N, EVT Ty,
91 SelectionDAG &DAG,
92 unsigned Flag) const {
93 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
94}
95
96SDValue MipsTargetLowering::getTargetNode(BlockAddressSDNode *N, EVT Ty,
97 SelectionDAG &DAG,
98 unsigned Flag) const {
99 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
100}
101
102SDValue MipsTargetLowering::getTargetNode(JumpTableSDNode *N, EVT Ty,
103 SelectionDAG &DAG,
104 unsigned Flag) const {
105 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
106}
107
108SDValue MipsTargetLowering::getTargetNode(ConstantPoolSDNode *N, EVT Ty,
109 SelectionDAG &DAG,
110 unsigned Flag) const {
111 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
112 N->getOffset(), Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +0000113}
114
Chris Lattner5e693ed2009-07-28 03:13:23 +0000115const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
116 switch (Opcode) {
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000117 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka91318df2012-10-19 20:59:39 +0000118 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000119 case MipsISD::Hi: return "MipsISD::Hi";
120 case MipsISD::Lo: return "MipsISD::Lo";
121 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +0000122 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000123 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanakac0b02062013-01-30 00:26:49 +0000124 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000125 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
126 case MipsISD::FPCmp: return "MipsISD::FPCmp";
127 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
128 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000129 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakad98c99f2013-10-15 01:12:50 +0000130 case MipsISD::MFHI: return "MipsISD::MFHI";
131 case MipsISD::MFLO: return "MipsISD::MFLO";
132 case MipsISD::MTLOHI: return "MipsISD::MTLOHI";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000133 case MipsISD::Mult: return "MipsISD::Mult";
134 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000135 case MipsISD::MAdd: return "MipsISD::MAdd";
136 case MipsISD::MAddu: return "MipsISD::MAddu";
137 case MipsISD::MSub: return "MipsISD::MSub";
138 case MipsISD::MSubu: return "MipsISD::MSubu";
139 case MipsISD::DivRem: return "MipsISD::DivRem";
140 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000141 case MipsISD::DivRem16: return "MipsISD::DivRem16";
142 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000143 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
144 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakafaa88c02011-12-12 22:38:19 +0000145 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000146 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanaka5360f882011-08-17 02:05:42 +0000147 case MipsISD::Ext: return "MipsISD::Ext";
148 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000149 case MipsISD::LWL: return "MipsISD::LWL";
150 case MipsISD::LWR: return "MipsISD::LWR";
151 case MipsISD::SWL: return "MipsISD::SWL";
152 case MipsISD::SWR: return "MipsISD::SWR";
153 case MipsISD::LDL: return "MipsISD::LDL";
154 case MipsISD::LDR: return "MipsISD::LDR";
155 case MipsISD::SDL: return "MipsISD::SDL";
156 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000157 case MipsISD::EXTP: return "MipsISD::EXTP";
158 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
159 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
160 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
161 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
162 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
163 case MipsISD::SHILO: return "MipsISD::SHILO";
164 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
165 case MipsISD::MULT: return "MipsISD::MULT";
166 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liu434874d2013-03-04 01:06:54 +0000167 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000168 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
169 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
170 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000171 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
172 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
173 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000174 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
175 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Daniel Sandersce09d072013-08-28 12:14:50 +0000176 case MipsISD::VALL_ZERO: return "MipsISD::VALL_ZERO";
177 case MipsISD::VANY_ZERO: return "MipsISD::VANY_ZERO";
178 case MipsISD::VALL_NONZERO: return "MipsISD::VALL_NONZERO";
179 case MipsISD::VANY_NONZERO: return "MipsISD::VANY_NONZERO";
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000180 case MipsISD::VCEQ: return "MipsISD::VCEQ";
181 case MipsISD::VCLE_S: return "MipsISD::VCLE_S";
182 case MipsISD::VCLE_U: return "MipsISD::VCLE_U";
183 case MipsISD::VCLT_S: return "MipsISD::VCLT_S";
184 case MipsISD::VCLT_U: return "MipsISD::VCLT_U";
Daniel Sanders3ce56622013-09-24 12:18:31 +0000185 case MipsISD::VSMAX: return "MipsISD::VSMAX";
186 case MipsISD::VSMIN: return "MipsISD::VSMIN";
187 case MipsISD::VUMAX: return "MipsISD::VUMAX";
188 case MipsISD::VUMIN: return "MipsISD::VUMIN";
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000189 case MipsISD::VEXTRACT_SEXT_ELT: return "MipsISD::VEXTRACT_SEXT_ELT";
190 case MipsISD::VEXTRACT_ZEXT_ELT: return "MipsISD::VEXTRACT_ZEXT_ELT";
Daniel Sandersf7456c72013-09-23 13:22:24 +0000191 case MipsISD::VNOR: return "MipsISD::VNOR";
Daniel Sanderse5087042013-09-24 14:02:15 +0000192 case MipsISD::VSHF: return "MipsISD::VSHF";
Daniel Sanders26307182013-09-24 14:20:00 +0000193 case MipsISD::SHF: return "MipsISD::SHF";
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000194 case MipsISD::ILVEV: return "MipsISD::ILVEV";
195 case MipsISD::ILVOD: return "MipsISD::ILVOD";
196 case MipsISD::ILVL: return "MipsISD::ILVL";
197 case MipsISD::ILVR: return "MipsISD::ILVR";
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000198 case MipsISD::PCKEV: return "MipsISD::PCKEV";
199 case MipsISD::PCKOD: return "MipsISD::PCKOD";
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000200 case MipsISD::INSVE: return "MipsISD::INSVE";
Akira Hatanaka15506782011-06-07 18:58:42 +0000201 default: return NULL;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000202 }
203}
204
Daniel Sandersd897b562014-03-27 10:46:12 +0000205MipsTargetLowering::MipsTargetLowering(MipsTargetMachine &TM)
206 : TargetLowering(TM, new MipsTargetObjectFile()),
207 Subtarget(&TM.getSubtarget<MipsSubtarget>()) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000208 // Mips does not have i1 type, so use i32 for
Wesley Peck527da1b2010-11-23 03:31:01 +0000209 // setcc operations results (slt, sgt, ...).
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000210 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000211 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000212
Wesley Peck527da1b2010-11-23 03:31:01 +0000213 // Load extented operations for i1 types must be promoted
Owen Anderson9f944592009-08-11 20:47:22 +0000214 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
215 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
216 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000217
Eli Friedman1fa07e12009-07-17 04:07:24 +0000218 // MIPS doesn't have extending float->double load/store
Owen Anderson9f944592009-08-11 20:47:22 +0000219 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
220 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman39d6faa2009-07-17 02:28:12 +0000221
Wesley Peck527da1b2010-11-23 03:31:01 +0000222 // Used by legalize types to correctly generate the setcc result.
223 // Without this, every float setcc comes with a AND/OR with the result,
224 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000225 // which is used implicitly by brcond and select operations.
Owen Anderson9f944592009-08-11 20:47:22 +0000226 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000227
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000228 // Mips Custom Operations
Akira Hatanaka0f693a82013-03-06 21:32:03 +0000229 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000230 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000231 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000232 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
233 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
234 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
235 setOperationAction(ISD::SELECT, MVT::f32, Custom);
236 setOperationAction(ISD::SELECT, MVT::f64, Custom);
237 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +0000238 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
239 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanakab7f78592012-03-09 23:46:03 +0000240 setOperationAction(ISD::SETCC, MVT::f32, Custom);
241 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000242 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000243 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000244 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
245 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000246 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000247
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +0000248 if (!TM.Options.NoNaNsFPMath) {
249 setOperationAction(ISD::FABS, MVT::f32, Custom);
250 setOperationAction(ISD::FABS, MVT::f64, Custom);
251 }
252
Daniel Sandersd897b562014-03-27 10:46:12 +0000253 if (hasMips64()) {
Akira Hatanakada00aa82012-03-10 00:03:50 +0000254 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
255 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
256 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
257 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
258 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
259 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000260 setOperationAction(ISD::LOAD, MVT::i64, Custom);
261 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000262 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000263 }
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000264
Daniel Sandersd897b562014-03-27 10:46:12 +0000265 if (!hasMips64()) {
Akira Hatanaka0a8ab712012-05-09 00:55:21 +0000266 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
267 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
268 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
269 }
270
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000271 setOperationAction(ISD::ADD, MVT::i32, Custom);
Daniel Sandersd897b562014-03-27 10:46:12 +0000272 if (hasMips64())
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000273 setOperationAction(ISD::ADD, MVT::i64, Custom);
274
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000275 setOperationAction(ISD::SDIV, MVT::i32, Expand);
276 setOperationAction(ISD::SREM, MVT::i32, Expand);
277 setOperationAction(ISD::UDIV, MVT::i32, Expand);
278 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakab1538f92011-10-03 21:06:13 +0000279 setOperationAction(ISD::SDIV, MVT::i64, Expand);
280 setOperationAction(ISD::SREM, MVT::i64, Expand);
281 setOperationAction(ISD::UDIV, MVT::i64, Expand);
282 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000283
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000284 // Operations not directly supported by Mips.
Tom Stellardb1588fc2013-03-08 15:36:57 +0000285 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
286 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
287 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
288 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000289 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
290 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000291 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000292 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000293 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000294 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Kai Nacke93fe5e82014-03-20 11:51:58 +0000295 if (Subtarget->hasCnMips()) {
296 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
297 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
298 } else {
299 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
300 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
301 }
Owen Anderson9f944592009-08-11 20:47:22 +0000302 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka410ce9c2011-12-21 00:14:05 +0000303 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000304 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
305 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
306 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
307 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000308 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000309 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka33a25af2012-07-31 20:54:48 +0000310 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
311 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000312
Akira Hatanakabb49e722011-09-20 23:53:09 +0000313 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000314 setOperationAction(ISD::ROTR, MVT::i32, Expand);
315
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000316 if (!Subtarget->hasMips64r2())
317 setOperationAction(ISD::ROTR, MVT::i64, Expand);
318
Owen Anderson9f944592009-08-11 20:47:22 +0000319 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000320 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000321 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000322 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000323 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
324 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000325 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
326 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanakadfb8cda2011-05-23 22:23:58 +0000327 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000328 setOperationAction(ISD::FLOG, MVT::f32, Expand);
329 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
330 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
331 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000332 setOperationAction(ISD::FMA, MVT::f32, Expand);
333 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka0603ad82012-03-29 18:43:11 +0000334 setOperationAction(ISD::FREM, MVT::f32, Expand);
335 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000336
Akira Hatanaka47ad6742012-04-11 22:59:08 +0000337 if (!TM.Options.NoNaNsFPMath) {
338 setOperationAction(ISD::FNEG, MVT::f32, Expand);
339 setOperationAction(ISD::FNEG, MVT::f64, Expand);
340 }
341
Akira Hatanakac0b02062013-01-30 00:26:49 +0000342 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
343
Bruno Cardoso Lopes048ffab2011-03-09 19:22:22 +0000344 setOperationAction(ISD::VAARG, MVT::Other, Expand);
345 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
346 setOperationAction(ISD::VAEND, MVT::Other, Expand);
347
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000348 // Use the default for now
Owen Anderson9f944592009-08-11 20:47:22 +0000349 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
350 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman26a48482011-07-27 22:21:52 +0000351
Jia Liuf54f60f2012-02-28 07:46:26 +0000352 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
353 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
354 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
355 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000356
Eli Friedman30a49e92011-08-03 21:06:02 +0000357 setInsertFencesForAtomic(true);
358
Bruno Cardoso Lopesbcc21392008-07-09 05:32:22 +0000359 if (!Subtarget->hasSEInReg()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000360 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
361 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000362 }
363
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000364 if (!Subtarget->hasBitCount()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000365 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000366 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
367 }
Bruno Cardoso Lopes93da7e62008-08-08 06:16:31 +0000368
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000369 if (!Subtarget->hasSwap()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000370 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000371 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
372 }
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +0000373
Daniel Sandersd897b562014-03-27 10:46:12 +0000374 if (hasMips64()) {
Akira Hatanaka019e5922012-06-02 00:04:42 +0000375 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
376 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
377 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
378 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
379 }
380
Akira Hatanakaa3d9ab92013-07-26 20:58:55 +0000381 setOperationAction(ISD::TRAP, MVT::Other, Legal);
382
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000383 setTargetDAGCombine(ISD::SDIVREM);
384 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka5e152182012-03-08 03:26:37 +0000385 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000386 setTargetDAGCombine(ISD::AND);
387 setTargetDAGCombine(ISD::OR);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000388 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000389
Daniel Sandersd897b562014-03-27 10:46:12 +0000390 setMinFunctionAlignment(hasMips64() ? 3 : 2);
Eli Friedman2518f832011-05-06 20:34:06 +0000391
Daniel Sandersd897b562014-03-27 10:46:12 +0000392 setStackPointerRegisterToSaveRestore(isN64() ? Mips::SP_64 : Mips::SP);
Akira Hatanakaaa560002011-05-26 18:59:03 +0000393
Daniel Sandersd897b562014-03-27 10:46:12 +0000394 setExceptionPointerRegister(isN64() ? Mips::A0_64 : Mips::A0);
395 setExceptionSelectorRegister(isN64() ? Mips::A1_64 : Mips::A1);
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000396
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000397 MaxStoresPerMemcpy = 16;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000398
399 isMicroMips = Subtarget->inMicroMipsMode();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000400}
401
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000402const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
403 if (TM.getSubtargetImpl()->inMips16Mode())
404 return llvm::createMips16TargetLowering(TM);
Jia Liuf54f60f2012-02-28 07:46:26 +0000405
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000406 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000407}
408
Matt Arsenault758659232013-05-18 00:21:46 +0000409EVT MipsTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Akira Hatanakab13b3332013-01-04 20:06:01 +0000410 if (!VT.isVector())
411 return MVT::i32;
412 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000413}
414
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000415static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000416 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000417 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000418 if (DCI.isBeforeLegalizeOps())
419 return SDValue();
420
Akira Hatanakab1538f92011-10-03 21:06:13 +0000421 EVT Ty = N->getValueType(0);
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000422 unsigned LO = (Ty == MVT::i32) ? Mips::LO0 : Mips::LO0_64;
423 unsigned HI = (Ty == MVT::i32) ? Mips::HI0 : Mips::HI0_64;
Akira Hatanakabe8612f2013-03-30 01:36:35 +0000424 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
425 MipsISD::DivRemU16;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000426 SDLoc DL(N);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000427
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000428 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000429 N->getOperand(0), N->getOperand(1));
430 SDValue InChain = DAG.getEntryNode();
431 SDValue InGlue = DivRem;
432
433 // insert MFLO
434 if (N->hasAnyUseOfValue(0)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000435 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000436 InGlue);
437 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
438 InChain = CopyFromLo.getValue(1);
439 InGlue = CopyFromLo.getValue(2);
440 }
441
442 // insert MFHI
443 if (N->hasAnyUseOfValue(1)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000444 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakab1538f92011-10-03 21:06:13 +0000445 HI, Ty, InGlue);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000446 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
447 }
448
449 return SDValue();
450}
451
Akira Hatanaka89af5892013-04-18 01:00:46 +0000452static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000453 switch (CC) {
454 default: llvm_unreachable("Unknown fp condition code!");
455 case ISD::SETEQ:
456 case ISD::SETOEQ: return Mips::FCOND_OEQ;
457 case ISD::SETUNE: return Mips::FCOND_UNE;
458 case ISD::SETLT:
459 case ISD::SETOLT: return Mips::FCOND_OLT;
460 case ISD::SETGT:
461 case ISD::SETOGT: return Mips::FCOND_OGT;
462 case ISD::SETLE:
463 case ISD::SETOLE: return Mips::FCOND_OLE;
464 case ISD::SETGE:
465 case ISD::SETOGE: return Mips::FCOND_OGE;
466 case ISD::SETULT: return Mips::FCOND_ULT;
467 case ISD::SETULE: return Mips::FCOND_ULE;
468 case ISD::SETUGT: return Mips::FCOND_UGT;
469 case ISD::SETUGE: return Mips::FCOND_UGE;
470 case ISD::SETUO: return Mips::FCOND_UN;
471 case ISD::SETO: return Mips::FCOND_OR;
472 case ISD::SETNE:
473 case ISD::SETONE: return Mips::FCOND_ONE;
474 case ISD::SETUEQ: return Mips::FCOND_UEQ;
475 }
476}
477
478
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000479/// This function returns true if the floating point conditional branches and
480/// conditional moves which use condition code CC should be inverted.
481static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000482 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
483 return false;
484
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000485 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
486 "Illegal Condition Code");
Akira Hatanakaa5352702011-03-31 18:26:17 +0000487
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000488 return true;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000489}
490
491// Creates and returns an FPCmp node from a setcc node.
492// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000493static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000494 // must be a SETCC node
495 if (Op.getOpcode() != ISD::SETCC)
496 return Op;
497
498 SDValue LHS = Op.getOperand(0);
499
500 if (!LHS.getValueType().isFloatingPoint())
501 return Op;
502
503 SDValue RHS = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000504 SDLoc DL(Op);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000505
Akira Hatanakaaef55c82011-04-15 21:00:26 +0000506 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
507 // node if necessary.
Akira Hatanakaa5352702011-03-31 18:26:17 +0000508 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
509
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000510 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka89af5892013-04-18 01:00:46 +0000511 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanakaa5352702011-03-31 18:26:17 +0000512}
513
514// Creates and returns a CMovFPT/F node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000515static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000516 SDValue False, SDLoc DL) {
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000517 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
518 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000519 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000520
521 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000522 True.getValueType(), True, FCC0, False, Cond);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000523}
524
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000525static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000526 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000527 const MipsSubtarget *Subtarget) {
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000528 if (DCI.isBeforeLegalizeOps())
529 return SDValue();
530
531 SDValue SetCC = N->getOperand(0);
532
533 if ((SetCC.getOpcode() != ISD::SETCC) ||
534 !SetCC.getOperand(0).getValueType().isInteger())
535 return SDValue();
536
537 SDValue False = N->getOperand(2);
538 EVT FalseTy = False.getValueType();
539
540 if (!FalseTy.isInteger())
541 return SDValue();
542
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000543 ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(False);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000544
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000545 // If the RHS (False) is 0, we swap the order of the operands
546 // of ISD::SELECT (obviously also inverting the condition) so that we can
547 // take advantage of conditional moves using the $0 register.
548 // Example:
549 // return (a != 0) ? x : 0;
550 // load $reg, x
551 // movz $reg, $0, a
552 if (!FalseC)
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000553 return SDValue();
554
Andrew Trickef9de2a2013-05-25 02:42:55 +0000555 const SDLoc DL(N);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000556
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000557 if (!FalseC->getZExtValue()) {
558 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
559 SDValue True = N->getOperand(1);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000560
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000561 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
562 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
563
564 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
565 }
566
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000567 // If both operands are integer constants there's a possibility that we
568 // can do some interesting optimizations.
569 SDValue True = N->getOperand(1);
570 ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(True);
571
572 if (!TrueC || !True.getValueType().isInteger())
573 return SDValue();
574
575 // We'll also ignore MVT::i64 operands as this optimizations proves
576 // to be ineffective because of the required sign extensions as the result
577 // of a SETCC operator is always MVT::i32 for non-vector types.
578 if (True.getValueType() == MVT::i64)
579 return SDValue();
580
581 int64_t Diff = TrueC->getSExtValue() - FalseC->getSExtValue();
582
583 // 1) (a < x) ? y : y-1
584 // slti $reg1, a, x
585 // addiu $reg2, $reg1, y-1
586 if (Diff == 1)
587 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, False);
588
589 // 2) (a < x) ? y-1 : y
590 // slti $reg1, a, x
591 // xor $reg1, $reg1, 1
592 // addiu $reg2, $reg1, y-1
593 if (Diff == -1) {
594 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
595 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
596 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
597 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, True);
598 }
599
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000600 // Couldn't optimize.
601 return SDValue();
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000602}
603
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000604static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000605 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000606 const MipsSubtarget *Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000607 // Pattern match EXT.
608 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
609 // => ext $dst, $src, size, pos
Akira Hatanaka4a3836b2013-10-09 23:36:17 +0000610 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000611 return SDValue();
612
613 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000614 unsigned ShiftRightOpc = ShiftRight.getOpcode();
615
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000616 // Op's first operand must be a shift right.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000617 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000618 return SDValue();
619
620 // The second operand of the shift must be an immediate.
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000621 ConstantSDNode *CN;
622 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
623 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000624
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000625 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000626 uint64_t SMPos, SMSize;
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000627
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000628 // Op's second operand must be a shifted mask.
629 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000630 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000631 return SDValue();
632
633 // Return if the shifted mask does not start at bit 0 or the sum of its size
634 // and Pos exceeds the word's size.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000635 EVT ValTy = N->getValueType(0);
636 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000637 return SDValue();
638
Andrew Trickef9de2a2013-05-25 02:42:55 +0000639 return DAG.getNode(MipsISD::Ext, SDLoc(N), ValTy,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000640 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanakaeea541c2011-08-17 22:59:46 +0000641 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000642}
Jia Liuf54f60f2012-02-28 07:46:26 +0000643
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000644static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000645 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000646 const MipsSubtarget *Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000647 // Pattern match INS.
648 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liuf54f60f2012-02-28 07:46:26 +0000649 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000650 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka4a3836b2013-10-09 23:36:17 +0000651 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000652 return SDValue();
653
654 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
655 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
656 ConstantSDNode *CN;
657
658 // See if Op's first operand matches (and $src1 , mask0).
659 if (And0.getOpcode() != ISD::AND)
660 return SDValue();
661
662 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000663 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000664 return SDValue();
665
666 // See if Op's second operand matches (and (shl $src, pos), mask1).
667 if (And1.getOpcode() != ISD::AND)
668 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000669
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000670 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000671 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000672 return SDValue();
673
674 // The shift masks must have the same position and size.
675 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
676 return SDValue();
677
678 SDValue Shl = And1.getOperand(0);
679 if (Shl.getOpcode() != ISD::SHL)
680 return SDValue();
681
682 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
683 return SDValue();
684
685 unsigned Shamt = CN->getZExtValue();
686
687 // Return if the shift amount and the first bit position of mask are not the
Jia Liuf54f60f2012-02-28 07:46:26 +0000688 // same.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000689 EVT ValTy = N->getValueType(0);
690 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000691 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000692
Andrew Trickef9de2a2013-05-25 02:42:55 +0000693 return DAG.getNode(MipsISD::Ins, SDLoc(N), ValTy, Shl.getOperand(0),
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000694 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000695 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000696}
Jia Liuf54f60f2012-02-28 07:46:26 +0000697
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000698static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000699 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000700 const MipsSubtarget *Subtarget) {
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000701 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
702
703 if (DCI.isBeforeLegalizeOps())
704 return SDValue();
705
706 SDValue Add = N->getOperand(1);
707
708 if (Add.getOpcode() != ISD::ADD)
709 return SDValue();
710
711 SDValue Lo = Add.getOperand(1);
712
713 if ((Lo.getOpcode() != MipsISD::Lo) ||
714 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
715 return SDValue();
716
717 EVT ValTy = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000718 SDLoc DL(N);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000719
720 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
721 Add.getOperand(0));
722 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
723}
724
Bruno Cardoso Lopes61a61e92011-02-10 18:05:10 +0000725SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000726 const {
727 SelectionDAG &DAG = DCI.DAG;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000728 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000729
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000730 switch (Opc) {
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000731 default: break;
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000732 case ISD::SDIVREM:
733 case ISD::UDIVREM:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000734 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000735 case ISD::SELECT:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000736 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000737 case ISD::AND:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000738 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000739 case ISD::OR:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000740 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000741 case ISD::ADD:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000742 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000743 }
744
745 return SDValue();
746}
747
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000748void
749MipsTargetLowering::LowerOperationWrapper(SDNode *N,
750 SmallVectorImpl<SDValue> &Results,
751 SelectionDAG &DAG) const {
752 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
753
754 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
755 Results.push_back(Res.getValue(I));
756}
757
758void
759MipsTargetLowering::ReplaceNodeResults(SDNode *N,
760 SmallVectorImpl<SDValue> &Results,
761 SelectionDAG &DAG) const {
Akira Hatanaka9da442f2013-04-30 21:17:07 +0000762 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000763}
764
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000765SDValue MipsTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +0000766LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000767{
Wesley Peck527da1b2010-11-23 03:31:01 +0000768 switch (Op.getOpcode())
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000769 {
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000770 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
771 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
772 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
773 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
774 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
775 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
776 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
777 case ISD::SELECT: return lowerSELECT(Op, DAG);
778 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
779 case ISD::SETCC: return lowerSETCC(Op, DAG);
780 case ISD::VASTART: return lowerVASTART(Op, DAG);
781 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
782 case ISD::FABS: return lowerFABS(Op, DAG);
783 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
784 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
785 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000786 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
787 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
788 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
789 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
790 case ISD::LOAD: return lowerLOAD(Op, DAG);
791 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000792 case ISD::ADD: return lowerADD(Op, DAG);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000793 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000794 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000795 return SDValue();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000796}
797
Akira Hatanakae2489122011-04-15 21:51:11 +0000798//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000799// Lower helper functions
Akira Hatanakae2489122011-04-15 21:51:11 +0000800//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000801
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000802// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000803// MachineFunction as a live in value. It also creates a corresponding
804// virtual register for it.
805static unsigned
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000806addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000807{
Chris Lattnera10fff52007-12-31 04:13:23 +0000808 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
809 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000810 return VReg;
811}
812
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000813static MachineBasicBlock *expandPseudoDIV(MachineInstr *MI,
814 MachineBasicBlock &MBB,
815 const TargetInstrInfo &TII,
816 bool Is64Bit) {
817 if (NoZeroDivCheck)
818 return &MBB;
819
820 // Insert instruction "teq $divisor_reg, $zero, 7".
821 MachineBasicBlock::iterator I(MI);
822 MachineInstrBuilder MIB;
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000823 MachineOperand &Divisor = MI->getOperand(2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000824 MIB = BuildMI(MBB, std::next(I), MI->getDebugLoc(), TII.get(Mips::TEQ))
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000825 .addReg(Divisor.getReg(), getKillRegState(Divisor.isKill()))
826 .addReg(Mips::ZERO).addImm(7);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000827
828 // Use the 32-bit sub-register if this is a 64-bit division.
829 if (Is64Bit)
830 MIB->getOperand(0).setSubReg(Mips::sub_32);
831
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000832 // Clear Divisor's kill flag.
833 Divisor.setIsKill(false);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000834 return &MBB;
835}
836
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000837MachineBasicBlock *
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000838MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000839 MachineBasicBlock *BB) const {
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000840 switch (MI->getOpcode()) {
Reed Kotler97ba5f22013-02-21 04:22:38 +0000841 default:
842 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000843 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000844 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000845 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000846 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000847 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000848 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000849 case Mips::ATOMIC_LOAD_ADD_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000850 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000851
852 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000853 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000854 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000855 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000856 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000857 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000858 case Mips::ATOMIC_LOAD_AND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000859 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000860
861 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000862 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000863 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000864 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000865 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000866 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000867 case Mips::ATOMIC_LOAD_OR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000868 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000869
870 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000871 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000872 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000873 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000874 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000875 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000876 case Mips::ATOMIC_LOAD_XOR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000877 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000878
879 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000880 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000881 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000882 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000883 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000884 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000885 case Mips::ATOMIC_LOAD_NAND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000886 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000887
888 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000889 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000890 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000891 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000892 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000893 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000894 case Mips::ATOMIC_LOAD_SUB_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000895 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000896
897 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000898 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000899 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000900 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000901 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000902 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000903 case Mips::ATOMIC_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000904 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000905
906 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000907 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000908 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000909 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000910 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000911 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000912 case Mips::ATOMIC_CMP_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000913 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000914 case Mips::PseudoSDIV:
915 case Mips::PseudoUDIV:
916 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), false);
917 case Mips::PseudoDSDIV:
918 case Mips::PseudoDUDIV:
919 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), true);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000920 }
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000921}
922
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000923// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
924// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
925MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000926MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher0713a9d2011-06-08 23:55:35 +0000927 unsigned Size, unsigned BinOpcode,
Akira Hatanaka15506782011-06-07 18:58:42 +0000928 bool Nand) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000929 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000930
931 MachineFunction *MF = BB->getParent();
932 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000933 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000934 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000935 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000936 unsigned LL, SC, AND, NOR, ZERO, BEQ;
937
938 if (Size == 4) {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000939 LL = isMicroMips ? Mips::LL_MM : Mips::LL;
940 SC = isMicroMips ? Mips::SC_MM : Mips::SC;
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000941 AND = Mips::AND;
942 NOR = Mips::NOR;
943 ZERO = Mips::ZERO;
944 BEQ = Mips::BEQ;
945 }
946 else {
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000947 LL = Mips::LLD;
948 SC = Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000949 AND = Mips::AND64;
950 NOR = Mips::NOR64;
951 ZERO = Mips::ZERO_64;
952 BEQ = Mips::BEQ64;
953 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000954
Akira Hatanaka0e019592011-07-19 20:11:17 +0000955 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000956 unsigned Ptr = MI->getOperand(1).getReg();
957 unsigned Incr = MI->getOperand(2).getReg();
958
Akira Hatanaka0e019592011-07-19 20:11:17 +0000959 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
960 unsigned AndRes = RegInfo.createVirtualRegister(RC);
961 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000962
963 // insert new blocks after the current block
964 const BasicBlock *LLVM_BB = BB->getBasicBlock();
965 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
966 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
967 MachineFunction::iterator It = BB;
968 ++It;
969 MF->insert(It, loopMBB);
970 MF->insert(It, exitMBB);
971
972 // Transfer the remainder of BB and its successor edges to exitMBB.
973 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000974 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000975 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
976
977 // thisMBB:
978 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000979 // fallthrough --> loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000980 BB->addSuccessor(loopMBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +0000981 loopMBB->addSuccessor(loopMBB);
982 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000983
984 // loopMBB:
985 // ll oldval, 0(ptr)
Akira Hatanaka0e019592011-07-19 20:11:17 +0000986 // <binop> storeval, oldval, incr
987 // sc success, storeval, 0(ptr)
988 // beq success, $0, loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000989 BB = loopMBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000990 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000991 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +0000992 // and andres, oldval, incr
993 // nor storeval, $0, andres
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000994 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
995 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000996 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +0000997 // <binop> storeval, oldval, incr
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000998 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000999 } else {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001000 StoreVal = Incr;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001001 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001002 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1003 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001004
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001005 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001006
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001007 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001008}
1009
1010MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001011MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +00001012 MachineBasicBlock *BB,
1013 unsigned Size, unsigned BinOpcode,
1014 bool Nand) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001015 assert((Size == 1 || Size == 2) &&
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001016 "Unsupported size for EmitAtomicBinaryPartial.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001017
1018 MachineFunction *MF = BB->getParent();
1019 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1020 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1021 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001022 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001023
1024 unsigned Dest = MI->getOperand(0).getReg();
1025 unsigned Ptr = MI->getOperand(1).getReg();
1026 unsigned Incr = MI->getOperand(2).getReg();
1027
Akira Hatanaka0e019592011-07-19 20:11:17 +00001028 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1029 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001030 unsigned Mask = RegInfo.createVirtualRegister(RC);
1031 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001032 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1033 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001034 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001035 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1036 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1037 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1038 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1039 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001040 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001041 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1042 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1043 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1044 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1045 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001046
1047 // insert new blocks after the current block
1048 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1049 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001050 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001051 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1052 MachineFunction::iterator It = BB;
1053 ++It;
1054 MF->insert(It, loopMBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001055 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001056 MF->insert(It, exitMBB);
1057
1058 // Transfer the remainder of BB and its successor edges to exitMBB.
1059 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001060 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001061 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1062
Akira Hatanaka08636b42011-07-19 17:09:53 +00001063 BB->addSuccessor(loopMBB);
1064 loopMBB->addSuccessor(loopMBB);
1065 loopMBB->addSuccessor(sinkMBB);
1066 sinkMBB->addSuccessor(exitMBB);
1067
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001068 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001069 // addiu masklsb2,$0,-4 # 0xfffffffc
1070 // and alignedaddr,ptr,masklsb2
1071 // andi ptrlsb2,ptr,3
1072 // sll shiftamt,ptrlsb2,3
1073 // ori maskupper,$0,255 # 0xff
1074 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001075 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001076 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001077
1078 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001079 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001080 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001081 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001082 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001083 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001084 if (Subtarget->isLittle()) {
1085 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1086 } else {
1087 unsigned Off = RegInfo.createVirtualRegister(RC);
1088 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1089 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1090 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1091 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001092 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001093 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001094 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001095 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001096 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001097 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopesf771a0f2011-05-31 20:25:26 +00001098
Akira Hatanaka27292632011-07-18 18:52:12 +00001099 // atomic.load.binop
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001100 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001101 // ll oldval,0(alignedaddr)
1102 // binop binopres,oldval,incr2
1103 // and newval,binopres,mask
1104 // and maskedoldval0,oldval,mask2
1105 // or storeval,maskedoldval0,newval
1106 // sc success,storeval,0(alignedaddr)
1107 // beq success,$0,loopMBB
1108
Akira Hatanaka27292632011-07-18 18:52:12 +00001109 // atomic.swap
1110 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001111 // ll oldval,0(alignedaddr)
Akira Hatanakae4503582011-07-19 18:14:26 +00001112 // and newval,incr2,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001113 // and maskedoldval0,oldval,mask2
1114 // or storeval,maskedoldval0,newval
1115 // sc success,storeval,0(alignedaddr)
1116 // beq success,$0,loopMBB
Akira Hatanaka27292632011-07-18 18:52:12 +00001117
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001118 BB = loopMBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001119 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001120 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001121 // and andres, oldval, incr2
1122 // nor binopres, $0, andres
1123 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001124 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1125 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001126 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001127 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001128 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001129 // <binop> binopres, oldval, incr2
1130 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001131 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1132 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001133 } else { // atomic.swap
Akira Hatanaka0e019592011-07-19 20:11:17 +00001134 // and newval, incr2, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001135 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanakae4503582011-07-19 18:14:26 +00001136 }
Jia Liuf54f60f2012-02-28 07:46:26 +00001137
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001138 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001139 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001140 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001141 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001142 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001143 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001144 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001145 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001146
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001147 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001148 // and maskedoldval1,oldval,mask
1149 // srl srlres,maskedoldval1,shiftamt
1150 // sll sllres,srlres,24
1151 // sra dest,sllres,24
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001152 BB = sinkMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001153 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001154
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001155 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001156 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001157 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001158 .addReg(MaskedOldVal1).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001159 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001160 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001161 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001162 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001163
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001164 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001165
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001166 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001167}
1168
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001169MachineBasicBlock * MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
1170 MachineBasicBlock *BB,
1171 unsigned Size) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001172 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001173
1174 MachineFunction *MF = BB->getParent();
1175 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001176 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001177 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001178 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001179 unsigned LL, SC, ZERO, BNE, BEQ;
1180
1181 if (Size == 4) {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +00001182 LL = isMicroMips ? Mips::LL_MM : Mips::LL;
1183 SC = isMicroMips ? Mips::SC_MM : Mips::SC;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001184 ZERO = Mips::ZERO;
1185 BNE = Mips::BNE;
1186 BEQ = Mips::BEQ;
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001187 } else {
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001188 LL = Mips::LLD;
1189 SC = Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001190 ZERO = Mips::ZERO_64;
1191 BNE = Mips::BNE64;
1192 BEQ = Mips::BEQ64;
1193 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001194
1195 unsigned Dest = MI->getOperand(0).getReg();
1196 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001197 unsigned OldVal = MI->getOperand(2).getReg();
1198 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001199
Akira Hatanaka0e019592011-07-19 20:11:17 +00001200 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001201
1202 // insert new blocks after the current block
1203 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1204 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1205 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1206 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1207 MachineFunction::iterator It = BB;
1208 ++It;
1209 MF->insert(It, loop1MBB);
1210 MF->insert(It, loop2MBB);
1211 MF->insert(It, exitMBB);
1212
1213 // Transfer the remainder of BB and its successor edges to exitMBB.
1214 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001215 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001216 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1217
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001218 // thisMBB:
1219 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001220 // fallthrough --> loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001221 BB->addSuccessor(loop1MBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001222 loop1MBB->addSuccessor(exitMBB);
1223 loop1MBB->addSuccessor(loop2MBB);
1224 loop2MBB->addSuccessor(loop1MBB);
1225 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001226
1227 // loop1MBB:
1228 // ll dest, 0(ptr)
1229 // bne dest, oldval, exitMBB
1230 BB = loop1MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001231 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1232 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001233 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001234
1235 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001236 // sc success, newval, 0(ptr)
1237 // beq success, $0, loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001238 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001239 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001240 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001241 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001242 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001243
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001244 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001245
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001246 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001247}
1248
1249MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001250MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +00001251 MachineBasicBlock *BB,
1252 unsigned Size) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001253 assert((Size == 1 || Size == 2) &&
1254 "Unsupported size for EmitAtomicCmpSwapPartial.");
1255
1256 MachineFunction *MF = BB->getParent();
1257 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1258 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1259 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001260 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001261
1262 unsigned Dest = MI->getOperand(0).getReg();
1263 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001264 unsigned CmpVal = MI->getOperand(2).getReg();
1265 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001266
Akira Hatanaka0e019592011-07-19 20:11:17 +00001267 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1268 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001269 unsigned Mask = RegInfo.createVirtualRegister(RC);
1270 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001271 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1272 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1273 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1274 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1275 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1276 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1277 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1278 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1279 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1280 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1281 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1282 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1283 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1284 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001285
1286 // insert new blocks after the current block
1287 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1288 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1289 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001290 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001291 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1292 MachineFunction::iterator It = BB;
1293 ++It;
1294 MF->insert(It, loop1MBB);
1295 MF->insert(It, loop2MBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001296 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001297 MF->insert(It, exitMBB);
1298
1299 // Transfer the remainder of BB and its successor edges to exitMBB.
1300 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001301 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001302 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1303
Akira Hatanaka08636b42011-07-19 17:09:53 +00001304 BB->addSuccessor(loop1MBB);
1305 loop1MBB->addSuccessor(sinkMBB);
1306 loop1MBB->addSuccessor(loop2MBB);
1307 loop2MBB->addSuccessor(loop1MBB);
1308 loop2MBB->addSuccessor(sinkMBB);
1309 sinkMBB->addSuccessor(exitMBB);
1310
Akira Hatanakae4503582011-07-19 18:14:26 +00001311 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001312 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001313 // addiu masklsb2,$0,-4 # 0xfffffffc
1314 // and alignedaddr,ptr,masklsb2
1315 // andi ptrlsb2,ptr,3
1316 // sll shiftamt,ptrlsb2,3
1317 // ori maskupper,$0,255 # 0xff
1318 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001319 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001320 // andi maskedcmpval,cmpval,255
1321 // sll shiftedcmpval,maskedcmpval,shiftamt
1322 // andi maskednewval,newval,255
1323 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001324 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001325 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001326 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001327 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001328 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001329 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001330 if (Subtarget->isLittle()) {
1331 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1332 } else {
1333 unsigned Off = RegInfo.createVirtualRegister(RC);
1334 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1335 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1336 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1337 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001338 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001339 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001340 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001341 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001342 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1343 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001344 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001345 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001346 .addReg(MaskedCmpVal).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001347 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001348 .addReg(NewVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001349 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001350 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001351
1352 // loop1MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001353 // ll oldval,0(alginedaddr)
1354 // and maskedoldval0,oldval,mask
1355 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001356 BB = loop1MBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001357 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001358 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001359 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001360 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001361 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001362
1363 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001364 // and maskedoldval1,oldval,mask2
1365 // or storeval,maskedoldval1,shiftednewval
1366 // sc success,storeval,0(alignedaddr)
1367 // beq success,$0,loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001368 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001369 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001370 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001371 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001372 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001373 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001374 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001375 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001376 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001377
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001378 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001379 // srl srlres,maskedoldval0,shiftamt
1380 // sll sllres,srlres,24
1381 // sra dest,sllres,24
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001382 BB = sinkMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001383 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001384
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001385 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001386 .addReg(MaskedOldVal0).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001387 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001388 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001389 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001390 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001391
1392 MI->eraseFromParent(); // The instruction is gone now.
1393
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001394 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001395}
1396
Akira Hatanakae2489122011-04-15 21:51:11 +00001397//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001398// Misc Lower Operation implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00001399//===----------------------------------------------------------------------===//
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001400SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001401 SDValue Chain = Op.getOperand(0);
1402 SDValue Table = Op.getOperand(1);
1403 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001404 SDLoc DL(Op);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001405 EVT PTy = getPointerTy();
1406 unsigned EntrySize =
1407 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1408
1409 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1410 DAG.getConstant(EntrySize, PTy));
1411 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1412
1413 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1414 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1415 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1416 0);
1417 Chain = Addr.getValue(1);
1418
Daniel Sandersd897b562014-03-27 10:46:12 +00001419 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || isN64()) {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001420 // For PIC, the sequence is:
1421 // BRIND(load(Jumptable + index) + RelocBase)
1422 // RelocBase can be JumpTable, GOT or some sort of global base.
1423 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1424 getPICJumpTableRelocBase(Table, DAG));
1425 }
1426
1427 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1428}
1429
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001430SDValue MipsTargetLowering::lowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Wesley Peck527da1b2010-11-23 03:31:01 +00001431 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001432 // the block to branch to if the condition is true.
1433 SDValue Chain = Op.getOperand(0);
1434 SDValue Dest = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001435 SDLoc DL(Op);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001436
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001437 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanakaa5352702011-03-31 18:26:17 +00001438
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001439 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001440 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopesa9504222008-07-30 17:06:13 +00001441 return Op;
Wesley Peck527da1b2010-11-23 03:31:01 +00001442
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +00001443 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001444 Mips::CondCode CC =
1445 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanakaf0ea5002013-03-30 01:16:38 +00001446 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1447 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001448 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001449 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001450 FCC0, Dest, CondRes);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001451}
1452
1453SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001454lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001455{
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001456 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001457
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001458 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001459 if (Cond.getOpcode() != MipsISD::FPCmp)
1460 return Op;
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +00001461
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001462 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001463 SDLoc(Op));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001464}
1465
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001466SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001467lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001468{
Andrew Trickef9de2a2013-05-25 02:42:55 +00001469 SDLoc DL(Op);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001470 EVT Ty = Op.getOperand(0).getValueType();
Matt Arsenault758659232013-05-18 00:21:46 +00001471 SDValue Cond = DAG.getNode(ISD::SETCC, DL,
1472 getSetCCResultType(*DAG.getContext(), Ty),
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001473 Op.getOperand(0), Op.getOperand(1),
1474 Op.getOperand(4));
1475
1476 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1477 Op.getOperand(3));
1478}
1479
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001480SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1481 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanakab7f78592012-03-09 23:46:03 +00001482
1483 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1484 "Floating point operand expected.");
1485
1486 SDValue True = DAG.getConstant(1, MVT::i32);
1487 SDValue False = DAG.getConstant(0, MVT::i32);
1488
Andrew Trickef9de2a2013-05-25 02:42:55 +00001489 return createCMovFP(DAG, Cond, True, False, SDLoc(Op));
Akira Hatanakab7f78592012-03-09 23:46:03 +00001490}
1491
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001492SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001493 SelectionDAG &DAG) const {
Dale Johannesen400dc2e2009-02-06 21:50:26 +00001494 // FIXME there isn't actually debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00001495 SDLoc DL(Op);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001496 EVT Ty = Op.getValueType();
1497 GlobalAddressSDNode *N = cast<GlobalAddressSDNode>(Op);
1498 const GlobalValue *GV = N->getGlobal();
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001499
Daniel Sandersd897b562014-03-27 10:46:12 +00001500 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64()) {
Akira Hatanaka92a96e12012-09-12 23:27:55 +00001501 const MipsTargetObjectFile &TLOF =
1502 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peck527da1b2010-11-23 03:31:01 +00001503
Chris Lattner58e8be82009-08-13 05:41:27 +00001504 // %gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001505 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001506 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00001507 MipsII::MO_GPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001508 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001509 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakaad495022012-08-22 03:18:13 +00001510 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001511 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattner58e8be82009-08-13 05:41:27 +00001512 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001513
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001514 // %hi/%lo relocation
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001515 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001516 }
1517
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001518 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
Daniel Sandersd897b562014-03-27 10:46:12 +00001519 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001520
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001521 if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001522 return getAddrGlobalLargeGOT(N, Ty, DAG, MipsII::MO_GOT_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001523 MipsII::MO_GOT_LO16, DAG.getEntryNode(),
1524 MachinePointerInfo::getGOT());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001525
Daniel Sandersbd0e3902014-03-27 12:49:34 +00001526 return getAddrGlobal(N, Ty, DAG, (isN32() || isN64()) ? MipsII::MO_GOT_DISP
1527 : MipsII::MO_GOT16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001528 DAG.getEntryNode(), MachinePointerInfo::getGOT());
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001529}
1530
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001531SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001532 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001533 BlockAddressSDNode *N = cast<BlockAddressSDNode>(Op);
1534 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001535
Daniel Sandersd897b562014-03-27 10:46:12 +00001536 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001537 return getAddrNonPIC(N, Ty, DAG);
1538
Daniel Sandersd897b562014-03-27 10:46:12 +00001539 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001540}
1541
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001542SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001543lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001544{
Akira Hatanakabff84e12011-12-14 18:26:41 +00001545 // If the relocation model is PIC, use the General Dynamic TLS Model or
1546 // Local Dynamic TLS model, otherwise use the Initial Exec or
1547 // Local Exec TLS Model.
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001548
1549 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001550 SDLoc DL(GA);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001551 const GlobalValue *GV = GA->getGlobal();
1552 EVT PtrVT = getPointerTy();
1553
Hans Wennborgaea41202012-05-04 09:40:39 +00001554 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1555
1556 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg245917b2012-06-04 14:02:08 +00001557 // General Dynamic and Local Dynamic TLS Model.
1558 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1559 : MipsII::MO_TLSGD;
1560
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001561 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1562 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1563 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanakaf10ee842011-12-08 21:05:38 +00001564 unsigned PtrSize = PtrVT.getSizeInBits();
1565 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1566
Benjamin Kramer64ba50a2011-12-11 12:21:34 +00001567 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001568
1569 ArgListTy Args;
1570 ArgListEntry Entry;
1571 Entry.Node = Argument;
Akira Hatanakadee6c822011-12-08 20:34:32 +00001572 Entry.Ty = PtrTy;
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001573 Args.push_back(Entry);
Jia Liuf54f60f2012-02-28 07:46:26 +00001574
Justin Holewinskiaa583972012-05-25 16:35:28 +00001575 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng65f9d192012-02-28 18:51:51 +00001576 false, false, false, false, 0, CallingConv::C,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001577 /*IsTailCall=*/false, /*doesNotRet=*/false,
Evan Cheng65f9d192012-02-28 18:51:51 +00001578 /*isReturnValueUsed=*/true,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001579 TlsGetAddr, Args, DAG, DL);
Justin Holewinskiaa583972012-05-25 16:35:28 +00001580 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001581
Akira Hatanakabff84e12011-12-14 18:26:41 +00001582 SDValue Ret = CallResult.first;
1583
Hans Wennborgaea41202012-05-04 09:40:39 +00001584 if (model != TLSModel::LocalDynamic)
Akira Hatanakabff84e12011-12-14 18:26:41 +00001585 return Ret;
1586
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001587 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001588 MipsII::MO_DTPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001589 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1590 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001591 MipsII::MO_DTPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001592 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1593 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1594 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001595 }
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001596
1597 SDValue Offset;
Hans Wennborgaea41202012-05-04 09:40:39 +00001598 if (model == TLSModel::InitialExec) {
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001599 // Initial Exec TLS Model
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001600 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001601 MipsII::MO_GOTTPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001602 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanakab049aef2012-02-24 22:34:47 +00001603 TGA);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001604 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001605 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001606 false, false, false, 0);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001607 } else {
1608 // Local Exec TLS Model
Hans Wennborgaea41202012-05-04 09:40:39 +00001609 assert(model == TLSModel::LocalExec);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001610 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001611 MipsII::MO_TPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001612 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001613 MipsII::MO_TPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001614 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1615 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1616 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001617 }
1618
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001619 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1620 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001621}
1622
1623SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001624lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001625{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001626 JumpTableSDNode *N = cast<JumpTableSDNode>(Op);
1627 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001628
Daniel Sandersd897b562014-03-27 10:46:12 +00001629 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001630 return getAddrNonPIC(N, Ty, DAG);
1631
Daniel Sandersd897b562014-03-27 10:46:12 +00001632 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001633}
1634
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001635SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001636lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001637{
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001638 // gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001639 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001640 // but the asm printer currently doesn't support this feature without
Wesley Peck527da1b2010-11-23 03:31:01 +00001641 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopes98bda582008-07-28 19:26:25 +00001642 // stuff below.
Eli Friedman57c11da2009-08-03 02:22:28 +00001643 //if (IsInSmallSection(C->getType())) {
Owen Anderson9f944592009-08-11 20:47:22 +00001644 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1645 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00001646 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001647 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
1648 EVT Ty = Op.getValueType();
Bruno Cardoso Lopes2db07582009-11-25 12:17:58 +00001649
Daniel Sandersd897b562014-03-27 10:46:12 +00001650 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001651 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001652
Daniel Sandersd897b562014-03-27 10:46:12 +00001653 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001654}
1655
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001656SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001657 MachineFunction &MF = DAG.getMachineFunction();
1658 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1659
Andrew Trickef9de2a2013-05-25 02:42:55 +00001660 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00001661 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1662 getPointerTy());
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001663
1664 // vastart just stores the address of the VarArgsFrameIndex slot into the
1665 // memory location argument.
1666 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001667 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001668 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001669}
Jia Liuf54f60f2012-02-28 07:46:26 +00001670
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001671static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG,
1672 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001673 EVT TyX = Op.getOperand(0).getValueType();
1674 EVT TyY = Op.getOperand(1).getValueType();
1675 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1676 SDValue Const31 = DAG.getConstant(31, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001677 SDLoc DL(Op);
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001678 SDValue Res;
1679
1680 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1681 // to i32.
1682 SDValue X = (TyX == MVT::f32) ?
1683 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1684 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1685 Const1);
1686 SDValue Y = (TyY == MVT::f32) ?
1687 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1688 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1689 Const1);
1690
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001691 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001692 // ext E, Y, 31, 1 ; extract bit31 of Y
1693 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1694 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1695 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1696 } else {
1697 // sll SllX, X, 1
1698 // srl SrlX, SllX, 1
1699 // srl SrlY, Y, 31
1700 // sll SllY, SrlX, 31
1701 // or Or, SrlX, SllY
1702 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1703 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1704 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1705 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1706 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1707 }
1708
1709 if (TyX == MVT::f32)
1710 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1711
1712 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1713 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1714 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001715}
1716
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001717static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG,
1718 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001719 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1720 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1721 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1722 SDValue Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001723 SDLoc DL(Op);
Eric Christopher0713a9d2011-06-08 23:55:35 +00001724
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001725 // Bitcast to integer nodes.
1726 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1727 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001728
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001729 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001730 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1731 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1732 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1733 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001734
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001735 if (WidthX > WidthY)
1736 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1737 else if (WidthY > WidthX)
1738 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001739
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001740 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1741 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1742 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1743 }
1744
1745 // (d)sll SllX, X, 1
1746 // (d)srl SrlX, SllX, 1
1747 // (d)srl SrlY, Y, width(Y)-1
1748 // (d)sll SllY, SrlX, width(Y)-1
1749 // or Or, SrlX, SllY
1750 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1751 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1752 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1753 DAG.getConstant(WidthY - 1, MVT::i32));
1754
1755 if (WidthX > WidthY)
1756 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1757 else if (WidthY > WidthX)
1758 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1759
1760 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1761 DAG.getConstant(WidthX - 1, MVT::i32));
1762 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1763 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001764}
1765
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001766SDValue
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001767MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001768 if (Subtarget->hasMips64())
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001769 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001770
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001771 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001772}
1773
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001774static SDValue lowerFABS32(SDValue Op, SelectionDAG &DAG,
1775 bool HasExtractInsert) {
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001776 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001777 SDLoc DL(Op);
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001778
1779 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1780 // to i32.
1781 SDValue X = (Op.getValueType() == MVT::f32) ?
1782 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1783 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1784 Const1);
1785
1786 // Clear MSB.
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001787 if (HasExtractInsert)
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001788 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1789 DAG.getRegister(Mips::ZERO, MVT::i32),
1790 DAG.getConstant(31, MVT::i32), Const1, X);
1791 else {
1792 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1793 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1794 }
1795
1796 if (Op.getValueType() == MVT::f32)
1797 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1798
1799 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1800 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1801 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1802}
1803
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001804static SDValue lowerFABS64(SDValue Op, SelectionDAG &DAG,
1805 bool HasExtractInsert) {
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001806 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001807 SDLoc DL(Op);
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001808
1809 // Bitcast to integer node.
1810 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1811
1812 // Clear MSB.
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001813 if (HasExtractInsert)
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001814 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1815 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1816 DAG.getConstant(63, MVT::i32), Const1, X);
1817 else {
1818 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1819 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1820 }
1821
1822 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1823}
1824
1825SDValue
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001826MipsTargetLowering::lowerFABS(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001827 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001828 return lowerFABS64(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001829
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001830 return lowerFABS32(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka7f4c9d12012-04-11 22:49:04 +00001831}
1832
Akira Hatanaka66277522011-06-02 00:24:44 +00001833SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001834lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes5444a7b2011-06-16 00:40:02 +00001835 // check the depth
1836 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka15506782011-06-07 18:58:42 +00001837 "Frame address can only be determined for current frame.");
Akira Hatanaka66277522011-06-02 00:24:44 +00001838
1839 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1840 MFI->setFrameAddressIsTaken(true);
1841 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001842 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001843 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Daniel Sandersd897b562014-03-27 10:46:12 +00001844 isN64() ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka66277522011-06-02 00:24:44 +00001845 return FrameAddr;
1846}
1847
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001848SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001849 SelectionDAG &DAG) const {
Bill Wendling908bf812014-01-06 00:43:20 +00001850 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001851 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001852
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001853 // check the depth
1854 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1855 "Return address can be determined only for current frame.");
1856
1857 MachineFunction &MF = DAG.getMachineFunction();
1858 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001859 MVT VT = Op.getSimpleValueType();
Daniel Sandersd897b562014-03-27 10:46:12 +00001860 unsigned RA = isN64() ? Mips::RA_64 : Mips::RA;
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001861 MFI->setReturnAddressIsTaken(true);
1862
1863 // Return RA, which contains the return address. Mark it an implicit live-in.
1864 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001865 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001866}
1867
Akira Hatanakac0b02062013-01-30 00:26:49 +00001868// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1869// generated from __builtin_eh_return (offset, handler)
1870// The effect of this is to adjust the stack pointer by "offset"
1871// and then branch to "handler".
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001872SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanakac0b02062013-01-30 00:26:49 +00001873 const {
1874 MachineFunction &MF = DAG.getMachineFunction();
1875 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1876
1877 MipsFI->setCallsEhReturn();
1878 SDValue Chain = Op.getOperand(0);
1879 SDValue Offset = Op.getOperand(1);
1880 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001881 SDLoc DL(Op);
Daniel Sandersd897b562014-03-27 10:46:12 +00001882 EVT Ty = isN64() ? MVT::i64 : MVT::i32;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001883
1884 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1885 // EH_RETURN nodes, so that instructions are emitted back-to-back.
Daniel Sandersd897b562014-03-27 10:46:12 +00001886 unsigned OffsetReg = isN64() ? Mips::V1_64 : Mips::V1;
1887 unsigned AddrReg = isN64() ? Mips::V0_64 : Mips::V0;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001888 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1889 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1890 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1891 DAG.getRegister(OffsetReg, Ty),
1892 DAG.getRegister(AddrReg, getPointerTy()),
1893 Chain.getValue(1));
1894}
1895
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001896SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001897 SelectionDAG &DAG) const {
Eli Friedman26a48482011-07-27 22:21:52 +00001898 // FIXME: Need pseudo-fence for 'singlethread' fences
1899 // FIXME: Set SType for weaker fences where supported/appropriate.
1900 unsigned SType = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001901 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001902 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman26a48482011-07-27 22:21:52 +00001903 DAG.getConstant(SType, MVT::i32));
1904}
1905
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001906SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001907 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001908 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001909 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1910 SDValue Shamt = Op.getOperand(2);
1911
1912 // if shamt < 32:
1913 // lo = (shl lo, shamt)
1914 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1915 // else:
1916 // lo = 0
1917 // hi = (shl lo, shamt[4:0])
1918 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1919 DAG.getConstant(-1, MVT::i32));
1920 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1921 DAG.getConstant(1, MVT::i32));
1922 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1923 Not);
1924 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1925 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1926 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1927 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1928 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001929 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1930 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001931 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1932
1933 SDValue Ops[2] = {Lo, Hi};
1934 return DAG.getMergeValues(Ops, 2, DL);
1935}
1936
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001937SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001938 bool IsSRA) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001939 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001940 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1941 SDValue Shamt = Op.getOperand(2);
1942
1943 // if shamt < 32:
1944 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1945 // if isSRA:
1946 // hi = (sra hi, shamt)
1947 // else:
1948 // hi = (srl hi, shamt)
1949 // else:
1950 // if isSRA:
1951 // lo = (sra hi, shamt[4:0])
1952 // hi = (sra hi, 31)
1953 // else:
1954 // lo = (srl hi, shamt[4:0])
1955 // hi = 0
1956 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1957 DAG.getConstant(-1, MVT::i32));
1958 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1959 DAG.getConstant(1, MVT::i32));
1960 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1961 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1962 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1963 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1964 Hi, Shamt);
1965 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1966 DAG.getConstant(0x20, MVT::i32));
1967 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1968 DAG.getConstant(31, MVT::i32));
1969 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1970 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1971 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
1972 ShiftRightHi);
1973
1974 SDValue Ops[2] = {Lo, Hi};
1975 return DAG.getMergeValues(Ops, 2, DL);
1976}
1977
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001978static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001979 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00001980 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001981 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka95866182012-06-13 19:06:08 +00001982 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001983 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001984 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
1985
1986 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00001987 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001988 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001989
1990 SDValue Ops[] = { Chain, Ptr, Src };
1991 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
1992 LD->getMemOperand());
1993}
1994
1995// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001996SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001997 LoadSDNode *LD = cast<LoadSDNode>(Op);
1998 EVT MemVT = LD->getMemoryVT();
1999
2000 // Return if load is aligned or if MemVT is neither i32 nor i64.
2001 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2002 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2003 return SDValue();
2004
2005 bool IsLittle = Subtarget->isLittle();
2006 EVT VT = Op.getValueType();
2007 ISD::LoadExtType ExtType = LD->getExtensionType();
2008 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2009
2010 assert((VT == MVT::i32) || (VT == MVT::i64));
2011
2012 // Expand
2013 // (set dst, (i64 (load baseptr)))
2014 // to
2015 // (set tmp, (ldl (add baseptr, 7), undef))
2016 // (set dst, (ldr baseptr, tmp))
2017 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002018 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002019 IsLittle ? 7 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002020 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002021 IsLittle ? 0 : 7);
2022 }
2023
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002024 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002025 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002026 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002027 IsLittle ? 0 : 3);
2028
2029 // Expand
2030 // (set dst, (i32 (load baseptr))) or
2031 // (set dst, (i64 (sextload baseptr))) or
2032 // (set dst, (i64 (extload baseptr)))
2033 // to
2034 // (set tmp, (lwl (add baseptr, 3), undef))
2035 // (set dst, (lwr baseptr, tmp))
2036 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2037 (ExtType == ISD::EXTLOAD))
2038 return LWR;
2039
2040 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2041
2042 // Expand
2043 // (set dst, (i64 (zextload baseptr)))
2044 // to
2045 // (set tmp0, (lwl (add baseptr, 3), undef))
2046 // (set tmp1, (lwr baseptr, tmp0))
2047 // (set tmp2, (shl tmp1, 32))
2048 // (set dst, (srl tmp2, 32))
Andrew Trickef9de2a2013-05-25 02:42:55 +00002049 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002050 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2051 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka67346852012-06-04 17:46:29 +00002052 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2053 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002054 return DAG.getMergeValues(Ops, 2, DL);
2055}
2056
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002057static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002058 SDValue Chain, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002059 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2060 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002061 SDLoc DL(SD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002062 SDVTList VTList = DAG.getVTList(MVT::Other);
2063
2064 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002065 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002066 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002067
2068 SDValue Ops[] = { Chain, Value, Ptr };
2069 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2070 SD->getMemOperand());
2071}
2072
2073// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakad82ee942013-05-16 20:45:17 +00002074static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2075 bool IsLittle) {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002076 SDValue Value = SD->getValue(), Chain = SD->getChain();
2077 EVT VT = Value.getValueType();
2078
2079 // Expand
2080 // (store val, baseptr) or
2081 // (truncstore val, baseptr)
2082 // to
2083 // (swl val, (add baseptr, 3))
2084 // (swr val, baseptr)
2085 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002086 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002087 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002088 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002089 }
2090
2091 assert(VT == MVT::i64);
2092
2093 // Expand
2094 // (store val, baseptr)
2095 // to
2096 // (sdl val, (add baseptr, 7))
2097 // (sdr val, baseptr)
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002098 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2099 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002100}
2101
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002102// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2103static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2104 SDValue Val = SD->getValue();
2105
2106 if (Val.getOpcode() != ISD::FP_TO_SINT)
2107 return SDValue();
2108
2109 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002110 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002111 Val.getOperand(0));
2112
Andrew Trickef9de2a2013-05-25 02:42:55 +00002113 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002114 SD->getPointerInfo(), SD->isVolatile(),
2115 SD->isNonTemporal(), SD->getAlignment());
2116}
2117
Akira Hatanakad82ee942013-05-16 20:45:17 +00002118SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2119 StoreSDNode *SD = cast<StoreSDNode>(Op);
2120 EVT MemVT = SD->getMemoryVT();
2121
2122 // Lower unaligned integer stores.
2123 if ((SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
2124 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
2125 return lowerUnalignedIntStore(SD, DAG, Subtarget->isLittle());
2126
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002127 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanakad82ee942013-05-16 20:45:17 +00002128}
2129
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002130SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002131 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2132 || cast<ConstantSDNode>
2133 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2134 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2135 return SDValue();
2136
2137 // The pattern
2138 // (add (frameaddr 0), (frame_to_args_offset))
2139 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2140 // (add FrameObject, 0)
2141 // where FrameObject is a fixed StackObject with offset 0 which points to
2142 // the old stack pointer.
2143 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2144 EVT ValTy = Op->getValueType(0);
2145 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2146 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002147 return DAG.getNode(ISD::ADD, SDLoc(Op), ValTy, InArgsAddr,
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002148 DAG.getConstant(0, ValTy));
2149}
2150
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002151SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2152 SelectionDAG &DAG) const {
2153 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002154 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002155 Op.getOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002156 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002157}
2158
Akira Hatanakae2489122011-04-15 21:51:11 +00002159//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002160// Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002161//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002162
Akira Hatanakae2489122011-04-15 21:51:11 +00002163//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002164// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002165// Mips O32 ABI rules:
2166// ---
2167// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peck527da1b2010-11-23 03:31:01 +00002168// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002169// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peck527da1b2010-11-23 03:31:01 +00002170// f64 - Only passed in two aliased f32 registers if no int reg has been used
2171// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002172// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2173// go to stack.
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002174//
2175// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanakae2489122011-04-15 21:51:11 +00002176//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002177
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002178static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2179 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
Craig Topper840beec2014-04-04 05:16:06 +00002180 CCState &State, const MCPhysReg *F64Regs) {
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002181
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002182 static const unsigned IntRegsSize = 4, FloatRegsSize = 2;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002183
Craig Topper840beec2014-04-04 05:16:06 +00002184 static const MCPhysReg IntRegs[] = { Mips::A0, Mips::A1, Mips::A2, Mips::A3 };
2185 static const MCPhysReg F32Regs[] = { Mips::F12, Mips::F14 };
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002186
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002187 // Do not process byval args here.
2188 if (ArgFlags.isByVal())
2189 return true;
Akira Hatanaka5e16c6a2011-05-24 19:18:33 +00002190
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002191 // Promote i8 and i16
2192 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2193 LocVT = MVT::i32;
2194 if (ArgFlags.isSExt())
2195 LocInfo = CCValAssign::SExt;
2196 else if (ArgFlags.isZExt())
2197 LocInfo = CCValAssign::ZExt;
2198 else
2199 LocInfo = CCValAssign::AExt;
2200 }
2201
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002202 unsigned Reg;
2203
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002204 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2205 // is true: function is vararg, argument is 3rd or higher, there is previous
2206 // argument which is not f32 or f64.
2207 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2208 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002209 unsigned OrigAlign = ArgFlags.getOrigAlign();
2210 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002211
2212 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002213 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002214 // If this is the first part of an i64 arg,
2215 // the allocated register must be either A0 or A2.
2216 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2217 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002218 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002219 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2220 // Allocate int register and shadow next int register. If first
2221 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002222 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2223 if (Reg == Mips::A1 || Reg == Mips::A3)
2224 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2225 State.AllocateReg(IntRegs, IntRegsSize);
2226 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002227 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2228 // we are guaranteed to find an available float register
2229 if (ValVT == MVT::f32) {
2230 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2231 // Shadow int register
2232 State.AllocateReg(IntRegs, IntRegsSize);
2233 } else {
2234 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2235 // Shadow int registers
2236 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2237 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2238 State.AllocateReg(IntRegs, IntRegsSize);
2239 State.AllocateReg(IntRegs, IntRegsSize);
2240 }
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002241 } else
2242 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002243
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002244 if (!Reg) {
2245 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2246 OrigAlign);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002247 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002248 } else
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002249 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002250
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002251 return false;
Akira Hatanaka202f6402011-11-12 02:20:46 +00002252}
2253
Akira Hatanakabfb66242013-08-20 23:38:40 +00002254static bool CC_MipsO32_FP32(unsigned ValNo, MVT ValVT,
2255 MVT LocVT, CCValAssign::LocInfo LocInfo,
2256 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002257 static const MCPhysReg F64Regs[] = { Mips::D6, Mips::D7 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002258
2259 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2260}
2261
2262static bool CC_MipsO32_FP64(unsigned ValNo, MVT ValVT,
2263 MVT LocVT, CCValAssign::LocInfo LocInfo,
2264 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002265 static const MCPhysReg F64Regs[] = { Mips::D12_64, Mips::D14_64 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002266
2267 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2268}
2269
Akira Hatanaka202f6402011-11-12 02:20:46 +00002270#include "MipsGenCallingConv.inc"
2271
Akira Hatanakae2489122011-04-15 21:51:11 +00002272//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002273// Call Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002274//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002275
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002276// Return next O32 integer argument register.
2277static unsigned getNextIntArgReg(unsigned Reg) {
2278 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2279 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2280}
2281
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002282SDValue
2283MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002284 SDValue Chain, SDValue Arg, SDLoc DL,
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002285 bool IsTailCall, SelectionDAG &DAG) const {
2286 if (!IsTailCall) {
2287 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2288 DAG.getIntPtrConstant(Offset));
2289 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2290 false, 0);
2291 }
2292
2293 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2294 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2295 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2296 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2297 /*isVolatile=*/ true, false, 0);
2298}
2299
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002300void MipsTargetLowering::
2301getOpndList(SmallVectorImpl<SDValue> &Ops,
2302 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2303 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2304 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2305 // Insert node "GP copy globalreg" before call to function.
2306 //
2307 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2308 // in PIC mode) allow symbols to be resolved via lazy binding.
2309 // The lazy binding stub requires GP to point to the GOT.
2310 if (IsPICCall && !InternalLinkage) {
Daniel Sandersd897b562014-03-27 10:46:12 +00002311 unsigned GPReg = isN64() ? Mips::GP_64 : Mips::GP;
2312 EVT Ty = isN64() ? MVT::i64 : MVT::i32;
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002313 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2314 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002315
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002316 // Build a sequence of copy-to-reg nodes chained together with token
2317 // chain and flag operands which copy the outgoing args into registers.
2318 // The InFlag in necessary since all emitted instructions must be
2319 // stuck together.
2320 SDValue InFlag;
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002321
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002322 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2323 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2324 RegsToPass[i].second, InFlag);
2325 InFlag = Chain.getValue(1);
2326 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002327
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002328 // Add argument registers to the end of the list so that they are
2329 // known live into the call.
2330 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2331 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2332 RegsToPass[i].second.getValueType()));
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002333
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002334 // Add a register mask operand representing the call-preserved registers.
2335 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2336 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2337 assert(Mask && "Missing call preserved mask for calling convention");
Reed Kotler783c7942013-05-10 22:25:39 +00002338 if (Subtarget->inMips16HardFloat()) {
2339 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2340 llvm::StringRef Sym = G->getGlobal()->getName();
2341 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00002342 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00002343 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2344 }
2345 }
2346 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002347 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2348
2349 if (InFlag.getNode())
2350 Ops.push_back(InFlag);
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002351}
2352
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002353/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman624801e2009-01-26 03:15:54 +00002354/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002355SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00002356MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002357 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00002358 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002359 SDLoc DL = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00002360 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2361 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2362 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Akira Hatanakabeda2242012-07-31 18:46:41 +00002363 SDValue Chain = CLI.Chain;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002364 SDValue Callee = CLI.Callee;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002365 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002366 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002367 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002368
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002369 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002370 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanaka7c619f12011-05-20 21:39:54 +00002371 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002372 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00002373 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002374
2375 // Analyze operands of the call, assigning locations to each operand.
2376 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002377 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002378 getTargetMachine(), ArgLocs, *DAG.getContext());
Reed Kotler783c7942013-05-10 22:25:39 +00002379 MipsCC::SpecialCallingConvType SpecialCallingConv =
2380 getSpecialCallingConv(Callee);
Daniel Sandersd897b562014-03-27 10:46:12 +00002381 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo,
Akira Hatanakabfb66242013-08-20 23:38:40 +00002382 SpecialCallingConv);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002383
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002384 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Reed Kotlerc03807a2013-08-30 19:40:56 +00002385 Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002386 Callee.getNode(), CLI.Args);
Wesley Peck527da1b2010-11-23 03:31:01 +00002387
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002388 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002389 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002390
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002391 // Check if it's really possible to do a tail call.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002392 if (IsTailCall)
2393 IsTailCall =
2394 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002395 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002396
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002397 if (IsTailCall)
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002398 ++NumTailCalls;
2399
Akira Hatanaka79738332011-09-19 20:26:02 +00002400 // Chain is the output chain of the last Load/Store or CopyToReg node.
2401 // ByValChain is the output chain of the last Memcpy node created for copying
2402 // byval arguments to the stack.
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002403 unsigned StackAlignment = TFL->getStackAlignment();
2404 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanaka79738332011-09-19 20:26:02 +00002405 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002406
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002407 if (!IsTailCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00002408 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal, DL);
Akira Hatanakabeda2242012-07-31 18:46:41 +00002409
Daniel Sandersd897b562014-03-27 10:46:12 +00002410 SDValue StackPtr = DAG.getCopyFromReg(
2411 Chain, DL, isN64() ? Mips::SP_64 : Mips::SP, getPointerTy());
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002412
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002413 // With EABI is it possible to have 16 args on registers.
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002414 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002415 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002416 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002417
2418 // Walk the register/memloc assignments, inserting copies/loads.
2419 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002420 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002421 CCValAssign &VA = ArgLocs[i];
Akira Hatanakab20a3252011-10-28 19:49:00 +00002422 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002423 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2424
2425 // ByVal Arg.
2426 if (Flags.isByVal()) {
2427 assert(Flags.getByValSize() &&
2428 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002429 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002430 assert(!IsTailCall &&
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002431 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002432 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002433 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2434 ++ByValArg;
Akira Hatanaka19891f82011-11-12 02:34:50 +00002435 continue;
2436 }
Jia Liuf54f60f2012-02-28 07:46:26 +00002437
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002438 // Promote the value if needed.
2439 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002440 default: llvm_unreachable("Unknown loc info!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002441 case CCValAssign::Full:
Akira Hatanakab20a3252011-10-28 19:49:00 +00002442 if (VA.isRegLoc()) {
2443 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002444 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2445 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002446 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakab20a3252011-10-28 19:49:00 +00002447 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002448 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakae2489122011-04-15 21:51:11 +00002449 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002450 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002451 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka27916972011-04-15 19:52:08 +00002452 if (!Subtarget->isLittle())
2453 std::swap(Lo, Hi);
Jia Liuf54f60f2012-02-28 07:46:26 +00002454 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002455 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2456 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2457 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002458 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002459 }
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002460 }
2461 break;
Chris Lattner52f16de2008-03-17 06:57:02 +00002462 case CCValAssign::SExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002463 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002464 break;
2465 case CCValAssign::ZExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002466 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002467 break;
2468 case CCValAssign::AExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002469 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002470 break;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002471 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002472
2473 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002474 // RegsToPass vector
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002475 if (VA.isRegLoc()) {
2476 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattner52f16de2008-03-17 06:57:02 +00002477 continue;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002478 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002479
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002480 // Register can't get to this point...
Chris Lattner52f16de2008-03-17 06:57:02 +00002481 assert(VA.isMemLoc());
Wesley Peck527da1b2010-11-23 03:31:01 +00002482
Wesley Peck527da1b2010-11-23 03:31:01 +00002483 // emit ISD::STORE whichs stores the
Chris Lattner52f16de2008-03-17 06:57:02 +00002484 // parameter value to a stack Location
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002485 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002486 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002487 }
2488
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002489 // Transform all store nodes into one single node because all store
2490 // nodes are independent of each other.
Wesley Peck527da1b2010-11-23 03:31:01 +00002491 if (!MemOpChains.empty())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002492 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002493 &MemOpChains[0], MemOpChains.size());
2494
Bill Wendling24c79f22008-09-16 21:48:12 +00002495 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peck527da1b2010-11-23 03:31:01 +00002496 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2497 // node so that legalize doesn't hack it.
Daniel Sandersd897b562014-03-27 10:46:12 +00002498 bool IsPICCall = (isN64() || IsPIC); // true if calls are translated to
2499 // jalr $25
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002500 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanakad6f1c582011-04-07 19:51:44 +00002501 SDValue CalleeLo;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002502 EVT Ty = Callee.getValueType();
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002503
2504 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002505 if (IsPICCall) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002506 const GlobalValue *Val = G->getGlobal();
2507 InternalLinkage = Val->hasInternalLinkage();
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002508
2509 if (InternalLinkage)
Daniel Sandersd897b562014-03-27 10:46:12 +00002510 Callee = getAddrLocal(G, Ty, DAG, isN32() || isN64());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002511 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002512 Callee = getAddrGlobalLargeGOT(G, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002513 MipsII::MO_CALL_LO16, Chain,
2514 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002515 else
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002516 Callee = getAddrGlobal(G, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2517 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002518 } else
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002519 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002520 MipsII::MO_NO_FLAG);
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002521 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002522 }
2523 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002524 const char *Sym = S->getSymbol();
2525
Daniel Sandersd897b562014-03-27 10:46:12 +00002526 if (!isN64() && !IsPIC) // !N64 && static
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002527 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(),
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002528 MipsII::MO_NO_FLAG);
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002529 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002530 Callee = getAddrGlobalLargeGOT(S, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002531 MipsII::MO_CALL_LO16, Chain,
2532 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka02b0e482013-02-22 21:10:03 +00002533 else // N64 || PIC
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002534 Callee = getAddrGlobal(S, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2535 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002536
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002537 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002538 }
2539
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002540 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002541 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002542
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002543 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2544 CLI, Callee, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002545
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002546 if (IsTailCall)
2547 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, &Ops[0], Ops.size());
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002548
Zoran Jovanovic9b05a312014-03-31 14:00:10 +00002549 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, &Ops[0], Ops.size());
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002550 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002551
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002552 // Create the CALLSEQ_END node.
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002553 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Andrew Trickad6d08a2013-05-29 22:03:55 +00002554 DAG.getIntPtrConstant(0, true), InFlag, DL);
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002555 InFlag = Chain.getValue(1);
2556
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002557 // Handle result values, copying them out of physregs into vregs that we
2558 // return.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002559 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2560 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002561}
2562
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002563/// LowerCallResult - Lower the result values of a call into the
2564/// appropriate copies out of appropriate physical registers.
2565SDValue
2566MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002567 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002568 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002569 SDLoc DL, SelectionDAG &DAG,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002570 SmallVectorImpl<SDValue> &InVals,
2571 const SDNode *CallNode,
2572 const Type *RetTy) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002573 // Assign locations to each value returned by this call.
2574 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002575 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002576 getTargetMachine(), RVLocs, *DAG.getContext());
Daniel Sandersd897b562014-03-27 10:46:12 +00002577 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002578
Reed Kotlerc03807a2013-08-30 19:40:56 +00002579 MipsCCInfo.analyzeCallResult(Ins, Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002580 CallNode, RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002581
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002582 // Copy all of the result registers out of their specified physreg.
2583 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002584 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002585 RVLocs[i].getLocVT(), InFlag);
2586 Chain = Val.getValue(1);
2587 InFlag = Val.getValue(2);
2588
2589 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002590 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002591
2592 InVals.push_back(Val);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002593 }
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002594
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002595 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002596}
2597
Akira Hatanakae2489122011-04-15 21:51:11 +00002598//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002599// Formal Arguments Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002600//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002601/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002602/// and generate load operations for arguments places on the stack.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002603SDValue
2604MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002605 CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002606 bool IsVarArg,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002607 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002608 SDLoc DL, SelectionDAG &DAG,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002609 SmallVectorImpl<SDValue> &InVals)
Akira Hatanakae2489122011-04-15 21:51:11 +00002610 const {
Bruno Cardoso Lopesa01ede22008-08-04 07:12:52 +00002611 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002612 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopes14033fb2007-08-28 05:08:16 +00002613 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002614
Dan Gohman31ae5862010-04-17 14:41:14 +00002615 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002616
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002617 // Used with vargs to acumulate store chains.
2618 std::vector<SDValue> OutChains;
2619
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002620 // Assign locations to all of the incoming arguments.
2621 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002622 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002623 getTargetMachine(), ArgLocs, *DAG.getContext());
Daniel Sandersd897b562014-03-27 10:46:12 +00002624 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002625 Function::const_arg_iterator FuncArg =
2626 DAG.getMachineFunction().getFunction()->arg_begin();
Reed Kotlerc03807a2013-08-30 19:40:56 +00002627 bool UseSoftFloat = Subtarget->mipsSEUsesSoftFloat();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002628
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002629 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanaka4866fe12012-10-30 19:37:25 +00002630 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2631 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002632
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002633 unsigned CurArgIdx = 0;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002634 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002635
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002636 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002637 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002638 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2639 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002640 EVT ValVT = VA.getValVT();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002641 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2642 bool IsRegLoc = VA.isRegLoc();
2643
2644 if (Flags.isByVal()) {
2645 assert(Flags.getByValSize() &&
2646 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002647 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002648 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002649 MipsCCInfo, *ByValArg);
2650 ++ByValArg;
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002651 continue;
2652 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002653
2654 // Arguments stored on registers
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002655 if (IsRegLoc) {
Akira Hatanaka7d822522013-10-28 21:21:36 +00002656 MVT RegVT = VA.getLocVT();
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002657 unsigned ArgReg = VA.getLocReg();
Akira Hatanaka7d822522013-10-28 21:21:36 +00002658 const TargetRegisterClass *RC = getRegClassFor(RegVT);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002659
Wesley Peck527da1b2010-11-23 03:31:01 +00002660 // Transform the arguments stored on
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002661 // physical registers into virtual ones
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002662 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2663 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peck527da1b2010-11-23 03:31:01 +00002664
2665 // If this is an 8 or 16-bit value, it has been passed promoted
2666 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002667 // truncate to the right size.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002668 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattner3c049702009-03-26 05:28:14 +00002669 unsigned Opcode = 0;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002670 if (VA.getLocInfo() == CCValAssign::SExt)
2671 Opcode = ISD::AssertSext;
2672 else if (VA.getLocInfo() == CCValAssign::ZExt)
2673 Opcode = ISD::AssertZext;
Chris Lattner3c049702009-03-26 05:28:14 +00002674 if (Opcode)
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002675 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002676 DAG.getValueType(ValVT));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002677 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002678 }
2679
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002680 // Handle floating point arguments passed in integer registers and
2681 // long double arguments passed in floating point registers.
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002682 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002683 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2684 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002685 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Daniel Sandersd897b562014-03-27 10:46:12 +00002686 else if (isO32() && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002687 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002688 getNextIntArgReg(ArgReg), RC);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002689 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002690 if (!Subtarget->isLittle())
2691 std::swap(ArgValue, ArgValue2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002692 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002693 ArgValue, ArgValue2);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002694 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002695
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002696 InVals.push_back(ArgValue);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002697 } else { // VA.isRegLoc()
2698
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002699 // sanity check
2700 assert(VA.isMemLoc());
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002701
Wesley Peck527da1b2010-11-23 03:31:01 +00002702 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002703 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002704 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002705
2706 // Create load nodes to retrieve arguments from the stack
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002707 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakad1c58ed2013-11-09 02:38:51 +00002708 SDValue Load = DAG.getLoad(ValVT, DL, Chain, FIN,
2709 MachinePointerInfo::getFixedStack(FI),
2710 false, false, false, 0);
2711 InVals.push_back(Load);
2712 OutChains.push_back(Load.getValue(1));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002713 }
2714 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002715
2716 // The mips ABIs for returning structs by value requires that we copy
2717 // the sret argument into $v0 for the return. Save the argument into
2718 // a virtual register so that we can access it from the return points.
2719 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2720 unsigned Reg = MipsFI->getSRetReturnReg();
2721 if (!Reg) {
Daniel Sandersd897b562014-03-27 10:46:12 +00002722 Reg = MF.getRegInfo().createVirtualRegister(
2723 getRegClassFor(isN64() ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002724 MipsFI->setSRetReturnReg(Reg);
2725 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002726 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[0]);
2727 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002728 }
2729
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002730 if (IsVarArg)
2731 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002732
Wesley Peck527da1b2010-11-23 03:31:01 +00002733 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002734 // the size of Ins and InVals. This only happens when on varg functions
2735 if (!OutChains.empty()) {
2736 OutChains.push_back(Chain);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002737 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002738 &OutChains[0], OutChains.size());
2739 }
2740
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002741 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002742}
2743
Akira Hatanakae2489122011-04-15 21:51:11 +00002744//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002745// Return Value Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002746//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002747
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002748bool
2749MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002750 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002751 const SmallVectorImpl<ISD::OutputArg> &Outs,
2752 LLVMContext &Context) const {
2753 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002754 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002755 RVLocs, Context);
2756 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2757}
2758
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002759SDValue
2760MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002761 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002762 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002763 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002764 SDLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002765 // CCValAssign - represent the assignment of
2766 // the return value to a location
2767 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002768 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002769
2770 // CCState - Info about the registers and stack slot.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002771 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002772 *DAG.getContext());
Daniel Sandersd897b562014-03-27 10:46:12 +00002773 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002774
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002775 // Analyze return values.
Reed Kotlerc03807a2013-08-30 19:40:56 +00002776 MipsCCInfo.analyzeReturn(Outs, Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002777 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002778
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002779 SDValue Flag;
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002780 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002781
2782 // Copy the result values into the output registers.
2783 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002784 SDValue Val = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002785 CCValAssign &VA = RVLocs[i];
2786 assert(VA.isRegLoc() && "Can only return in registers!");
2787
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002788 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002789 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002790
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002791 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002792
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002793 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002794 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002795 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002796 }
2797
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002798 // The mips ABIs for returning structs by value requires that we copy
2799 // the sret argument into $v0 for the return. We saved the argument into
2800 // a virtual register in the entry block, so now we copy the value out
2801 // and into $v0.
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002802 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002803 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2804 unsigned Reg = MipsFI->getSRetReturnReg();
2805
Wesley Peck527da1b2010-11-23 03:31:01 +00002806 if (!Reg)
Torok Edwinfbcc6632009-07-14 16:55:14 +00002807 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002808 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Daniel Sandersd897b562014-03-27 10:46:12 +00002809 unsigned V0 = isN64() ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002810
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002811 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002812 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002813 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002814 }
2815
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002816 RetOps[0] = Chain; // Update chain.
Akira Hatanakaefff7b72012-07-10 00:19:06 +00002817
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002818 // Add the flag if we have it.
2819 if (Flag.getNode())
2820 RetOps.push_back(Flag);
2821
2822 // Return on Mips is always a "jr $ra"
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002823 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002824}
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002825
Akira Hatanakae2489122011-04-15 21:51:11 +00002826//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002827// Mips Inline Assembly Support
Akira Hatanakae2489122011-04-15 21:51:11 +00002828//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002829
2830/// getConstraintType - Given a constraint letter, return the type of
2831/// constraint it is for this target.
2832MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peck527da1b2010-11-23 03:31:01 +00002833getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002834{
Daniel Sanders8b59af12013-11-12 12:56:01 +00002835 // Mips specific constraints
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002836 // GCC config/mips/constraints.md
2837 //
Wesley Peck527da1b2010-11-23 03:31:01 +00002838 // 'd' : An address register. Equivalent to r
2839 // unless generating MIPS16 code.
2840 // 'y' : Equivalent to r; retained for
2841 // backwards compatibility.
Eric Christophere3c494d2012-05-07 06:25:10 +00002842 // 'c' : A register suitable for use in an indirect
2843 // jump. This will always be $25 for -mabicalls.
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002844 // 'l' : The lo register. 1 word storage.
2845 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002846 if (Constraint.size() == 1) {
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002847 switch (Constraint[0]) {
2848 default : break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002849 case 'd':
2850 case 'y':
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002851 case 'f':
Eric Christophere3c494d2012-05-07 06:25:10 +00002852 case 'c':
Eric Christopher9c492e62012-05-07 06:25:15 +00002853 case 'l':
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002854 case 'x':
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002855 return C_RegisterClass;
Jack Carter0e149b02013-03-04 21:33:15 +00002856 case 'R':
2857 return C_Memory;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002858 }
2859 }
2860 return TargetLowering::getConstraintType(Constraint);
2861}
2862
John Thompsone8360b72010-10-29 17:29:13 +00002863/// Examine constraint type and operand type and determine a weight value.
2864/// This object must already have been set up with the operand type
2865/// and the current alternative constraint selected.
2866TargetLowering::ConstraintWeight
2867MipsTargetLowering::getSingleConstraintMatchWeight(
2868 AsmOperandInfo &info, const char *constraint) const {
2869 ConstraintWeight weight = CW_Invalid;
2870 Value *CallOperandVal = info.CallOperandVal;
2871 // If we don't have a value, we can't do a match,
2872 // but allow it at the lowest weight.
2873 if (CallOperandVal == NULL)
2874 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00002875 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002876 // Look at the constraint type.
2877 switch (*constraint) {
2878 default:
2879 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2880 break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002881 case 'd':
2882 case 'y':
John Thompsone8360b72010-10-29 17:29:13 +00002883 if (type->isIntegerTy())
2884 weight = CW_Register;
2885 break;
Daniel Sanders8b59af12013-11-12 12:56:01 +00002886 case 'f': // FPU or MSA register
2887 if (Subtarget->hasMSA() && type->isVectorTy() &&
2888 cast<VectorType>(type)->getBitWidth() == 128)
2889 weight = CW_Register;
2890 else if (type->isFloatTy())
John Thompsone8360b72010-10-29 17:29:13 +00002891 weight = CW_Register;
2892 break;
Eric Christophere3c494d2012-05-07 06:25:10 +00002893 case 'c': // $25 for indirect jumps
Eric Christopher9c492e62012-05-07 06:25:15 +00002894 case 'l': // lo register
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002895 case 'x': // hilo register pair
Daniel Sanders8b59af12013-11-12 12:56:01 +00002896 if (type->isIntegerTy())
Eric Christophere3c494d2012-05-07 06:25:10 +00002897 weight = CW_SpecificReg;
Daniel Sanders8b59af12013-11-12 12:56:01 +00002898 break;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002899 case 'I': // signed 16 bit immediate
Eric Christopher7201e1b2012-05-07 03:13:42 +00002900 case 'J': // integer zero
Eric Christopher3ff88a02012-05-07 05:46:29 +00002901 case 'K': // unsigned 16 bit immediate
Eric Christopher1109b342012-05-07 05:46:37 +00002902 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christophere07aa432012-05-07 05:46:43 +00002903 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher470578a2012-05-07 05:46:48 +00002904 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopherc18ae4a2012-05-07 06:25:02 +00002905 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002906 if (isa<ConstantInt>(CallOperandVal))
2907 weight = CW_Constant;
2908 break;
Jack Carter0e149b02013-03-04 21:33:15 +00002909 case 'R':
2910 weight = CW_Memory;
2911 break;
John Thompsone8360b72010-10-29 17:29:13 +00002912 }
2913 return weight;
2914}
2915
Akira Hatanaka7473b472013-08-14 00:21:25 +00002916/// This is a helper function to parse a physical register string and split it
2917/// into non-numeric and numeric parts (Prefix and Reg). The first boolean flag
2918/// that is returned indicates whether parsing was successful. The second flag
2919/// is true if the numeric part exists.
2920static std::pair<bool, bool>
2921parsePhysicalReg(const StringRef &C, std::string &Prefix,
2922 unsigned long long &Reg) {
2923 if (C.front() != '{' || C.back() != '}')
2924 return std::make_pair(false, false);
2925
2926 // Search for the first numeric character.
2927 StringRef::const_iterator I, B = C.begin() + 1, E = C.end() - 1;
2928 I = std::find_if(B, E, std::ptr_fun(isdigit));
2929
2930 Prefix.assign(B, I - B);
2931
2932 // The second flag is set to false if no numeric characters were found.
2933 if (I == E)
2934 return std::make_pair(true, false);
2935
2936 // Parse the numeric characters.
2937 return std::make_pair(!getAsUnsignedInteger(StringRef(I, E - I), 10, Reg),
2938 true);
2939}
2940
2941std::pair<unsigned, const TargetRegisterClass *> MipsTargetLowering::
2942parseRegForInlineAsmConstraint(const StringRef &C, MVT VT) const {
2943 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2944 const TargetRegisterClass *RC;
2945 std::string Prefix;
2946 unsigned long long Reg;
2947
2948 std::pair<bool, bool> R = parsePhysicalReg(C, Prefix, Reg);
2949
2950 if (!R.first)
2951 return std::make_pair((unsigned)0, (const TargetRegisterClass*)0);
2952
2953 if ((Prefix == "hi" || Prefix == "lo")) { // Parse hi/lo.
2954 // No numeric characters follow "hi" or "lo".
2955 if (R.second)
2956 return std::make_pair((unsigned)0, (const TargetRegisterClass*)0);
2957
2958 RC = TRI->getRegClass(Prefix == "hi" ?
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00002959 Mips::HI32RegClassID : Mips::LO32RegClassID);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002960 return std::make_pair(*(RC->begin()), RC);
Daniel Sanders8b59af12013-11-12 12:56:01 +00002961 } else if (Prefix.compare(0, 4, "$msa") == 0) {
2962 // Parse $msa(ir|csr|access|save|modify|request|map|unmap)
2963
2964 // No numeric characters follow the name.
2965 if (R.second)
2966 return std::make_pair((unsigned)0, (const TargetRegisterClass *)0);
2967
2968 Reg = StringSwitch<unsigned long long>(Prefix)
2969 .Case("$msair", Mips::MSAIR)
2970 .Case("$msacsr", Mips::MSACSR)
2971 .Case("$msaaccess", Mips::MSAAccess)
2972 .Case("$msasave", Mips::MSASave)
2973 .Case("$msamodify", Mips::MSAModify)
2974 .Case("$msarequest", Mips::MSARequest)
2975 .Case("$msamap", Mips::MSAMap)
2976 .Case("$msaunmap", Mips::MSAUnmap)
2977 .Default(0);
2978
2979 if (!Reg)
2980 return std::make_pair((unsigned)0, (const TargetRegisterClass *)0);
2981
2982 RC = TRI->getRegClass(Mips::MSACtrlRegClassID);
2983 return std::make_pair(Reg, RC);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002984 }
2985
2986 if (!R.second)
2987 return std::make_pair((unsigned)0, (const TargetRegisterClass*)0);
2988
2989 if (Prefix == "$f") { // Parse $f0-$f31.
2990 // If the size of FP registers is 64-bit or Reg is an even number, select
2991 // the 64-bit register class. Otherwise, select the 32-bit register class.
2992 if (VT == MVT::Other)
2993 VT = (Subtarget->isFP64bit() || !(Reg % 2)) ? MVT::f64 : MVT::f32;
2994
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002995 RC = getRegClassFor(VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002996
2997 if (RC == &Mips::AFGR64RegClass) {
2998 assert(Reg % 2 == 0);
2999 Reg >>= 1;
3000 }
Daniel Sanders8b59af12013-11-12 12:56:01 +00003001 } else if (Prefix == "$fcc") // Parse $fcc0-$fcc7.
Akira Hatanaka7473b472013-08-14 00:21:25 +00003002 RC = TRI->getRegClass(Mips::FCCRegClassID);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003003 else if (Prefix == "$w") { // Parse $w0-$w31.
3004 RC = getRegClassFor((VT == MVT::Other) ? MVT::v16i8 : VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003005 } else { // Parse $0-$31.
3006 assert(Prefix == "$");
3007 RC = getRegClassFor((VT == MVT::Other) ? MVT::i32 : VT);
3008 }
3009
3010 assert(Reg < RC->getNumRegs());
3011 return std::make_pair(*(RC->begin() + Reg), RC);
3012}
3013
Eric Christophereaf77dc2011-06-29 19:33:04 +00003014/// Given a register class constraint, like 'r', if this corresponds directly
3015/// to an LLVM register class, return a register of 0 and the register class
3016/// pointer.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003017std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Chad Rosier295bd432013-06-22 18:37:38 +00003018getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003019{
3020 if (Constraint.size() == 1) {
3021 switch (Constraint[0]) {
Eric Christopher9519c082011-06-29 19:04:31 +00003022 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3023 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003024 case 'r':
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003025 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3026 if (Subtarget->inMips16Mode())
3027 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003028 return std::make_pair(0U, &Mips::GPR32RegClass);
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003029 }
Daniel Sanders5e94e682014-03-27 16:42:17 +00003030 if (VT == MVT::i64 && !isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003031 return std::make_pair(0U, &Mips::GPR32RegClass);
Daniel Sanders5e94e682014-03-27 16:42:17 +00003032 if (VT == MVT::i64 && isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003033 return std::make_pair(0U, &Mips::GPR64RegClass);
Eric Christopher58daf042012-05-07 03:13:22 +00003034 // This will generate an error message
3035 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Daniel Sanders8b59af12013-11-12 12:56:01 +00003036 case 'f': // FPU or MSA register
3037 if (VT == MVT::v16i8)
3038 return std::make_pair(0U, &Mips::MSA128BRegClass);
3039 else if (VT == MVT::v8i16 || VT == MVT::v8f16)
3040 return std::make_pair(0U, &Mips::MSA128HRegClass);
3041 else if (VT == MVT::v4i32 || VT == MVT::v4f32)
3042 return std::make_pair(0U, &Mips::MSA128WRegClass);
3043 else if (VT == MVT::v2i64 || VT == MVT::v2f64)
3044 return std::make_pair(0U, &Mips::MSA128DRegClass);
3045 else if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00003046 return std::make_pair(0U, &Mips::FGR32RegClass);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003047 else if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
Akira Hatanakac669d7a2012-01-04 02:45:01 +00003048 if (Subtarget->isFP64bit())
Craig Topperc7242e02012-04-20 07:30:17 +00003049 return std::make_pair(0U, &Mips::FGR64RegClass);
3050 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakac669d7a2012-01-04 02:45:01 +00003051 }
Eric Christophere3c494d2012-05-07 06:25:10 +00003052 break;
3053 case 'c': // register suitable for indirect jump
3054 if (VT == MVT::i32)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003055 return std::make_pair((unsigned)Mips::T9, &Mips::GPR32RegClass);
Eric Christophere3c494d2012-05-07 06:25:10 +00003056 assert(VT == MVT::i64 && "Unexpected type.");
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003057 return std::make_pair((unsigned)Mips::T9_64, &Mips::GPR64RegClass);
Eric Christopher9c492e62012-05-07 06:25:15 +00003058 case 'l': // register suitable for indirect jump
3059 if (VT == MVT::i32)
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003060 return std::make_pair((unsigned)Mips::LO0, &Mips::LO32RegClass);
3061 return std::make_pair((unsigned)Mips::LO0_64, &Mips::LO64RegClass);
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003062 case 'x': // register suitable for indirect jump
3063 // Fixme: Not triggering the use of both hi and low
3064 // This will generate an error message
3065 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003066 }
3067 }
Akira Hatanaka7473b472013-08-14 00:21:25 +00003068
3069 std::pair<unsigned, const TargetRegisterClass *> R;
3070 R = parseRegForInlineAsmConstraint(Constraint, VT);
3071
3072 if (R.second)
3073 return R;
3074
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003075 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3076}
3077
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003078/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3079/// vector. If it is invalid, don't add anything to Ops.
3080void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3081 std::string &Constraint,
3082 std::vector<SDValue>&Ops,
3083 SelectionDAG &DAG) const {
3084 SDValue Result(0, 0);
3085
3086 // Only support length 1 constraints for now.
3087 if (Constraint.length() > 1) return;
3088
3089 char ConstraintLetter = Constraint[0];
3090 switch (ConstraintLetter) {
3091 default: break; // This will fall through to the generic implementation
3092 case 'I': // Signed 16 bit constant
3093 // If this fails, the parent routine will give an error
3094 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3095 EVT Type = Op.getValueType();
3096 int64_t Val = C->getSExtValue();
3097 if (isInt<16>(Val)) {
3098 Result = DAG.getTargetConstant(Val, Type);
3099 break;
3100 }
3101 }
3102 return;
Eric Christopher7201e1b2012-05-07 03:13:42 +00003103 case 'J': // integer zero
3104 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3105 EVT Type = Op.getValueType();
3106 int64_t Val = C->getZExtValue();
3107 if (Val == 0) {
3108 Result = DAG.getTargetConstant(0, Type);
3109 break;
3110 }
3111 }
3112 return;
Eric Christopher3ff88a02012-05-07 05:46:29 +00003113 case 'K': // unsigned 16 bit immediate
3114 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3115 EVT Type = Op.getValueType();
3116 uint64_t Val = (uint64_t)C->getZExtValue();
3117 if (isUInt<16>(Val)) {
3118 Result = DAG.getTargetConstant(Val, Type);
3119 break;
3120 }
3121 }
3122 return;
Eric Christopher1109b342012-05-07 05:46:37 +00003123 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3124 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3125 EVT Type = Op.getValueType();
3126 int64_t Val = C->getSExtValue();
3127 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3128 Result = DAG.getTargetConstant(Val, Type);
3129 break;
3130 }
3131 }
3132 return;
Eric Christophere07aa432012-05-07 05:46:43 +00003133 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3134 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3135 EVT Type = Op.getValueType();
3136 int64_t Val = C->getSExtValue();
3137 if ((Val >= -65535) && (Val <= -1)) {
3138 Result = DAG.getTargetConstant(Val, Type);
3139 break;
3140 }
3141 }
3142 return;
Eric Christopher470578a2012-05-07 05:46:48 +00003143 case 'O': // signed 15 bit immediate
3144 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3145 EVT Type = Op.getValueType();
3146 int64_t Val = C->getSExtValue();
3147 if ((isInt<15>(Val))) {
3148 Result = DAG.getTargetConstant(Val, Type);
3149 break;
3150 }
3151 }
3152 return;
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003153 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3154 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3155 EVT Type = Op.getValueType();
3156 int64_t Val = C->getSExtValue();
3157 if ((Val <= 65535) && (Val >= 1)) {
3158 Result = DAG.getTargetConstant(Val, Type);
3159 break;
3160 }
3161 }
3162 return;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003163 }
3164
3165 if (Result.getNode()) {
3166 Ops.push_back(Result);
3167 return;
3168 }
3169
3170 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3171}
3172
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003173bool MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3174 Type *Ty) const {
Akira Hatanakaef839192012-11-17 00:25:41 +00003175 // No global is ever allowed as a base.
3176 if (AM.BaseGV)
3177 return false;
3178
3179 switch (AM.Scale) {
3180 case 0: // "r+i" or just "i", depending on HasBaseReg.
3181 break;
3182 case 1:
3183 if (!AM.HasBaseReg) // allow "r+i".
3184 break;
3185 return false; // disallow "r+r" or "r+r+i".
3186 default:
3187 return false;
3188 }
3189
3190 return true;
3191}
3192
3193bool
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003194MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3195 // The Mips target isn't yet aware of offsets.
3196 return false;
3197}
Evan Cheng16993aa2009-10-27 19:56:55 +00003198
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003199EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00003200 unsigned SrcAlign,
3201 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003202 bool MemcpyStrSrc,
3203 MachineFunction &MF) const {
3204 if (Subtarget->hasMips64())
3205 return MVT::i64;
3206
3207 return MVT::i32;
3208}
3209
Evan Cheng83896a52009-10-28 01:43:28 +00003210bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3211 if (VT != MVT::f32 && VT != MVT::f64)
3212 return false;
Bruno Cardoso Lopesb02a9df2011-01-18 19:41:41 +00003213 if (Imm.isNegZero())
3214 return false;
Evan Cheng16993aa2009-10-27 19:56:55 +00003215 return Imm.isZero();
3216}
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003217
3218unsigned MipsTargetLowering::getJumpTableEncoding() const {
Daniel Sandersd897b562014-03-27 10:46:12 +00003219 if (isN64())
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003220 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liuf54f60f2012-02-28 07:46:26 +00003221
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003222 return TargetLowering::getJumpTableEncoding();
3223}
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003224
Akira Hatanakae092f722013-03-05 22:54:59 +00003225/// This function returns true if CallSym is a long double emulation routine.
3226static bool isF128SoftLibCall(const char *CallSym) {
3227 const char *const LibCalls[] =
3228 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3229 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3230 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3231 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3232 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3233 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3234 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3235 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3236 "truncl"};
3237
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003238 const char *const *End = LibCalls + array_lengthof(LibCalls);
Akira Hatanakae092f722013-03-05 22:54:59 +00003239
3240 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003241 MipsTargetLowering::LTStr Comp;
Akira Hatanakae092f722013-03-05 22:54:59 +00003242
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003243#ifndef NDEBUG
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003244 for (const char *const *I = LibCalls; I < End - 1; ++I)
Akira Hatanakae092f722013-03-05 22:54:59 +00003245 assert(Comp(*I, *(I + 1)));
3246#endif
3247
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003248 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanakae092f722013-03-05 22:54:59 +00003249}
3250
3251/// This function returns true if Ty is fp128 or i128 which was originally a
3252/// fp128.
3253static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3254 if (Ty->isFP128Ty())
3255 return true;
3256
3257 const ExternalSymbolSDNode *ES =
3258 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3259
3260 // If the Ty is i128 and the function being called is a long double emulation
3261 // routine, then the original type is f128.
3262 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3263}
3264
Reed Kotler783c7942013-05-10 22:25:39 +00003265MipsTargetLowering::MipsCC::SpecialCallingConvType
3266 MipsTargetLowering::getSpecialCallingConv(SDValue Callee) const {
3267 MipsCC::SpecialCallingConvType SpecialCallingConv =
3268 MipsCC::NoSpecialCallingConv;;
3269 if (Subtarget->inMips16HardFloat()) {
3270 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3271 llvm::StringRef Sym = G->getGlobal()->getName();
3272 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00003273 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00003274 SpecialCallingConv = MipsCC::Mips16RetHelperConv;
3275 }
3276 }
3277 }
3278 return SpecialCallingConv;
3279}
3280
3281MipsTargetLowering::MipsCC::MipsCC(
Akira Hatanakabfb66242013-08-20 23:38:40 +00003282 CallingConv::ID CC, bool IsO32_, bool IsFP64_, CCState &Info,
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003283 MipsCC::SpecialCallingConvType SpecialCallingConv_)
Akira Hatanakabfb66242013-08-20 23:38:40 +00003284 : CCInfo(Info), CallConv(CC), IsO32(IsO32_), IsFP64(IsFP64_),
Reed Kotler783c7942013-05-10 22:25:39 +00003285 SpecialCallingConv(SpecialCallingConv_){
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003286 // Pre-allocate reserved argument area.
Akira Hatanaka5001be52013-02-15 21:45:11 +00003287 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003288}
3289
Reed Kotler783c7942013-05-10 22:25:39 +00003290
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003291void MipsTargetLowering::MipsCC::
Akira Hatanaka5001be52013-02-15 21:45:11 +00003292analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003293 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3294 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003295 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3296 "CallingConv::Fast shouldn't be used for vararg functions.");
3297
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003298 unsigned NumOpnds = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003299 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003300
3301 for (unsigned I = 0; I != NumOpnds; ++I) {
3302 MVT ArgVT = Args[I].VT;
3303 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3304 bool R;
3305
3306 if (ArgFlags.isByVal()) {
3307 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3308 continue;
3309 }
3310
Akira Hatanaka5001be52013-02-15 21:45:11 +00003311 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003312 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003313 else {
3314 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3315 IsSoftFloat);
3316 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3317 }
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003318
3319 if (R) {
3320#ifndef NDEBUG
3321 dbgs() << "Call operand #" << I << " has unhandled type "
3322 << EVT(ArgVT).getEVTString();
3323#endif
3324 llvm_unreachable(0);
3325 }
3326 }
3327}
3328
3329void MipsTargetLowering::MipsCC::
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003330analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3331 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003332 unsigned NumArgs = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003333 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003334 unsigned CurArgIdx = 0;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003335
3336 for (unsigned I = 0; I != NumArgs; ++I) {
3337 MVT ArgVT = Args[I].VT;
3338 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003339 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3340 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003341
3342 if (ArgFlags.isByVal()) {
3343 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3344 continue;
3345 }
3346
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003347 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), 0, IsSoftFloat);
3348
3349 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003350 continue;
3351
3352#ifndef NDEBUG
3353 dbgs() << "Formal Arg #" << I << " has unhandled type "
3354 << EVT(ArgVT).getEVTString();
3355#endif
3356 llvm_unreachable(0);
3357 }
3358}
3359
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003360template<typename Ty>
3361void MipsTargetLowering::MipsCC::
3362analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3363 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanakae092f722013-03-05 22:54:59 +00003364 CCAssignFn *Fn;
3365
3366 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3367 Fn = RetCC_F128Soft;
3368 else
3369 Fn = RetCC_Mips;
3370
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003371 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3372 MVT VT = RetVals[I].VT;
3373 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3374 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3375
Akira Hatanakae092f722013-03-05 22:54:59 +00003376 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003377#ifndef NDEBUG
3378 dbgs() << "Call result #" << I << " has unhandled type "
3379 << EVT(VT).getEVTString() << '\n';
3380#endif
3381 llvm_unreachable(0);
3382 }
3383 }
3384}
3385
3386void MipsTargetLowering::MipsCC::
3387analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3388 const SDNode *CallNode, const Type *RetTy) const {
3389 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3390}
3391
3392void MipsTargetLowering::MipsCC::
3393analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3394 const Type *RetTy) const {
3395 analyzeReturn(Outs, IsSoftFloat, 0, RetTy);
3396}
3397
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003398void MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3399 MVT LocVT,
3400 CCValAssign::LocInfo LocInfo,
3401 ISD::ArgFlagsTy ArgFlags) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003402 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3403
3404 struct ByValArgInfo ByVal;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003405 unsigned RegSize = regSize();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003406 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3407 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3408 RegSize * 2);
3409
Akira Hatanaka5001be52013-02-15 21:45:11 +00003410 if (useRegsForByval())
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003411 allocateRegs(ByVal, ByValSize, Align);
3412
3413 // Allocate space on caller's stack.
3414 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3415 Align);
3416 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3417 LocInfo));
3418 ByValArgs.push_back(ByVal);
3419}
3420
Akira Hatanaka5001be52013-02-15 21:45:11 +00003421unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3422 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3423}
3424
3425unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3426 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3427}
3428
Craig Topper840beec2014-04-04 05:16:06 +00003429const MCPhysReg *MipsTargetLowering::MipsCC::intArgRegs() const {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003430 return IsO32 ? O32IntRegs : Mips64IntRegs;
3431}
3432
3433llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3434 if (CallConv == CallingConv::Fast)
3435 return CC_Mips_FastCC;
3436
Reed Kotler783c7942013-05-10 22:25:39 +00003437 if (SpecialCallingConv == Mips16RetHelperConv)
3438 return CC_Mips16RetHelper;
Akira Hatanakabfb66242013-08-20 23:38:40 +00003439 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003440}
3441
3442llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
Akira Hatanakabfb66242013-08-20 23:38:40 +00003443 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN_VarArg;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003444}
3445
Craig Topper840beec2014-04-04 05:16:06 +00003446const MCPhysReg *MipsTargetLowering::MipsCC::shadowRegs() const {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003447 return IsO32 ? O32IntRegs : Mips64DPRegs;
3448}
3449
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003450void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3451 unsigned ByValSize,
3452 unsigned Align) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003453 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
Craig Topper840beec2014-04-04 05:16:06 +00003454 const MCPhysReg *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003455 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3456 "Byval argument's size and alignment should be a multiple of"
3457 "RegSize.");
3458
3459 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3460
3461 // If Align > RegSize, the first arg register must be even.
3462 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3463 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3464 ++ByVal.FirstIdx;
3465 }
3466
3467 // Mark the registers allocated.
3468 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3469 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3470 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3471}
Akira Hatanaka25dad192012-10-27 00:10:18 +00003472
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003473MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3474 const SDNode *CallNode,
3475 bool IsSoftFloat) const {
3476 if (IsSoftFloat || IsO32)
3477 return VT;
3478
3479 // Check if the original type was fp128.
Akira Hatanakae092f722013-03-05 22:54:59 +00003480 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003481 assert(VT == MVT::i64);
3482 return MVT::f64;
3483 }
3484
3485 return VT;
3486}
3487
Akira Hatanaka25dad192012-10-27 00:10:18 +00003488void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003489copyByValRegs(SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains,
Akira Hatanaka25dad192012-10-27 00:10:18 +00003490 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3491 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3492 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3493 MachineFunction &MF = DAG.getMachineFunction();
3494 MachineFrameInfo *MFI = MF.getFrameInfo();
3495 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3496 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3497 int FrameObjOffset;
3498
3499 if (RegAreaSize)
3500 FrameObjOffset = (int)CC.reservedArgArea() -
3501 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3502 else
3503 FrameObjOffset = ByVal.Address;
3504
3505 // Create frame object.
3506 EVT PtrTy = getPointerTy();
3507 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3508 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3509 InVals.push_back(FIN);
3510
3511 if (!ByVal.NumRegs)
3512 return;
3513
3514 // Copy arg registers.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003515 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003516 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3517
3518 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3519 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003520 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003521 unsigned Offset = I * CC.regSize();
3522 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3523 DAG.getConstant(Offset, PtrTy));
3524 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3525 StorePtr, MachinePointerInfo(FuncArg, Offset),
3526 false, false, 0);
3527 OutChains.push_back(Store);
3528 }
3529}
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003530
3531// Copy byVal arg to registers and stack.
3532void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003533passByValArg(SDValue Chain, SDLoc DL,
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00003534 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Craig Topperb94011f2013-07-14 04:42:23 +00003535 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003536 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3537 const MipsCC &CC, const ByValArgInfo &ByVal,
3538 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3539 unsigned ByValSize = Flags.getByValSize();
3540 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3541 unsigned RegSize = CC.regSize();
3542 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3543 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3544
3545 if (ByVal.NumRegs) {
Craig Topper840beec2014-04-04 05:16:06 +00003546 const MCPhysReg *ArgRegs = CC.intArgRegs();
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003547 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3548 unsigned I = 0;
3549
3550 // Copy words to registers.
3551 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3552 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3553 DAG.getConstant(Offset, PtrTy));
3554 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3555 MachinePointerInfo(), false, false, false,
3556 Alignment);
3557 MemOpChains.push_back(LoadVal.getValue(1));
3558 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3559 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3560 }
3561
3562 // Return if the struct has been fully copied.
3563 if (ByValSize == Offset)
3564 return;
3565
3566 // Copy the remainder of the byval argument with sub-word loads and shifts.
3567 if (LeftoverBytes) {
3568 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3569 "Size of the remainder should be smaller than RegSize.");
3570 SDValue Val;
3571
3572 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3573 Offset < ByValSize; LoadSize /= 2) {
3574 unsigned RemSize = ByValSize - Offset;
3575
3576 if (RemSize < LoadSize)
3577 continue;
3578
3579 // Load subword.
3580 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3581 DAG.getConstant(Offset, PtrTy));
3582 SDValue LoadVal =
3583 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3584 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3585 false, false, Alignment);
3586 MemOpChains.push_back(LoadVal.getValue(1));
3587
3588 // Shift the loaded value.
3589 unsigned Shamt;
3590
3591 if (isLittle)
3592 Shamt = TotalSizeLoaded;
3593 else
3594 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3595
3596 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3597 DAG.getConstant(Shamt, MVT::i32));
3598
3599 if (Val.getNode())
3600 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3601 else
3602 Val = Shift;
3603
3604 Offset += LoadSize;
3605 TotalSizeLoaded += LoadSize;
3606 Alignment = std::min(Alignment, LoadSize);
3607 }
3608
3609 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3610 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3611 return;
3612 }
3613 }
3614
3615 // Copy remainder of byval arg to it with memcpy.
3616 unsigned MemCpySize = ByValSize - Offset;
3617 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3618 DAG.getConstant(Offset, PtrTy));
3619 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3620 DAG.getIntPtrConstant(ByVal.Address));
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003621 Chain = DAG.getMemcpy(Chain, DL, Dst, Src, DAG.getConstant(MemCpySize, PtrTy),
3622 Alignment, /*isVolatile=*/false, /*AlwaysInline=*/false,
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003623 MachinePointerInfo(0), MachinePointerInfo(0));
3624 MemOpChains.push_back(Chain);
3625}
Akira Hatanaka2a134022012-10-27 00:21:13 +00003626
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003627void MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3628 const MipsCC &CC, SDValue Chain,
3629 SDLoc DL, SelectionDAG &DAG) const {
Akira Hatanaka2a134022012-10-27 00:21:13 +00003630 unsigned NumRegs = CC.numIntArgRegs();
Craig Topper840beec2014-04-04 05:16:06 +00003631 const MCPhysReg *ArgRegs = CC.intArgRegs();
Akira Hatanaka2a134022012-10-27 00:21:13 +00003632 const CCState &CCInfo = CC.getCCInfo();
3633 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3634 unsigned RegSize = CC.regSize();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003635 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003636 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3637 MachineFunction &MF = DAG.getMachineFunction();
3638 MachineFrameInfo *MFI = MF.getFrameInfo();
3639 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3640
3641 // Offset of the first variable argument from stack pointer.
3642 int VaArgOffset;
3643
3644 if (NumRegs == Idx)
3645 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3646 else
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003647 VaArgOffset = (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
Akira Hatanaka2a134022012-10-27 00:21:13 +00003648
3649 // Record the frame index of the first variable argument
3650 // which is a value necessary to VASTART.
3651 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3652 MipsFI->setVarArgsFrameIndex(FI);
3653
3654 // Copy the integer registers that have not been used for argument passing
3655 // to the argument register save area. For O32, the save area is allocated
3656 // in the caller's stack frame, while for N32/64, it is allocated in the
3657 // callee's stack frame.
3658 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003659 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003660 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3661 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3662 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3663 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3664 MachinePointerInfo(), false, false, 0);
3665 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3666 OutChains.push_back(Store);
3667 }
3668}