Matt Arsenault | 7836f89 | 2016-01-20 21:22:21 +0000 | [diff] [blame] | 1 | //===-- AMDGPUISelDAGToDAG.cpp - A dag to dag inst selector for AMDGPU ----===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //==-----------------------------------------------------------------------===// |
| 9 | // |
| 10 | /// \file |
| 11 | /// \brief Defines an instruction selector for the AMDGPU target. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
Matt Arsenault | 592d068 | 2015-12-01 23:04:05 +0000 | [diff] [blame] | 14 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 15 | #include "AMDGPUInstrInfo.h" |
Tom Stellard | bc4497b | 2016-02-12 23:45:29 +0000 | [diff] [blame] | 16 | #include "AMDGPUIntrinsicInfo.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 17 | #include "AMDGPUISelLowering.h" // For AMDGPUISD |
Tom Stellard | 2e59a45 | 2014-06-13 01:32:00 +0000 | [diff] [blame] | 18 | #include "AMDGPUSubtarget.h" |
Christian Konig | f82901a | 2013-02-26 17:52:23 +0000 | [diff] [blame] | 19 | #include "SIISelLowering.h" |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 20 | #include "SIMachineFunctionInfo.h" |
Jan Vesely | f97de00 | 2016-05-13 20:39:29 +0000 | [diff] [blame] | 21 | #include "llvm/Analysis/ValueTracking.h" |
Tom Stellard | 58ac744 | 2014-04-29 23:12:48 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/FunctionLoweringInfo.h" |
Matt Arsenault | f43c2a0 | 2016-03-23 21:49:25 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Matt Arsenault | d9d659a | 2015-11-03 22:30:08 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Benjamin Kramer | d78bb46 | 2013-05-23 17:10:37 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/SelectionDAG.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 26 | #include "llvm/CodeGen/SelectionDAGISel.h" |
Oliver Stannard | 7e7d983 | 2016-02-02 13:52:43 +0000 | [diff] [blame] | 27 | #include "llvm/IR/DiagnosticInfo.h" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 28 | |
| 29 | using namespace llvm; |
| 30 | |
Matt Arsenault | d275921 | 2016-02-13 01:24:08 +0000 | [diff] [blame] | 31 | namespace llvm { |
| 32 | class R600InstrInfo; |
| 33 | } |
| 34 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 35 | //===----------------------------------------------------------------------===// |
| 36 | // Instruction Selector Implementation |
| 37 | //===----------------------------------------------------------------------===// |
| 38 | |
| 39 | namespace { |
Tom Stellard | bc4497b | 2016-02-12 23:45:29 +0000 | [diff] [blame] | 40 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 41 | /// AMDGPU specific code to select AMDGPU machine instructions for |
| 42 | /// SelectionDAG operations. |
| 43 | class AMDGPUDAGToDAGISel : public SelectionDAGISel { |
| 44 | // Subtarget - Keep a pointer to the AMDGPU Subtarget around so that we can |
| 45 | // make the right decision when generating code for different targets. |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 46 | const AMDGPUSubtarget *Subtarget; |
NAKAMURA Takumi | a9cb538 | 2015-09-22 11:14:39 +0000 | [diff] [blame] | 47 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 48 | public: |
Konstantin Zhuravlyov | 60a8373 | 2016-10-03 18:47:26 +0000 | [diff] [blame] | 49 | explicit AMDGPUDAGToDAGISel(TargetMachine &TM, CodeGenOpt::Level OptLevel) |
| 50 | : SelectionDAGISel(TM, OptLevel) {} |
| 51 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 52 | virtual ~AMDGPUDAGToDAGISel(); |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 53 | bool runOnMachineFunction(MachineFunction &MF) override; |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 54 | void Select(SDNode *N) override; |
Mehdi Amini | 117296c | 2016-10-01 02:56:57 +0000 | [diff] [blame] | 55 | StringRef getPassName() const override; |
Craig Topper | 5656db4 | 2014-04-29 07:57:24 +0000 | [diff] [blame] | 56 | void PostprocessISelDAG() override; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 57 | |
| 58 | private: |
Matt Arsenault | ac0fc84 | 2016-09-17 16:09:55 +0000 | [diff] [blame] | 59 | SDValue foldFrameIndex(SDValue N) const; |
Matt Arsenault | fe26775 | 2016-07-28 00:32:02 +0000 | [diff] [blame] | 60 | bool isInlineImmediate(const SDNode *N) const; |
Vincent Lejeune | c689679 | 2013-06-04 23:17:15 +0000 | [diff] [blame] | 61 | bool FoldOperand(SDValue &Src, SDValue &Sel, SDValue &Neg, SDValue &Abs, |
Tom Stellard | 8402144 | 2013-07-23 01:48:24 +0000 | [diff] [blame] | 62 | const R600InstrInfo *TII); |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 63 | bool FoldOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &); |
Vincent Lejeune | c689679 | 2013-06-04 23:17:15 +0000 | [diff] [blame] | 64 | bool FoldDotOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 65 | |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 66 | bool isConstantLoad(const MemSDNode *N, int cbID) const; |
Tom Stellard | bc4497b | 2016-02-12 23:45:29 +0000 | [diff] [blame] | 67 | bool isUniformBr(const SDNode *N) const; |
| 68 | |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 69 | SDNode *glueCopyToM0(SDNode *N) const; |
| 70 | |
Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 71 | const TargetRegisterClass *getOperandRegClass(SDNode *N, unsigned OpNo) const; |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 72 | bool SelectGlobalValueConstantOffset(SDValue Addr, SDValue& IntPtr); |
Matt Arsenault | 209a7b9 | 2014-04-18 07:40:20 +0000 | [diff] [blame] | 73 | bool SelectGlobalValueVariableOffset(SDValue Addr, SDValue &BaseReg, |
| 74 | SDValue& Offset); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 75 | bool SelectADDRVTX_READ(SDValue Addr, SDValue &Base, SDValue &Offset); |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 76 | bool SelectADDRIndirect(SDValue Addr, SDValue &Base, SDValue &Offset); |
Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 77 | bool isDSOffsetLegal(const SDValue &Base, unsigned Offset, |
| 78 | unsigned OffsetBits) const; |
| 79 | bool SelectDS1Addr1Offset(SDValue Ptr, SDValue &Base, SDValue &Offset) const; |
Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 80 | bool SelectDS64Bit4ByteAligned(SDValue Ptr, SDValue &Base, SDValue &Offset0, |
| 81 | SDValue &Offset1) const; |
Changpeng Fang | b41574a | 2015-12-22 20:55:23 +0000 | [diff] [blame] | 82 | bool SelectMUBUF(SDValue Addr, SDValue &SRsrc, SDValue &VAddr, |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 83 | SDValue &SOffset, SDValue &Offset, SDValue &Offen, |
| 84 | SDValue &Idxen, SDValue &Addr64, SDValue &GLC, SDValue &SLC, |
| 85 | SDValue &TFE) const; |
| 86 | bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc, SDValue &VAddr, |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 87 | SDValue &SOffset, SDValue &Offset, SDValue &GLC, |
| 88 | SDValue &SLC, SDValue &TFE) const; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 89 | bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc, |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 90 | SDValue &VAddr, SDValue &SOffset, SDValue &Offset, |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 91 | SDValue &SLC) const; |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 92 | bool SelectMUBUFScratch(SDValue Addr, SDValue &RSrc, SDValue &VAddr, |
| 93 | SDValue &SOffset, SDValue &ImmOffset) const; |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 94 | bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &SOffset, |
| 95 | SDValue &Offset, SDValue &GLC, SDValue &SLC, |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 96 | SDValue &TFE) const; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 97 | bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset, |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 98 | SDValue &Offset, SDValue &SLC) const; |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 99 | bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset, |
| 100 | SDValue &Offset) const; |
Nicolai Haehnle | a609259 | 2016-06-15 07:13:05 +0000 | [diff] [blame] | 101 | bool SelectMUBUFConstant(SDValue Constant, |
Nicolai Haehnle | 3003ba0 | 2016-03-18 16:24:20 +0000 | [diff] [blame] | 102 | SDValue &SOffset, |
| 103 | SDValue &ImmOffset) const; |
| 104 | bool SelectMUBUFIntrinsicOffset(SDValue Offset, SDValue &SOffset, |
| 105 | SDValue &ImmOffset) const; |
| 106 | bool SelectMUBUFIntrinsicVOffset(SDValue Offset, SDValue &SOffset, |
| 107 | SDValue &ImmOffset, SDValue &VOffset) const; |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 108 | |
| 109 | bool SelectFlat(SDValue Addr, SDValue &VAddr, |
| 110 | SDValue &SLC, SDValue &TFE) const; |
| 111 | |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 112 | bool SelectSMRDOffset(SDValue ByteOffsetNode, SDValue &Offset, |
| 113 | bool &Imm) const; |
| 114 | bool SelectSMRD(SDValue Addr, SDValue &SBase, SDValue &Offset, |
| 115 | bool &Imm) const; |
| 116 | bool SelectSMRDImm(SDValue Addr, SDValue &SBase, SDValue &Offset) const; |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 117 | bool SelectSMRDImm32(SDValue Addr, SDValue &SBase, SDValue &Offset) const; |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 118 | bool SelectSMRDSgpr(SDValue Addr, SDValue &SBase, SDValue &Offset) const; |
| 119 | bool SelectSMRDBufferImm(SDValue Addr, SDValue &Offset) const; |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 120 | bool SelectSMRDBufferImm32(SDValue Addr, SDValue &Offset) const; |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 121 | bool SelectSMRDBufferSgpr(SDValue Addr, SDValue &Offset) const; |
Nicolai Haehnle | 7968c34 | 2016-07-12 08:12:16 +0000 | [diff] [blame] | 122 | bool SelectMOVRELOffset(SDValue Index, SDValue &Base, SDValue &Offset) const; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 123 | bool SelectVOP3Mods(SDValue In, SDValue &Src, SDValue &SrcMods) const; |
Tom Stellard | db5a11f | 2015-07-13 15:47:57 +0000 | [diff] [blame] | 124 | bool SelectVOP3NoMods(SDValue In, SDValue &Src, SDValue &SrcMods) const; |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 125 | bool SelectVOP3Mods0(SDValue In, SDValue &Src, SDValue &SrcMods, |
| 126 | SDValue &Clamp, SDValue &Omod) const; |
Tom Stellard | db5a11f | 2015-07-13 15:47:57 +0000 | [diff] [blame] | 127 | bool SelectVOP3NoMods0(SDValue In, SDValue &Src, SDValue &SrcMods, |
| 128 | SDValue &Clamp, SDValue &Omod) const; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 129 | |
Matt Arsenault | 1cffa4c | 2014-11-13 19:49:04 +0000 | [diff] [blame] | 130 | bool SelectVOP3Mods0Clamp(SDValue In, SDValue &Src, SDValue &SrcMods, |
| 131 | SDValue &Omod) const; |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 132 | bool SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src, SDValue &SrcMods, |
| 133 | SDValue &Clamp, |
| 134 | SDValue &Omod) const; |
Matt Arsenault | 1cffa4c | 2014-11-13 19:49:04 +0000 | [diff] [blame] | 135 | |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 136 | void SelectADD_SUB_I64(SDNode *N); |
| 137 | void SelectDIV_SCALE(SDNode *N); |
Tom Stellard | 8485fa0 | 2016-12-07 02:42:15 +0000 | [diff] [blame^] | 138 | void SelectFMA_W_CHAIN(SDNode *N); |
| 139 | void SelectFMUL_W_CHAIN(SDNode *N); |
Matt Arsenault | 9fa3f93 | 2014-06-23 18:00:34 +0000 | [diff] [blame] | 140 | |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 141 | SDNode *getS_BFE(unsigned Opcode, const SDLoc &DL, SDValue Val, |
Marek Olsak | 9b72868 | 2015-03-24 13:40:27 +0000 | [diff] [blame] | 142 | uint32_t Offset, uint32_t Width); |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 143 | void SelectS_BFEFromShifts(SDNode *N); |
| 144 | void SelectS_BFE(SDNode *N); |
Matt Arsenault | 7b1dc2c | 2016-09-17 02:02:19 +0000 | [diff] [blame] | 145 | bool isCBranchSCC(const SDNode *N) const; |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 146 | void SelectBRCOND(SDNode *N); |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 147 | void SelectATOMIC_CMP_SWAP(SDNode *N); |
Marek Olsak | 9b72868 | 2015-03-24 13:40:27 +0000 | [diff] [blame] | 148 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 149 | // Include the pieces autogenerated from the target description. |
| 150 | #include "AMDGPUGenDAGISel.inc" |
| 151 | }; |
| 152 | } // end anonymous namespace |
| 153 | |
| 154 | /// \brief This pass converts a legalized DAG into a AMDGPU-specific |
| 155 | // DAG, ready for instruction scheduling. |
Konstantin Zhuravlyov | 60a8373 | 2016-10-03 18:47:26 +0000 | [diff] [blame] | 156 | FunctionPass *llvm::createAMDGPUISelDag(TargetMachine &TM, |
| 157 | CodeGenOpt::Level OptLevel) { |
| 158 | return new AMDGPUDAGToDAGISel(TM, OptLevel); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 159 | } |
| 160 | |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 161 | bool AMDGPUDAGToDAGISel::runOnMachineFunction(MachineFunction &MF) { |
Matt Arsenault | 43e92fe | 2016-06-24 06:30:11 +0000 | [diff] [blame] | 162 | Subtarget = &MF.getSubtarget<AMDGPUSubtarget>(); |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 163 | return SelectionDAGISel::runOnMachineFunction(MF); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 164 | } |
| 165 | |
| 166 | AMDGPUDAGToDAGISel::~AMDGPUDAGToDAGISel() { |
| 167 | } |
| 168 | |
Matt Arsenault | fe26775 | 2016-07-28 00:32:02 +0000 | [diff] [blame] | 169 | bool AMDGPUDAGToDAGISel::isInlineImmediate(const SDNode *N) const { |
| 170 | const SIInstrInfo *TII |
| 171 | = static_cast<const SISubtarget *>(Subtarget)->getInstrInfo(); |
| 172 | |
| 173 | if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) |
| 174 | return TII->isInlineConstant(C->getAPIntValue()); |
| 175 | |
| 176 | if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N)) |
| 177 | return TII->isInlineConstant(C->getValueAPF().bitcastToAPInt()); |
| 178 | |
| 179 | return false; |
Tom Stellard | 7ed0b52 | 2014-04-03 20:19:27 +0000 | [diff] [blame] | 180 | } |
| 181 | |
Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 182 | /// \brief Determine the register class for \p OpNo |
| 183 | /// \returns The register class of the virtual register that will be used for |
| 184 | /// the given operand number \OpNo or NULL if the register class cannot be |
| 185 | /// determined. |
| 186 | const TargetRegisterClass *AMDGPUDAGToDAGISel::getOperandRegClass(SDNode *N, |
| 187 | unsigned OpNo) const { |
Matt Arsenault | c507cdb | 2016-11-01 23:22:17 +0000 | [diff] [blame] | 188 | if (!N->isMachineOpcode()) { |
| 189 | if (N->getOpcode() == ISD::CopyToReg) { |
| 190 | unsigned Reg = cast<RegisterSDNode>(N->getOperand(1))->getReg(); |
| 191 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { |
| 192 | MachineRegisterInfo &MRI = CurDAG->getMachineFunction().getRegInfo(); |
| 193 | return MRI.getRegClass(Reg); |
| 194 | } |
| 195 | |
| 196 | const SIRegisterInfo *TRI |
| 197 | = static_cast<const SISubtarget *>(Subtarget)->getRegisterInfo(); |
| 198 | return TRI->getPhysRegClass(Reg); |
| 199 | } |
| 200 | |
Matt Arsenault | 209a7b9 | 2014-04-18 07:40:20 +0000 | [diff] [blame] | 201 | return nullptr; |
Matt Arsenault | c507cdb | 2016-11-01 23:22:17 +0000 | [diff] [blame] | 202 | } |
Matt Arsenault | 209a7b9 | 2014-04-18 07:40:20 +0000 | [diff] [blame] | 203 | |
Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 204 | switch (N->getMachineOpcode()) { |
| 205 | default: { |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 206 | const MCInstrDesc &Desc = |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 207 | Subtarget->getInstrInfo()->get(N->getMachineOpcode()); |
Alexey Samsonov | 3186eb3 | 2013-08-15 07:11:34 +0000 | [diff] [blame] | 208 | unsigned OpIdx = Desc.getNumDefs() + OpNo; |
| 209 | if (OpIdx >= Desc.getNumOperands()) |
Matt Arsenault | 209a7b9 | 2014-04-18 07:40:20 +0000 | [diff] [blame] | 210 | return nullptr; |
Alexey Samsonov | 3186eb3 | 2013-08-15 07:11:34 +0000 | [diff] [blame] | 211 | int RegClass = Desc.OpInfo[OpIdx].RegClass; |
Matt Arsenault | 209a7b9 | 2014-04-18 07:40:20 +0000 | [diff] [blame] | 212 | if (RegClass == -1) |
| 213 | return nullptr; |
| 214 | |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 215 | return Subtarget->getRegisterInfo()->getRegClass(RegClass); |
Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 216 | } |
| 217 | case AMDGPU::REG_SEQUENCE: { |
Matt Arsenault | 209a7b9 | 2014-04-18 07:40:20 +0000 | [diff] [blame] | 218 | unsigned RCID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue(); |
Eric Christopher | d913448 | 2014-08-04 21:25:23 +0000 | [diff] [blame] | 219 | const TargetRegisterClass *SuperRC = |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 220 | Subtarget->getRegisterInfo()->getRegClass(RCID); |
Matt Arsenault | 209a7b9 | 2014-04-18 07:40:20 +0000 | [diff] [blame] | 221 | |
| 222 | SDValue SubRegOp = N->getOperand(OpNo + 1); |
| 223 | unsigned SubRegIdx = cast<ConstantSDNode>(SubRegOp)->getZExtValue(); |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 224 | return Subtarget->getRegisterInfo()->getSubClassWithSubReg(SuperRC, |
| 225 | SubRegIdx); |
Tom Stellard | df94dc3 | 2013-08-14 23:24:24 +0000 | [diff] [blame] | 226 | } |
| 227 | } |
| 228 | } |
| 229 | |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 230 | SDNode *AMDGPUDAGToDAGISel::glueCopyToM0(SDNode *N) const { |
| 231 | if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS || |
Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 232 | cast<MemSDNode>(N)->getAddressSpace() != AMDGPUAS::LOCAL_ADDRESS) |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 233 | return N; |
| 234 | |
| 235 | const SITargetLowering& Lowering = |
| 236 | *static_cast<const SITargetLowering*>(getTargetLowering()); |
| 237 | |
| 238 | // Write max value to m0 before each load operation |
| 239 | |
| 240 | SDValue M0 = Lowering.copyToM0(*CurDAG, CurDAG->getEntryNode(), SDLoc(N), |
| 241 | CurDAG->getTargetConstant(-1, SDLoc(N), MVT::i32)); |
| 242 | |
| 243 | SDValue Glue = M0.getValue(1); |
| 244 | |
| 245 | SmallVector <SDValue, 8> Ops; |
| 246 | for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) { |
| 247 | Ops.push_back(N->getOperand(i)); |
| 248 | } |
| 249 | Ops.push_back(Glue); |
| 250 | CurDAG->MorphNodeTo(N, N->getOpcode(), N->getVTList(), Ops); |
| 251 | |
| 252 | return N; |
| 253 | } |
| 254 | |
Matt Arsenault | 61cb6fa | 2015-11-11 00:01:36 +0000 | [diff] [blame] | 255 | static unsigned selectSGPRVectorRegClassID(unsigned NumVectorElts) { |
Matt Arsenault | f1aebbf | 2015-11-02 23:30:48 +0000 | [diff] [blame] | 256 | switch (NumVectorElts) { |
| 257 | case 1: |
Marek Olsak | 79c0587 | 2016-11-25 17:37:09 +0000 | [diff] [blame] | 258 | return AMDGPU::SReg_32_XM0RegClassID; |
Matt Arsenault | f1aebbf | 2015-11-02 23:30:48 +0000 | [diff] [blame] | 259 | case 2: |
| 260 | return AMDGPU::SReg_64RegClassID; |
| 261 | case 4: |
| 262 | return AMDGPU::SReg_128RegClassID; |
| 263 | case 8: |
| 264 | return AMDGPU::SReg_256RegClassID; |
| 265 | case 16: |
| 266 | return AMDGPU::SReg_512RegClassID; |
| 267 | } |
| 268 | |
| 269 | llvm_unreachable("invalid vector size"); |
| 270 | } |
| 271 | |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 272 | void AMDGPUDAGToDAGISel::Select(SDNode *N) { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 273 | unsigned int Opc = N->getOpcode(); |
| 274 | if (N->isMachineOpcode()) { |
Tim Northover | 31d093c | 2013-09-22 08:21:56 +0000 | [diff] [blame] | 275 | N->setNodeId(-1); |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 276 | return; // Already selected. |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 277 | } |
Matt Arsenault | 78b8670 | 2014-04-18 05:19:26 +0000 | [diff] [blame] | 278 | |
Matt Arsenault | a9dbdca | 2016-04-12 14:05:04 +0000 | [diff] [blame] | 279 | if (isa<AtomicSDNode>(N) || |
| 280 | (Opc == AMDGPUISD::ATOMIC_INC || Opc == AMDGPUISD::ATOMIC_DEC)) |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 281 | N = glueCopyToM0(N); |
| 282 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 283 | switch (Opc) { |
| 284 | default: break; |
Tom Stellard | 1f15bff | 2014-02-25 21:36:18 +0000 | [diff] [blame] | 285 | // We are selecting i64 ADD here instead of custom lower it during |
| 286 | // DAG legalization, so we can fold some i64 ADDs used for address |
| 287 | // calculation into the LOAD and STORE instructions. |
Matt Arsenault | b8b5153 | 2014-06-23 18:00:38 +0000 | [diff] [blame] | 288 | case ISD::ADD: |
Nicolai Haehnle | 67624af | 2016-10-14 10:30:00 +0000 | [diff] [blame] | 289 | case ISD::ADDC: |
| 290 | case ISD::ADDE: |
| 291 | case ISD::SUB: |
| 292 | case ISD::SUBC: |
| 293 | case ISD::SUBE: { |
Tom Stellard | 1f15bff | 2014-02-25 21:36:18 +0000 | [diff] [blame] | 294 | if (N->getValueType(0) != MVT::i64 || |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 295 | Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) |
Tom Stellard | 1f15bff | 2014-02-25 21:36:18 +0000 | [diff] [blame] | 296 | break; |
| 297 | |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 298 | SelectADD_SUB_I64(N); |
| 299 | return; |
Tom Stellard | 1f15bff | 2014-02-25 21:36:18 +0000 | [diff] [blame] | 300 | } |
Tom Stellard | 8485fa0 | 2016-12-07 02:42:15 +0000 | [diff] [blame^] | 301 | case AMDGPUISD::FMUL_W_CHAIN: { |
| 302 | SelectFMUL_W_CHAIN(N); |
| 303 | return; |
| 304 | } |
| 305 | case AMDGPUISD::FMA_W_CHAIN: { |
| 306 | SelectFMA_W_CHAIN(N); |
| 307 | return; |
| 308 | } |
| 309 | |
Matt Arsenault | 064c206 | 2014-06-11 17:40:32 +0000 | [diff] [blame] | 310 | case ISD::SCALAR_TO_VECTOR: |
Tom Stellard | 880a80a | 2014-06-17 16:53:14 +0000 | [diff] [blame] | 311 | case AMDGPUISD::BUILD_VERTICAL_VECTOR: |
Vincent Lejeune | 3b6f20e | 2013-03-05 15:04:49 +0000 | [diff] [blame] | 312 | case ISD::BUILD_VECTOR: { |
Tom Stellard | 8e5da41 | 2013-08-14 23:24:32 +0000 | [diff] [blame] | 313 | unsigned RegClassID; |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 314 | const AMDGPURegisterInfo *TRI = Subtarget->getRegisterInfo(); |
Tom Stellard | 8e5da41 | 2013-08-14 23:24:32 +0000 | [diff] [blame] | 315 | EVT VT = N->getValueType(0); |
| 316 | unsigned NumVectorElts = VT.getVectorNumElements(); |
Matt Arsenault | 064c206 | 2014-06-11 17:40:32 +0000 | [diff] [blame] | 317 | EVT EltVT = VT.getVectorElementType(); |
| 318 | assert(EltVT.bitsEq(MVT::i32)); |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 319 | if (Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) { |
Matt Arsenault | 61cb6fa | 2015-11-11 00:01:36 +0000 | [diff] [blame] | 320 | RegClassID = selectSGPRVectorRegClassID(NumVectorElts); |
Tom Stellard | 8e5da41 | 2013-08-14 23:24:32 +0000 | [diff] [blame] | 321 | } else { |
| 322 | // BUILD_VECTOR was lowered into an IMPLICIT_DEF + 4 INSERT_SUBREG |
| 323 | // that adds a 128 bits reg copy when going through TwoAddressInstructions |
| 324 | // pass. We want to avoid 128 bits copies as much as possible because they |
| 325 | // can't be bundled by our scheduler. |
| 326 | switch(NumVectorElts) { |
| 327 | case 2: RegClassID = AMDGPU::R600_Reg64RegClassID; break; |
Tom Stellard | 880a80a | 2014-06-17 16:53:14 +0000 | [diff] [blame] | 328 | case 4: |
| 329 | if (Opc == AMDGPUISD::BUILD_VERTICAL_VECTOR) |
| 330 | RegClassID = AMDGPU::R600_Reg128VerticalRegClassID; |
| 331 | else |
| 332 | RegClassID = AMDGPU::R600_Reg128RegClassID; |
| 333 | break; |
Tom Stellard | 8e5da41 | 2013-08-14 23:24:32 +0000 | [diff] [blame] | 334 | default: llvm_unreachable("Do not know how to lower this BUILD_VECTOR"); |
| 335 | } |
Vincent Lejeune | 3b6f20e | 2013-03-05 15:04:49 +0000 | [diff] [blame] | 336 | } |
Tom Stellard | 0344cdf | 2013-08-01 15:23:42 +0000 | [diff] [blame] | 337 | |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 338 | SDLoc DL(N); |
| 339 | SDValue RegClass = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32); |
Tom Stellard | 8e5da41 | 2013-08-14 23:24:32 +0000 | [diff] [blame] | 340 | |
| 341 | if (NumVectorElts == 1) { |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 342 | CurDAG->SelectNodeTo(N, AMDGPU::COPY_TO_REGCLASS, EltVT, N->getOperand(0), |
| 343 | RegClass); |
| 344 | return; |
Tom Stellard | 0344cdf | 2013-08-01 15:23:42 +0000 | [diff] [blame] | 345 | } |
Tom Stellard | 8e5da41 | 2013-08-14 23:24:32 +0000 | [diff] [blame] | 346 | |
| 347 | assert(NumVectorElts <= 16 && "Vectors with more than 16 elements not " |
| 348 | "supported yet"); |
| 349 | // 16 = Max Num Vector Elements |
| 350 | // 2 = 2 REG_SEQUENCE operands per element (value, subreg index) |
| 351 | // 1 = Vector Register Class |
Matt Arsenault | 064c206 | 2014-06-11 17:40:32 +0000 | [diff] [blame] | 352 | SmallVector<SDValue, 16 * 2 + 1> RegSeqArgs(NumVectorElts * 2 + 1); |
Tom Stellard | 8e5da41 | 2013-08-14 23:24:32 +0000 | [diff] [blame] | 353 | |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 354 | RegSeqArgs[0] = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32); |
Vincent Lejeune | 3b6f20e | 2013-03-05 15:04:49 +0000 | [diff] [blame] | 355 | bool IsRegSeq = true; |
Matt Arsenault | 064c206 | 2014-06-11 17:40:32 +0000 | [diff] [blame] | 356 | unsigned NOps = N->getNumOperands(); |
| 357 | for (unsigned i = 0; i < NOps; i++) { |
Tom Stellard | 8e5da41 | 2013-08-14 23:24:32 +0000 | [diff] [blame] | 358 | // XXX: Why is this here? |
Benjamin Kramer | 619c4e5 | 2015-04-10 11:24:51 +0000 | [diff] [blame] | 359 | if (isa<RegisterSDNode>(N->getOperand(i))) { |
Vincent Lejeune | 3b6f20e | 2013-03-05 15:04:49 +0000 | [diff] [blame] | 360 | IsRegSeq = false; |
| 361 | break; |
| 362 | } |
Tom Stellard | 8e5da41 | 2013-08-14 23:24:32 +0000 | [diff] [blame] | 363 | RegSeqArgs[1 + (2 * i)] = N->getOperand(i); |
| 364 | RegSeqArgs[1 + (2 * i) + 1] = |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 365 | CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL, |
| 366 | MVT::i32); |
Vincent Lejeune | 3b6f20e | 2013-03-05 15:04:49 +0000 | [diff] [blame] | 367 | } |
Matt Arsenault | 064c206 | 2014-06-11 17:40:32 +0000 | [diff] [blame] | 368 | |
| 369 | if (NOps != NumVectorElts) { |
| 370 | // Fill in the missing undef elements if this was a scalar_to_vector. |
| 371 | assert(Opc == ISD::SCALAR_TO_VECTOR && NOps < NumVectorElts); |
| 372 | |
| 373 | MachineSDNode *ImpDef = CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 374 | DL, EltVT); |
Matt Arsenault | 064c206 | 2014-06-11 17:40:32 +0000 | [diff] [blame] | 375 | for (unsigned i = NOps; i < NumVectorElts; ++i) { |
| 376 | RegSeqArgs[1 + (2 * i)] = SDValue(ImpDef, 0); |
| 377 | RegSeqArgs[1 + (2 * i) + 1] = |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 378 | CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL, MVT::i32); |
Matt Arsenault | 064c206 | 2014-06-11 17:40:32 +0000 | [diff] [blame] | 379 | } |
| 380 | } |
| 381 | |
Vincent Lejeune | 3b6f20e | 2013-03-05 15:04:49 +0000 | [diff] [blame] | 382 | if (!IsRegSeq) |
| 383 | break; |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 384 | CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, N->getVTList(), RegSeqArgs); |
| 385 | return; |
Vincent Lejeune | 3b6f20e | 2013-03-05 15:04:49 +0000 | [diff] [blame] | 386 | } |
Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 387 | case ISD::BUILD_PAIR: { |
| 388 | SDValue RC, SubReg0, SubReg1; |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 389 | if (Subtarget->getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) { |
Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 390 | break; |
| 391 | } |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 392 | SDLoc DL(N); |
Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 393 | if (N->getValueType(0) == MVT::i128) { |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 394 | RC = CurDAG->getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32); |
| 395 | SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0_sub1, DL, MVT::i32); |
| 396 | SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub2_sub3, DL, MVT::i32); |
Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 397 | } else if (N->getValueType(0) == MVT::i64) { |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 398 | RC = CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32); |
| 399 | SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32); |
| 400 | SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32); |
Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 401 | } else { |
| 402 | llvm_unreachable("Unhandled value type for BUILD_PAIR"); |
| 403 | } |
| 404 | const SDValue Ops[] = { RC, N->getOperand(0), SubReg0, |
| 405 | N->getOperand(1), SubReg1 }; |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 406 | ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL, |
| 407 | N->getValueType(0), Ops)); |
| 408 | return; |
Tom Stellard | 754f80f | 2013-04-05 23:31:51 +0000 | [diff] [blame] | 409 | } |
Tom Stellard | 7ed0b52 | 2014-04-03 20:19:27 +0000 | [diff] [blame] | 410 | |
| 411 | case ISD::Constant: |
| 412 | case ISD::ConstantFP: { |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 413 | if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS || |
Tom Stellard | 7ed0b52 | 2014-04-03 20:19:27 +0000 | [diff] [blame] | 414 | N->getValueType(0).getSizeInBits() != 64 || isInlineImmediate(N)) |
| 415 | break; |
| 416 | |
| 417 | uint64_t Imm; |
| 418 | if (ConstantFPSDNode *FP = dyn_cast<ConstantFPSDNode>(N)) |
| 419 | Imm = FP->getValueAPF().bitcastToAPInt().getZExtValue(); |
| 420 | else { |
Tom Stellard | 3cbe014 | 2014-04-07 19:31:13 +0000 | [diff] [blame] | 421 | ConstantSDNode *C = cast<ConstantSDNode>(N); |
Tom Stellard | 7ed0b52 | 2014-04-03 20:19:27 +0000 | [diff] [blame] | 422 | Imm = C->getZExtValue(); |
| 423 | } |
| 424 | |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 425 | SDLoc DL(N); |
| 426 | SDNode *Lo = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32, |
| 427 | CurDAG->getConstant(Imm & 0xFFFFFFFF, DL, |
| 428 | MVT::i32)); |
| 429 | SDNode *Hi = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32, |
| 430 | CurDAG->getConstant(Imm >> 32, DL, MVT::i32)); |
Tom Stellard | 7ed0b52 | 2014-04-03 20:19:27 +0000 | [diff] [blame] | 431 | const SDValue Ops[] = { |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 432 | CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32), |
| 433 | SDValue(Lo, 0), CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32), |
| 434 | SDValue(Hi, 0), CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32) |
Tom Stellard | 7ed0b52 | 2014-04-03 20:19:27 +0000 | [diff] [blame] | 435 | }; |
| 436 | |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 437 | ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL, |
| 438 | N->getValueType(0), Ops)); |
| 439 | return; |
Tom Stellard | 7ed0b52 | 2014-04-03 20:19:27 +0000 | [diff] [blame] | 440 | } |
Matt Arsenault | 4bf43d4 | 2015-09-25 17:27:08 +0000 | [diff] [blame] | 441 | case ISD::LOAD: |
Tom Stellard | 096b8c1 | 2015-02-04 20:49:49 +0000 | [diff] [blame] | 442 | case ISD::STORE: { |
Tom Stellard | 381a94a | 2015-05-12 15:00:49 +0000 | [diff] [blame] | 443 | N = glueCopyToM0(N); |
Tom Stellard | 096b8c1 | 2015-02-04 20:49:49 +0000 | [diff] [blame] | 444 | break; |
| 445 | } |
Matt Arsenault | 78b8670 | 2014-04-18 05:19:26 +0000 | [diff] [blame] | 446 | |
| 447 | case AMDGPUISD::BFE_I32: |
| 448 | case AMDGPUISD::BFE_U32: { |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 449 | if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) |
Matt Arsenault | 78b8670 | 2014-04-18 05:19:26 +0000 | [diff] [blame] | 450 | break; |
| 451 | |
| 452 | // There is a scalar version available, but unlike the vector version which |
| 453 | // has a separate operand for the offset and width, the scalar version packs |
| 454 | // the width and offset into a single operand. Try to move to the scalar |
| 455 | // version if the offsets are constant, so that we can try to keep extended |
| 456 | // loads of kernel arguments in SGPRs. |
| 457 | |
| 458 | // TODO: Technically we could try to pattern match scalar bitshifts of |
| 459 | // dynamic values, but it's probably not useful. |
| 460 | ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1)); |
| 461 | if (!Offset) |
| 462 | break; |
| 463 | |
| 464 | ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2)); |
| 465 | if (!Width) |
| 466 | break; |
| 467 | |
| 468 | bool Signed = Opc == AMDGPUISD::BFE_I32; |
| 469 | |
Matt Arsenault | 78b8670 | 2014-04-18 05:19:26 +0000 | [diff] [blame] | 470 | uint32_t OffsetVal = Offset->getZExtValue(); |
| 471 | uint32_t WidthVal = Width->getZExtValue(); |
| 472 | |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 473 | ReplaceNode(N, getS_BFE(Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32, |
| 474 | SDLoc(N), N->getOperand(0), OffsetVal, WidthVal)); |
| 475 | return; |
Matt Arsenault | 78b8670 | 2014-04-18 05:19:26 +0000 | [diff] [blame] | 476 | } |
Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 477 | case AMDGPUISD::DIV_SCALE: { |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 478 | SelectDIV_SCALE(N); |
| 479 | return; |
Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 480 | } |
Tom Stellard | 3457a84 | 2014-10-09 19:06:00 +0000 | [diff] [blame] | 481 | case ISD::CopyToReg: { |
| 482 | const SITargetLowering& Lowering = |
| 483 | *static_cast<const SITargetLowering*>(getTargetLowering()); |
| 484 | Lowering.legalizeTargetIndependentNode(N, *CurDAG); |
| 485 | break; |
| 486 | } |
Marek Olsak | 9b72868 | 2015-03-24 13:40:27 +0000 | [diff] [blame] | 487 | case ISD::AND: |
| 488 | case ISD::SRL: |
| 489 | case ISD::SRA: |
Matt Arsenault | 7e8de01 | 2016-04-22 22:59:16 +0000 | [diff] [blame] | 490 | case ISD::SIGN_EXTEND_INREG: |
Marek Olsak | 9b72868 | 2015-03-24 13:40:27 +0000 | [diff] [blame] | 491 | if (N->getValueType(0) != MVT::i32 || |
| 492 | Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) |
| 493 | break; |
| 494 | |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 495 | SelectS_BFE(N); |
| 496 | return; |
Tom Stellard | bc4497b | 2016-02-12 23:45:29 +0000 | [diff] [blame] | 497 | case ISD::BRCOND: |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 498 | SelectBRCOND(N); |
| 499 | return; |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 500 | |
| 501 | case AMDGPUISD::ATOMIC_CMP_SWAP: |
| 502 | SelectATOMIC_CMP_SWAP(N); |
| 503 | return; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 504 | } |
Tom Stellard | 3457a84 | 2014-10-09 19:06:00 +0000 | [diff] [blame] | 505 | |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 506 | SelectCode(N); |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 507 | } |
| 508 | |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 509 | bool AMDGPUDAGToDAGISel::isConstantLoad(const MemSDNode *N, int CbId) const { |
| 510 | if (!N->readMem()) |
| 511 | return false; |
Matt Arsenault | 209a7b9 | 2014-04-18 07:40:20 +0000 | [diff] [blame] | 512 | if (CbId == -1) |
Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 513 | return N->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS; |
Matt Arsenault | 209a7b9 | 2014-04-18 07:40:20 +0000 | [diff] [blame] | 514 | |
Tom Stellard | a4b746d | 2016-07-05 16:10:44 +0000 | [diff] [blame] | 515 | return N->getAddressSpace() == AMDGPUAS::CONSTANT_BUFFER_0 + CbId; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 516 | } |
| 517 | |
Tom Stellard | bc4497b | 2016-02-12 23:45:29 +0000 | [diff] [blame] | 518 | bool AMDGPUDAGToDAGISel::isUniformBr(const SDNode *N) const { |
| 519 | const BasicBlock *BB = FuncInfo->MBB->getBasicBlock(); |
Nicolai Haehnle | 05b127d | 2016-04-14 17:42:35 +0000 | [diff] [blame] | 520 | const Instruction *Term = BB->getTerminator(); |
| 521 | return Term->getMetadata("amdgpu.uniform") || |
| 522 | Term->getMetadata("structurizecfg.uniform"); |
Tom Stellard | bc4497b | 2016-02-12 23:45:29 +0000 | [diff] [blame] | 523 | } |
| 524 | |
Mehdi Amini | 117296c | 2016-10-01 02:56:57 +0000 | [diff] [blame] | 525 | StringRef AMDGPUDAGToDAGISel::getPassName() const { |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 526 | return "AMDGPU DAG->DAG Pattern Instruction Selection"; |
| 527 | } |
| 528 | |
Tom Stellard | 41fc785 | 2013-07-23 01:48:42 +0000 | [diff] [blame] | 529 | //===----------------------------------------------------------------------===// |
| 530 | // Complex Patterns |
| 531 | //===----------------------------------------------------------------------===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 532 | |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 533 | bool AMDGPUDAGToDAGISel::SelectGlobalValueConstantOffset(SDValue Addr, |
Matt Arsenault | 209a7b9 | 2014-04-18 07:40:20 +0000 | [diff] [blame] | 534 | SDValue& IntPtr) { |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 535 | if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(Addr)) { |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 536 | IntPtr = CurDAG->getIntPtrConstant(Cst->getZExtValue() / 4, SDLoc(Addr), |
| 537 | true); |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 538 | return true; |
| 539 | } |
| 540 | return false; |
| 541 | } |
| 542 | |
| 543 | bool AMDGPUDAGToDAGISel::SelectGlobalValueVariableOffset(SDValue Addr, |
| 544 | SDValue& BaseReg, SDValue &Offset) { |
Matt Arsenault | 209a7b9 | 2014-04-18 07:40:20 +0000 | [diff] [blame] | 545 | if (!isa<ConstantSDNode>(Addr)) { |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 546 | BaseReg = Addr; |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 547 | Offset = CurDAG->getIntPtrConstant(0, SDLoc(Addr), true); |
Tom Stellard | 365366f | 2013-01-23 02:09:06 +0000 | [diff] [blame] | 548 | return true; |
| 549 | } |
| 550 | return false; |
| 551 | } |
| 552 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 553 | bool AMDGPUDAGToDAGISel::SelectADDRVTX_READ(SDValue Addr, SDValue &Base, |
| 554 | SDValue &Offset) { |
Matt Arsenault | 209a7b9 | 2014-04-18 07:40:20 +0000 | [diff] [blame] | 555 | ConstantSDNode *IMMOffset; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 556 | |
| 557 | if (Addr.getOpcode() == ISD::ADD |
| 558 | && (IMMOffset = dyn_cast<ConstantSDNode>(Addr.getOperand(1))) |
| 559 | && isInt<16>(IMMOffset->getZExtValue())) { |
| 560 | |
| 561 | Base = Addr.getOperand(0); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 562 | Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr), |
| 563 | MVT::i32); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 564 | return true; |
| 565 | // If the pointer address is constant, we can move it to the offset field. |
| 566 | } else if ((IMMOffset = dyn_cast<ConstantSDNode>(Addr)) |
| 567 | && isInt<16>(IMMOffset->getZExtValue())) { |
| 568 | Base = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 569 | SDLoc(CurDAG->getEntryNode()), |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 570 | AMDGPU::ZERO, MVT::i32); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 571 | Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr), |
| 572 | MVT::i32); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 573 | return true; |
| 574 | } |
| 575 | |
| 576 | // Default case, no offset |
| 577 | Base = Addr; |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 578 | Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i32); |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 579 | return true; |
| 580 | } |
| 581 | |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 582 | bool AMDGPUDAGToDAGISel::SelectADDRIndirect(SDValue Addr, SDValue &Base, |
| 583 | SDValue &Offset) { |
| 584 | ConstantSDNode *C; |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 585 | SDLoc DL(Addr); |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 586 | |
| 587 | if ((C = dyn_cast<ConstantSDNode>(Addr))) { |
| 588 | Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 589 | Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32); |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 590 | } else if ((Addr.getOpcode() == ISD::ADD || Addr.getOpcode() == ISD::OR) && |
| 591 | (C = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))) { |
| 592 | Base = Addr.getOperand(0); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 593 | Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32); |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 594 | } else { |
| 595 | Base = Addr; |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 596 | Offset = CurDAG->getTargetConstant(0, DL, MVT::i32); |
Tom Stellard | f3b2a1e | 2013-02-06 17:32:29 +0000 | [diff] [blame] | 597 | } |
| 598 | |
| 599 | return true; |
| 600 | } |
Christian Konig | d910b7d | 2013-02-26 17:52:16 +0000 | [diff] [blame] | 601 | |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 602 | void AMDGPUDAGToDAGISel::SelectADD_SUB_I64(SDNode *N) { |
Matt Arsenault | 9fa3f93 | 2014-06-23 18:00:34 +0000 | [diff] [blame] | 603 | SDLoc DL(N); |
| 604 | SDValue LHS = N->getOperand(0); |
| 605 | SDValue RHS = N->getOperand(1); |
| 606 | |
Nicolai Haehnle | 67624af | 2016-10-14 10:30:00 +0000 | [diff] [blame] | 607 | unsigned Opcode = N->getOpcode(); |
| 608 | bool ConsumeCarry = (Opcode == ISD::ADDE || Opcode == ISD::SUBE); |
| 609 | bool ProduceCarry = |
| 610 | ConsumeCarry || Opcode == ISD::ADDC || Opcode == ISD::SUBC; |
| 611 | bool IsAdd = |
| 612 | (Opcode == ISD::ADD || Opcode == ISD::ADDC || Opcode == ISD::ADDE); |
Matt Arsenault | b8b5153 | 2014-06-23 18:00:38 +0000 | [diff] [blame] | 613 | |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 614 | SDValue Sub0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32); |
| 615 | SDValue Sub1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32); |
Matt Arsenault | 9fa3f93 | 2014-06-23 18:00:34 +0000 | [diff] [blame] | 616 | |
| 617 | SDNode *Lo0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG, |
| 618 | DL, MVT::i32, LHS, Sub0); |
| 619 | SDNode *Hi0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG, |
| 620 | DL, MVT::i32, LHS, Sub1); |
| 621 | |
| 622 | SDNode *Lo1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG, |
| 623 | DL, MVT::i32, RHS, Sub0); |
| 624 | SDNode *Hi1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG, |
| 625 | DL, MVT::i32, RHS, Sub1); |
| 626 | |
| 627 | SDVTList VTList = CurDAG->getVTList(MVT::i32, MVT::Glue); |
Matt Arsenault | 9fa3f93 | 2014-06-23 18:00:34 +0000 | [diff] [blame] | 628 | |
Tom Stellard | 80942a1 | 2014-09-05 14:07:59 +0000 | [diff] [blame] | 629 | unsigned Opc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32; |
Matt Arsenault | b8b5153 | 2014-06-23 18:00:38 +0000 | [diff] [blame] | 630 | unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32; |
| 631 | |
Nicolai Haehnle | 67624af | 2016-10-14 10:30:00 +0000 | [diff] [blame] | 632 | SDNode *AddLo; |
| 633 | if (!ConsumeCarry) { |
| 634 | SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0) }; |
| 635 | AddLo = CurDAG->getMachineNode(Opc, DL, VTList, Args); |
| 636 | } else { |
| 637 | SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0), N->getOperand(2) }; |
| 638 | AddLo = CurDAG->getMachineNode(CarryOpc, DL, VTList, Args); |
| 639 | } |
| 640 | SDValue AddHiArgs[] = { |
| 641 | SDValue(Hi0, 0), |
| 642 | SDValue(Hi1, 0), |
| 643 | SDValue(AddLo, 1) |
| 644 | }; |
| 645 | SDNode *AddHi = CurDAG->getMachineNode(CarryOpc, DL, VTList, AddHiArgs); |
Matt Arsenault | 9fa3f93 | 2014-06-23 18:00:34 +0000 | [diff] [blame] | 646 | |
Nicolai Haehnle | 67624af | 2016-10-14 10:30:00 +0000 | [diff] [blame] | 647 | SDValue RegSequenceArgs[] = { |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 648 | CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32), |
Matt Arsenault | 9fa3f93 | 2014-06-23 18:00:34 +0000 | [diff] [blame] | 649 | SDValue(AddLo,0), |
| 650 | Sub0, |
| 651 | SDValue(AddHi,0), |
| 652 | Sub1, |
| 653 | }; |
Nicolai Haehnle | 67624af | 2016-10-14 10:30:00 +0000 | [diff] [blame] | 654 | SDNode *RegSequence = CurDAG->getMachineNode(AMDGPU::REG_SEQUENCE, DL, |
| 655 | MVT::i64, RegSequenceArgs); |
| 656 | |
| 657 | if (ProduceCarry) { |
| 658 | // Replace the carry-use |
| 659 | CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 1), SDValue(AddHi, 1)); |
| 660 | } |
| 661 | |
| 662 | // Replace the remaining uses. |
| 663 | CurDAG->ReplaceAllUsesWith(N, RegSequence); |
| 664 | CurDAG->RemoveDeadNode(N); |
Matt Arsenault | 9fa3f93 | 2014-06-23 18:00:34 +0000 | [diff] [blame] | 665 | } |
| 666 | |
Tom Stellard | 8485fa0 | 2016-12-07 02:42:15 +0000 | [diff] [blame^] | 667 | void AMDGPUDAGToDAGISel::SelectFMA_W_CHAIN(SDNode *N) { |
| 668 | SDLoc SL(N); |
| 669 | // src0_modifiers, src0, src1_modifiers, src1, src2_modifiers, src2, clamp, omod |
| 670 | SDValue Ops[10]; |
| 671 | |
| 672 | SelectVOP3Mods0(N->getOperand(1), Ops[1], Ops[0], Ops[6], Ops[7]); |
| 673 | SelectVOP3Mods(N->getOperand(2), Ops[3], Ops[2]); |
| 674 | SelectVOP3Mods(N->getOperand(3), Ops[5], Ops[4]); |
| 675 | Ops[8] = N->getOperand(0); |
| 676 | Ops[9] = N->getOperand(4); |
| 677 | |
| 678 | CurDAG->SelectNodeTo(N, AMDGPU::V_FMA_F32, N->getVTList(), Ops); |
| 679 | } |
| 680 | |
| 681 | void AMDGPUDAGToDAGISel::SelectFMUL_W_CHAIN(SDNode *N) { |
| 682 | SDLoc SL(N); |
| 683 | // src0_modifiers, src0, src1_modifiers, src1, clamp, omod |
| 684 | SDValue Ops[8]; |
| 685 | |
| 686 | SelectVOP3Mods0(N->getOperand(1), Ops[1], Ops[0], Ops[4], Ops[5]); |
| 687 | SelectVOP3Mods(N->getOperand(2), Ops[3], Ops[2]); |
| 688 | Ops[6] = N->getOperand(0); |
| 689 | Ops[7] = N->getOperand(3); |
| 690 | |
| 691 | CurDAG->SelectNodeTo(N, AMDGPU::V_MUL_F32_e64, N->getVTList(), Ops); |
| 692 | } |
| 693 | |
Matt Arsenault | 044f1d1 | 2015-02-14 04:24:28 +0000 | [diff] [blame] | 694 | // We need to handle this here because tablegen doesn't support matching |
| 695 | // instructions with multiple outputs. |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 696 | void AMDGPUDAGToDAGISel::SelectDIV_SCALE(SDNode *N) { |
Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 697 | SDLoc SL(N); |
| 698 | EVT VT = N->getValueType(0); |
| 699 | |
| 700 | assert(VT == MVT::f32 || VT == MVT::f64); |
| 701 | |
| 702 | unsigned Opc |
| 703 | = (VT == MVT::f64) ? AMDGPU::V_DIV_SCALE_F64 : AMDGPU::V_DIV_SCALE_F32; |
| 704 | |
NAKAMURA Takumi | 8496503 | 2015-09-22 11:14:12 +0000 | [diff] [blame] | 705 | // src0_modifiers, src0, src1_modifiers, src1, src2_modifiers, src2, clamp, |
| 706 | // omod |
Matt Arsenault | 044f1d1 | 2015-02-14 04:24:28 +0000 | [diff] [blame] | 707 | SDValue Ops[8]; |
Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 708 | |
Matt Arsenault | 044f1d1 | 2015-02-14 04:24:28 +0000 | [diff] [blame] | 709 | SelectVOP3Mods0(N->getOperand(0), Ops[1], Ops[0], Ops[6], Ops[7]); |
| 710 | SelectVOP3Mods(N->getOperand(1), Ops[3], Ops[2]); |
| 711 | SelectVOP3Mods(N->getOperand(2), Ops[5], Ops[4]); |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 712 | CurDAG->SelectNodeTo(N, Opc, VT, MVT::i1, Ops); |
Matt Arsenault | f2b0aeb | 2014-06-23 18:28:28 +0000 | [diff] [blame] | 713 | } |
| 714 | |
Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 715 | bool AMDGPUDAGToDAGISel::isDSOffsetLegal(const SDValue &Base, unsigned Offset, |
| 716 | unsigned OffsetBits) const { |
Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 717 | if ((OffsetBits == 16 && !isUInt<16>(Offset)) || |
| 718 | (OffsetBits == 8 && !isUInt<8>(Offset))) |
| 719 | return false; |
| 720 | |
Matt Arsenault | 706f930 | 2015-07-06 16:01:58 +0000 | [diff] [blame] | 721 | if (Subtarget->getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS || |
| 722 | Subtarget->unsafeDSOffsetFoldingEnabled()) |
Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 723 | return true; |
| 724 | |
| 725 | // On Southern Islands instruction with a negative base value and an offset |
| 726 | // don't seem to work. |
| 727 | return CurDAG->SignBitIsZero(Base); |
| 728 | } |
| 729 | |
| 730 | bool AMDGPUDAGToDAGISel::SelectDS1Addr1Offset(SDValue Addr, SDValue &Base, |
| 731 | SDValue &Offset) const { |
Tom Stellard | 92b24f3 | 2016-04-29 14:34:26 +0000 | [diff] [blame] | 732 | SDLoc DL(Addr); |
Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 733 | if (CurDAG->isBaseWithConstantOffset(Addr)) { |
| 734 | SDValue N0 = Addr.getOperand(0); |
| 735 | SDValue N1 = Addr.getOperand(1); |
| 736 | ConstantSDNode *C1 = cast<ConstantSDNode>(N1); |
| 737 | if (isDSOffsetLegal(N0, C1->getSExtValue(), 16)) { |
| 738 | // (add n0, c0) |
| 739 | Base = N0; |
Tom Stellard | 92b24f3 | 2016-04-29 14:34:26 +0000 | [diff] [blame] | 740 | Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16); |
Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 741 | return true; |
| 742 | } |
Matt Arsenault | 966a94f | 2015-09-08 19:34:22 +0000 | [diff] [blame] | 743 | } else if (Addr.getOpcode() == ISD::SUB) { |
| 744 | // sub C, x -> add (sub 0, x), C |
| 745 | if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) { |
| 746 | int64_t ByteOffset = C->getSExtValue(); |
| 747 | if (isUInt<16>(ByteOffset)) { |
Matt Arsenault | 966a94f | 2015-09-08 19:34:22 +0000 | [diff] [blame] | 748 | SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32); |
Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 749 | |
Matt Arsenault | 966a94f | 2015-09-08 19:34:22 +0000 | [diff] [blame] | 750 | // XXX - This is kind of hacky. Create a dummy sub node so we can check |
| 751 | // the known bits in isDSOffsetLegal. We need to emit the selected node |
| 752 | // here, so this is thrown away. |
| 753 | SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32, |
| 754 | Zero, Addr.getOperand(1)); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 755 | |
Matt Arsenault | 966a94f | 2015-09-08 19:34:22 +0000 | [diff] [blame] | 756 | if (isDSOffsetLegal(Sub, ByteOffset, 16)) { |
| 757 | MachineSDNode *MachineSub |
| 758 | = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32, |
| 759 | Zero, Addr.getOperand(1)); |
| 760 | |
| 761 | Base = SDValue(MachineSub, 0); |
Tom Stellard | 26a2ab7 | 2016-06-10 00:01:04 +0000 | [diff] [blame] | 762 | Offset = CurDAG->getTargetConstant(ByteOffset, DL, MVT::i16); |
Matt Arsenault | 966a94f | 2015-09-08 19:34:22 +0000 | [diff] [blame] | 763 | return true; |
| 764 | } |
| 765 | } |
| 766 | } |
| 767 | } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) { |
| 768 | // If we have a constant address, prefer to put the constant into the |
| 769 | // offset. This can save moves to load the constant address since multiple |
| 770 | // operations can share the zero base address register, and enables merging |
| 771 | // into read2 / write2 instructions. |
| 772 | |
| 773 | SDLoc DL(Addr); |
| 774 | |
Matt Arsenault | e775f5f | 2014-10-14 17:21:19 +0000 | [diff] [blame] | 775 | if (isUInt<16>(CAddr->getZExtValue())) { |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 776 | SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32); |
Tom Stellard | c8d7920 | 2014-10-15 21:08:59 +0000 | [diff] [blame] | 777 | MachineSDNode *MovZero = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32, |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 778 | DL, MVT::i32, Zero); |
Tom Stellard | c8d7920 | 2014-10-15 21:08:59 +0000 | [diff] [blame] | 779 | Base = SDValue(MovZero, 0); |
Tom Stellard | 26a2ab7 | 2016-06-10 00:01:04 +0000 | [diff] [blame] | 780 | Offset = CurDAG->getTargetConstant(CAddr->getZExtValue(), DL, MVT::i16); |
Matt Arsenault | e775f5f | 2014-10-14 17:21:19 +0000 | [diff] [blame] | 781 | return true; |
| 782 | } |
| 783 | } |
| 784 | |
Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 785 | // default case |
| 786 | Base = Addr; |
Matt Arsenault | 966a94f | 2015-09-08 19:34:22 +0000 | [diff] [blame] | 787 | Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i16); |
Tom Stellard | 85e8b6d | 2014-08-22 18:49:33 +0000 | [diff] [blame] | 788 | return true; |
| 789 | } |
| 790 | |
Matt Arsenault | 966a94f | 2015-09-08 19:34:22 +0000 | [diff] [blame] | 791 | // TODO: If offset is too big, put low 16-bit into offset. |
Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 792 | bool AMDGPUDAGToDAGISel::SelectDS64Bit4ByteAligned(SDValue Addr, SDValue &Base, |
| 793 | SDValue &Offset0, |
| 794 | SDValue &Offset1) const { |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 795 | SDLoc DL(Addr); |
| 796 | |
Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 797 | if (CurDAG->isBaseWithConstantOffset(Addr)) { |
| 798 | SDValue N0 = Addr.getOperand(0); |
| 799 | SDValue N1 = Addr.getOperand(1); |
| 800 | ConstantSDNode *C1 = cast<ConstantSDNode>(N1); |
| 801 | unsigned DWordOffset0 = C1->getZExtValue() / 4; |
| 802 | unsigned DWordOffset1 = DWordOffset0 + 1; |
| 803 | // (add n0, c0) |
| 804 | if (isDSOffsetLegal(N0, DWordOffset1, 8)) { |
| 805 | Base = N0; |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 806 | Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8); |
| 807 | Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8); |
Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 808 | return true; |
| 809 | } |
Matt Arsenault | 966a94f | 2015-09-08 19:34:22 +0000 | [diff] [blame] | 810 | } else if (Addr.getOpcode() == ISD::SUB) { |
| 811 | // sub C, x -> add (sub 0, x), C |
| 812 | if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) { |
| 813 | unsigned DWordOffset0 = C->getZExtValue() / 4; |
| 814 | unsigned DWordOffset1 = DWordOffset0 + 1; |
Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 815 | |
Matt Arsenault | 966a94f | 2015-09-08 19:34:22 +0000 | [diff] [blame] | 816 | if (isUInt<8>(DWordOffset0)) { |
| 817 | SDLoc DL(Addr); |
| 818 | SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32); |
| 819 | |
| 820 | // XXX - This is kind of hacky. Create a dummy sub node so we can check |
| 821 | // the known bits in isDSOffsetLegal. We need to emit the selected node |
| 822 | // here, so this is thrown away. |
| 823 | SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32, |
| 824 | Zero, Addr.getOperand(1)); |
| 825 | |
| 826 | if (isDSOffsetLegal(Sub, DWordOffset1, 8)) { |
| 827 | MachineSDNode *MachineSub |
| 828 | = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32, |
| 829 | Zero, Addr.getOperand(1)); |
| 830 | |
| 831 | Base = SDValue(MachineSub, 0); |
| 832 | Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8); |
| 833 | Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8); |
| 834 | return true; |
| 835 | } |
| 836 | } |
| 837 | } |
| 838 | } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) { |
Matt Arsenault | 1a74aff | 2014-10-15 18:06:43 +0000 | [diff] [blame] | 839 | unsigned DWordOffset0 = CAddr->getZExtValue() / 4; |
| 840 | unsigned DWordOffset1 = DWordOffset0 + 1; |
| 841 | assert(4 * DWordOffset0 == CAddr->getZExtValue()); |
| 842 | |
| 843 | if (isUInt<8>(DWordOffset0) && isUInt<8>(DWordOffset1)) { |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 844 | SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32); |
Matt Arsenault | 1a74aff | 2014-10-15 18:06:43 +0000 | [diff] [blame] | 845 | MachineSDNode *MovZero |
| 846 | = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32, |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 847 | DL, MVT::i32, Zero); |
Matt Arsenault | 1a74aff | 2014-10-15 18:06:43 +0000 | [diff] [blame] | 848 | Base = SDValue(MovZero, 0); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 849 | Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8); |
| 850 | Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8); |
Matt Arsenault | 1a74aff | 2014-10-15 18:06:43 +0000 | [diff] [blame] | 851 | return true; |
| 852 | } |
| 853 | } |
| 854 | |
Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 855 | // default case |
Matt Arsenault | 0efdd06 | 2016-09-09 22:29:28 +0000 | [diff] [blame] | 856 | |
| 857 | // FIXME: This is broken on SI where we still need to check if the base |
| 858 | // pointer is positive here. |
Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 859 | Base = Addr; |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 860 | Offset0 = CurDAG->getTargetConstant(0, DL, MVT::i8); |
| 861 | Offset1 = CurDAG->getTargetConstant(1, DL, MVT::i8); |
Tom Stellard | f3fc555 | 2014-08-22 18:49:35 +0000 | [diff] [blame] | 862 | return true; |
| 863 | } |
| 864 | |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 865 | static bool isLegalMUBUFImmOffset(const ConstantSDNode *Imm) { |
| 866 | return isUInt<12>(Imm->getZExtValue()); |
| 867 | } |
| 868 | |
Changpeng Fang | b41574a | 2015-12-22 20:55:23 +0000 | [diff] [blame] | 869 | bool AMDGPUDAGToDAGISel::SelectMUBUF(SDValue Addr, SDValue &Ptr, |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 870 | SDValue &VAddr, SDValue &SOffset, |
| 871 | SDValue &Offset, SDValue &Offen, |
| 872 | SDValue &Idxen, SDValue &Addr64, |
| 873 | SDValue &GLC, SDValue &SLC, |
| 874 | SDValue &TFE) const { |
Changpeng Fang | b41574a | 2015-12-22 20:55:23 +0000 | [diff] [blame] | 875 | // Subtarget prefers to use flat instruction |
| 876 | if (Subtarget->useFlatForGlobal()) |
| 877 | return false; |
| 878 | |
Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 879 | SDLoc DL(Addr); |
| 880 | |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 881 | if (!GLC.getNode()) |
| 882 | GLC = CurDAG->getTargetConstant(0, DL, MVT::i1); |
| 883 | if (!SLC.getNode()) |
| 884 | SLC = CurDAG->getTargetConstant(0, DL, MVT::i1); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 885 | TFE = CurDAG->getTargetConstant(0, DL, MVT::i1); |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 886 | |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 887 | Idxen = CurDAG->getTargetConstant(0, DL, MVT::i1); |
| 888 | Offen = CurDAG->getTargetConstant(0, DL, MVT::i1); |
| 889 | Addr64 = CurDAG->getTargetConstant(0, DL, MVT::i1); |
| 890 | SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32); |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 891 | |
Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 892 | if (CurDAG->isBaseWithConstantOffset(Addr)) { |
| 893 | SDValue N0 = Addr.getOperand(0); |
| 894 | SDValue N1 = Addr.getOperand(1); |
| 895 | ConstantSDNode *C1 = cast<ConstantSDNode>(N1); |
| 896 | |
Tom Stellard | 94b7231 | 2015-02-11 00:34:35 +0000 | [diff] [blame] | 897 | if (N0.getOpcode() == ISD::ADD) { |
| 898 | // (add (add N2, N3), C1) -> addr64 |
| 899 | SDValue N2 = N0.getOperand(0); |
| 900 | SDValue N3 = N0.getOperand(1); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 901 | Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1); |
Tom Stellard | 94b7231 | 2015-02-11 00:34:35 +0000 | [diff] [blame] | 902 | Ptr = N2; |
| 903 | VAddr = N3; |
| 904 | } else { |
Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 905 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 906 | // (add N0, C1) -> offset |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 907 | VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32); |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 908 | Ptr = N0; |
Tom Stellard | 94b7231 | 2015-02-11 00:34:35 +0000 | [diff] [blame] | 909 | } |
| 910 | |
| 911 | if (isLegalMUBUFImmOffset(C1)) { |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 912 | Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16); |
| 913 | return true; |
| 914 | } |
| 915 | |
| 916 | if (isUInt<32>(C1->getZExtValue())) { |
Tom Stellard | 94b7231 | 2015-02-11 00:34:35 +0000 | [diff] [blame] | 917 | // Illegal offset, store it in soffset. |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 918 | Offset = CurDAG->getTargetConstant(0, DL, MVT::i16); |
Tom Stellard | 94b7231 | 2015-02-11 00:34:35 +0000 | [diff] [blame] | 919 | SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32, |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 920 | CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32)), |
| 921 | 0); |
Changpeng Fang | b41574a | 2015-12-22 20:55:23 +0000 | [diff] [blame] | 922 | return true; |
Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 923 | } |
| 924 | } |
Tom Stellard | 94b7231 | 2015-02-11 00:34:35 +0000 | [diff] [blame] | 925 | |
Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 926 | if (Addr.getOpcode() == ISD::ADD) { |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 927 | // (add N0, N1) -> addr64 |
Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 928 | SDValue N0 = Addr.getOperand(0); |
| 929 | SDValue N1 = Addr.getOperand(1); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 930 | Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1); |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 931 | Ptr = N0; |
| 932 | VAddr = N1; |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 933 | Offset = CurDAG->getTargetConstant(0, DL, MVT::i16); |
Changpeng Fang | b41574a | 2015-12-22 20:55:23 +0000 | [diff] [blame] | 934 | return true; |
Tom Stellard | b02c268 | 2014-06-24 23:33:07 +0000 | [diff] [blame] | 935 | } |
| 936 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 937 | // default case -> offset |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 938 | VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32); |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 939 | Ptr = Addr; |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 940 | Offset = CurDAG->getTargetConstant(0, DL, MVT::i16); |
Changpeng Fang | b41574a | 2015-12-22 20:55:23 +0000 | [diff] [blame] | 941 | |
| 942 | return true; |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 943 | } |
| 944 | |
| 945 | bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc, |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 946 | SDValue &VAddr, SDValue &SOffset, |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 947 | SDValue &Offset, SDValue &GLC, |
| 948 | SDValue &SLC, SDValue &TFE) const { |
| 949 | SDValue Ptr, Offen, Idxen, Addr64; |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 950 | |
Tom Stellard | 70580f8 | 2015-07-20 14:28:41 +0000 | [diff] [blame] | 951 | // addr64 bit was removed for volcanic islands. |
| 952 | if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) |
| 953 | return false; |
| 954 | |
Changpeng Fang | b41574a | 2015-12-22 20:55:23 +0000 | [diff] [blame] | 955 | if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64, |
| 956 | GLC, SLC, TFE)) |
| 957 | return false; |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 958 | |
| 959 | ConstantSDNode *C = cast<ConstantSDNode>(Addr64); |
| 960 | if (C->getSExtValue()) { |
| 961 | SDLoc DL(Addr); |
Matt Arsenault | 485defe | 2014-11-05 19:01:17 +0000 | [diff] [blame] | 962 | |
| 963 | const SITargetLowering& Lowering = |
| 964 | *static_cast<const SITargetLowering*>(getTargetLowering()); |
| 965 | |
| 966 | SRsrc = SDValue(Lowering.wrapAddr64Rsrc(*CurDAG, DL, Ptr), 0); |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 967 | return true; |
| 968 | } |
Matt Arsenault | 485defe | 2014-11-05 19:01:17 +0000 | [diff] [blame] | 969 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 970 | return false; |
| 971 | } |
| 972 | |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 973 | bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc, |
Tom Stellard | c53861a | 2015-02-11 00:34:32 +0000 | [diff] [blame] | 974 | SDValue &VAddr, SDValue &SOffset, |
NAKAMURA Takumi | 0a7d0ad | 2015-09-22 11:15:07 +0000 | [diff] [blame] | 975 | SDValue &Offset, |
| 976 | SDValue &SLC) const { |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 977 | SLC = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i1); |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 978 | SDValue GLC, TFE; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 979 | |
Tom Stellard | 1f9939f | 2015-02-27 14:59:41 +0000 | [diff] [blame] | 980 | return SelectMUBUFAddr64(Addr, SRsrc, VAddr, SOffset, Offset, GLC, SLC, TFE); |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 981 | } |
| 982 | |
Matt Arsenault | ac0fc84 | 2016-09-17 16:09:55 +0000 | [diff] [blame] | 983 | SDValue AMDGPUDAGToDAGISel::foldFrameIndex(SDValue N) const { |
| 984 | if (auto FI = dyn_cast<FrameIndexSDNode>(N)) |
| 985 | return CurDAG->getTargetFrameIndex(FI->getIndex(), FI->getValueType(0)); |
| 986 | return N; |
| 987 | } |
| 988 | |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 989 | bool AMDGPUDAGToDAGISel::SelectMUBUFScratch(SDValue Addr, SDValue &Rsrc, |
| 990 | SDValue &VAddr, SDValue &SOffset, |
| 991 | SDValue &ImmOffset) const { |
| 992 | |
| 993 | SDLoc DL(Addr); |
| 994 | MachineFunction &MF = CurDAG->getMachineFunction(); |
Matt Arsenault | 0e3d389 | 2015-11-30 21:15:53 +0000 | [diff] [blame] | 995 | const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>(); |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 996 | |
Matt Arsenault | 0e3d389 | 2015-11-30 21:15:53 +0000 | [diff] [blame] | 997 | Rsrc = CurDAG->getRegister(Info->getScratchRSrcReg(), MVT::v4i32); |
Matt Arsenault | 26f8f3d | 2015-11-30 21:16:03 +0000 | [diff] [blame] | 998 | SOffset = CurDAG->getRegister(Info->getScratchWaveOffsetReg(), MVT::i32); |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 999 | |
| 1000 | // (add n0, c1) |
| 1001 | if (CurDAG->isBaseWithConstantOffset(Addr)) { |
Tom Stellard | 78655fc | 2015-07-16 19:40:09 +0000 | [diff] [blame] | 1002 | SDValue N0 = Addr.getOperand(0); |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 1003 | SDValue N1 = Addr.getOperand(1); |
Matt Arsenault | cd09961 | 2016-02-24 04:55:29 +0000 | [diff] [blame] | 1004 | |
Tom Stellard | 78655fc | 2015-07-16 19:40:09 +0000 | [diff] [blame] | 1005 | // Offsets in vaddr must be positive. |
Matt Arsenault | cd09961 | 2016-02-24 04:55:29 +0000 | [diff] [blame] | 1006 | ConstantSDNode *C1 = cast<ConstantSDNode>(N1); |
Matt Arsenault | cb38a6b | 2016-03-21 18:02:18 +0000 | [diff] [blame] | 1007 | if (isLegalMUBUFImmOffset(C1)) { |
Matt Arsenault | ac0fc84 | 2016-09-17 16:09:55 +0000 | [diff] [blame] | 1008 | VAddr = foldFrameIndex(N0); |
Matt Arsenault | cd09961 | 2016-02-24 04:55:29 +0000 | [diff] [blame] | 1009 | ImmOffset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16); |
| 1010 | return true; |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 1011 | } |
| 1012 | } |
| 1013 | |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 1014 | // (node) |
Matt Arsenault | ac0fc84 | 2016-09-17 16:09:55 +0000 | [diff] [blame] | 1015 | VAddr = foldFrameIndex(Addr); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 1016 | ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16); |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 1017 | return true; |
| 1018 | } |
| 1019 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1020 | bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, |
| 1021 | SDValue &SOffset, SDValue &Offset, |
| 1022 | SDValue &GLC, SDValue &SLC, |
| 1023 | SDValue &TFE) const { |
| 1024 | SDValue Ptr, VAddr, Offen, Idxen, Addr64; |
Tom Stellard | 794c8c0 | 2014-12-02 17:05:41 +0000 | [diff] [blame] | 1025 | const SIInstrInfo *TII = |
Eric Christopher | 7792e32 | 2015-01-30 23:24:40 +0000 | [diff] [blame] | 1026 | static_cast<const SIInstrInfo *>(Subtarget->getInstrInfo()); |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 1027 | |
Changpeng Fang | b41574a | 2015-12-22 20:55:23 +0000 | [diff] [blame] | 1028 | if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64, |
| 1029 | GLC, SLC, TFE)) |
| 1030 | return false; |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 1031 | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1032 | if (!cast<ConstantSDNode>(Offen)->getSExtValue() && |
| 1033 | !cast<ConstantSDNode>(Idxen)->getSExtValue() && |
| 1034 | !cast<ConstantSDNode>(Addr64)->getSExtValue()) { |
Tom Stellard | 794c8c0 | 2014-12-02 17:05:41 +0000 | [diff] [blame] | 1035 | uint64_t Rsrc = TII->getDefaultRsrcDataFormat() | |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1036 | APInt::getAllOnesValue(32).getZExtValue(); // Size |
| 1037 | SDLoc DL(Addr); |
Matt Arsenault | f3cd451 | 2014-11-05 19:01:19 +0000 | [diff] [blame] | 1038 | |
| 1039 | const SITargetLowering& Lowering = |
| 1040 | *static_cast<const SITargetLowering*>(getTargetLowering()); |
| 1041 | |
| 1042 | SRsrc = SDValue(Lowering.buildRSRC(*CurDAG, DL, Ptr, 0, Rsrc), 0); |
Tom Stellard | 155bbb7 | 2014-08-11 22:18:17 +0000 | [diff] [blame] | 1043 | return true; |
| 1044 | } |
| 1045 | return false; |
Tom Stellard | b02094e | 2014-07-21 15:45:01 +0000 | [diff] [blame] | 1046 | } |
| 1047 | |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 1048 | bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, |
Jan Vesely | 43b7b5b | 2016-04-07 19:23:11 +0000 | [diff] [blame] | 1049 | SDValue &Soffset, SDValue &Offset |
| 1050 | ) const { |
| 1051 | SDValue GLC, SLC, TFE; |
| 1052 | |
| 1053 | return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE); |
| 1054 | } |
| 1055 | bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 1056 | SDValue &Soffset, SDValue &Offset, |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 1057 | SDValue &SLC) const { |
| 1058 | SDValue GLC, TFE; |
Tom Stellard | 7980fc8 | 2014-09-25 18:30:26 +0000 | [diff] [blame] | 1059 | |
| 1060 | return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE); |
| 1061 | } |
| 1062 | |
Nicolai Haehnle | a609259 | 2016-06-15 07:13:05 +0000 | [diff] [blame] | 1063 | bool AMDGPUDAGToDAGISel::SelectMUBUFConstant(SDValue Constant, |
Nicolai Haehnle | 3003ba0 | 2016-03-18 16:24:20 +0000 | [diff] [blame] | 1064 | SDValue &SOffset, |
| 1065 | SDValue &ImmOffset) const { |
| 1066 | SDLoc DL(Constant); |
| 1067 | uint32_t Imm = cast<ConstantSDNode>(Constant)->getZExtValue(); |
| 1068 | uint32_t Overflow = 0; |
| 1069 | |
| 1070 | if (Imm >= 4096) { |
| 1071 | if (Imm <= 4095 + 64) { |
| 1072 | // Use an SOffset inline constant for 1..64 |
| 1073 | Overflow = Imm - 4095; |
| 1074 | Imm = 4095; |
| 1075 | } else { |
| 1076 | // Try to keep the same value in SOffset for adjacent loads, so that |
| 1077 | // the corresponding register contents can be re-used. |
| 1078 | // |
| 1079 | // Load values with all low-bits set into SOffset, so that a larger |
| 1080 | // range of values can be covered using s_movk_i32 |
| 1081 | uint32_t High = (Imm + 1) & ~4095; |
| 1082 | uint32_t Low = (Imm + 1) & 4095; |
| 1083 | Imm = Low; |
| 1084 | Overflow = High - 1; |
| 1085 | } |
| 1086 | } |
| 1087 | |
Nicolai Haehnle | a609259 | 2016-06-15 07:13:05 +0000 | [diff] [blame] | 1088 | // There is a hardware bug in SI and CI which prevents address clamping in |
| 1089 | // MUBUF instructions from working correctly with SOffsets. The immediate |
| 1090 | // offset is unaffected. |
| 1091 | if (Overflow > 0 && |
| 1092 | Subtarget->getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS) |
| 1093 | return false; |
| 1094 | |
Nicolai Haehnle | 3003ba0 | 2016-03-18 16:24:20 +0000 | [diff] [blame] | 1095 | ImmOffset = CurDAG->getTargetConstant(Imm, DL, MVT::i16); |
| 1096 | |
| 1097 | if (Overflow <= 64) |
| 1098 | SOffset = CurDAG->getTargetConstant(Overflow, DL, MVT::i32); |
| 1099 | else |
| 1100 | SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32, |
| 1101 | CurDAG->getTargetConstant(Overflow, DL, MVT::i32)), |
| 1102 | 0); |
Nicolai Haehnle | a609259 | 2016-06-15 07:13:05 +0000 | [diff] [blame] | 1103 | |
| 1104 | return true; |
Nicolai Haehnle | 3003ba0 | 2016-03-18 16:24:20 +0000 | [diff] [blame] | 1105 | } |
| 1106 | |
| 1107 | bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicOffset(SDValue Offset, |
| 1108 | SDValue &SOffset, |
| 1109 | SDValue &ImmOffset) const { |
| 1110 | SDLoc DL(Offset); |
| 1111 | |
| 1112 | if (!isa<ConstantSDNode>(Offset)) |
| 1113 | return false; |
| 1114 | |
Nicolai Haehnle | a609259 | 2016-06-15 07:13:05 +0000 | [diff] [blame] | 1115 | return SelectMUBUFConstant(Offset, SOffset, ImmOffset); |
Nicolai Haehnle | 3003ba0 | 2016-03-18 16:24:20 +0000 | [diff] [blame] | 1116 | } |
| 1117 | |
| 1118 | bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicVOffset(SDValue Offset, |
| 1119 | SDValue &SOffset, |
| 1120 | SDValue &ImmOffset, |
| 1121 | SDValue &VOffset) const { |
| 1122 | SDLoc DL(Offset); |
| 1123 | |
| 1124 | // Don't generate an unnecessary voffset for constant offsets. |
Nicolai Haehnle | a609259 | 2016-06-15 07:13:05 +0000 | [diff] [blame] | 1125 | if (isa<ConstantSDNode>(Offset)) { |
| 1126 | SDValue Tmp1, Tmp2; |
| 1127 | |
| 1128 | // When necessary, use a voffset in <= CI anyway to work around a hardware |
| 1129 | // bug. |
| 1130 | if (Subtarget->getGeneration() > AMDGPUSubtarget::SEA_ISLANDS || |
| 1131 | SelectMUBUFConstant(Offset, Tmp1, Tmp2)) |
| 1132 | return false; |
| 1133 | } |
Nicolai Haehnle | 3003ba0 | 2016-03-18 16:24:20 +0000 | [diff] [blame] | 1134 | |
| 1135 | if (CurDAG->isBaseWithConstantOffset(Offset)) { |
| 1136 | SDValue N0 = Offset.getOperand(0); |
| 1137 | SDValue N1 = Offset.getOperand(1); |
Nicolai Haehnle | a609259 | 2016-06-15 07:13:05 +0000 | [diff] [blame] | 1138 | if (cast<ConstantSDNode>(N1)->getSExtValue() >= 0 && |
| 1139 | SelectMUBUFConstant(N1, SOffset, ImmOffset)) { |
| 1140 | VOffset = N0; |
| 1141 | return true; |
| 1142 | } |
Nicolai Haehnle | 3003ba0 | 2016-03-18 16:24:20 +0000 | [diff] [blame] | 1143 | } |
| 1144 | |
Nicolai Haehnle | a609259 | 2016-06-15 07:13:05 +0000 | [diff] [blame] | 1145 | SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32); |
| 1146 | ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16); |
| 1147 | VOffset = Offset; |
| 1148 | |
Nicolai Haehnle | 3003ba0 | 2016-03-18 16:24:20 +0000 | [diff] [blame] | 1149 | return true; |
| 1150 | } |
| 1151 | |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 1152 | bool AMDGPUDAGToDAGISel::SelectFlat(SDValue Addr, |
| 1153 | SDValue &VAddr, |
| 1154 | SDValue &SLC, |
| 1155 | SDValue &TFE) const { |
| 1156 | VAddr = Addr; |
| 1157 | TFE = SLC = CurDAG->getTargetConstant(0, SDLoc(), MVT::i1); |
| 1158 | return true; |
| 1159 | } |
| 1160 | |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 1161 | /// |
| 1162 | /// \param EncodedOffset This is the immediate value that will be encoded |
| 1163 | /// directly into the instruction. On SI/CI the \p EncodedOffset |
| 1164 | /// will be in units of dwords and on VI+ it will be units of bytes. |
| 1165 | static bool isLegalSMRDImmOffset(const AMDGPUSubtarget *ST, |
| 1166 | int64_t EncodedOffset) { |
| 1167 | return ST->getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS ? |
| 1168 | isUInt<8>(EncodedOffset) : isUInt<20>(EncodedOffset); |
| 1169 | } |
| 1170 | |
| 1171 | bool AMDGPUDAGToDAGISel::SelectSMRDOffset(SDValue ByteOffsetNode, |
| 1172 | SDValue &Offset, bool &Imm) const { |
| 1173 | |
| 1174 | // FIXME: Handle non-constant offsets. |
| 1175 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(ByteOffsetNode); |
| 1176 | if (!C) |
| 1177 | return false; |
| 1178 | |
| 1179 | SDLoc SL(ByteOffsetNode); |
| 1180 | AMDGPUSubtarget::Generation Gen = Subtarget->getGeneration(); |
| 1181 | int64_t ByteOffset = C->getSExtValue(); |
| 1182 | int64_t EncodedOffset = Gen < AMDGPUSubtarget::VOLCANIC_ISLANDS ? |
| 1183 | ByteOffset >> 2 : ByteOffset; |
| 1184 | |
| 1185 | if (isLegalSMRDImmOffset(Subtarget, EncodedOffset)) { |
| 1186 | Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32); |
| 1187 | Imm = true; |
| 1188 | return true; |
| 1189 | } |
| 1190 | |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 1191 | if (!isUInt<32>(EncodedOffset) || !isUInt<32>(ByteOffset)) |
| 1192 | return false; |
| 1193 | |
| 1194 | if (Gen == AMDGPUSubtarget::SEA_ISLANDS && isUInt<32>(EncodedOffset)) { |
| 1195 | // 32-bit Immediates are supported on Sea Islands. |
| 1196 | Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32); |
| 1197 | } else { |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 1198 | SDValue C32Bit = CurDAG->getTargetConstant(ByteOffset, SL, MVT::i32); |
| 1199 | Offset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, SL, MVT::i32, |
| 1200 | C32Bit), 0); |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 1201 | } |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 1202 | Imm = false; |
| 1203 | return true; |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 1204 | } |
| 1205 | |
| 1206 | bool AMDGPUDAGToDAGISel::SelectSMRD(SDValue Addr, SDValue &SBase, |
| 1207 | SDValue &Offset, bool &Imm) const { |
| 1208 | |
| 1209 | SDLoc SL(Addr); |
| 1210 | if (CurDAG->isBaseWithConstantOffset(Addr)) { |
| 1211 | SDValue N0 = Addr.getOperand(0); |
| 1212 | SDValue N1 = Addr.getOperand(1); |
| 1213 | |
| 1214 | if (SelectSMRDOffset(N1, Offset, Imm)) { |
| 1215 | SBase = N0; |
| 1216 | return true; |
| 1217 | } |
| 1218 | } |
| 1219 | SBase = Addr; |
| 1220 | Offset = CurDAG->getTargetConstant(0, SL, MVT::i32); |
| 1221 | Imm = true; |
| 1222 | return true; |
| 1223 | } |
| 1224 | |
| 1225 | bool AMDGPUDAGToDAGISel::SelectSMRDImm(SDValue Addr, SDValue &SBase, |
| 1226 | SDValue &Offset) const { |
| 1227 | bool Imm; |
| 1228 | return SelectSMRD(Addr, SBase, Offset, Imm) && Imm; |
| 1229 | } |
| 1230 | |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 1231 | bool AMDGPUDAGToDAGISel::SelectSMRDImm32(SDValue Addr, SDValue &SBase, |
| 1232 | SDValue &Offset) const { |
| 1233 | |
| 1234 | if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS) |
| 1235 | return false; |
| 1236 | |
| 1237 | bool Imm; |
| 1238 | if (!SelectSMRD(Addr, SBase, Offset, Imm)) |
| 1239 | return false; |
| 1240 | |
| 1241 | return !Imm && isa<ConstantSDNode>(Offset); |
| 1242 | } |
| 1243 | |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 1244 | bool AMDGPUDAGToDAGISel::SelectSMRDSgpr(SDValue Addr, SDValue &SBase, |
| 1245 | SDValue &Offset) const { |
| 1246 | bool Imm; |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 1247 | return SelectSMRD(Addr, SBase, Offset, Imm) && !Imm && |
| 1248 | !isa<ConstantSDNode>(Offset); |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 1249 | } |
| 1250 | |
| 1251 | bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm(SDValue Addr, |
| 1252 | SDValue &Offset) const { |
| 1253 | bool Imm; |
| 1254 | return SelectSMRDOffset(Addr, Offset, Imm) && Imm; |
| 1255 | } |
| 1256 | |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 1257 | bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm32(SDValue Addr, |
| 1258 | SDValue &Offset) const { |
| 1259 | if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS) |
| 1260 | return false; |
| 1261 | |
| 1262 | bool Imm; |
| 1263 | if (!SelectSMRDOffset(Addr, Offset, Imm)) |
| 1264 | return false; |
| 1265 | |
| 1266 | return !Imm && isa<ConstantSDNode>(Offset); |
| 1267 | } |
| 1268 | |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 1269 | bool AMDGPUDAGToDAGISel::SelectSMRDBufferSgpr(SDValue Addr, |
| 1270 | SDValue &Offset) const { |
| 1271 | bool Imm; |
Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 1272 | return SelectSMRDOffset(Addr, Offset, Imm) && !Imm && |
| 1273 | !isa<ConstantSDNode>(Offset); |
Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 1274 | } |
| 1275 | |
Nicolai Haehnle | 7968c34 | 2016-07-12 08:12:16 +0000 | [diff] [blame] | 1276 | bool AMDGPUDAGToDAGISel::SelectMOVRELOffset(SDValue Index, |
| 1277 | SDValue &Base, |
| 1278 | SDValue &Offset) const { |
Matt Arsenault | 1322b6f | 2016-07-09 01:13:56 +0000 | [diff] [blame] | 1279 | SDLoc DL(Index); |
| 1280 | |
| 1281 | if (CurDAG->isBaseWithConstantOffset(Index)) { |
| 1282 | SDValue N0 = Index.getOperand(0); |
| 1283 | SDValue N1 = Index.getOperand(1); |
| 1284 | ConstantSDNode *C1 = cast<ConstantSDNode>(N1); |
| 1285 | |
| 1286 | // (add n0, c0) |
| 1287 | Base = N0; |
| 1288 | Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32); |
| 1289 | return true; |
| 1290 | } |
| 1291 | |
Nicolai Haehnle | 7968c34 | 2016-07-12 08:12:16 +0000 | [diff] [blame] | 1292 | if (isa<ConstantSDNode>(Index)) |
| 1293 | return false; |
Matt Arsenault | 1322b6f | 2016-07-09 01:13:56 +0000 | [diff] [blame] | 1294 | |
| 1295 | Base = Index; |
| 1296 | Offset = CurDAG->getTargetConstant(0, DL, MVT::i32); |
| 1297 | return true; |
| 1298 | } |
| 1299 | |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 1300 | SDNode *AMDGPUDAGToDAGISel::getS_BFE(unsigned Opcode, const SDLoc &DL, |
| 1301 | SDValue Val, uint32_t Offset, |
| 1302 | uint32_t Width) { |
Marek Olsak | 9b72868 | 2015-03-24 13:40:27 +0000 | [diff] [blame] | 1303 | // Transformation function, pack the offset and width of a BFE into |
| 1304 | // the format expected by the S_BFE_I32 / S_BFE_U32. In the second |
| 1305 | // source, bits [5:0] contain the offset and bits [22:16] the width. |
| 1306 | uint32_t PackedVal = Offset | (Width << 16); |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 1307 | SDValue PackedConst = CurDAG->getTargetConstant(PackedVal, DL, MVT::i32); |
Marek Olsak | 9b72868 | 2015-03-24 13:40:27 +0000 | [diff] [blame] | 1308 | |
| 1309 | return CurDAG->getMachineNode(Opcode, DL, MVT::i32, Val, PackedConst); |
| 1310 | } |
| 1311 | |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 1312 | void AMDGPUDAGToDAGISel::SelectS_BFEFromShifts(SDNode *N) { |
Marek Olsak | 9b72868 | 2015-03-24 13:40:27 +0000 | [diff] [blame] | 1313 | // "(a << b) srl c)" ---> "BFE_U32 a, (c-b), (32-c) |
| 1314 | // "(a << b) sra c)" ---> "BFE_I32 a, (c-b), (32-c) |
| 1315 | // Predicate: 0 < b <= c < 32 |
| 1316 | |
| 1317 | const SDValue &Shl = N->getOperand(0); |
| 1318 | ConstantSDNode *B = dyn_cast<ConstantSDNode>(Shl->getOperand(1)); |
| 1319 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1)); |
| 1320 | |
| 1321 | if (B && C) { |
| 1322 | uint32_t BVal = B->getZExtValue(); |
| 1323 | uint32_t CVal = C->getZExtValue(); |
| 1324 | |
| 1325 | if (0 < BVal && BVal <= CVal && CVal < 32) { |
| 1326 | bool Signed = N->getOpcode() == ISD::SRA; |
| 1327 | unsigned Opcode = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32; |
| 1328 | |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 1329 | ReplaceNode(N, getS_BFE(Opcode, SDLoc(N), Shl.getOperand(0), CVal - BVal, |
| 1330 | 32 - CVal)); |
| 1331 | return; |
Marek Olsak | 9b72868 | 2015-03-24 13:40:27 +0000 | [diff] [blame] | 1332 | } |
| 1333 | } |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 1334 | SelectCode(N); |
Marek Olsak | 9b72868 | 2015-03-24 13:40:27 +0000 | [diff] [blame] | 1335 | } |
| 1336 | |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 1337 | void AMDGPUDAGToDAGISel::SelectS_BFE(SDNode *N) { |
Marek Olsak | 9b72868 | 2015-03-24 13:40:27 +0000 | [diff] [blame] | 1338 | switch (N->getOpcode()) { |
| 1339 | case ISD::AND: |
| 1340 | if (N->getOperand(0).getOpcode() == ISD::SRL) { |
| 1341 | // "(a srl b) & mask" ---> "BFE_U32 a, b, popcount(mask)" |
| 1342 | // Predicate: isMask(mask) |
| 1343 | const SDValue &Srl = N->getOperand(0); |
| 1344 | ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(Srl.getOperand(1)); |
| 1345 | ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(N->getOperand(1)); |
| 1346 | |
| 1347 | if (Shift && Mask) { |
| 1348 | uint32_t ShiftVal = Shift->getZExtValue(); |
| 1349 | uint32_t MaskVal = Mask->getZExtValue(); |
| 1350 | |
| 1351 | if (isMask_32(MaskVal)) { |
| 1352 | uint32_t WidthVal = countPopulation(MaskVal); |
| 1353 | |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 1354 | ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N), |
| 1355 | Srl.getOperand(0), ShiftVal, WidthVal)); |
| 1356 | return; |
Marek Olsak | 9b72868 | 2015-03-24 13:40:27 +0000 | [diff] [blame] | 1357 | } |
| 1358 | } |
| 1359 | } |
| 1360 | break; |
| 1361 | case ISD::SRL: |
| 1362 | if (N->getOperand(0).getOpcode() == ISD::AND) { |
| 1363 | // "(a & mask) srl b)" ---> "BFE_U32 a, b, popcount(mask >> b)" |
| 1364 | // Predicate: isMask(mask >> b) |
| 1365 | const SDValue &And = N->getOperand(0); |
| 1366 | ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(N->getOperand(1)); |
| 1367 | ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(And->getOperand(1)); |
| 1368 | |
| 1369 | if (Shift && Mask) { |
| 1370 | uint32_t ShiftVal = Shift->getZExtValue(); |
| 1371 | uint32_t MaskVal = Mask->getZExtValue() >> ShiftVal; |
| 1372 | |
| 1373 | if (isMask_32(MaskVal)) { |
| 1374 | uint32_t WidthVal = countPopulation(MaskVal); |
| 1375 | |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 1376 | ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N), |
| 1377 | And.getOperand(0), ShiftVal, WidthVal)); |
| 1378 | return; |
Marek Olsak | 9b72868 | 2015-03-24 13:40:27 +0000 | [diff] [blame] | 1379 | } |
| 1380 | } |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 1381 | } else if (N->getOperand(0).getOpcode() == ISD::SHL) { |
| 1382 | SelectS_BFEFromShifts(N); |
| 1383 | return; |
| 1384 | } |
Marek Olsak | 9b72868 | 2015-03-24 13:40:27 +0000 | [diff] [blame] | 1385 | break; |
| 1386 | case ISD::SRA: |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 1387 | if (N->getOperand(0).getOpcode() == ISD::SHL) { |
| 1388 | SelectS_BFEFromShifts(N); |
| 1389 | return; |
| 1390 | } |
Marek Olsak | 9b72868 | 2015-03-24 13:40:27 +0000 | [diff] [blame] | 1391 | break; |
Matt Arsenault | 7e8de01 | 2016-04-22 22:59:16 +0000 | [diff] [blame] | 1392 | |
| 1393 | case ISD::SIGN_EXTEND_INREG: { |
| 1394 | // sext_inreg (srl x, 16), i8 -> bfe_i32 x, 16, 8 |
| 1395 | SDValue Src = N->getOperand(0); |
| 1396 | if (Src.getOpcode() != ISD::SRL) |
| 1397 | break; |
| 1398 | |
| 1399 | const ConstantSDNode *Amt = dyn_cast<ConstantSDNode>(Src.getOperand(1)); |
| 1400 | if (!Amt) |
| 1401 | break; |
| 1402 | |
| 1403 | unsigned Width = cast<VTSDNode>(N->getOperand(1))->getVT().getSizeInBits(); |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 1404 | ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_I32, SDLoc(N), Src.getOperand(0), |
| 1405 | Amt->getZExtValue(), Width)); |
| 1406 | return; |
Matt Arsenault | 7e8de01 | 2016-04-22 22:59:16 +0000 | [diff] [blame] | 1407 | } |
Marek Olsak | 9b72868 | 2015-03-24 13:40:27 +0000 | [diff] [blame] | 1408 | } |
| 1409 | |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 1410 | SelectCode(N); |
Marek Olsak | 9b72868 | 2015-03-24 13:40:27 +0000 | [diff] [blame] | 1411 | } |
| 1412 | |
Matt Arsenault | 7b1dc2c | 2016-09-17 02:02:19 +0000 | [diff] [blame] | 1413 | bool AMDGPUDAGToDAGISel::isCBranchSCC(const SDNode *N) const { |
| 1414 | assert(N->getOpcode() == ISD::BRCOND); |
| 1415 | if (!N->hasOneUse()) |
| 1416 | return false; |
| 1417 | |
| 1418 | SDValue Cond = N->getOperand(1); |
| 1419 | if (Cond.getOpcode() == ISD::CopyToReg) |
| 1420 | Cond = Cond.getOperand(2); |
| 1421 | |
| 1422 | if (Cond.getOpcode() != ISD::SETCC || !Cond.hasOneUse()) |
| 1423 | return false; |
| 1424 | |
| 1425 | MVT VT = Cond.getOperand(0).getSimpleValueType(); |
| 1426 | if (VT == MVT::i32) |
| 1427 | return true; |
| 1428 | |
| 1429 | if (VT == MVT::i64) { |
| 1430 | auto ST = static_cast<const SISubtarget *>(Subtarget); |
| 1431 | |
| 1432 | ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get(); |
| 1433 | return (CC == ISD::SETEQ || CC == ISD::SETNE) && ST->hasScalarCompareEq64(); |
| 1434 | } |
| 1435 | |
| 1436 | return false; |
| 1437 | } |
| 1438 | |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 1439 | void AMDGPUDAGToDAGISel::SelectBRCOND(SDNode *N) { |
Tom Stellard | bc4497b | 2016-02-12 23:45:29 +0000 | [diff] [blame] | 1440 | SDValue Cond = N->getOperand(1); |
| 1441 | |
| 1442 | if (isCBranchSCC(N)) { |
| 1443 | // This brcond will use S_CBRANCH_SCC*, so let tablegen handle it. |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 1444 | SelectCode(N); |
| 1445 | return; |
Tom Stellard | bc4497b | 2016-02-12 23:45:29 +0000 | [diff] [blame] | 1446 | } |
| 1447 | |
Tom Stellard | bc4497b | 2016-02-12 23:45:29 +0000 | [diff] [blame] | 1448 | SDLoc SL(N); |
| 1449 | |
Matt Arsenault | f530e8b | 2016-11-07 19:09:33 +0000 | [diff] [blame] | 1450 | SDValue VCC = CurDAG->getCopyToReg(N->getOperand(0), SL, AMDGPU::VCC, Cond); |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 1451 | CurDAG->SelectNodeTo(N, AMDGPU::S_CBRANCH_VCCNZ, MVT::Other, |
| 1452 | N->getOperand(2), // Basic Block |
Matt Arsenault | f530e8b | 2016-11-07 19:09:33 +0000 | [diff] [blame] | 1453 | VCC.getValue(0)); |
Justin Bogner | 95927c0 | 2016-05-12 21:03:32 +0000 | [diff] [blame] | 1454 | return; |
Tom Stellard | bc4497b | 2016-02-12 23:45:29 +0000 | [diff] [blame] | 1455 | } |
| 1456 | |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 1457 | // This is here because there isn't a way to use the generated sub0_sub1 as the |
| 1458 | // subreg index to EXTRACT_SUBREG in tablegen. |
| 1459 | void AMDGPUDAGToDAGISel::SelectATOMIC_CMP_SWAP(SDNode *N) { |
| 1460 | MemSDNode *Mem = cast<MemSDNode>(N); |
| 1461 | unsigned AS = Mem->getAddressSpace(); |
Matt Arsenault | 7757c59 | 2016-06-09 23:42:54 +0000 | [diff] [blame] | 1462 | if (AS == AMDGPUAS::FLAT_ADDRESS) { |
| 1463 | SelectCode(N); |
| 1464 | return; |
| 1465 | } |
Matt Arsenault | 8870181 | 2016-06-09 23:42:48 +0000 | [diff] [blame] | 1466 | |
| 1467 | MVT VT = N->getSimpleValueType(0); |
| 1468 | bool Is32 = (VT == MVT::i32); |
| 1469 | SDLoc SL(N); |
| 1470 | |
| 1471 | MachineSDNode *CmpSwap = nullptr; |
| 1472 | if (Subtarget->hasAddr64()) { |
| 1473 | SDValue SRsrc, VAddr, SOffset, Offset, GLC, SLC; |
| 1474 | |
| 1475 | if (SelectMUBUFAddr64(Mem->getBasePtr(), SRsrc, VAddr, SOffset, Offset, SLC)) { |
| 1476 | unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_RTN_ADDR64 : |
| 1477 | AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_RTN_ADDR64; |
| 1478 | SDValue CmpVal = Mem->getOperand(2); |
| 1479 | |
| 1480 | // XXX - Do we care about glue operands? |
| 1481 | |
| 1482 | SDValue Ops[] = { |
| 1483 | CmpVal, VAddr, SRsrc, SOffset, Offset, SLC, Mem->getChain() |
| 1484 | }; |
| 1485 | |
| 1486 | CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops); |
| 1487 | } |
| 1488 | } |
| 1489 | |
| 1490 | if (!CmpSwap) { |
| 1491 | SDValue SRsrc, SOffset, Offset, SLC; |
| 1492 | if (SelectMUBUFOffset(Mem->getBasePtr(), SRsrc, SOffset, Offset, SLC)) { |
| 1493 | unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_RTN_OFFSET : |
| 1494 | AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_RTN_OFFSET; |
| 1495 | |
| 1496 | SDValue CmpVal = Mem->getOperand(2); |
| 1497 | SDValue Ops[] = { |
| 1498 | CmpVal, SRsrc, SOffset, Offset, SLC, Mem->getChain() |
| 1499 | }; |
| 1500 | |
| 1501 | CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops); |
| 1502 | } |
| 1503 | } |
| 1504 | |
| 1505 | if (!CmpSwap) { |
| 1506 | SelectCode(N); |
| 1507 | return; |
| 1508 | } |
| 1509 | |
| 1510 | MachineSDNode::mmo_iterator MMOs = MF->allocateMemRefsArray(1); |
| 1511 | *MMOs = Mem->getMemOperand(); |
| 1512 | CmpSwap->setMemRefs(MMOs, MMOs + 1); |
| 1513 | |
| 1514 | unsigned SubReg = Is32 ? AMDGPU::sub0 : AMDGPU::sub0_sub1; |
| 1515 | SDValue Extract |
| 1516 | = CurDAG->getTargetExtractSubreg(SubReg, SL, VT, SDValue(CmpSwap, 0)); |
| 1517 | |
| 1518 | ReplaceUses(SDValue(N, 0), Extract); |
| 1519 | ReplaceUses(SDValue(N, 1), SDValue(CmpSwap, 1)); |
| 1520 | CurDAG->RemoveDeadNode(N); |
| 1521 | } |
| 1522 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1523 | bool AMDGPUDAGToDAGISel::SelectVOP3Mods(SDValue In, SDValue &Src, |
| 1524 | SDValue &SrcMods) const { |
| 1525 | |
| 1526 | unsigned Mods = 0; |
| 1527 | |
| 1528 | Src = In; |
| 1529 | |
| 1530 | if (Src.getOpcode() == ISD::FNEG) { |
| 1531 | Mods |= SISrcMods::NEG; |
| 1532 | Src = Src.getOperand(0); |
| 1533 | } |
| 1534 | |
| 1535 | if (Src.getOpcode() == ISD::FABS) { |
| 1536 | Mods |= SISrcMods::ABS; |
| 1537 | Src = Src.getOperand(0); |
| 1538 | } |
| 1539 | |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 1540 | SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1541 | |
| 1542 | return true; |
| 1543 | } |
| 1544 | |
Tom Stellard | db5a11f | 2015-07-13 15:47:57 +0000 | [diff] [blame] | 1545 | bool AMDGPUDAGToDAGISel::SelectVOP3NoMods(SDValue In, SDValue &Src, |
| 1546 | SDValue &SrcMods) const { |
| 1547 | bool Res = SelectVOP3Mods(In, Src, SrcMods); |
| 1548 | return Res && cast<ConstantSDNode>(SrcMods)->isNullValue(); |
| 1549 | } |
| 1550 | |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1551 | bool AMDGPUDAGToDAGISel::SelectVOP3Mods0(SDValue In, SDValue &Src, |
| 1552 | SDValue &SrcMods, SDValue &Clamp, |
| 1553 | SDValue &Omod) const { |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 1554 | SDLoc DL(In); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1555 | // FIXME: Handle Clamp and Omod |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 1556 | Clamp = CurDAG->getTargetConstant(0, DL, MVT::i32); |
| 1557 | Omod = CurDAG->getTargetConstant(0, DL, MVT::i32); |
Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 1558 | |
| 1559 | return SelectVOP3Mods(In, Src, SrcMods); |
| 1560 | } |
| 1561 | |
Tom Stellard | db5a11f | 2015-07-13 15:47:57 +0000 | [diff] [blame] | 1562 | bool AMDGPUDAGToDAGISel::SelectVOP3NoMods0(SDValue In, SDValue &Src, |
| 1563 | SDValue &SrcMods, SDValue &Clamp, |
| 1564 | SDValue &Omod) const { |
| 1565 | bool Res = SelectVOP3Mods0(In, Src, SrcMods, Clamp, Omod); |
| 1566 | |
| 1567 | return Res && cast<ConstantSDNode>(SrcMods)->isNullValue() && |
| 1568 | cast<ConstantSDNode>(Clamp)->isNullValue() && |
| 1569 | cast<ConstantSDNode>(Omod)->isNullValue(); |
| 1570 | } |
| 1571 | |
Matt Arsenault | 1cffa4c | 2014-11-13 19:49:04 +0000 | [diff] [blame] | 1572 | bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp(SDValue In, SDValue &Src, |
| 1573 | SDValue &SrcMods, |
| 1574 | SDValue &Omod) const { |
| 1575 | // FIXME: Handle Omod |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 1576 | Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32); |
Matt Arsenault | 1cffa4c | 2014-11-13 19:49:04 +0000 | [diff] [blame] | 1577 | |
| 1578 | return SelectVOP3Mods(In, Src, SrcMods); |
| 1579 | } |
| 1580 | |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1581 | bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src, |
| 1582 | SDValue &SrcMods, |
| 1583 | SDValue &Clamp, |
| 1584 | SDValue &Omod) const { |
Sergey Dmitrouk | 842a51b | 2015-04-28 14:05:47 +0000 | [diff] [blame] | 1585 | Clamp = Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32); |
Matt Arsenault | 4831ce5 | 2015-01-06 23:00:37 +0000 | [diff] [blame] | 1586 | return SelectVOP3Mods(In, Src, SrcMods); |
| 1587 | } |
| 1588 | |
Christian Konig | d910b7d | 2013-02-26 17:52:16 +0000 | [diff] [blame] | 1589 | void AMDGPUDAGToDAGISel::PostprocessISelDAG() { |
Bill Wendling | a3cd350 | 2013-06-19 21:36:55 +0000 | [diff] [blame] | 1590 | const AMDGPUTargetLowering& Lowering = |
Matt Arsenault | 209a7b9 | 2014-04-18 07:40:20 +0000 | [diff] [blame] | 1591 | *static_cast<const AMDGPUTargetLowering*>(getTargetLowering()); |
Vincent Lejeune | ab3baf8 | 2013-09-12 23:44:44 +0000 | [diff] [blame] | 1592 | bool IsModified = false; |
| 1593 | do { |
| 1594 | IsModified = false; |
| 1595 | // Go over all selected nodes and try to fold them a bit more |
Pete Cooper | 65c6940 | 2015-07-14 22:10:54 +0000 | [diff] [blame] | 1596 | for (SDNode &Node : CurDAG->allnodes()) { |
| 1597 | MachineSDNode *MachineNode = dyn_cast<MachineSDNode>(&Node); |
Vincent Lejeune | ab3baf8 | 2013-09-12 23:44:44 +0000 | [diff] [blame] | 1598 | if (!MachineNode) |
| 1599 | continue; |
Christian Konig | d910b7d | 2013-02-26 17:52:16 +0000 | [diff] [blame] | 1600 | |
Vincent Lejeune | ab3baf8 | 2013-09-12 23:44:44 +0000 | [diff] [blame] | 1601 | SDNode *ResNode = Lowering.PostISelFolding(MachineNode, *CurDAG); |
Pete Cooper | 65c6940 | 2015-07-14 22:10:54 +0000 | [diff] [blame] | 1602 | if (ResNode != &Node) { |
| 1603 | ReplaceUses(&Node, ResNode); |
Vincent Lejeune | ab3baf8 | 2013-09-12 23:44:44 +0000 | [diff] [blame] | 1604 | IsModified = true; |
| 1605 | } |
Tom Stellard | 2183b70 | 2013-06-03 17:39:46 +0000 | [diff] [blame] | 1606 | } |
Vincent Lejeune | ab3baf8 | 2013-09-12 23:44:44 +0000 | [diff] [blame] | 1607 | CurDAG->RemoveDeadNodes(); |
| 1608 | } while (IsModified); |
Christian Konig | d910b7d | 2013-02-26 17:52:16 +0000 | [diff] [blame] | 1609 | } |