blob: ab5298d0dcfd69615f9d9b6d206cb3341a248940 [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Top-level implementation for the NVPTX target.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000015#include "NVPTXAllocaHoisting.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "NVPTXLowerAggrCopies.h"
Eugene Zelenkoc9f1f6b2017-01-09 22:16:51 +000017#include "NVPTXTargetMachine.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000018#include "NVPTXTargetObjectFile.h"
Chandler Carruth93dcdc42015-01-31 11:17:59 +000019#include "NVPTXTargetTransformInfo.h"
Eugene Zelenkoc9f1f6b2017-01-09 22:16:51 +000020#include "llvm/ADT/STLExtras.h"
21#include "llvm/ADT/Triple.h"
22#include "llvm/Analysis/TargetTransformInfo.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000023#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000024#include "llvm/CodeGen/TargetPassConfig.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000025#include "llvm/IR/LegacyPassManager.h"
Eugene Zelenkoc9f1f6b2017-01-09 22:16:51 +000026#include "llvm/Pass.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000027#include "llvm/Support/CommandLine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/Support/TargetRegistry.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000029#include "llvm/Target/TargetMachine.h"
30#include "llvm/Target/TargetOptions.h"
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +000031#include "llvm/Transforms/IPO/PassManagerBuilder.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000032#include "llvm/Transforms/Scalar.h"
Chandler Carruth89c45a12016-03-11 08:50:55 +000033#include "llvm/Transforms/Scalar/GVN.h"
Justin Lebarcd564c62016-07-20 22:11:36 +000034#include "llvm/Transforms/Vectorize.h"
Eugene Zelenkoc9f1f6b2017-01-09 22:16:51 +000035#include <cassert>
36#include <string>
Justin Holewinskiae556d32012-05-04 20:18:50 +000037
Justin Holewinskiae556d32012-05-04 20:18:50 +000038using namespace llvm;
39
Justin Lebarcd564c62016-07-20 22:11:36 +000040// LSV is still relatively new; this switch lets us turn it off in case we
41// encounter (or suspect) a bug.
42static cl::opt<bool>
43 DisableLoadStoreVectorizer("disable-nvptx-load-store-vectorizer",
44 cl::desc("Disable load/store vectorizer"),
45 cl::init(false), cl::Hidden);
46
Justin Holewinskib94bd052013-03-30 14:29:25 +000047namespace llvm {
Eugene Zelenkoc9f1f6b2017-01-09 22:16:51 +000048
Artem Belevich49e9a812016-05-26 17:02:56 +000049void initializeNVVMIntrRangePass(PassRegistry&);
Justin Holewinskib94bd052013-03-30 14:29:25 +000050void initializeNVVMReflectPass(PassRegistry&);
Justin Holewinski01f89f02013-05-20 12:13:32 +000051void initializeGenericToNVVMPass(PassRegistry&);
Benjamin Kramer414c0962015-03-10 19:20:52 +000052void initializeNVPTXAllocaHoistingPass(PassRegistry &);
Eli Bendersky264cd462014-03-31 15:56:26 +000053void initializeNVPTXAssignValidGlobalNamesPass(PassRegistry&);
Eli Benderskyf14af162015-07-16 16:27:19 +000054void initializeNVPTXLowerAggrCopiesPass(PassRegistry &);
Artem Belevich7e9c9a62016-07-20 21:44:07 +000055void initializeNVPTXLowerArgsPass(PassRegistry &);
Jingyue Wucd3afea2015-06-17 22:31:02 +000056void initializeNVPTXLowerAllocaPass(PassRegistry &);
Eugene Zelenkoc9f1f6b2017-01-09 22:16:51 +000057
58} // end namespace llvm
Justin Holewinskib94bd052013-03-30 14:29:25 +000059
Justin Holewinskiae556d32012-05-04 20:18:50 +000060extern "C" void LLVMInitializeNVPTXTarget() {
61 // Register the target.
Mehdi Aminif42454b2016-10-09 23:00:34 +000062 RegisterTargetMachine<NVPTXTargetMachine32> X(getTheNVPTXTarget32());
63 RegisterTargetMachine<NVPTXTargetMachine64> Y(getTheNVPTXTarget64());
Justin Holewinskiae556d32012-05-04 20:18:50 +000064
Justin Holewinskib94bd052013-03-30 14:29:25 +000065 // FIXME: This pass is really intended to be invoked during IR optimization,
66 // but it's very NVPTX-specific.
Eli Benderskyf14af162015-07-16 16:27:19 +000067 PassRegistry &PR = *PassRegistry::getPassRegistry();
68 initializeNVVMReflectPass(PR);
Artem Belevich49e9a812016-05-26 17:02:56 +000069 initializeNVVMIntrRangePass(PR);
Eli Benderskyf14af162015-07-16 16:27:19 +000070 initializeGenericToNVVMPass(PR);
71 initializeNVPTXAllocaHoistingPass(PR);
72 initializeNVPTXAssignValidGlobalNamesPass(PR);
Artem Belevich7e9c9a62016-07-20 21:44:07 +000073 initializeNVPTXLowerArgsPass(PR);
Eli Benderskyf14af162015-07-16 16:27:19 +000074 initializeNVPTXLowerAllocaPass(PR);
75 initializeNVPTXLowerAggrCopiesPass(PR);
Justin Holewinskiae556d32012-05-04 20:18:50 +000076}
77
Eric Christopher8b770652015-01-26 19:03:15 +000078static std::string computeDataLayout(bool is64Bit) {
79 std::string Ret = "e";
80
81 if (!is64Bit)
82 Ret += "-p:32:32";
83
84 Ret += "-i64:64-v16:16-v32:32-n16:32:64";
85
86 return Ret;
87}
88
Daniel Sanders3e5de882015-06-11 19:41:26 +000089NVPTXTargetMachine::NVPTXTargetMachine(const Target &T, const Triple &TT,
Eric Christophera1869462014-06-27 01:27:06 +000090 StringRef CPU, StringRef FS,
91 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +000092 Optional<Reloc::Model> RM,
93 CodeModel::Model CM,
Eric Christophera1869462014-06-27 01:27:06 +000094 CodeGenOpt::Level OL, bool is64bit)
Rafael Espindola8c34dd82016-05-18 22:04:49 +000095 // The pic relocation model is used regardless of what the client has
96 // specified, as it is the only relocation model currently supported.
97 : LLVMTargetMachine(T, computeDataLayout(is64bit), TT, CPU, FS, Options,
98 Reloc::PIC_, CM, OL),
99 is64bit(is64bit),
Eugene Zelenkoc9f1f6b2017-01-09 22:16:51 +0000100 TLOF(llvm::make_unique<NVPTXTargetObjectFile>()),
Daniel Sanders3e5de882015-06-11 19:41:26 +0000101 Subtarget(TT, CPU, FS, *this) {
102 if (TT.getOS() == Triple::NVCL)
Eric Christopher6aad8b12015-02-19 00:08:14 +0000103 drvInterface = NVPTX::NVCL;
104 else
105 drvInterface = NVPTX::CUDA;
Rafael Espindola227144c2013-05-13 01:16:13 +0000106 initAsmInfo();
107}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000108
Eugene Zelenkoc9f1f6b2017-01-09 22:16:51 +0000109NVPTXTargetMachine::~NVPTXTargetMachine() = default;
Reid Kleckner357600e2014-11-20 23:37:18 +0000110
Justin Holewinskiae556d32012-05-04 20:18:50 +0000111void NVPTXTargetMachine32::anchor() {}
112
Daniel Sanders3e5de882015-06-11 19:41:26 +0000113NVPTXTargetMachine32::NVPTXTargetMachine32(const Target &T, const Triple &TT,
114 StringRef CPU, StringRef FS,
115 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000116 Optional<Reloc::Model> RM,
117 CodeModel::Model CM,
Daniel Sanders3e5de882015-06-11 19:41:26 +0000118 CodeGenOpt::Level OL)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000119 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000120
121void NVPTXTargetMachine64::anchor() {}
122
Daniel Sanders3e5de882015-06-11 19:41:26 +0000123NVPTXTargetMachine64::NVPTXTargetMachine64(const Target &T, const Triple &TT,
124 StringRef CPU, StringRef FS,
125 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000126 Optional<Reloc::Model> RM,
127 CodeModel::Model CM,
Daniel Sanders3e5de882015-06-11 19:41:26 +0000128 CodeGenOpt::Level OL)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000129 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000130
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000131namespace {
Eugene Zelenkoc9f1f6b2017-01-09 22:16:51 +0000132
Justin Holewinskiae556d32012-05-04 20:18:50 +0000133class NVPTXPassConfig : public TargetPassConfig {
134public:
135 NVPTXPassConfig(NVPTXTargetMachine *TM, PassManagerBase &PM)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000136 : TargetPassConfig(TM, PM) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000137
138 NVPTXTargetMachine &getNVPTXTargetMachine() const {
139 return getTM<NVPTXTargetMachine>();
140 }
141
Craig Topper2865c982014-04-29 07:57:44 +0000142 void addIRPasses() override;
143 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000144 void addPostRegAlloc() override;
Justin Holewinski6dca8392014-06-27 18:35:14 +0000145 void addMachineSSAOptimization() override;
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000146
Craig Topper2865c982014-04-29 07:57:44 +0000147 FunctionPass *createTargetRegisterAllocator(bool) override;
148 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
149 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000150
151private:
Jingyue Wuf6504412016-02-04 04:15:36 +0000152 // If the opt level is aggressive, add GVN; otherwise, add EarlyCSE. This
153 // function is only called in opt mode.
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000154 void addEarlyCSEOrGVNPass();
Jingyue Wuf6504412016-02-04 04:15:36 +0000155
156 // Add passes that propagate special memory spaces.
Jingyue Wu13755602016-03-20 20:59:20 +0000157 void addAddressSpaceInferencePasses();
Jingyue Wuf6504412016-02-04 04:15:36 +0000158
159 // Add passes that perform straight-line scalar optimizations.
160 void addStraightLineScalarOptimizationPasses();
Justin Holewinskiae556d32012-05-04 20:18:50 +0000161};
Eugene Zelenkoc9f1f6b2017-01-09 22:16:51 +0000162
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000163} // end anonymous namespace
Justin Holewinskiae556d32012-05-04 20:18:50 +0000164
165TargetPassConfig *NVPTXTargetMachine::createPassConfig(PassManagerBase &PM) {
Jingyue Wuf6504412016-02-04 04:15:36 +0000166 return new NVPTXPassConfig(this, PM);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000167}
168
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000169void NVPTXTargetMachine::adjustPassManager(PassManagerBuilder &Builder) {
170 Builder.addExtension(
171 PassManagerBuilder::EP_EarlyAsPossible,
172 [&](const PassManagerBuilder &, legacy::PassManagerBase &PM) {
173 PM.add(createNVVMReflectPass());
174 PM.add(createNVVMIntrRangePass(Subtarget.getSmVersion()));
175 });
Justin Lebar7cdbce52016-04-27 19:13:37 +0000176}
177
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000178TargetIRAnalysis NVPTXTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000179 return TargetIRAnalysis([this](const Function &F) {
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000180 return TargetTransformInfo(NVPTXTTIImpl(this, F));
181 });
Jingyue Wu0c981bd2014-11-10 18:38:25 +0000182}
183
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000184void NVPTXPassConfig::addEarlyCSEOrGVNPass() {
185 if (getOptLevel() == CodeGenOpt::Aggressive)
186 addPass(createGVNPass());
187 else
188 addPass(createEarlyCSEPass());
189}
190
Jingyue Wu13755602016-03-20 20:59:20 +0000191void NVPTXPassConfig::addAddressSpaceInferencePasses() {
Artem Belevich7e9c9a62016-07-20 21:44:07 +0000192 // NVPTXLowerArgs emits alloca for byval parameters which can often
Jingyue Wucd3afea2015-06-17 22:31:02 +0000193 // be eliminated by SROA.
Jingyue Wu2e4d1dd2015-06-09 00:05:56 +0000194 addPass(createSROAPass());
Jingyue Wucd3afea2015-06-17 22:31:02 +0000195 addPass(createNVPTXLowerAllocaPass());
Matt Arsenault850657a2017-01-31 01:10:58 +0000196 addPass(createInferAddressSpacesPass());
Jingyue Wuf6504412016-02-04 04:15:36 +0000197}
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000198
Jingyue Wuf6504412016-02-04 04:15:36 +0000199void NVPTXPassConfig::addStraightLineScalarOptimizationPasses() {
Eli Benderskya108a652014-05-01 18:38:36 +0000200 addPass(createSeparateConstOffsetFromGEPPass());
Jingyue Wue7981ce2015-07-16 20:13:48 +0000201 addPass(createSpeculativeExecutionPass());
Jingyue Wu3286ec12015-04-23 20:00:04 +0000202 // ReassociateGEPs exposes more opportunites for SLSR. See
203 // the example in reassociate-geps-and-slsr.ll.
204 addPass(createStraightLineStrengthReducePass());
205 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
206 // EarlyCSE can reuse. GVN generates significantly better code than EarlyCSE
207 // for some of our benchmarks.
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000208 addEarlyCSEOrGVNPass();
Jingyue Wu72fca6c2015-04-24 04:22:39 +0000209 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
210 addPass(createNaryReassociatePass());
Jingyue Wuc2a01462015-05-28 04:56:52 +0000211 // NaryReassociate on GEPs creates redundant common expressions, so run
212 // EarlyCSE after it.
213 addPass(createEarlyCSEPass());
Jingyue Wuf6504412016-02-04 04:15:36 +0000214}
215
216void NVPTXPassConfig::addIRPasses() {
217 // The following passes are known to not play well with virtual regs hanging
218 // around after register allocation (which in our case, is *all* registers).
219 // We explicitly disable them here. We do, however, need some functionality
220 // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the
221 // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp).
222 disablePass(&PrologEpilogCodeInserterID);
223 disablePass(&MachineCopyPropagationID);
224 disablePass(&TailDuplicateID);
Derek Schuffad154c82016-03-28 17:05:30 +0000225 disablePass(&StackMapLivenessID);
226 disablePass(&LiveDebugValuesID);
227 disablePass(&PostRASchedulerID);
228 disablePass(&FuncletLayoutID);
Sanjoy Dasfe71ec72016-04-19 06:24:58 +0000229 disablePass(&PatchableFunctionID);
Jingyue Wuf6504412016-02-04 04:15:36 +0000230
Justin Lebar7cdbce52016-04-27 19:13:37 +0000231 // NVVMReflectPass is added in addEarlyAsPossiblePasses, so hopefully running
232 // it here does nothing. But since we need it for correctness when lowering
233 // to NVPTX, run it here too, in case whoever built our pass pipeline didn't
234 // call addEarlyAsPossiblePasses.
Jingyue Wuf6504412016-02-04 04:15:36 +0000235 addPass(createNVVMReflectPass());
Justin Lebar7cdbce52016-04-27 19:13:37 +0000236
Jingyue Wuf6504412016-02-04 04:15:36 +0000237 if (getOptLevel() != CodeGenOpt::None)
238 addPass(createNVPTXImageOptimizerPass());
239 addPass(createNVPTXAssignValidGlobalNamesPass());
240 addPass(createGenericToNVVMPass());
241
Artem Belevich7e9c9a62016-07-20 21:44:07 +0000242 // NVPTXLowerArgs is required for correctness and should be run right
Jingyue Wuc1b9d472016-04-26 22:59:25 +0000243 // before the address space inference passes.
Artem Belevich7e9c9a62016-07-20 21:44:07 +0000244 addPass(createNVPTXLowerArgsPass(&getNVPTXTargetMachine()));
Jingyue Wuf6504412016-02-04 04:15:36 +0000245 if (getOptLevel() != CodeGenOpt::None) {
Jingyue Wu13755602016-03-20 20:59:20 +0000246 addAddressSpaceInferencePasses();
Justin Lebarcd564c62016-07-20 22:11:36 +0000247 if (!DisableLoadStoreVectorizer)
248 addPass(createLoadStoreVectorizerPass());
Jingyue Wuf6504412016-02-04 04:15:36 +0000249 addStraightLineScalarOptimizationPasses();
250 }
Jingyue Wu6a3fdec2015-07-23 04:59:07 +0000251
252 // === LSR and other generic IR passes ===
253 TargetPassConfig::addIRPasses();
254 // EarlyCSE is not always strong enough to clean up what LSR produces. For
255 // example, GVN can combine
256 //
257 // %0 = add %a, %b
258 // %1 = add %b, %a
259 //
260 // and
261 //
262 // %0 = shl nsw %a, 2
263 // %1 = shl %a, 2
264 //
265 // but EarlyCSE can do neither of them.
Jingyue Wuf6504412016-02-04 04:15:36 +0000266 if (getOptLevel() != CodeGenOpt::None)
267 addEarlyCSEOrGVNPass();
Justin Holewinski01f89f02013-05-20 12:13:32 +0000268}
269
Justin Holewinskiae556d32012-05-04 20:18:50 +0000270bool NVPTXPassConfig::addInstSelector() {
Eric Christopher5c3dffc2015-03-21 03:13:03 +0000271 const NVPTXSubtarget &ST = *getTM<NVPTXTargetMachine>().getSubtargetImpl();
Justin Holewinski30d56a72014-04-09 15:39:15 +0000272
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000273 addPass(createLowerAggrCopies());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000274 addPass(createAllocaHoisting());
275 addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel()));
Justin Holewinski30d56a72014-04-09 15:39:15 +0000276
277 if (!ST.hasImageHandles())
278 addPass(createNVPTXReplaceImageHandlesPass());
279
Justin Holewinskiae556d32012-05-04 20:18:50 +0000280 return false;
281}
282
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000283void NVPTXPassConfig::addPostRegAlloc() {
284 addPass(createNVPTXPrologEpilogPass(), false);
Jingyue Wuc1b9d472016-04-26 22:59:25 +0000285 if (getOptLevel() != CodeGenOpt::None) {
286 // NVPTXPrologEpilogPass calculates frame object offset and replace frame
287 // index with VRFrame register. NVPTXPeephole need to be run after that and
288 // will replace VRFrame with VRFrameLocal when possible.
289 addPass(createNVPTXPeephole());
290 }
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000291}
292
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000293FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000294 return nullptr; // No reg alloc
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000295}
296
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000297void NVPTXPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000298 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000299 addPass(&PHIEliminationID);
300 addPass(&TwoAddressInstructionPassID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000301}
302
303void NVPTXPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000304 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000305
306 addPass(&ProcessImplicitDefsID);
307 addPass(&LiveVariablesID);
308 addPass(&MachineLoopInfoID);
309 addPass(&PHIEliminationID);
310
311 addPass(&TwoAddressInstructionPassID);
312 addPass(&RegisterCoalescerID);
313
314 // PreRA instruction scheduling.
315 if (addPass(&MachineSchedulerID))
316 printAndVerify("After Machine Scheduling");
317
318
319 addPass(&StackSlotColoringID);
320
321 // FIXME: Needs physical registers
322 //addPass(&PostRAMachineLICMID);
323
324 printAndVerify("After StackSlotColoring");
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000325}
Justin Holewinski6dca8392014-06-27 18:35:14 +0000326
327void NVPTXPassConfig::addMachineSSAOptimization() {
328 // Pre-ra tail duplication.
329 if (addPass(&EarlyTailDuplicateID))
330 printAndVerify("After Pre-RegAlloc TailDuplicate");
331
332 // Optimize PHIs before DCE: removing dead PHI cycles may make more
333 // instructions dead.
334 addPass(&OptimizePHIsID);
335
336 // This pass merges large allocas. StackSlotColoring is a different pass
337 // which merges spill slots.
338 addPass(&StackColoringID);
339
340 // If the target requests it, assign local variables to stack slots relative
341 // to one another and simplify frame index references where possible.
342 addPass(&LocalStackSlotAllocationID);
343
344 // With optimization, dead code should already be eliminated. However
345 // there is one known exception: lowered code for arguments that are only
346 // used by tail calls, where the tail calls reuse the incoming stack
347 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
348 addPass(&DeadMachineInstructionElimID);
349 printAndVerify("After codegen DCE pass");
350
351 // Allow targets to insert passes that improve instruction level parallelism,
352 // like if-conversion. Such passes will typically need dominator trees and
353 // loop info, just like LICM and CSE below.
354 if (addILPOpts())
355 printAndVerify("After ILP optimizations");
356
357 addPass(&MachineLICMID);
358 addPass(&MachineCSEID);
359
360 addPass(&MachineSinkingID);
361 printAndVerify("After Machine LICM, CSE and Sinking passes");
362
363 addPass(&PeepholeOptimizerID);
364 printAndVerify("After codegen peephole optimization pass");
365}