blob: df05aa51ffa0d91fa5addf9dc731d57069741107 [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
16#define LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
17
Chris Lattnerbfca1ab2005-10-14 23:51:18 +000018#include "PPC.h"
Hal Finkeled6a2852013-04-05 23:29:01 +000019#include "PPCInstrInfo.h"
Hal Finkel756810f2013-03-21 21:37:52 +000020#include "PPCRegisterInfo.h"
Bill Schmidt230b4512013-06-12 16:39:22 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000022#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000023#include "llvm/Target/TargetLowering.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024
25namespace llvm {
Chris Lattnerb2854fa2005-08-26 20:25:03 +000026 namespace PPCISD {
27 enum NodeType {
Nate Begemandebcb552007-01-26 22:40:50 +000028 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000029 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerb2854fa2005-08-26 20:25:03 +000030
31 /// FSEL - Traditional three-operand fsel node.
32 ///
33 FSEL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000034
Nate Begeman60952142005-09-06 22:03:27 +000035 /// FCFID - The FCFID instruction, taking an f64 operand and producing
36 /// and f64 value containing the FP representation of the integer that
37 /// was temporarily in the f64 operand.
38 FCFID,
Owen Andersonb2c80da2011-02-25 21:41:48 +000039
Hal Finkelf6d45f22013-04-01 17:52:07 +000040 /// Newer FCFID[US] integer-to-floating-point conversion instructions for
41 /// unsigned integers and single-precision outputs.
42 FCFIDU, FCFIDS, FCFIDUS,
43
David Majnemer08249a32013-09-26 05:22:11 +000044 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
45 /// operand, producing an f64 value containing the integer representation
46 /// of that FP value.
47 FCTIDZ, FCTIWZ,
Owen Andersonb2c80da2011-02-25 21:41:48 +000048
Hal Finkelf6d45f22013-04-01 17:52:07 +000049 /// Newer FCTI[D,W]UZ floating-point-to-integer conversion instructions for
50 /// unsigned integers.
51 FCTIDUZ, FCTIWUZ,
52
Hal Finkel2e103312013-04-03 04:01:11 +000053 /// Reciprocal estimate instructions (unary FP ops).
54 FRE, FRSQRTE,
55
Nate Begeman69caef22005-12-13 22:55:22 +000056 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
57 // three v4f32 operands and producing a v4f32 result.
58 VMADDFP, VNMSUBFP,
Owen Andersonb2c80da2011-02-25 21:41:48 +000059
Chris Lattnera8713b12006-03-20 01:53:53 +000060 /// VPERM - The PPC VPERM Instruction.
61 ///
62 VPERM,
Owen Andersonb2c80da2011-02-25 21:41:48 +000063
Chris Lattner595088a2005-11-17 07:30:41 +000064 /// Hi/Lo - These represent the high and low 16-bit parts of a global
65 /// address respectively. These nodes have two operands, the first of
66 /// which must be a TargetGlobalAddress, and the second of which must be a
67 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
68 /// though these are usually folded into other nodes.
69 Hi, Lo,
Owen Andersonb2c80da2011-02-25 21:41:48 +000070
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000071 TOC_ENTRY,
72
Ulrich Weigandad0cb912014-06-18 17:52:49 +000073 /// The following two target-specific nodes are used for calls through
Tilmann Scheller79fef932009-12-18 13:00:15 +000074 /// function pointers in the 64-bit SVR4 ABI.
75
Tilmann Scheller79fef932009-12-18 13:00:15 +000076 /// Like a regular LOAD but additionally taking/producing a flag.
77 LOAD,
78
Ulrich Weigandad0cb912014-06-18 17:52:49 +000079 /// Like LOAD (taking/producing a flag), but using r2 as hard-coded
80 /// destination.
Tilmann Scheller79fef932009-12-18 13:00:15 +000081 LOAD_TOC,
82
Jim Laskey48850c12006-11-16 22:43:37 +000083 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
84 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
85 /// compute an allocation on the stack.
86 DYNALLOC,
Owen Andersonb2c80da2011-02-25 21:41:48 +000087
Chris Lattner595088a2005-11-17 07:30:41 +000088 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
89 /// at function entry, used for PIC code.
90 GlobalBaseReg,
Owen Andersonb2c80da2011-02-25 21:41:48 +000091
Chris Lattnerfea33f72005-12-06 02:10:38 +000092 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
93 /// shift amounts. These nodes are generated by the multi-precision shift
94 /// code.
95 SRL, SRA, SHL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000096
Chris Lattnereb755fc2006-05-17 19:00:46 +000097 /// CALL - A direct function call.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +000098 /// CALL_NOP is a call with the special NOP which follows 64-bit
Hal Finkel51861b42012-03-31 14:45:15 +000099 /// SVR4 calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000100 CALL, CALL_NOP,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000101
Chris Lattnereb755fc2006-05-17 19:00:46 +0000102 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
103 /// MTCTR instruction.
104 MTCTR,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000105
Chris Lattnereb755fc2006-05-17 19:00:46 +0000106 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
107 /// BCTRL instruction.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000108 BCTRL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000109
Nate Begemanb11b8e42005-12-20 00:26:01 +0000110 /// Return with a flag operand, matched by 'blr'
111 RET_FLAG,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000112
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000113 /// R32 = MFOCRF(CRREG, INFLAG) - Represents the MFOCRF instruction.
114 /// This copies the bits corresponding to the specified CRREG into the
115 /// resultant GPR. Bits corresponding to other CR regs are undefined.
116 MFOCRF,
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000117
Hal Finkel940ab932014-02-28 00:27:01 +0000118 // FIXME: Remove these once the ANDI glue bug is fixed:
119 /// i1 = ANDIo_1_[EQ|GT]_BIT(i32 or i64 x) - Represents the result of the
120 /// eq or gt bit of CR0 after executing andi. x, 1. This is used to
121 /// implement truncation of i32 or i64 to i1.
122 ANDIo_1_EQ_BIT, ANDIo_1_GT_BIT,
123
Hal Finkel756810f2013-03-21 21:37:52 +0000124 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
125 EH_SJLJ_SETJMP,
126
127 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
128 EH_SJLJ_LONGJMP,
129
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000130 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
131 /// instructions. For lack of better number, we use the opcode number
132 /// encoding for the OPC field to identify the compare. For example, 838
133 /// is VCMPGTSH.
134 VCMP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000135
Chris Lattner6961fc72006-03-26 10:06:40 +0000136 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Andersonb2c80da2011-02-25 21:41:48 +0000137 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6961fc72006-03-26 10:06:40 +0000138 /// opcode number encoding for the OPC field to identify the compare. For
139 /// example, 838 is VCMPGTSH.
Chris Lattner9754d142006-04-18 17:59:36 +0000140 VCMPo,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000141
Chris Lattner9754d142006-04-18 17:59:36 +0000142 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
143 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
144 /// condition register to branch on, OPC is the branch opcode to use (e.g.
145 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
146 /// an optional input flag argument.
Chris Lattnera7976d32006-07-10 20:56:58 +0000147 COND_BRANCH,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000148
Hal Finkel25c19922013-05-15 21:37:41 +0000149 /// CHAIN = BDNZ CHAIN, DESTBB - These are used to create counter-based
150 /// loops.
151 BDNZ, BDZ,
152
Ulrich Weigand874fc622013-03-26 10:56:22 +0000153 /// F8RC = FADDRTZ F8RC, F8RC - This is an FADD done with rounding
154 /// towards zero. Used only as part of the long double-to-int
155 /// conversion sequence.
Dale Johannesen666323e2007-10-10 01:01:31 +0000156 FADDRTZ,
157
Ulrich Weigand874fc622013-03-26 10:56:22 +0000158 /// F8RC = MFFS - This moves the FPSCR (not modeled) into the register.
159 MFFS,
Evan Cheng51096af2008-04-19 01:30:48 +0000160
Evan Cheng5102bd92008-04-19 02:30:38 +0000161 /// LARX = This corresponds to PPC l{w|d}arx instrcution: load and
Evan Cheng51096af2008-04-19 01:30:48 +0000162 /// reserve indexed. This is used to implement atomic operations.
Evan Cheng5102bd92008-04-19 02:30:38 +0000163 LARX,
Evan Cheng51096af2008-04-19 01:30:48 +0000164
Evan Cheng5102bd92008-04-19 02:30:38 +0000165 /// STCX = This corresponds to PPC stcx. instrcution: store conditional
166 /// indexed. This is used to implement atomic operations.
167 STCX,
Evan Cheng51096af2008-04-19 01:30:48 +0000168
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000169 /// TC_RETURN - A tail call return.
170 /// operand #0 chain
171 /// operand #1 callee (register or absolute)
172 /// operand #2 stack adjustment
173 /// operand #3 optional in flag
Dan Gohman48b185d2009-09-25 20:36:54 +0000174 TC_RETURN,
175
Hal Finkel5ab37802012-08-28 02:10:27 +0000176 /// ch, gl = CR6[UN]SET ch, inglue - Toggle CR bit 6 for SVR4 vararg calls
177 CR6SET,
178 CR6UNSET,
179
Roman Divacky8854e762013-12-22 09:48:38 +0000180 /// GPRC = address of _GLOBAL_OFFSET_TABLE_. Used by initial-exec TLS
181 /// on PPC32.
Roman Divacky32143e22013-12-20 18:08:54 +0000182 PPC32_GOT,
183
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000184 /// G8RC = ADDIS_GOT_TPREL_HA %X2, Symbol - Used by the initial-exec
185 /// TLS model, produces an ADDIS8 instruction that adds the GOT
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000186 /// base to sym\@got\@tprel\@ha.
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000187 ADDIS_GOT_TPREL_HA,
188
189 /// G8RC = LD_GOT_TPREL_L Symbol, G8RReg - Used by the initial-exec
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000190 /// TLS model, produces a LD instruction with base register G8RReg
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000191 /// and offset sym\@got\@tprel\@l. This completes the addition that
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000192 /// finds the offset of "sym" relative to the thread pointer.
193 LD_GOT_TPREL_L,
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000194
195 /// G8RC = ADD_TLS G8RReg, Symbol - Used by the initial-exec TLS
196 /// model, produces an ADD instruction that adds the contents of
197 /// G8RReg to the thread pointer. Symbol contains a relocation
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000198 /// sym\@tls which is to be replaced by the thread pointer and
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000199 /// identifies to the linker that the instruction is part of a
200 /// TLS sequence.
201 ADD_TLS,
202
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000203 /// G8RC = ADDIS_TLSGD_HA %X2, Symbol - For the general-dynamic TLS
204 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000205 /// register to sym\@got\@tlsgd\@ha.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000206 ADDIS_TLSGD_HA,
207
208 /// G8RC = ADDI_TLSGD_L G8RReg, Symbol - For the general-dynamic TLS
209 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000210 /// sym\@got\@tlsgd\@l.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000211 ADDI_TLSGD_L,
212
213 /// G8RC = GET_TLS_ADDR %X3, Symbol - For the general-dynamic TLS
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000214 /// model, produces a call to __tls_get_addr(sym\@tlsgd).
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000215 GET_TLS_ADDR,
216
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000217 /// G8RC = ADDIS_TLSLD_HA %X2, Symbol - For the local-dynamic TLS
218 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000219 /// register to sym\@got\@tlsld\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000220 ADDIS_TLSLD_HA,
221
222 /// G8RC = ADDI_TLSLD_L G8RReg, Symbol - For the local-dynamic TLS
223 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000224 /// sym\@got\@tlsld\@l.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000225 ADDI_TLSLD_L,
226
227 /// G8RC = GET_TLSLD_ADDR %X3, Symbol - For the local-dynamic TLS
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000228 /// model, produces a call to __tls_get_addr(sym\@tlsld).
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000229 GET_TLSLD_ADDR,
230
231 /// G8RC = ADDIS_DTPREL_HA %X3, Symbol, Chain - For the
232 /// local-dynamic TLS model, produces an ADDIS8 instruction
Matt Arsenault758659232013-05-18 00:21:46 +0000233 /// that adds X3 to sym\@dtprel\@ha. The Chain operand is needed
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000234 /// to tie this in place following a copy to %X3 from the result
235 /// of a GET_TLSLD_ADDR.
236 ADDIS_DTPREL_HA,
237
238 /// G8RC = ADDI_DTPREL_L G8RReg, Symbol - For the local-dynamic TLS
239 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000240 /// sym\@got\@dtprel\@l.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000241 ADDI_DTPREL_L,
242
Bill Schmidt51e79512013-02-20 15:50:31 +0000243 /// VRRC = VADD_SPLAT Elt, EltSize - Temporary node to be expanded
Bill Schmidtc6cbecc2013-02-20 20:41:42 +0000244 /// during instruction selection to optimize a BUILD_VECTOR into
245 /// operations on splats. This is necessary to avoid losing these
246 /// optimizations due to constant folding.
Bill Schmidt51e79512013-02-20 15:50:31 +0000247 VADD_SPLAT,
248
Bill Schmidta87a7e22013-05-14 19:35:45 +0000249 /// CHAIN = SC CHAIN, Imm128 - System call. The 7-bit unsigned
250 /// operand identifies the operating system entry point.
251 SC,
252
Owen Andersonb2c80da2011-02-25 21:41:48 +0000253 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000254 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
255 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
256 /// i32.
Hal Finkele53429a2013-03-31 01:58:02 +0000257 STBRX = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000258
259 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000260 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
261 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
262 /// or i32.
Bill Schmidt34627e32012-11-27 17:35:46 +0000263 LBRX,
264
Hal Finkel60c75102013-04-01 15:37:53 +0000265 /// STFIWX - The STFIWX instruction. The first operand is an input token
266 /// chain, then an f64 value to store, then an address to store it to.
267 STFIWX,
268
Hal Finkelbeb296b2013-03-31 10:12:51 +0000269 /// GPRC, CHAIN = LFIWAX CHAIN, Ptr - This is a floating-point
270 /// load which sign-extends from a 32-bit integer value into the
271 /// destination 64-bit register.
272 LFIWAX,
273
Hal Finkelf6d45f22013-04-01 17:52:07 +0000274 /// GPRC, CHAIN = LFIWZX CHAIN, Ptr - This is a floating-point
275 /// load which zero-extends from a 32-bit integer value into the
276 /// destination 64-bit register.
277 LFIWZX,
278
Bill Schmidt27917782013-02-21 17:12:27 +0000279 /// G8RC = ADDIS_TOC_HA %X2, Symbol - For medium and large code model,
280 /// produces an ADDIS8 instruction that adds the TOC base register to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000281 /// sym\@toc\@ha.
Bill Schmidt34627e32012-11-27 17:35:46 +0000282 ADDIS_TOC_HA,
283
Bill Schmidt27917782013-02-21 17:12:27 +0000284 /// G8RC = LD_TOC_L Symbol, G8RReg - For medium and large code model,
285 /// produces a LD instruction with base register G8RReg and offset
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000286 /// sym\@toc\@l. Preceded by an ADDIS_TOC_HA to form a full 32-bit offset.
Bill Schmidt34627e32012-11-27 17:35:46 +0000287 LD_TOC_L,
288
289 /// G8RC = ADDI_TOC_L G8RReg, Symbol - For medium code model, produces
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000290 /// an ADDI8 instruction that adds G8RReg to sym\@toc\@l.
Bill Schmidt34627e32012-11-27 17:35:46 +0000291 /// Preceded by an ADDIS_TOC_HA to form a full 32-bit offset.
292 ADDI_TOC_L
Chris Lattnerf424a662006-01-27 23:34:02 +0000293 };
Chris Lattner382f3562006-03-20 06:15:45 +0000294 }
295
296 /// Define some predicates that are used for node matching.
297 namespace PPC {
Chris Lattnere8b83b42006-04-06 17:23:16 +0000298 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
299 /// VPKUHUM instruction.
Bill Schmidtf910a062014-06-10 14:35:01 +0000300 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary,
301 SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000302
Chris Lattnere8b83b42006-04-06 17:23:16 +0000303 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
304 /// VPKUWUM instruction.
Bill Schmidtf910a062014-06-10 14:35:01 +0000305 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary,
306 SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000307
308 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
309 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000310 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtf910a062014-06-10 14:35:01 +0000311 bool isUnary, SelectionDAG &DAG);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000312
313 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
314 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000315 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtf910a062014-06-10 14:35:01 +0000316 bool isUnary, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000317
Chris Lattner1d338192006-04-06 18:26:28 +0000318 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
319 /// amount, otherwise return -1.
Bill Schmidtf910a062014-06-10 14:35:01 +0000320 int isVSLDOIShuffleMask(SDNode *N, bool isUnary, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000321
Chris Lattner382f3562006-03-20 06:15:45 +0000322 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
323 /// specifies a splat of a single element that is suitable for input to
324 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000325 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000326
Evan Cheng581d2792007-07-30 07:51:22 +0000327 /// isAllNegativeZeroVector - Returns true if all elements of build_vector
328 /// are -0.0.
329 bool isAllNegativeZeroVector(SDNode *N);
330
Chris Lattner382f3562006-03-20 06:15:45 +0000331 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
332 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +0000333 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize, SelectionDAG &DAG);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000334
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000335 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattnerd71a1f92006-04-08 06:46:53 +0000336 /// formed by using a vspltis[bhw] instruction of the specified element
337 /// size, return the constant being splatted. The ByteSize field indicates
338 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000339 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Chris Lattner382f3562006-03-20 06:15:45 +0000340 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000341
Eric Christopherf8c031f2014-06-12 22:50:10 +0000342 class PPCSubtarget;
Nate Begeman6cca84e2005-10-16 05:39:50 +0000343 class PPCTargetLowering : public TargetLowering {
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000344 const PPCSubtarget &Subtarget;
Dan Gohman31ae5862010-04-17 14:41:14 +0000345
Chris Lattnerf22556d2005-08-16 17:14:42 +0000346 public:
Dan Gohman5f6a9da52007-08-02 21:21:54 +0000347 explicit PPCTargetLowering(PPCTargetMachine &TM);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000348
Chris Lattner347ed8a2006-01-09 23:52:17 +0000349 /// getTargetNodeName() - This method returns the name of a target specific
350 /// DAG node.
Craig Topper0d3fa922014-04-29 07:57:37 +0000351 const char *getTargetNodeName(unsigned Opcode) const override;
Chris Lattnera801fced2006-11-08 02:15:41 +0000352
Craig Topper0d3fa922014-04-29 07:57:37 +0000353 MVT getScalarShiftAmountTy(EVT LHSTy) const override { return MVT::i32; }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000354
Scott Michela6729e82008-03-10 15:42:14 +0000355 /// getSetCCResultType - Return the ISD::SETCC ValueType
Craig Topper0d3fa922014-04-29 07:57:37 +0000356 EVT getSetCCResultType(LLVMContext &Context, EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000357
Chris Lattnera801fced2006-11-08 02:15:41 +0000358 /// getPreIndexedAddressParts - returns true by value, base pointer and
359 /// offset pointer and addressing mode by reference if the node's address
360 /// can be legally represented as pre-indexed load / store address.
Craig Topper0d3fa922014-04-29 07:57:37 +0000361 bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
362 SDValue &Offset,
363 ISD::MemIndexedMode &AM,
364 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000365
Chris Lattnera801fced2006-11-08 02:15:41 +0000366 /// SelectAddressRegReg - Given the specified addressed, check to see if it
367 /// can be represented as an indexed [r+r] operation. Returns false if it
368 /// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000369 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000370 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000371
Chris Lattnera801fced2006-11-08 02:15:41 +0000372 /// SelectAddressRegImm - Returns true if the address N can be represented
373 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000374 /// is not better represented as reg+reg. If Aligned is true, only accept
375 /// displacements suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000376 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000377 SelectionDAG &DAG, bool Aligned) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000378
Chris Lattnera801fced2006-11-08 02:15:41 +0000379 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
380 /// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000381 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000382 SelectionDAG &DAG) const;
Chris Lattnera801fced2006-11-08 02:15:41 +0000383
Craig Topper0d3fa922014-04-29 07:57:37 +0000384 Sched::Preference getSchedulingPreference(SDNode *N) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000385
Chris Lattnerf3d06c62005-08-26 00:52:45 +0000386 /// LowerOperation - Provide custom lowering hooks for some operations.
387 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000388 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Chris Lattner57ee7c62007-11-28 18:44:47 +0000389
Duncan Sands6ed40142008-12-01 11:39:25 +0000390 /// ReplaceNodeResults - Replace the results of node with an illegal result
391 /// type with new values built out of custom code.
392 ///
Craig Topper0d3fa922014-04-29 07:57:37 +0000393 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
394 SelectionDAG &DAG) const override;
Duncan Sands6ed40142008-12-01 11:39:25 +0000395
Craig Topper0d3fa922014-04-29 07:57:37 +0000396 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000397
Hal Finkel0d8db462014-05-11 19:29:11 +0000398 unsigned getRegisterByName(const char* RegName, EVT VT) const override;
399
Jay Foada0653a32014-05-14 21:14:37 +0000400 void computeKnownBitsForTargetNode(const SDValue Op,
401 APInt &KnownZero,
402 APInt &KnownOne,
403 const SelectionDAG &DAG,
404 unsigned Depth = 0) const override;
Nate Begeman78afac22005-10-18 23:23:37 +0000405
Craig Topper0d3fa922014-04-29 07:57:37 +0000406 MachineBasicBlock *
Dan Gohman25c16532010-05-01 00:01:06 +0000407 EmitInstrWithCustomInserter(MachineInstr *MI,
Craig Topper0d3fa922014-04-29 07:57:37 +0000408 MachineBasicBlock *MBB) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000409 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
Dale Johannesend4eb0522008-08-25 22:34:37 +0000410 MachineBasicBlock *MBB, bool is64Bit,
Dan Gohman747e55b2009-02-07 16:15:20 +0000411 unsigned BinOpcode) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000412 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr *MI,
413 MachineBasicBlock *MBB,
Dan Gohman747e55b2009-02-07 16:15:20 +0000414 bool is8bit, unsigned Opcode) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000415
Hal Finkel756810f2013-03-21 21:37:52 +0000416 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr *MI,
417 MachineBasicBlock *MBB) const;
418
419 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr *MI,
420 MachineBasicBlock *MBB) const;
421
Craig Topper0d3fa922014-04-29 07:57:37 +0000422 ConstraintType
423 getConstraintType(const std::string &Constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000424
425 /// Examine constraint string and operand type and determine a weight value.
426 /// The operand object must already have been set up with the operand type.
427 ConstraintWeight getSingleConstraintMatchWeight(
Craig Topper0d3fa922014-04-29 07:57:37 +0000428 AsmOperandInfo &info, const char *constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000429
Owen Andersonb2c80da2011-02-25 21:41:48 +0000430 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +0000431 getRegForInlineAsmConstraint(const std::string &Constraint,
Craig Topper0d3fa922014-04-29 07:57:37 +0000432 MVT VT) const override;
Evan Cheng2dd2c652006-03-13 23:20:37 +0000433
Dale Johannesencbde4c22008-02-28 22:31:51 +0000434 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
435 /// function arguments in the caller parameter area. This is the actual
436 /// alignment, not its logarithm.
Craig Topper0d3fa922014-04-29 07:57:37 +0000437 unsigned getByValTypeAlignment(Type *Ty) const override;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000438
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000439 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +0000440 /// vector. If it is invalid, don't add anything to Ops.
Craig Topper0d3fa922014-04-29 07:57:37 +0000441 void LowerAsmOperandForConstraint(SDValue Op,
442 std::string &Constraint,
443 std::vector<SDValue> &Ops,
444 SelectionDAG &DAG) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000445
Chris Lattner1eb94d92007-03-30 23:15:24 +0000446 /// isLegalAddressingMode - Return true if the addressing mode represented
447 /// by AM is legal for this target, for a load/store of the specified type.
Craig Topper0d3fa922014-04-29 07:57:37 +0000448 bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000449
Hal Finkel34974ed2014-04-12 21:52:38 +0000450 /// isLegalICmpImmediate - Return true if the specified immediate is legal
451 /// icmp immediate, that is the target has icmp instructions which can
452 /// compare a register against the immediate without having to materialize
453 /// the immediate into a register.
454 bool isLegalICmpImmediate(int64_t Imm) const override;
455
456 /// isLegalAddImmediate - Return true if the specified immediate is legal
457 /// add immediate, that is the target has add instructions which can
458 /// add a register and the immediate without having to materialize
459 /// the immediate into a register.
460 bool isLegalAddImmediate(int64_t Imm) const override;
461
462 /// isTruncateFree - Return true if it's free to truncate a value of
463 /// type Ty1 to type Ty2. e.g. On PPC it's free to truncate a i64 value in
464 /// register X1 to i32 by referencing its sub-register R1.
465 bool isTruncateFree(Type *Ty1, Type *Ty2) const override;
466 bool isTruncateFree(EVT VT1, EVT VT2) const override;
467
468 /// \brief Returns true if it is beneficial to convert a load of a constant
469 /// to just the constant itself.
470 bool shouldConvertConstantLoadToIntImm(const APInt &Imm,
471 Type *Ty) const override;
472
Craig Topper0d3fa922014-04-29 07:57:37 +0000473 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000474
Evan Chengd9929f02010-04-01 20:10:42 +0000475 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000476 /// and store operations as a result of memset, memcpy, and memmove
477 /// lowering. If DstAlign is zero that means it's safe to destination
478 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
479 /// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +0000480 /// probably because the source does not need to be loaded. If 'IsMemset' is
481 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
482 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
483 /// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000484 /// It returns EVT::Other if the type should be determined using generic
485 /// target-independent logic.
Craig Topper0d3fa922014-04-29 07:57:37 +0000486 EVT
NAKAMURA Takumidcc66452013-05-15 18:01:28 +0000487 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000488 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
Craig Topper0d3fa922014-04-29 07:57:37 +0000489 MachineFunction &MF) const override;
Dan Gohmanc14e5222008-10-21 03:41:46 +0000490
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000491 /// Is unaligned memory access allowed for the given type, and is it fast
492 /// relative to software emulation.
Craig Topper0d3fa922014-04-29 07:57:37 +0000493 bool allowsUnalignedMemoryAccesses(EVT VT,
494 unsigned AddrSpace,
495 bool *Fast = nullptr) const override;
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000496
Stephen Lin73de7bf2013-07-09 18:16:56 +0000497 /// isFMAFasterThanFMulAndFAdd - Return true if an FMA operation is faster
498 /// than a pair of fmul and fadd instructions. fmuladd intrinsics will be
499 /// expanded to FMAs when this method returns true, otherwise fmuladd is
500 /// expanded to fmul + fadd.
Craig Topper0d3fa922014-04-29 07:57:37 +0000501 bool isFMAFasterThanFMulAndFAdd(EVT VT) const override;
Hal Finkel0a479ae2012-06-22 00:49:52 +0000502
Hal Finkelb4240ca2014-03-31 17:48:16 +0000503 // Should we expand the build vector with shuffles?
Craig Topper0d3fa922014-04-29 07:57:37 +0000504 bool
Hal Finkelb4240ca2014-03-31 17:48:16 +0000505 shouldExpandBuildVectorWithShuffles(EVT VT,
Craig Topper0d3fa922014-04-29 07:57:37 +0000506 unsigned DefinedValues) const override;
Hal Finkelb4240ca2014-03-31 17:48:16 +0000507
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000508 /// createFastISel - This method returns a target-specific FastISel object,
509 /// or null if the target does not support "fast" instruction selection.
Craig Topper0d3fa922014-04-29 07:57:37 +0000510 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
511 const TargetLibraryInfo *LibInfo) const override;
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000512
Evan Cheng51096af2008-04-19 01:30:48 +0000513 private:
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000514 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
515 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000516
Evan Cheng67a69dd2010-01-27 00:07:07 +0000517 bool
518 IsEligibleForTailCallOptimization(SDValue Callee,
519 CallingConv::ID CalleeCC,
520 bool isVarArg,
521 const SmallVectorImpl<ISD::InputArg> &Ins,
522 SelectionDAG& DAG) const;
523
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000524 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +0000525 int SPDiff,
526 SDValue Chain,
527 SDValue &LROpOut,
528 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000529 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000530 SDLoc dl) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000531
Dan Gohman21cea8a2010-04-17 15:26:15 +0000532 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
533 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
534 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
535 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Roman Divackye3f15c982012-06-04 17:36:38 +0000536 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000537 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000538 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
539 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000540 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
541 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000542 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000543 const PPCSubtarget &Subtarget) const;
Dan Gohman31ae5862010-04-17 14:41:14 +0000544 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000545 const PPCSubtarget &Subtarget) const;
Roman Divackyc3825df2013-07-25 21:36:47 +0000546 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG,
547 const PPCSubtarget &Subtarget) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000548 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000549 const PPCSubtarget &Subtarget) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000550 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000551 const PPCSubtarget &Subtarget) const;
Hal Finkel940ab932014-02-28 00:27:01 +0000552 SDValue LowerLOAD(SDValue Op, SelectionDAG &DAG) const;
553 SDValue LowerSTORE(SDValue Op, SelectionDAG &DAG) const;
554 SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000555 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000556 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, SDLoc dl) const;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000557 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000558 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
559 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
560 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
561 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
562 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
563 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
564 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
565 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel5c0d1452014-03-30 13:22:59 +0000566 SDValue LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000567 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000568
569 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000570 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000571 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000572 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000573 SmallVectorImpl<SDValue> &InVals) const;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000574 SDValue FinishCall(CallingConv::ID CallConv, SDLoc dl, bool isTailCall,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000575 bool isVarArg,
576 SelectionDAG &DAG,
577 SmallVector<std::pair<unsigned, SDValue>, 8>
578 &RegsToPass,
579 SDValue InFlag, SDValue Chain,
580 SDValue &Callee,
581 int SPDiff, unsigned NumBytes,
582 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000583 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000584
Craig Topper0d3fa922014-04-29 07:57:37 +0000585 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000586 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000587 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000588 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000589 SDLoc dl, SelectionDAG &DAG,
Craig Topper0d3fa922014-04-29 07:57:37 +0000590 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000591
Craig Topper0d3fa922014-04-29 07:57:37 +0000592 SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000593 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Craig Topper0d3fa922014-04-29 07:57:37 +0000594 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000595
Craig Topper0d3fa922014-04-29 07:57:37 +0000596 bool
Hal Finkel450128a2011-10-14 19:51:36 +0000597 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
598 bool isVarArg,
599 const SmallVectorImpl<ISD::OutputArg> &Outs,
Craig Topper0d3fa922014-04-29 07:57:37 +0000600 LLVMContext &Context) const override;
Hal Finkel450128a2011-10-14 19:51:36 +0000601
Craig Topper0d3fa922014-04-29 07:57:37 +0000602 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000603 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000604 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000605 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000606 const SmallVectorImpl<SDValue> &OutVals,
Craig Topper0d3fa922014-04-29 07:57:37 +0000607 SDLoc dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000608
609 SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +0000610 extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000611 SDValue ArgVal, SDLoc dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000612
Bill Schmidt57d6de52012-10-23 15:51:16 +0000613 SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +0000614 LowerFormalArguments_Darwin(SDValue Chain,
615 CallingConv::ID CallConv, bool isVarArg,
616 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000617 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +0000618 SmallVectorImpl<SDValue> &InVals) const;
619 SDValue
620 LowerFormalArguments_64SVR4(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000621 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000622 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000623 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000624 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000625 SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000626 LowerFormalArguments_32SVR4(SDValue Chain,
627 CallingConv::ID CallConv, bool isVarArg,
628 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000629 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000630 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000631
632 SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +0000633 createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
634 SDValue CallSeqStart, ISD::ArgFlagsTy Flags,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000635 SelectionDAG &DAG, SDLoc dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000636
637 SDValue
638 LowerCall_Darwin(SDValue Chain, SDValue Callee,
639 CallingConv::ID CallConv,
640 bool isVarArg, bool isTailCall,
641 const SmallVectorImpl<ISD::OutputArg> &Outs,
642 const SmallVectorImpl<SDValue> &OutVals,
643 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000644 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +0000645 SmallVectorImpl<SDValue> &InVals) const;
646 SDValue
647 LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000648 CallingConv::ID CallConv,
Evan Cheng65f9d192012-02-28 18:51:51 +0000649 bool isVarArg, bool isTailCall,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000650 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000651 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000652 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000653 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000654 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000655 SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000656 LowerCall_32SVR4(SDValue Chain, SDValue Callee, CallingConv::ID CallConv,
657 bool isVarArg, bool isTailCall,
658 const SmallVectorImpl<ISD::OutputArg> &Outs,
659 const SmallVectorImpl<SDValue> &OutVals,
660 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000661 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000662 SmallVectorImpl<SDValue> &InVals) const;
Hal Finkel756810f2013-03-21 21:37:52 +0000663
664 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
665 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel2e103312013-04-03 04:01:11 +0000666
Hal Finkel940ab932014-02-28 00:27:01 +0000667 SDValue DAGCombineExtBoolTrunc(SDNode *N, DAGCombinerInfo &DCI) const;
668 SDValue DAGCombineTruncBoolExt(SDNode *N, DAGCombinerInfo &DCI) const;
Hal Finkelb0c810f2013-04-03 17:44:56 +0000669 SDValue DAGCombineFastRecip(SDValue Op, DAGCombinerInfo &DCI) const;
670 SDValue DAGCombineFastRecipFSQRT(SDValue Op, DAGCombinerInfo &DCI) const;
Bill Schmidt8c3976e2013-08-26 20:11:46 +0000671
672 CCAssignFn *useFastISelCCs(unsigned Flag) const;
Chris Lattnerf22556d2005-08-16 17:14:42 +0000673 };
Bill Schmidt230b4512013-06-12 16:39:22 +0000674
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000675 namespace PPC {
676 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
677 const TargetLibraryInfo *LibInfo);
678 }
679
Bill Schmidt230b4512013-06-12 16:39:22 +0000680 bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
681 CCValAssign::LocInfo &LocInfo,
682 ISD::ArgFlagsTy &ArgFlags,
683 CCState &State);
684
685 bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
686 MVT &LocVT,
687 CCValAssign::LocInfo &LocInfo,
688 ISD::ArgFlagsTy &ArgFlags,
689 CCState &State);
690
691 bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
692 MVT &LocVT,
693 CCValAssign::LocInfo &LocInfo,
694 ISD::ArgFlagsTy &ArgFlags,
695 CCState &State);
Chris Lattnerf22556d2005-08-16 17:14:42 +0000696}
697
698#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H