| Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- X86InstrSystem.td - System Instructions ------------*- tablegen -*-===// |
| 2 | // |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 7 | // |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86 instructions that are generally used in |
| 11 | // privileged modes. These are not typically used by the compiler, but are |
| 12 | // supported for the assembler and disassembler. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 16 | let SchedRW = [WriteSystem] in { |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 17 | let Defs = [RAX, RDX] in |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 18 | def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)], IIC_RDTSC>, |
| 19 | TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 20 | |
| 21 | let Defs = [RAX, RCX, RDX] in |
| Andrea Di Biagio | d1ab866 | 2014-04-24 17:18:27 +0000 | [diff] [blame] | 22 | def RDTSCP : I<0x01, MRM_F9, (outs), (ins), "rdtscp", [(X86rdtscp)]>, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 23 | |
| 24 | // CPU flow control instructions |
| 25 | |
| Kevin Enderby | 5e7cb5f | 2010-10-27 20:46:49 +0000 | [diff] [blame] | 26 | let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in { |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 27 | def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB; |
| Kevin Enderby | 5e7cb5f | 2010-10-27 20:46:49 +0000 | [diff] [blame] | 28 | def UD2B : I<0xB9, RawFrm, (outs), (ins), "ud2b", []>, TB; |
| 29 | } |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 30 | |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 31 | def HLT : I<0xF4, RawFrm, (outs), (ins), "hlt", [], IIC_HLT>; |
| 32 | def RSM : I<0xAA, RawFrm, (outs), (ins), "rsm", [], IIC_RSM>, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 33 | |
| 34 | // Interrupt and SysCall Instructions. |
| 35 | let Uses = [EFLAGS] in |
| 36 | def INTO : I<0xce, RawFrm, (outs), (ins), "into", []>; |
| 37 | def INT3 : I<0xcc, RawFrm, (outs), (ins), "int3", |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 38 | [(int_x86_int (i8 3))], IIC_INT3>; |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 39 | } // SchedRW |
| Chris Lattner | fc4fe00 | 2011-04-09 19:41:05 +0000 | [diff] [blame] | 40 | |
| Dan Gohman | 164fe18 | 2012-05-14 18:58:10 +0000 | [diff] [blame] | 41 | def : Pat<(debugtrap), |
| Dan Gohman | dfab443 | 2012-05-11 00:19:32 +0000 | [diff] [blame] | 42 | (INT3)>; |
| 43 | |
| Chris Lattner | fc4fe00 | 2011-04-09 19:41:05 +0000 | [diff] [blame] | 44 | // The long form of "int $3" turns into int3 as a size optimization. |
| 45 | // FIXME: This doesn't work because InstAlias can't match immediate constants. |
| 46 | //def : InstAlias<"int\t$3", (INT3)>; |
| 47 | |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 48 | let SchedRW = [WriteSystem] in { |
| Chris Lattner | fc4fe00 | 2011-04-09 19:41:05 +0000 | [diff] [blame] | 49 | |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 50 | def INT : Ii8<0xcd, RawFrm, (outs), (ins i8imm:$trap), "int\t$trap", |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 51 | [(int_x86_int imm:$trap)], IIC_INT>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 52 | |
| Chris Lattner | fc4fe00 | 2011-04-09 19:41:05 +0000 | [diff] [blame] | 53 | |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 54 | def SYSCALL : I<0x05, RawFrm, (outs), (ins), "syscall", [], IIC_SYSCALL>, TB; |
| 55 | def SYSRET : I<0x07, RawFrm, (outs), (ins), "sysret{l}", [], IIC_SYSCALL>, TB; |
| 56 | def SYSRET64 :RI<0x07, RawFrm, (outs), (ins), "sysret{q}", [], IIC_SYSCALL>, TB, |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 57 | Requires<[In64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 58 | |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 59 | def SYSENTER : I<0x34, RawFrm, (outs), (ins), "sysenter", [], |
| 60 | IIC_SYS_ENTER_EXIT>, TB; |
| 61 | |
| 62 | def SYSEXIT : I<0x35, RawFrm, (outs), (ins), "sysexit{l}", [], |
| 63 | IIC_SYS_ENTER_EXIT>, TB; |
| Craig Topper | 9df497e | 2014-02-26 06:50:27 +0000 | [diff] [blame] | 64 | def SYSEXIT64 :RI<0x35, RawFrm, (outs), (ins), "sysexit{q}", [], |
| 65 | IIC_SYS_ENTER_EXIT>, TB, Requires<[In64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 66 | |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 67 | def IRET16 : I<0xcf, RawFrm, (outs), (ins), "iret{w}", [], IIC_IRET>, OpSize16; |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 68 | def IRET32 : I<0xcf, RawFrm, (outs), (ins), "iret{l|d}", [], IIC_IRET>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 69 | OpSize32; |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 70 | def IRET64 : RI<0xcf, RawFrm, (outs), (ins), "iretq", [], IIC_IRET>, |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 71 | Requires<[In64BitMode]>; |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 72 | } // SchedRW |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 73 | |
| 74 | |
| 75 | //===----------------------------------------------------------------------===// |
| 76 | // Input/Output Instructions. |
| 77 | // |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 78 | let SchedRW = [WriteSystem] in { |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 79 | let Defs = [AL], Uses = [DX] in |
| 80 | def IN8rr : I<0xEC, RawFrm, (outs), (ins), |
| Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 81 | "in{b}\t{%dx, %al|al, dx}", [], IIC_IN_RR>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 82 | let Defs = [AX], Uses = [DX] in |
| 83 | def IN16rr : I<0xED, RawFrm, (outs), (ins), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 84 | "in{w}\t{%dx, %ax|ax, dx}", [], IIC_IN_RR>, OpSize16; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 85 | let Defs = [EAX], Uses = [DX] in |
| 86 | def IN32rr : I<0xED, RawFrm, (outs), (ins), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 87 | "in{l}\t{%dx, %eax|eax, dx}", [], IIC_IN_RR>, OpSize32; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 88 | |
| 89 | let Defs = [AL] in |
| 90 | def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i8imm:$port), |
| Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 91 | "in{b}\t{$port, %al|al, $port}", [], IIC_IN_RI>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 92 | let Defs = [AX] in |
| 93 | def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i8imm:$port), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 94 | "in{w}\t{$port, %ax|ax, $port}", [], IIC_IN_RI>, OpSize16; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 95 | let Defs = [EAX] in |
| 96 | def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i8imm:$port), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 97 | "in{l}\t{$port, %eax|eax, $port}", [], IIC_IN_RI>, OpSize32; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 98 | |
| 99 | let Uses = [DX, AL] in |
| 100 | def OUT8rr : I<0xEE, RawFrm, (outs), (ins), |
| Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 101 | "out{b}\t{%al, %dx|dx, al}", [], IIC_OUT_RR>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 102 | let Uses = [DX, AX] in |
| 103 | def OUT16rr : I<0xEF, RawFrm, (outs), (ins), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 104 | "out{w}\t{%ax, %dx|dx, ax}", [], IIC_OUT_RR>, OpSize16; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 105 | let Uses = [DX, EAX] in |
| 106 | def OUT32rr : I<0xEF, RawFrm, (outs), (ins), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 107 | "out{l}\t{%eax, %dx|dx, eax}", [], IIC_OUT_RR>, OpSize32; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 108 | |
| 109 | let Uses = [AL] in |
| 110 | def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i8imm:$port), |
| Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 111 | "out{b}\t{%al, $port|$port, al}", [], IIC_OUT_IR>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 112 | let Uses = [AX] in |
| 113 | def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i8imm:$port), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 114 | "out{w}\t{%ax, $port|$port, ax}", [], IIC_OUT_IR>, OpSize16; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 115 | let Uses = [EAX] in |
| 116 | def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i8imm:$port), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 117 | "out{l}\t{%eax, $port|$port, eax}", [], IIC_OUT_IR>, OpSize32; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 118 | |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 119 | } // SchedRW |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 120 | |
| 121 | //===----------------------------------------------------------------------===// |
| 122 | // Moves to and from debug registers |
| 123 | |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 124 | let SchedRW = [WriteSystem] in { |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 125 | def MOV32rd : I<0x21, MRMDestReg, (outs GR32:$dst), (ins DEBUG_REG:$src), |
| Craig Topper | bc281ad8 | 2014-01-04 22:29:41 +0000 | [diff] [blame] | 126 | "mov{l}\t{$src, $dst|$dst, $src}", [], IIC_MOV_REG_DR>, TB, |
| 127 | Requires<[Not64BitMode]>; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 128 | def MOV64rd : I<0x21, MRMDestReg, (outs GR64:$dst), (ins DEBUG_REG:$src), |
| Craig Topper | bc281ad8 | 2014-01-04 22:29:41 +0000 | [diff] [blame] | 129 | "mov{q}\t{$src, $dst|$dst, $src}", [], IIC_MOV_REG_DR>, TB, |
| 130 | Requires<[In64BitMode]>; |
| 131 | |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 132 | def MOV32dr : I<0x23, MRMSrcReg, (outs DEBUG_REG:$dst), (ins GR32:$src), |
| Craig Topper | bc281ad8 | 2014-01-04 22:29:41 +0000 | [diff] [blame] | 133 | "mov{l}\t{$src, $dst|$dst, $src}", [], IIC_MOV_DR_REG>, TB, |
| 134 | Requires<[Not64BitMode]>; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 135 | def MOV64dr : I<0x23, MRMSrcReg, (outs DEBUG_REG:$dst), (ins GR64:$src), |
| Craig Topper | bc281ad8 | 2014-01-04 22:29:41 +0000 | [diff] [blame] | 136 | "mov{q}\t{$src, $dst|$dst, $src}", [], IIC_MOV_DR_REG>, TB, |
| 137 | Requires<[In64BitMode]>; |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 138 | } // SchedRW |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 139 | |
| 140 | //===----------------------------------------------------------------------===// |
| 141 | // Moves to and from control registers |
| 142 | |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 143 | let SchedRW = [WriteSystem] in { |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 144 | def MOV32rc : I<0x20, MRMDestReg, (outs GR32:$dst), (ins CONTROL_REG:$src), |
| Craig Topper | bc281ad8 | 2014-01-04 22:29:41 +0000 | [diff] [blame] | 145 | "mov{l}\t{$src, $dst|$dst, $src}", [], IIC_MOV_REG_CR>, TB, |
| 146 | Requires<[Not64BitMode]>; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 147 | def MOV64rc : I<0x20, MRMDestReg, (outs GR64:$dst), (ins CONTROL_REG:$src), |
| Craig Topper | bc281ad8 | 2014-01-04 22:29:41 +0000 | [diff] [blame] | 148 | "mov{q}\t{$src, $dst|$dst, $src}", [], IIC_MOV_REG_CR>, TB, |
| 149 | Requires<[In64BitMode]>; |
| 150 | |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 151 | def MOV32cr : I<0x22, MRMSrcReg, (outs CONTROL_REG:$dst), (ins GR32:$src), |
| Craig Topper | bc281ad8 | 2014-01-04 22:29:41 +0000 | [diff] [blame] | 152 | "mov{l}\t{$src, $dst|$dst, $src}", [], IIC_MOV_CR_REG>, TB, |
| 153 | Requires<[Not64BitMode]>; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 154 | def MOV64cr : I<0x22, MRMSrcReg, (outs CONTROL_REG:$dst), (ins GR64:$src), |
| Craig Topper | bc281ad8 | 2014-01-04 22:29:41 +0000 | [diff] [blame] | 155 | "mov{q}\t{$src, $dst|$dst, $src}", [], IIC_MOV_CR_REG>, TB, |
| 156 | Requires<[In64BitMode]>; |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 157 | } // SchedRW |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 158 | |
| 159 | //===----------------------------------------------------------------------===// |
| 160 | // Segment override instruction prefixes |
| 161 | |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 162 | def CS_PREFIX : I<0x2E, RawFrm, (outs), (ins), "cs", []>; |
| 163 | def SS_PREFIX : I<0x36, RawFrm, (outs), (ins), "ss", []>; |
| 164 | def DS_PREFIX : I<0x3E, RawFrm, (outs), (ins), "ds", []>; |
| 165 | def ES_PREFIX : I<0x26, RawFrm, (outs), (ins), "es", []>; |
| 166 | def FS_PREFIX : I<0x64, RawFrm, (outs), (ins), "fs", []>; |
| 167 | def GS_PREFIX : I<0x65, RawFrm, (outs), (ins), "gs", []>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 168 | |
| 169 | |
| 170 | //===----------------------------------------------------------------------===// |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 171 | // Moves to and from segment registers. |
| 172 | // |
| 173 | |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 174 | let SchedRW = [WriteMove] in { |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 175 | def MOV16rs : I<0x8C, MRMDestReg, (outs GR16:$dst), (ins SEGMENT_REG:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 176 | "mov{w}\t{$src, $dst|$dst, $src}", [], IIC_MOV_REG_SR>, OpSize16; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 177 | def MOV32rs : I<0x8C, MRMDestReg, (outs GR32:$dst), (ins SEGMENT_REG:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 178 | "mov{l}\t{$src, $dst|$dst, $src}", [], IIC_MOV_REG_SR>, OpSize32; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 179 | def MOV64rs : RI<0x8C, MRMDestReg, (outs GR64:$dst), (ins SEGMENT_REG:$src), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 180 | "mov{q}\t{$src, $dst|$dst, $src}", [], IIC_MOV_REG_SR>; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 181 | |
| 182 | def MOV16ms : I<0x8C, MRMDestMem, (outs i16mem:$dst), (ins SEGMENT_REG:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 183 | "mov{w}\t{$src, $dst|$dst, $src}", [], IIC_MOV_MEM_SR>, OpSize16; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 184 | def MOV32ms : I<0x8C, MRMDestMem, (outs i32mem:$dst), (ins SEGMENT_REG:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 185 | "mov{l}\t{$src, $dst|$dst, $src}", [], IIC_MOV_MEM_SR>, OpSize32; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 186 | def MOV64ms : RI<0x8C, MRMDestMem, (outs i64mem:$dst), (ins SEGMENT_REG:$src), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 187 | "mov{q}\t{$src, $dst|$dst, $src}", [], IIC_MOV_MEM_SR>; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 188 | |
| 189 | def MOV16sr : I<0x8E, MRMSrcReg, (outs SEGMENT_REG:$dst), (ins GR16:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 190 | "mov{w}\t{$src, $dst|$dst, $src}", [], IIC_MOV_SR_REG>, OpSize16; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 191 | def MOV32sr : I<0x8E, MRMSrcReg, (outs SEGMENT_REG:$dst), (ins GR32:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 192 | "mov{l}\t{$src, $dst|$dst, $src}", [], IIC_MOV_SR_REG>, OpSize32; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 193 | def MOV64sr : RI<0x8E, MRMSrcReg, (outs SEGMENT_REG:$dst), (ins GR64:$src), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 194 | "mov{q}\t{$src, $dst|$dst, $src}", [], IIC_MOV_SR_REG>; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 195 | |
| 196 | def MOV16sm : I<0x8E, MRMSrcMem, (outs SEGMENT_REG:$dst), (ins i16mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 197 | "mov{w}\t{$src, $dst|$dst, $src}", [], IIC_MOV_SR_MEM>, OpSize16; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 198 | def MOV32sm : I<0x8E, MRMSrcMem, (outs SEGMENT_REG:$dst), (ins i32mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 199 | "mov{l}\t{$src, $dst|$dst, $src}", [], IIC_MOV_SR_MEM>, OpSize32; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 200 | def MOV64sm : RI<0x8E, MRMSrcMem, (outs SEGMENT_REG:$dst), (ins i64mem:$src), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 201 | "mov{q}\t{$src, $dst|$dst, $src}", [], IIC_MOV_SR_MEM>; |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 202 | } // SchedRW |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 203 | |
| 204 | //===----------------------------------------------------------------------===// |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 205 | // Segmentation support instructions. |
| 206 | |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 207 | let SchedRW = [WriteSystem] in { |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 208 | def SWAPGS : I<0x01, MRM_F8, (outs), (ins), "swapgs", [], IIC_SWAPGS>, TB; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 209 | |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 210 | def LAR16rm : I<0x02, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 211 | "lar{w}\t{$src, $dst|$dst, $src}", [], IIC_LAR_RM>, TB, |
| 212 | OpSize16; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 213 | def LAR16rr : I<0x02, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 214 | "lar{w}\t{$src, $dst|$dst, $src}", [], IIC_LAR_RR>, TB, |
| 215 | OpSize16; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 216 | |
| 217 | // i16mem operand in LAR32rm and GR32 operand in LAR32rr is not a typo. |
| 218 | def LAR32rm : I<0x02, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src), |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 219 | "lar{l}\t{$src, $dst|$dst, $src}", [], IIC_LAR_RM>, TB, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 220 | OpSize32; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 221 | def LAR32rr : I<0x02, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src), |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 222 | "lar{l}\t{$src, $dst|$dst, $src}", [], IIC_LAR_RR>, TB, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 223 | OpSize32; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 224 | // i16mem operand in LAR64rm and GR32 operand in LAR32rr is not a typo. |
| 225 | def LAR64rm : RI<0x02, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 226 | "lar{q}\t{$src, $dst|$dst, $src}", [], IIC_LAR_RM>, TB; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 227 | def LAR64rr : RI<0x02, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 228 | "lar{q}\t{$src, $dst|$dst, $src}", [], IIC_LAR_RR>, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 229 | |
| 230 | def LSL16rm : I<0x03, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 231 | "lsl{w}\t{$src, $dst|$dst, $src}", [], IIC_LSL_RM>, TB, |
| 232 | OpSize16; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 233 | def LSL16rr : I<0x03, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 234 | "lsl{w}\t{$src, $dst|$dst, $src}", [], IIC_LSL_RR>, TB, |
| 235 | OpSize16; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 236 | def LSL32rm : I<0x03, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src), |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 237 | "lsl{l}\t{$src, $dst|$dst, $src}", [], IIC_LSL_RM>, TB, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 238 | OpSize32; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 239 | def LSL32rr : I<0x03, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src), |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 240 | "lsl{l}\t{$src, $dst|$dst, $src}", [], IIC_LSL_RR>, TB, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 241 | OpSize32; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 242 | def LSL64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 243 | "lsl{q}\t{$src, $dst|$dst, $src}", [], IIC_LSL_RM>, TB; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 244 | def LSL64rr : RI<0x03, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 245 | "lsl{q}\t{$src, $dst|$dst, $src}", [], IIC_LSL_RR>, TB; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 246 | |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 247 | def INVLPG : I<0x01, MRM7m, (outs), (ins i8mem:$addr), "invlpg\t$addr", |
| 248 | [], IIC_INVLPG>, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 249 | |
| Eli Friedman | f63614a | 2011-03-04 00:10:17 +0000 | [diff] [blame] | 250 | def STR16r : I<0x00, MRM1r, (outs GR16:$dst), (ins), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 251 | "str{w}\t$dst", [], IIC_STR>, TB, OpSize16; |
| Eli Friedman | f63614a | 2011-03-04 00:10:17 +0000 | [diff] [blame] | 252 | def STR32r : I<0x00, MRM1r, (outs GR32:$dst), (ins), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 253 | "str{l}\t$dst", [], IIC_STR>, TB, OpSize32; |
| Eli Friedman | f63614a | 2011-03-04 00:10:17 +0000 | [diff] [blame] | 254 | def STR64r : RI<0x00, MRM1r, (outs GR64:$dst), (ins), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 255 | "str{q}\t$dst", [], IIC_STR>, TB; |
| Eli Friedman | f63614a | 2011-03-04 00:10:17 +0000 | [diff] [blame] | 256 | def STRm : I<0x00, MRM1m, (outs i16mem:$dst), (ins), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 257 | "str{w}\t$dst", [], IIC_STR>, TB; |
| Eli Friedman | f63614a | 2011-03-04 00:10:17 +0000 | [diff] [blame] | 258 | |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 259 | def LTRr : I<0x00, MRM3r, (outs), (ins GR16:$src), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 260 | "ltr{w}\t$src", [], IIC_LTR>, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 261 | def LTRm : I<0x00, MRM3m, (outs), (ins i16mem:$src), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 262 | "ltr{w}\t$src", [], IIC_LTR>, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 263 | |
| 264 | def PUSHCS16 : I<0x0E, RawFrm, (outs), (ins), |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 265 | "push{w}\t{%cs|cs}", [], IIC_PUSH_SR>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 266 | OpSize16, Requires<[Not64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 267 | def PUSHCS32 : I<0x0E, RawFrm, (outs), (ins), |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 268 | "push{l}\t{%cs|cs}", [], IIC_PUSH_CS>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 269 | OpSize32, Requires<[Not64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 270 | def PUSHSS16 : I<0x16, RawFrm, (outs), (ins), |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 271 | "push{w}\t{%ss|ss}", [], IIC_PUSH_SR>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 272 | OpSize16, Requires<[Not64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 273 | def PUSHSS32 : I<0x16, RawFrm, (outs), (ins), |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 274 | "push{l}\t{%ss|ss}", [], IIC_PUSH_SR>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 275 | OpSize32, Requires<[Not64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 276 | def PUSHDS16 : I<0x1E, RawFrm, (outs), (ins), |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 277 | "push{w}\t{%ds|ds}", [], IIC_PUSH_SR>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 278 | OpSize16, Requires<[Not64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 279 | def PUSHDS32 : I<0x1E, RawFrm, (outs), (ins), |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 280 | "push{l}\t{%ds|ds}", [], IIC_PUSH_SR>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 281 | OpSize32, Requires<[Not64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 282 | def PUSHES16 : I<0x06, RawFrm, (outs), (ins), |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 283 | "push{w}\t{%es|es}", [], IIC_PUSH_SR>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 284 | OpSize16, Requires<[Not64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 285 | def PUSHES32 : I<0x06, RawFrm, (outs), (ins), |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 286 | "push{l}\t{%es|es}", [], IIC_PUSH_SR>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 287 | OpSize32, Requires<[Not64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 288 | def PUSHFS16 : I<0xa0, RawFrm, (outs), (ins), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 289 | "push{w}\t{%fs|fs}", [], IIC_PUSH_SR>, OpSize16, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 290 | def PUSHFS32 : I<0xa0, RawFrm, (outs), (ins), |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 291 | "push{l}\t{%fs|fs}", [], IIC_PUSH_SR>, TB, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 292 | OpSize32, Requires<[Not64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 293 | def PUSHGS16 : I<0xa8, RawFrm, (outs), (ins), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 294 | "push{w}\t{%gs|gs}", [], IIC_PUSH_SR>, OpSize16, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 295 | def PUSHGS32 : I<0xa8, RawFrm, (outs), (ins), |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 296 | "push{l}\t{%gs|gs}", [], IIC_PUSH_SR>, TB, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 297 | OpSize32, Requires<[Not64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 298 | def PUSHFS64 : I<0xa0, RawFrm, (outs), (ins), |
| Craig Topper | 6872fd3 | 2014-02-18 08:18:29 +0000 | [diff] [blame] | 299 | "push{q}\t{%fs|fs}", [], IIC_PUSH_SR>, TB, |
| 300 | OpSize32, Requires<[In64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 301 | def PUSHGS64 : I<0xa8, RawFrm, (outs), (ins), |
| Craig Topper | 6872fd3 | 2014-02-18 08:18:29 +0000 | [diff] [blame] | 302 | "push{q}\t{%gs|gs}", [], IIC_PUSH_SR>, TB, |
| 303 | OpSize32, Requires<[In64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 304 | |
| 305 | // No "pop cs" instruction. |
| 306 | def POPSS16 : I<0x17, RawFrm, (outs), (ins), |
| Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 307 | "pop{w}\t{%ss|ss}", [], IIC_POP_SR_SS>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 308 | OpSize16, Requires<[Not64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 309 | def POPSS32 : I<0x17, RawFrm, (outs), (ins), |
| Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 310 | "pop{l}\t{%ss|ss}", [], IIC_POP_SR_SS>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 311 | OpSize32, Requires<[Not64BitMode]>; |
| 312 | |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 313 | def POPDS16 : I<0x1F, RawFrm, (outs), (ins), |
| Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 314 | "pop{w}\t{%ds|ds}", [], IIC_POP_SR>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 315 | OpSize16, Requires<[Not64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 316 | def POPDS32 : I<0x1F, RawFrm, (outs), (ins), |
| Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 317 | "pop{l}\t{%ds|ds}", [], IIC_POP_SR>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 318 | OpSize32, Requires<[Not64BitMode]>; |
| 319 | |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 320 | def POPES16 : I<0x07, RawFrm, (outs), (ins), |
| Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 321 | "pop{w}\t{%es|es}", [], IIC_POP_SR>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 322 | OpSize16, Requires<[Not64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 323 | def POPES32 : I<0x07, RawFrm, (outs), (ins), |
| Craig Topper | efd67d4 | 2013-07-31 02:47:52 +0000 | [diff] [blame] | 324 | "pop{l}\t{%es|es}", [], IIC_POP_SR>, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 325 | OpSize32, Requires<[Not64BitMode]>; |
| 326 | |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 327 | def POPFS16 : I<0xa1, RawFrm, (outs), (ins), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 328 | "pop{w}\t{%fs|fs}", [], IIC_POP_SR>, OpSize16, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 329 | def POPFS32 : I<0xa1, RawFrm, (outs), (ins), |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 330 | "pop{l}\t{%fs|fs}", [], IIC_POP_SR>, TB, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 331 | OpSize32, Requires<[Not64BitMode]>; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 332 | def POPFS64 : I<0xa1, RawFrm, (outs), (ins), |
| Craig Topper | 6872fd3 | 2014-02-18 08:18:29 +0000 | [diff] [blame] | 333 | "pop{q}\t{%fs|fs}", [], IIC_POP_SR>, TB, |
| 334 | OpSize32, Requires<[In64BitMode]>; |
| 335 | |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 336 | def POPGS16 : I<0xa9, RawFrm, (outs), (ins), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 337 | "pop{w}\t{%gs|gs}", [], IIC_POP_SR>, OpSize16, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 338 | def POPGS32 : I<0xa9, RawFrm, (outs), (ins), |
| David Woodhouse | 956965c | 2014-01-08 12:57:40 +0000 | [diff] [blame] | 339 | "pop{l}\t{%gs|gs}", [], IIC_POP_SR>, TB, |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 340 | OpSize32, Requires<[Not64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 341 | def POPGS64 : I<0xa9, RawFrm, (outs), (ins), |
| Craig Topper | 6872fd3 | 2014-02-18 08:18:29 +0000 | [diff] [blame] | 342 | "pop{q}\t{%gs|gs}", [], IIC_POP_SR>, TB, |
| 343 | OpSize32, Requires<[In64BitMode]>; |
| 344 | |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 345 | |
| 346 | def LDS16rm : I<0xc5, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 347 | "lds{w}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, OpSize16; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 348 | def LDS32rm : I<0xc5, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 349 | "lds{l}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, OpSize32; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 350 | |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 351 | def LSS16rm : I<0xb2, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 352 | "lss{w}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, TB, OpSize16; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 353 | def LSS32rm : I<0xb2, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 354 | "lss{l}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, TB, OpSize32; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 355 | def LSS64rm : RI<0xb2, MRMSrcMem, (outs GR64:$dst), (ins opaque80mem:$src), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 356 | "lss{q}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, TB; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 357 | |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 358 | def LES16rm : I<0xc4, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 359 | "les{w}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, OpSize16; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 360 | def LES32rm : I<0xc4, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 361 | "les{l}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, OpSize32; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 362 | |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 363 | def LFS16rm : I<0xb4, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 364 | "lfs{w}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, TB, OpSize16; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 365 | def LFS32rm : I<0xb4, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 366 | "lfs{l}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, TB, OpSize32; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 367 | def LFS64rm : RI<0xb4, MRMSrcMem, (outs GR64:$dst), (ins opaque80mem:$src), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 368 | "lfs{q}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, TB; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 369 | |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 370 | def LGS16rm : I<0xb5, MRMSrcMem, (outs GR16:$dst), (ins opaque32mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 371 | "lgs{w}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, TB, OpSize16; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 372 | def LGS32rm : I<0xb5, MRMSrcMem, (outs GR32:$dst), (ins opaque48mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 373 | "lgs{l}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, TB, OpSize32; |
| Chris Lattner | ae33f5d | 2010-10-05 06:04:14 +0000 | [diff] [blame] | 374 | |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 375 | def LGS64rm : RI<0xb5, MRMSrcMem, (outs GR64:$dst), (ins opaque80mem:$src), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 376 | "lgs{q}\t{$src, $dst|$dst, $src}", [], IIC_LXS>, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 377 | |
| 378 | |
| 379 | def VERRr : I<0x00, MRM4r, (outs), (ins GR16:$seg), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 380 | "verr\t$seg", [], IIC_VERR>, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 381 | def VERRm : I<0x00, MRM4m, (outs), (ins i16mem:$seg), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 382 | "verr\t$seg", [], IIC_VERR>, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 383 | def VERWr : I<0x00, MRM5r, (outs), (ins GR16:$seg), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 384 | "verw\t$seg", [], IIC_VERW_MEM>, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 385 | def VERWm : I<0x00, MRM5m, (outs), (ins i16mem:$seg), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 386 | "verw\t$seg", [], IIC_VERW_REG>, TB; |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 387 | } // SchedRW |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 388 | |
| 389 | //===----------------------------------------------------------------------===// |
| 390 | // Descriptor-table support instructions |
| 391 | |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 392 | let SchedRW = [WriteSystem] in { |
| Kevin Enderby | 49843c0 | 2010-10-19 00:01:44 +0000 | [diff] [blame] | 393 | def SGDT16m : I<0x01, MRM0m, (outs opaque48mem:$dst), (ins), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 394 | "sgdt{w}\t$dst", [], IIC_SGDT>, TB, OpSize16, Requires<[Not64BitMode]>; |
| David Woodhouse | c178fbe | 2014-01-08 12:57:55 +0000 | [diff] [blame] | 395 | def SGDT32m : I<0x01, MRM0m, (outs opaque48mem:$dst), (ins), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 396 | "sgdt{l}\t$dst", [], IIC_SGDT>, OpSize32, TB, Requires <[Not64BitMode]>; |
| David Woodhouse | c178fbe | 2014-01-08 12:57:55 +0000 | [diff] [blame] | 397 | def SGDT64m : I<0x01, MRM0m, (outs opaque80mem:$dst), (ins), |
| 398 | "sgdt{q}\t$dst", [], IIC_SGDT>, TB, Requires <[In64BitMode]>; |
| Kevin Enderby | 49843c0 | 2010-10-19 00:01:44 +0000 | [diff] [blame] | 399 | def SIDT16m : I<0x01, MRM1m, (outs opaque48mem:$dst), (ins), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 400 | "sidt{w}\t$dst", [], IIC_SIDT>, TB, OpSize16, Requires<[Not64BitMode]>; |
| David Woodhouse | c178fbe | 2014-01-08 12:57:55 +0000 | [diff] [blame] | 401 | def SIDT32m : I<0x01, MRM1m, (outs opaque48mem:$dst), (ins), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 402 | "sidt{l}\t$dst", []>, OpSize32, TB, Requires <[Not64BitMode]>; |
| David Woodhouse | c178fbe | 2014-01-08 12:57:55 +0000 | [diff] [blame] | 403 | def SIDT64m : I<0x01, MRM1m, (outs opaque80mem:$dst), (ins), |
| 404 | "sidt{q}\t$dst", []>, TB, Requires <[In64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 405 | def SLDT16r : I<0x00, MRM0r, (outs GR16:$dst), (ins), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 406 | "sldt{w}\t$dst", [], IIC_SLDT>, TB, OpSize16; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 407 | def SLDT16m : I<0x00, MRM0m, (outs i16mem:$dst), (ins), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 408 | "sldt{w}\t$dst", [], IIC_SLDT>, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 409 | def SLDT32r : I<0x00, MRM0r, (outs GR32:$dst), (ins), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 410 | "sldt{l}\t$dst", [], IIC_SLDT>, OpSize32, TB; |
| Chris Lattner | c184a57 | 2010-10-05 06:22:35 +0000 | [diff] [blame] | 411 | |
| 412 | // LLDT is not interpreted specially in 64-bit mode because there is no sign |
| 413 | // extension. |
| 414 | def SLDT64r : RI<0x00, MRM0r, (outs GR64:$dst), (ins), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 415 | "sldt{q}\t$dst", [], IIC_SLDT>, TB; |
| Chris Lattner | c184a57 | 2010-10-05 06:22:35 +0000 | [diff] [blame] | 416 | def SLDT64m : RI<0x00, MRM0m, (outs i16mem:$dst), (ins), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 417 | "sldt{q}\t$dst", [], IIC_SLDT>, TB; |
| Chris Lattner | c184a57 | 2010-10-05 06:22:35 +0000 | [diff] [blame] | 418 | |
| Kevin Enderby | 49843c0 | 2010-10-19 00:01:44 +0000 | [diff] [blame] | 419 | def LGDT16m : I<0x01, MRM2m, (outs), (ins opaque48mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 420 | "lgdt{w}\t$src", [], IIC_LGDT>, TB, OpSize16, Requires<[Not64BitMode]>; |
| David Woodhouse | c178fbe | 2014-01-08 12:57:55 +0000 | [diff] [blame] | 421 | def LGDT32m : I<0x01, MRM2m, (outs), (ins opaque48mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 422 | "lgdt{l}\t$src", [], IIC_LGDT>, OpSize32, TB, Requires<[Not64BitMode]>; |
| David Woodhouse | c178fbe | 2014-01-08 12:57:55 +0000 | [diff] [blame] | 423 | def LGDT64m : I<0x01, MRM2m, (outs), (ins opaque80mem:$src), |
| 424 | "lgdt{q}\t$src", [], IIC_LGDT>, TB, Requires<[In64BitMode]>; |
| Kevin Enderby | 49843c0 | 2010-10-19 00:01:44 +0000 | [diff] [blame] | 425 | def LIDT16m : I<0x01, MRM3m, (outs), (ins opaque48mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 426 | "lidt{w}\t$src", [], IIC_LIDT>, TB, OpSize16, Requires<[Not64BitMode]>; |
| David Woodhouse | c178fbe | 2014-01-08 12:57:55 +0000 | [diff] [blame] | 427 | def LIDT32m : I<0x01, MRM3m, (outs), (ins opaque48mem:$src), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 428 | "lidt{l}\t$src", [], IIC_LIDT>, OpSize32, TB, Requires<[Not64BitMode]>; |
| David Woodhouse | c178fbe | 2014-01-08 12:57:55 +0000 | [diff] [blame] | 429 | def LIDT64m : I<0x01, MRM3m, (outs), (ins opaque80mem:$src), |
| 430 | "lidt{q}\t$src", [], IIC_LIDT>, TB, Requires<[In64BitMode]>; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 431 | def LLDT16r : I<0x00, MRM2r, (outs), (ins GR16:$src), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 432 | "lldt{w}\t$src", [], IIC_LLDT_REG>, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 433 | def LLDT16m : I<0x00, MRM2m, (outs), (ins i16mem:$src), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 434 | "lldt{w}\t$src", [], IIC_LLDT_MEM>, TB; |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 435 | } // SchedRW |
| 436 | |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 437 | //===----------------------------------------------------------------------===// |
| 438 | // Specialized register support |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 439 | let SchedRW = [WriteSystem] in { |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 440 | def WRMSR : I<0x30, RawFrm, (outs), (ins), "wrmsr", [], IIC_WRMSR>, TB; |
| 441 | def RDMSR : I<0x32, RawFrm, (outs), (ins), "rdmsr", [], IIC_RDMSR>, TB; |
| Andrea Di Biagio | 53b6830 | 2014-06-30 17:14:21 +0000 | [diff] [blame] | 442 | |
| 443 | let Defs = [RAX, RDX], Uses = [ECX] in |
| 444 | def RDPMC : I<0x33, RawFrm, (outs), (ins), "rdpmc", [(X86rdpmc)], IIC_RDPMC>, |
| 445 | TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 446 | |
| 447 | def SMSW16r : I<0x01, MRM4r, (outs GR16:$dst), (ins), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 448 | "smsw{w}\t$dst", [], IIC_SMSW>, OpSize16, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 449 | def SMSW32r : I<0x01, MRM4r, (outs GR32:$dst), (ins), |
| Craig Topper | fa6298a | 2014-02-02 09:25:09 +0000 | [diff] [blame] | 450 | "smsw{l}\t$dst", [], IIC_SMSW>, OpSize32, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 451 | // no m form encodable; use SMSW16m |
| 452 | def SMSW64r : RI<0x01, MRM4r, (outs GR64:$dst), (ins), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 453 | "smsw{q}\t$dst", [], IIC_SMSW>, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 454 | |
| 455 | // For memory operands, there is only a 16-bit form |
| 456 | def SMSW16m : I<0x01, MRM4m, (outs i16mem:$dst), (ins), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 457 | "smsw{w}\t$dst", [], IIC_SMSW>, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 458 | |
| 459 | def LMSW16r : I<0x01, MRM6r, (outs), (ins GR16:$src), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 460 | "lmsw{w}\t$src", [], IIC_LMSW_MEM>, TB; |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 461 | def LMSW16m : I<0x01, MRM6m, (outs), (ins i16mem:$src), |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 462 | "lmsw{w}\t$src", [], IIC_LMSW_REG>, TB; |
| Reid Kleckner | b2340d4 | 2014-01-28 02:08:22 +0000 | [diff] [blame] | 463 | |
| 464 | let Defs = [EAX, EBX, ECX, EDX], Uses = [EAX, ECX] in |
| 465 | def CPUID32 : I<0xA2, RawFrm, (outs), (ins), "cpuid", [], IIC_CPUID>, TB, |
| 466 | Requires<[Not64BitMode]>; |
| 467 | let Defs = [RAX, RBX, RCX, RDX], Uses = [RAX, RCX] in |
| 468 | def CPUID64 : I<0xA2, RawFrm, (outs), (ins), "cpuid", [], IIC_CPUID>, TB, |
| 469 | Requires<[In64BitMode]>; |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 470 | } // SchedRW |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 471 | |
| 472 | //===----------------------------------------------------------------------===// |
| 473 | // Cache instructions |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 474 | let SchedRW = [WriteSystem] in { |
| Preston Gurd | d6c440c | 2012-05-04 19:26:37 +0000 | [diff] [blame] | 475 | def INVD : I<0x08, RawFrm, (outs), (ins), "invd", [], IIC_INVD>, TB; |
| 476 | def WBINVD : I<0x09, RawFrm, (outs), (ins), "wbinvd", [], IIC_INVD>, TB; |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 477 | } // SchedRW |
| Chris Lattner | dec85b8 | 2010-10-05 05:32:15 +0000 | [diff] [blame] | 478 | |
| Craig Topper | d9cfddc | 2011-10-07 07:02:24 +0000 | [diff] [blame] | 479 | //===----------------------------------------------------------------------===// |
| 480 | // XSAVE instructions |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 481 | let SchedRW = [WriteSystem] in { |
| Rafael Espindola | e390621 | 2011-02-22 00:35:18 +0000 | [diff] [blame] | 482 | let Defs = [RDX, RAX], Uses = [RCX] in |
| 483 | def XGETBV : I<0x01, MRM_D0, (outs), (ins), "xgetbv", []>, TB; |
| 484 | |
| 485 | let Uses = [RDX, RAX, RCX] in |
| 486 | def XSETBV : I<0x01, MRM_D1, (outs), (ins), "xsetbv", []>, TB; |
| Joerg Sonnenberger | fc4789d | 2011-04-04 16:58:13 +0000 | [diff] [blame] | 487 | |
| Craig Topper | bf13676 | 2011-10-07 05:53:50 +0000 | [diff] [blame] | 488 | let Uses = [RDX, RAX] in { |
| 489 | def XSAVE : I<0xAE, MRM4m, (outs opaque512mem:$dst), (ins), |
| 490 | "xsave\t$dst", []>, TB; |
| Craig Topper | 80ab268 | 2014-01-17 08:16:57 +0000 | [diff] [blame] | 491 | def XSAVE64 : RI<0xAE, MRM4m, (outs opaque512mem:$dst), (ins), |
| 492 | "xsave{q|64}\t$dst", []>, TB, Requires<[In64BitMode]>; |
| Craig Topper | bf13676 | 2011-10-07 05:53:50 +0000 | [diff] [blame] | 493 | def XRSTOR : I<0xAE, MRM5m, (outs), (ins opaque512mem:$dst), |
| 494 | "xrstor\t$dst", []>, TB; |
| Craig Topper | 80ab268 | 2014-01-17 08:16:57 +0000 | [diff] [blame] | 495 | def XRSTOR64 : RI<0xAE, MRM5m, (outs), (ins opaque512mem:$dst), |
| 496 | "xrstor{q|64}\t$dst", []>, TB, Requires<[In64BitMode]>; |
| Craig Topper | bf13676 | 2011-10-07 05:53:50 +0000 | [diff] [blame] | 497 | def XSAVEOPT : I<0xAE, MRM6m, (outs opaque512mem:$dst), (ins), |
| 498 | "xsaveopt\t$dst", []>, TB; |
| Craig Topper | 80ab268 | 2014-01-17 08:16:57 +0000 | [diff] [blame] | 499 | def XSAVEOPT64 : RI<0xAE, MRM6m, (outs opaque512mem:$dst), (ins), |
| 500 | "xsaveopt{q|64}\t$dst", []>, TB, Requires<[In64BitMode]>; |
| Craig Topper | bf13676 | 2011-10-07 05:53:50 +0000 | [diff] [blame] | 501 | } |
| Jakob Stoklund Olesen | 5b535c9 | 2013-03-20 23:09:50 +0000 | [diff] [blame] | 502 | } // SchedRW |
| Craig Topper | bf13676 | 2011-10-07 05:53:50 +0000 | [diff] [blame] | 503 | |
| Joerg Sonnenberger | fc4789d | 2011-04-04 16:58:13 +0000 | [diff] [blame] | 504 | //===----------------------------------------------------------------------===// |
| 505 | // VIA PadLock crypto instructions |
| 506 | let Defs = [RAX, RDI], Uses = [RDX, RDI] in |
| Craig Topper | 0d1fd55 | 2014-02-19 05:34:21 +0000 | [diff] [blame] | 507 | def XSTORE : I<0xa7, MRM_C0, (outs), (ins), "xstore", []>, TB; |
| Joerg Sonnenberger | fc4789d | 2011-04-04 16:58:13 +0000 | [diff] [blame] | 508 | |
| Joerg Sonnenberger | 91e5662 | 2011-06-30 01:38:03 +0000 | [diff] [blame] | 509 | def : InstAlias<"xstorerng", (XSTORE)>; |
| 510 | |
| Joerg Sonnenberger | fc4789d | 2011-04-04 16:58:13 +0000 | [diff] [blame] | 511 | let Defs = [RSI, RDI], Uses = [RBX, RDX, RSI, RDI] in { |
| Craig Topper | 0d1fd55 | 2014-02-19 05:34:21 +0000 | [diff] [blame] | 512 | def XCRYPTECB : I<0xa7, MRM_C8, (outs), (ins), "xcryptecb", []>, TB; |
| 513 | def XCRYPTCBC : I<0xa7, MRM_D0, (outs), (ins), "xcryptcbc", []>, TB; |
| 514 | def XCRYPTCTR : I<0xa7, MRM_D8, (outs), (ins), "xcryptctr", []>, TB; |
| 515 | def XCRYPTCFB : I<0xa7, MRM_E0, (outs), (ins), "xcryptcfb", []>, TB; |
| 516 | def XCRYPTOFB : I<0xa7, MRM_E8, (outs), (ins), "xcryptofb", []>, TB; |
| Joerg Sonnenberger | fc4789d | 2011-04-04 16:58:13 +0000 | [diff] [blame] | 517 | } |
| 518 | |
| 519 | let Defs = [RAX, RSI, RDI], Uses = [RAX, RSI, RDI] in { |
| Craig Topper | 0d1fd55 | 2014-02-19 05:34:21 +0000 | [diff] [blame] | 520 | def XSHA1 : I<0xa6, MRM_C8, (outs), (ins), "xsha1", []>, TB; |
| 521 | def XSHA256 : I<0xa6, MRM_D0, (outs), (ins), "xsha256", []>, TB; |
| Joerg Sonnenberger | fc4789d | 2011-04-04 16:58:13 +0000 | [diff] [blame] | 522 | } |
| 523 | let Defs = [RAX, RDX, RSI], Uses = [RAX, RSI] in |
| Craig Topper | 0d1fd55 | 2014-02-19 05:34:21 +0000 | [diff] [blame] | 524 | def MONTMUL : I<0xa6, MRM_C0, (outs), (ins), "montmul", []>, TB; |
| Craig Topper | d9cfddc | 2011-10-07 07:02:24 +0000 | [diff] [blame] | 525 | |
| 526 | //===----------------------------------------------------------------------===// |
| 527 | // FS/GS Base Instructions |
| Craig Topper | 228d913 | 2011-10-30 19:57:21 +0000 | [diff] [blame] | 528 | let Predicates = [HasFSGSBase, In64BitMode] in { |
| Craig Topper | d9cfddc | 2011-10-07 07:02:24 +0000 | [diff] [blame] | 529 | def RDFSBASE : I<0xAE, MRM0r, (outs GR32:$dst), (ins), |
| Craig Topper | 228d913 | 2011-10-30 19:57:21 +0000 | [diff] [blame] | 530 | "rdfsbase{l}\t$dst", |
| Craig Topper | da7160d | 2014-02-01 08:17:56 +0000 | [diff] [blame] | 531 | [(set GR32:$dst, (int_x86_rdfsbase_32))]>, XS; |
| Craig Topper | d9cfddc | 2011-10-07 07:02:24 +0000 | [diff] [blame] | 532 | def RDFSBASE64 : RI<0xAE, MRM0r, (outs GR64:$dst), (ins), |
| Craig Topper | 228d913 | 2011-10-30 19:57:21 +0000 | [diff] [blame] | 533 | "rdfsbase{q}\t$dst", |
| Craig Topper | da7160d | 2014-02-01 08:17:56 +0000 | [diff] [blame] | 534 | [(set GR64:$dst, (int_x86_rdfsbase_64))]>, XS; |
| Craig Topper | d9cfddc | 2011-10-07 07:02:24 +0000 | [diff] [blame] | 535 | def RDGSBASE : I<0xAE, MRM1r, (outs GR32:$dst), (ins), |
| Craig Topper | 228d913 | 2011-10-30 19:57:21 +0000 | [diff] [blame] | 536 | "rdgsbase{l}\t$dst", |
| Craig Topper | da7160d | 2014-02-01 08:17:56 +0000 | [diff] [blame] | 537 | [(set GR32:$dst, (int_x86_rdgsbase_32))]>, XS; |
| Craig Topper | d9cfddc | 2011-10-07 07:02:24 +0000 | [diff] [blame] | 538 | def RDGSBASE64 : RI<0xAE, MRM1r, (outs GR64:$dst), (ins), |
| Craig Topper | 228d913 | 2011-10-30 19:57:21 +0000 | [diff] [blame] | 539 | "rdgsbase{q}\t$dst", |
| Craig Topper | da7160d | 2014-02-01 08:17:56 +0000 | [diff] [blame] | 540 | [(set GR64:$dst, (int_x86_rdgsbase_64))]>, XS; |
| Craig Topper | 228d913 | 2011-10-30 19:57:21 +0000 | [diff] [blame] | 541 | def WRFSBASE : I<0xAE, MRM2r, (outs), (ins GR32:$src), |
| 542 | "wrfsbase{l}\t$src", |
| Craig Topper | da7160d | 2014-02-01 08:17:56 +0000 | [diff] [blame] | 543 | [(int_x86_wrfsbase_32 GR32:$src)]>, XS; |
| Craig Topper | 228d913 | 2011-10-30 19:57:21 +0000 | [diff] [blame] | 544 | def WRFSBASE64 : RI<0xAE, MRM2r, (outs), (ins GR64:$src), |
| 545 | "wrfsbase{q}\t$src", |
| Craig Topper | da7160d | 2014-02-01 08:17:56 +0000 | [diff] [blame] | 546 | [(int_x86_wrfsbase_64 GR64:$src)]>, XS; |
| Craig Topper | 228d913 | 2011-10-30 19:57:21 +0000 | [diff] [blame] | 547 | def WRGSBASE : I<0xAE, MRM3r, (outs), (ins GR32:$src), |
| 548 | "wrgsbase{l}\t$src", |
| Craig Topper | da7160d | 2014-02-01 08:17:56 +0000 | [diff] [blame] | 549 | [(int_x86_wrgsbase_32 GR32:$src)]>, XS; |
| Craig Topper | 228d913 | 2011-10-30 19:57:21 +0000 | [diff] [blame] | 550 | def WRGSBASE64 : RI<0xAE, MRM3r, (outs), (ins GR64:$src), |
| 551 | "wrgsbase{q}\t$src", |
| Craig Topper | da7160d | 2014-02-01 08:17:56 +0000 | [diff] [blame] | 552 | [(int_x86_wrgsbase_64 GR64:$src)]>, XS; |
| Craig Topper | d9cfddc | 2011-10-07 07:02:24 +0000 | [diff] [blame] | 553 | } |
| Craig Topper | 0ae8d4d | 2011-10-16 07:05:40 +0000 | [diff] [blame] | 554 | |
| 555 | //===----------------------------------------------------------------------===// |
| 556 | // INVPCID Instruction |
| 557 | def INVPCID32 : I<0x82, MRMSrcMem, (outs), (ins GR32:$src1, i128mem:$src2), |
| Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 558 | "invpcid\t{$src2, $src1|$src1, $src2}", []>, T8PD, |
| Eric Christopher | c0a5aae | 2013-12-20 02:04:49 +0000 | [diff] [blame] | 559 | Requires<[Not64BitMode]>; |
| Craig Topper | 0ae8d4d | 2011-10-16 07:05:40 +0000 | [diff] [blame] | 560 | def INVPCID64 : I<0x82, MRMSrcMem, (outs), (ins GR64:$src1, i128mem:$src2), |
| Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 561 | "invpcid\t{$src2, $src1|$src1, $src2}", []>, T8PD, |
| Craig Topper | 0ae8d4d | 2011-10-16 07:05:40 +0000 | [diff] [blame] | 562 | Requires<[In64BitMode]>; |
| Michael Liao | 95d94403 | 2013-04-11 04:52:28 +0000 | [diff] [blame] | 563 | |
| 564 | //===----------------------------------------------------------------------===// |
| 565 | // SMAP Instruction |
| Robert Khasanov | 86ca6aa | 2014-08-21 09:34:12 +0000 | [diff] [blame^] | 566 | let Predicates = [HasSMAP], Defs = [EFLAGS] in { |
| Michael Liao | 95d94403 | 2013-04-11 04:52:28 +0000 | [diff] [blame] | 567 | def CLAC : I<0x01, MRM_CA, (outs), (ins), "clac", []>, TB; |
| 568 | def STAC : I<0x01, MRM_CB, (outs), (ins), "stac", []>, TB; |
| 569 | } |