blob: 824e94e0ba34523a7bc46321bc97fa850865a7c6 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000011#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
12#define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
Tom Stellard75aadc22012-12-11 21:25:42 +000013
Tom Stellard75aadc22012-12-11 21:25:42 +000014#include "llvm/Support/TargetRegistry.h"
15#include "llvm/Target/TargetMachine.h"
16
17namespace llvm {
18
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000019class AMDGPUInstrPrinter;
Tom Stellard880a80a2014-06-17 16:53:14 +000020class AMDGPUSubtarget;
Tom Stellard75aadc22012-12-11 21:25:42 +000021class AMDGPUTargetMachine;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000022class FunctionPass;
Hans Wennborg81efb6b2016-01-13 18:59:45 +000023struct MachineSchedContext;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000024class MCAsmInfo;
25class raw_ostream;
Nicolai Haehnle02c32912016-01-13 16:10:10 +000026class ScheduleDAGInstrs;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000027class Target;
28class TargetMachine;
Tom Stellard75aadc22012-12-11 21:25:42 +000029
30// R600 Passes
Vincent Lejeunedec18752013-06-05 21:38:04 +000031FunctionPass *createR600VectorRegMerger(TargetMachine &tm);
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000032FunctionPass *createR600TextureIntrinsicsReplacer();
Tom Stellard75aadc22012-12-11 21:25:42 +000033FunctionPass *createR600ExpandSpecialInstrsPass(TargetMachine &tm);
Tom Stellard1de55822013-12-11 17:51:41 +000034FunctionPass *createR600EmitClauseMarkers();
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +000035FunctionPass *createR600ClauseMergePass(TargetMachine &tm);
Vincent Lejeune147700b2013-04-30 00:14:27 +000036FunctionPass *createR600Packetizer(TargetMachine &tm);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000037FunctionPass *createR600ControlFlowFinalizer(TargetMachine &tm);
Tom Stellardf2ba9722013-12-11 17:51:47 +000038FunctionPass *createAMDGPUCFGStructurizerPass();
Tom Stellard75aadc22012-12-11 21:25:42 +000039
40// SI Passes
Tom Stellard9fa17912013-08-14 23:24:45 +000041FunctionPass *createSITypeRewriter();
Tom Stellardf8794352012-12-19 22:10:31 +000042FunctionPass *createSIAnnotateControlFlowPass();
Tom Stellard6596ba72014-11-21 22:06:37 +000043FunctionPass *createSIFoldOperandsPass();
Tom Stellard1bd80722014-04-30 15:31:33 +000044FunctionPass *createSILowerI1CopiesPass();
Tom Stellard1aaad692014-07-21 16:55:33 +000045FunctionPass *createSIShrinkInstructionsPass();
Matt Arsenault41033282014-10-10 22:01:59 +000046FunctionPass *createSILoadStoreOptimizerPass(TargetMachine &tm);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000047FunctionPass *createSIWholeQuadModePass();
Matt Arsenault55d49cf2016-02-12 02:16:10 +000048FunctionPass *createSILowerControlFlowPass();
Tom Stellard28d13a42015-05-12 17:13:02 +000049FunctionPass *createSIFixControlFlowLiveIntervalsPass();
Matt Arsenault782c03b2015-11-03 22:30:13 +000050FunctionPass *createSIFixSGPRCopiesPass();
Tom Stellard75aadc22012-12-11 21:25:42 +000051FunctionPass *createSICodeEmitterPass(formatted_raw_ostream &OS);
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +000052FunctionPass *createSIDebuggerInsertNopsPass();
Tom Stellard6e1967e2016-02-05 17:42:38 +000053FunctionPass *createSIInsertWaitsPass();
Matt Arsenault86de4862016-06-24 07:07:55 +000054FunctionPass *createAMDGPUCodeGenPreparePass(const TargetMachine *TM = nullptr);
Tom Stellard75aadc22012-12-11 21:25:42 +000055
Nicolai Haehnle02c32912016-01-13 16:10:10 +000056ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C);
57
Matt Arsenault39319482015-11-06 18:01:57 +000058ModulePass *createAMDGPUAnnotateKernelFeaturesPass();
59void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &);
60extern char &AMDGPUAnnotateKernelFeaturesID;
61
Tom Stellard6596ba72014-11-21 22:06:37 +000062void initializeSIFoldOperandsPass(PassRegistry &);
63extern char &SIFoldOperandsID;
64
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +000065void initializeSIShrinkInstructionsPass(PassRegistry&);
66extern char &SIShrinkInstructionsID;
67
Matt Arsenault782c03b2015-11-03 22:30:13 +000068void initializeSIFixSGPRCopiesPass(PassRegistry &);
69extern char &SIFixSGPRCopiesID;
70
Tom Stellard1bd80722014-04-30 15:31:33 +000071void initializeSILowerI1CopiesPass(PassRegistry &);
72extern char &SILowerI1CopiesID;
73
Matt Arsenault41033282014-10-10 22:01:59 +000074void initializeSILoadStoreOptimizerPass(PassRegistry &);
75extern char &SILoadStoreOptimizerID;
76
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000077void initializeSIWholeQuadModePass(PassRegistry &);
78extern char &SIWholeQuadModeID;
79
Matt Arsenault55d49cf2016-02-12 02:16:10 +000080void initializeSILowerControlFlowPass(PassRegistry &);
81extern char &SILowerControlFlowPassID;
82
83
Tom Stellard75aadc22012-12-11 21:25:42 +000084// Passes common to R600 and SI
Matt Arsenaulte0132462016-01-30 05:19:45 +000085FunctionPass *createAMDGPUPromoteAlloca(const TargetMachine *TM = nullptr);
86void initializeAMDGPUPromoteAllocaPass(PassRegistry&);
87extern char &AMDGPUPromoteAllocaID;
88
Tom Stellardbc4497b2016-02-12 23:45:29 +000089FunctionPass *createAMDGPUAddDivergenceMetadata(const AMDGPUSubtarget &ST);
Tom Stellardf8794352012-12-19 22:10:31 +000090Pass *createAMDGPUStructurizeCFGPass();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000091FunctionPass *createAMDGPUISelDag(TargetMachine &tm);
Tom Stellard5cbb53c2014-11-03 19:49:05 +000092ModulePass *createAMDGPUAlwaysInlinePass();
Tom Stellardfd253952015-08-07 23:19:30 +000093ModulePass *createAMDGPUOpenCLImageTypeLoweringPass();
Tom Stellarda6f24c62015-12-15 20:55:55 +000094FunctionPass *createAMDGPUAnnotateUniformValues();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000095
Tom Stellard28d13a42015-05-12 17:13:02 +000096void initializeSIFixControlFlowLiveIntervalsPass(PassRegistry&);
97extern char &SIFixControlFlowLiveIntervalsID;
98
Tom Stellarda6f24c62015-12-15 20:55:55 +000099void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&);
100extern char &AMDGPUAnnotateUniformValuesPassID;
Tom Stellardb2de94e2014-07-02 20:53:48 +0000101
Matt Arsenault86de4862016-06-24 07:07:55 +0000102void initializeAMDGPUCodeGenPreparePass(PassRegistry&);
103extern char &AMDGPUCodeGenPrepareID;
104
Tom Stellard77a17772016-01-20 15:48:27 +0000105void initializeSIAnnotateControlFlowPass(PassRegistry&);
106extern char &SIAnnotateControlFlowPassID;
107
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +0000108void initializeSIDebuggerInsertNopsPass(PassRegistry&);
109extern char &SIDebuggerInsertNopsID;
Tom Stellardcc7067a62016-03-03 03:53:29 +0000110
Tom Stellard6e1967e2016-02-05 17:42:38 +0000111void initializeSIInsertWaitsPass(PassRegistry&);
112extern char &SIInsertWaitsID;
113
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000114extern Target TheAMDGPUTarget;
Tom Stellard49f8bfd2015-01-06 18:00:21 +0000115extern Target TheGCNTarget;
Tom Stellard75aadc22012-12-11 21:25:42 +0000116
Tom Stellard067c8152014-07-21 14:01:14 +0000117namespace AMDGPU {
118enum TargetIndex {
Tom Stellard95292bb2015-01-20 17:49:47 +0000119 TI_CONSTDATA_START,
120 TI_SCRATCH_RSRC_DWORD0,
121 TI_SCRATCH_RSRC_DWORD1,
122 TI_SCRATCH_RSRC_DWORD2,
123 TI_SCRATCH_RSRC_DWORD3
Tom Stellard067c8152014-07-21 14:01:14 +0000124};
125}
126
Tom Stellard75aadc22012-12-11 21:25:42 +0000127} // End namespace llvm
128
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000129/// OpenCL uses address spaces to differentiate between
130/// various memory regions on the hardware. On the CPU
131/// all of the address spaces point to the same memory,
132/// however on the GPU, each address space points to
Alp Tokercb402912014-01-24 17:20:08 +0000133/// a separate piece of memory that is unique from other
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000134/// memory locations.
135namespace AMDGPUAS {
Reid Kleckner218a9592015-06-08 21:57:57 +0000136enum AddressSpaces : unsigned {
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000137 PRIVATE_ADDRESS = 0, ///< Address space for private memory.
138 GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0).
Jan Vesely81f1b302016-05-13 20:39:16 +0000139 CONSTANT_ADDRESS = 2, ///< Address space for constant memory (VTX2)
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000140 LOCAL_ADDRESS = 3, ///< Address space for local memory.
Matt Arsenault46b51b72014-05-22 18:27:07 +0000141 FLAT_ADDRESS = 4, ///< Address space for flat memory.
142 REGION_ADDRESS = 5, ///< Address space for region memory.
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000143 PARAM_D_ADDRESS = 6, ///< Address space for direct addressible parameter memory (CONST0)
144 PARAM_I_ADDRESS = 7, ///< Address space for indirect addressible parameter memory (VTX1)
Tom Stellard1e803092013-07-23 01:48:18 +0000145
146 // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on this
147 // order to be able to dynamically index a constant buffer, for example:
148 //
149 // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx
150
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000151 CONSTANT_BUFFER_0 = 8,
152 CONSTANT_BUFFER_1 = 9,
153 CONSTANT_BUFFER_2 = 10,
154 CONSTANT_BUFFER_3 = 11,
155 CONSTANT_BUFFER_4 = 12,
156 CONSTANT_BUFFER_5 = 13,
157 CONSTANT_BUFFER_6 = 14,
158 CONSTANT_BUFFER_7 = 15,
159 CONSTANT_BUFFER_8 = 16,
160 CONSTANT_BUFFER_9 = 17,
161 CONSTANT_BUFFER_10 = 18,
162 CONSTANT_BUFFER_11 = 19,
163 CONSTANT_BUFFER_12 = 20,
164 CONSTANT_BUFFER_13 = 21,
165 CONSTANT_BUFFER_14 = 22,
166 CONSTANT_BUFFER_15 = 23,
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000167
168 // Some places use this if the address space can't be determined.
169 UNKNOWN_ADDRESS_SPACE = ~0u
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000170};
171
172} // namespace AMDGPUAS
173
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000174#endif