blob: d6c0db67370c5be7a56d0c53d03ac6afda499619 [file] [log] [blame]
Ulrich Weigand640192d2013-05-03 19:49:39 +00001//===-- PPCAsmParser.cpp - Parse PowerPC asm to MCInst instructions ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "MCTargetDesc/PPCMCTargetDesc.h"
Ulrich Weigand96e65782013-06-20 16:23:52 +000011#include "MCTargetDesc/PPCMCExpr.h"
Rafael Espindola6b9ee9b2014-01-25 02:35:56 +000012#include "PPCTargetStreamer.h"
Craig Topper690d8ea2013-07-24 07:33:14 +000013#include "llvm/ADT/STLExtras.h"
Ulrich Weigand640192d2013-05-03 19:49:39 +000014#include "llvm/ADT/SmallString.h"
15#include "llvm/ADT/SmallVector.h"
16#include "llvm/ADT/StringSwitch.h"
17#include "llvm/ADT/Twine.h"
Ulrich Weigandbb686102014-07-20 23:06:03 +000018#include "llvm/MC/MCContext.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
21#include "llvm/MC/MCInstrInfo.h"
22#include "llvm/MC/MCParser/MCAsmLexer.h"
23#include "llvm/MC/MCParser/MCAsmParser.h"
24#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
25#include "llvm/MC/MCRegisterInfo.h"
26#include "llvm/MC/MCStreamer.h"
Rafael Espindola95fb9b92015-06-02 20:38:46 +000027#include "llvm/MC/MCSymbolELF.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000028#include "llvm/MC/MCSubtargetInfo.h"
29#include "llvm/MC/MCTargetAsmParser.h"
Ulrich Weigand640192d2013-05-03 19:49:39 +000030#include "llvm/Support/SourceMgr.h"
31#include "llvm/Support/TargetRegistry.h"
32#include "llvm/Support/raw_ostream.h"
33
34using namespace llvm;
35
Craig Topperf7df7222014-12-18 05:02:14 +000036static const MCPhysReg RRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000037 PPC::R0, PPC::R1, PPC::R2, PPC::R3,
38 PPC::R4, PPC::R5, PPC::R6, PPC::R7,
39 PPC::R8, PPC::R9, PPC::R10, PPC::R11,
40 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
41 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
42 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
43 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
44 PPC::R28, PPC::R29, PPC::R30, PPC::R31
45};
Craig Topperf7df7222014-12-18 05:02:14 +000046static const MCPhysReg RRegsNoR0[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000047 PPC::ZERO,
48 PPC::R1, PPC::R2, PPC::R3,
49 PPC::R4, PPC::R5, PPC::R6, PPC::R7,
50 PPC::R8, PPC::R9, PPC::R10, PPC::R11,
51 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
52 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
53 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
54 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
55 PPC::R28, PPC::R29, PPC::R30, PPC::R31
56};
Craig Topperf7df7222014-12-18 05:02:14 +000057static const MCPhysReg XRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000058 PPC::X0, PPC::X1, PPC::X2, PPC::X3,
59 PPC::X4, PPC::X5, PPC::X6, PPC::X7,
60 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
61 PPC::X12, PPC::X13, PPC::X14, PPC::X15,
62 PPC::X16, PPC::X17, PPC::X18, PPC::X19,
63 PPC::X20, PPC::X21, PPC::X22, PPC::X23,
64 PPC::X24, PPC::X25, PPC::X26, PPC::X27,
65 PPC::X28, PPC::X29, PPC::X30, PPC::X31
66};
Craig Topperf7df7222014-12-18 05:02:14 +000067static const MCPhysReg XRegsNoX0[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000068 PPC::ZERO8,
69 PPC::X1, PPC::X2, PPC::X3,
70 PPC::X4, PPC::X5, PPC::X6, PPC::X7,
71 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
72 PPC::X12, PPC::X13, PPC::X14, PPC::X15,
73 PPC::X16, PPC::X17, PPC::X18, PPC::X19,
74 PPC::X20, PPC::X21, PPC::X22, PPC::X23,
75 PPC::X24, PPC::X25, PPC::X26, PPC::X27,
76 PPC::X28, PPC::X29, PPC::X30, PPC::X31
77};
Craig Topperf7df7222014-12-18 05:02:14 +000078static const MCPhysReg FRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000079 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
80 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
81 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
82 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
83 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
84 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
85 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
86 PPC::F28, PPC::F29, PPC::F30, PPC::F31
87};
Craig Topperf7df7222014-12-18 05:02:14 +000088static const MCPhysReg VRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000089 PPC::V0, PPC::V1, PPC::V2, PPC::V3,
90 PPC::V4, PPC::V5, PPC::V6, PPC::V7,
91 PPC::V8, PPC::V9, PPC::V10, PPC::V11,
92 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
93 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
94 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
95 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
96 PPC::V28, PPC::V29, PPC::V30, PPC::V31
97};
Craig Topperf7df7222014-12-18 05:02:14 +000098static const MCPhysReg VSRegs[64] = {
Hal Finkel27774d92014-03-13 07:58:58 +000099 PPC::VSL0, PPC::VSL1, PPC::VSL2, PPC::VSL3,
100 PPC::VSL4, PPC::VSL5, PPC::VSL6, PPC::VSL7,
101 PPC::VSL8, PPC::VSL9, PPC::VSL10, PPC::VSL11,
102 PPC::VSL12, PPC::VSL13, PPC::VSL14, PPC::VSL15,
103 PPC::VSL16, PPC::VSL17, PPC::VSL18, PPC::VSL19,
104 PPC::VSL20, PPC::VSL21, PPC::VSL22, PPC::VSL23,
105 PPC::VSL24, PPC::VSL25, PPC::VSL26, PPC::VSL27,
106 PPC::VSL28, PPC::VSL29, PPC::VSL30, PPC::VSL31,
107
108 PPC::VSH0, PPC::VSH1, PPC::VSH2, PPC::VSH3,
109 PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7,
110 PPC::VSH8, PPC::VSH9, PPC::VSH10, PPC::VSH11,
111 PPC::VSH12, PPC::VSH13, PPC::VSH14, PPC::VSH15,
112 PPC::VSH16, PPC::VSH17, PPC::VSH18, PPC::VSH19,
113 PPC::VSH20, PPC::VSH21, PPC::VSH22, PPC::VSH23,
114 PPC::VSH24, PPC::VSH25, PPC::VSH26, PPC::VSH27,
115 PPC::VSH28, PPC::VSH29, PPC::VSH30, PPC::VSH31
116};
Craig Topperf7df7222014-12-18 05:02:14 +0000117static const MCPhysReg VSFRegs[64] = {
Hal Finkel19be5062014-03-29 05:29:01 +0000118 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
119 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
120 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
121 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
122 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
123 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
124 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
125 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
126
127 PPC::VF0, PPC::VF1, PPC::VF2, PPC::VF3,
128 PPC::VF4, PPC::VF5, PPC::VF6, PPC::VF7,
129 PPC::VF8, PPC::VF9, PPC::VF10, PPC::VF11,
130 PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15,
131 PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19,
132 PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23,
133 PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27,
134 PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31
135};
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000136static const MCPhysReg VSSRegs[64] = {
137 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
138 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
139 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
140 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
141 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
142 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
143 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
144 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
145
146 PPC::VF0, PPC::VF1, PPC::VF2, PPC::VF3,
147 PPC::VF4, PPC::VF5, PPC::VF6, PPC::VF7,
148 PPC::VF8, PPC::VF9, PPC::VF10, PPC::VF11,
149 PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15,
150 PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19,
151 PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23,
152 PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27,
153 PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31
154};
Hal Finkelc93a9a22015-02-25 01:06:45 +0000155static unsigned QFRegs[32] = {
156 PPC::QF0, PPC::QF1, PPC::QF2, PPC::QF3,
157 PPC::QF4, PPC::QF5, PPC::QF6, PPC::QF7,
158 PPC::QF8, PPC::QF9, PPC::QF10, PPC::QF11,
159 PPC::QF12, PPC::QF13, PPC::QF14, PPC::QF15,
160 PPC::QF16, PPC::QF17, PPC::QF18, PPC::QF19,
161 PPC::QF20, PPC::QF21, PPC::QF22, PPC::QF23,
162 PPC::QF24, PPC::QF25, PPC::QF26, PPC::QF27,
163 PPC::QF28, PPC::QF29, PPC::QF30, PPC::QF31
164};
Craig Topperf7df7222014-12-18 05:02:14 +0000165static const MCPhysReg CRBITRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000166 PPC::CR0LT, PPC::CR0GT, PPC::CR0EQ, PPC::CR0UN,
167 PPC::CR1LT, PPC::CR1GT, PPC::CR1EQ, PPC::CR1UN,
168 PPC::CR2LT, PPC::CR2GT, PPC::CR2EQ, PPC::CR2UN,
169 PPC::CR3LT, PPC::CR3GT, PPC::CR3EQ, PPC::CR3UN,
170 PPC::CR4LT, PPC::CR4GT, PPC::CR4EQ, PPC::CR4UN,
171 PPC::CR5LT, PPC::CR5GT, PPC::CR5EQ, PPC::CR5UN,
172 PPC::CR6LT, PPC::CR6GT, PPC::CR6EQ, PPC::CR6UN,
173 PPC::CR7LT, PPC::CR7GT, PPC::CR7EQ, PPC::CR7UN
174};
Craig Topperf7df7222014-12-18 05:02:14 +0000175static const MCPhysReg CRRegs[8] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000176 PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
177 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7
178};
179
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000180// Evaluate an expression containing condition register
181// or condition register field symbols. Returns positive
182// value on success, or -1 on error.
183static int64_t
184EvaluateCRExpr(const MCExpr *E) {
185 switch (E->getKind()) {
186 case MCExpr::Target:
187 return -1;
188
189 case MCExpr::Constant: {
190 int64_t Res = cast<MCConstantExpr>(E)->getValue();
191 return Res < 0 ? -1 : Res;
192 }
193
194 case MCExpr::SymbolRef: {
195 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
196 StringRef Name = SRE->getSymbol().getName();
197
198 if (Name == "lt") return 0;
199 if (Name == "gt") return 1;
200 if (Name == "eq") return 2;
201 if (Name == "so") return 3;
202 if (Name == "un") return 3;
203
204 if (Name == "cr0") return 0;
205 if (Name == "cr1") return 1;
206 if (Name == "cr2") return 2;
207 if (Name == "cr3") return 3;
208 if (Name == "cr4") return 4;
209 if (Name == "cr5") return 5;
210 if (Name == "cr6") return 6;
211 if (Name == "cr7") return 7;
212
213 return -1;
214 }
215
216 case MCExpr::Unary:
217 return -1;
218
219 case MCExpr::Binary: {
220 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
221 int64_t LHSVal = EvaluateCRExpr(BE->getLHS());
222 int64_t RHSVal = EvaluateCRExpr(BE->getRHS());
223 int64_t Res;
224
225 if (LHSVal < 0 || RHSVal < 0)
226 return -1;
227
228 switch (BE->getOpcode()) {
229 default: return -1;
230 case MCBinaryExpr::Add: Res = LHSVal + RHSVal; break;
231 case MCBinaryExpr::Mul: Res = LHSVal * RHSVal; break;
232 }
233
234 return Res < 0 ? -1 : Res;
235 }
236 }
237
238 llvm_unreachable("Invalid expression kind!");
239}
240
Craig Topperf7df7222014-12-18 05:02:14 +0000241namespace {
242
Ulrich Weigand640192d2013-05-03 19:49:39 +0000243struct PPCOperand;
244
245class PPCAsmParser : public MCTargetAsmParser {
246 MCSubtargetInfo &STI;
Hal Finkel0096dbd2013-09-12 14:40:06 +0000247 const MCInstrInfo &MII;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000248 bool IsPPC64;
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000249 bool IsDarwin;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000250
Rafael Espindola961d4692014-11-11 05:18:41 +0000251 void Warning(SMLoc L, const Twine &Msg) { getParser().Warning(L, Msg); }
252 bool Error(SMLoc L, const Twine &Msg) { return getParser().Error(L, Msg); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000253
254 bool isPPC64() const { return IsPPC64; }
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000255 bool isDarwin() const { return IsDarwin; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000256
257 bool MatchRegisterName(const AsmToken &Tok,
258 unsigned &RegNo, int64_t &IntVal);
259
Craig Topper0d3fa922014-04-29 07:57:37 +0000260 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000261
Ulrich Weigand96e65782013-06-20 16:23:52 +0000262 const MCExpr *ExtractModifierFromExpr(const MCExpr *E,
263 PPCMCExpr::VariantKind &Variant);
Ulrich Weigand52cf8e42013-07-09 16:41:09 +0000264 const MCExpr *FixupVariantKind(const MCExpr *E);
Ulrich Weigand96e65782013-06-20 16:23:52 +0000265 bool ParseExpression(const MCExpr *&EVal);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000266 bool ParseDarwinExpression(const MCExpr *&EVal);
Ulrich Weigand96e65782013-06-20 16:23:52 +0000267
David Blaikie960ea3f2014-06-08 16:18:35 +0000268 bool ParseOperand(OperandVector &Operands);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000269
270 bool ParseDirectiveWord(unsigned Size, SMLoc L);
271 bool ParseDirectiveTC(unsigned Size, SMLoc L);
Ulrich Weigand55daa772013-07-09 10:00:34 +0000272 bool ParseDirectiveMachine(SMLoc L);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000273 bool ParseDarwinDirectiveMachine(SMLoc L);
Ulrich Weigand0daa5162014-07-20 22:56:57 +0000274 bool ParseDirectiveAbiVersion(SMLoc L);
Ulrich Weigandbb686102014-07-20 23:06:03 +0000275 bool ParseDirectiveLocalEntry(SMLoc L);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000276
277 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000278 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000279 uint64_t &ErrorInfo,
Ranjeet Singh5b119092015-06-30 11:30:42 +0000280 FeatureBitset &ErrorMissingFeature,
Craig Topper0d3fa922014-04-29 07:57:37 +0000281 bool MatchingInlineAsm) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000282
David Blaikie960ea3f2014-06-08 16:18:35 +0000283 void ProcessInstruction(MCInst &Inst, const OperandVector &Ops);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000284
Ulrich Weigand640192d2013-05-03 19:49:39 +0000285 /// @name Auto-generated Match Functions
286 /// {
287
288#define GET_ASSEMBLER_HEADER
289#include "PPCGenAsmMatcher.inc"
290
291 /// }
292
293
294public:
David Blaikie9f380a32015-03-16 18:06:57 +0000295 PPCAsmParser(MCSubtargetInfo &STI, MCAsmParser &, const MCInstrInfo &MII,
296 const MCTargetOptions &Options)
297 : MCTargetAsmParser(), STI(STI), MII(MII) {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000298 // Check for 64-bit vs. 32-bit pointer mode.
299 Triple TheTriple(STI.getTargetTriple());
Bill Schmidt0a9170d2013-07-26 01:35:43 +0000300 IsPPC64 = (TheTriple.getArch() == Triple::ppc64 ||
301 TheTriple.getArch() == Triple::ppc64le);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000302 IsDarwin = TheTriple.isMacOSX();
Ulrich Weigand640192d2013-05-03 19:49:39 +0000303 // Initialize the set of available features.
304 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
305 }
306
David Blaikie960ea3f2014-06-08 16:18:35 +0000307 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
308 SMLoc NameLoc, OperandVector &Operands) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000309
Craig Topper0d3fa922014-04-29 07:57:37 +0000310 bool ParseDirective(AsmToken DirectiveID) override;
Ulrich Weigandc0944b52013-07-08 14:49:37 +0000311
David Blaikie960ea3f2014-06-08 16:18:35 +0000312 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topper0d3fa922014-04-29 07:57:37 +0000313 unsigned Kind) override;
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +0000314
Craig Topper0d3fa922014-04-29 07:57:37 +0000315 const MCExpr *applyModifierToExpr(const MCExpr *E,
316 MCSymbolRefExpr::VariantKind,
317 MCContext &Ctx) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000318};
319
320/// PPCOperand - Instances of this class represent a parsed PowerPC machine
321/// instruction.
322struct PPCOperand : public MCParsedAsmOperand {
323 enum KindTy {
324 Token,
325 Immediate,
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000326 ContextImmediate,
Ulrich Weigand5b427592013-07-05 12:22:36 +0000327 Expression,
328 TLSRegister
Ulrich Weigand640192d2013-05-03 19:49:39 +0000329 } Kind;
330
331 SMLoc StartLoc, EndLoc;
332 bool IsPPC64;
333
334 struct TokOp {
335 const char *Data;
336 unsigned Length;
337 };
338
339 struct ImmOp {
340 int64_t Val;
341 };
342
343 struct ExprOp {
344 const MCExpr *Val;
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000345 int64_t CRVal; // Cached result of EvaluateCRExpr(Val)
Ulrich Weigand640192d2013-05-03 19:49:39 +0000346 };
347
Ulrich Weigand5b427592013-07-05 12:22:36 +0000348 struct TLSRegOp {
349 const MCSymbolRefExpr *Sym;
350 };
351
Ulrich Weigand640192d2013-05-03 19:49:39 +0000352 union {
353 struct TokOp Tok;
354 struct ImmOp Imm;
355 struct ExprOp Expr;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000356 struct TLSRegOp TLSReg;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000357 };
358
359 PPCOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
360public:
361 PPCOperand(const PPCOperand &o) : MCParsedAsmOperand() {
362 Kind = o.Kind;
363 StartLoc = o.StartLoc;
364 EndLoc = o.EndLoc;
365 IsPPC64 = o.IsPPC64;
366 switch (Kind) {
367 case Token:
368 Tok = o.Tok;
369 break;
370 case Immediate:
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000371 case ContextImmediate:
Ulrich Weigand640192d2013-05-03 19:49:39 +0000372 Imm = o.Imm;
373 break;
374 case Expression:
375 Expr = o.Expr;
376 break;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000377 case TLSRegister:
378 TLSReg = o.TLSReg;
379 break;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000380 }
381 }
382
383 /// getStartLoc - Get the location of the first token of this operand.
Craig Topper0d3fa922014-04-29 07:57:37 +0000384 SMLoc getStartLoc() const override { return StartLoc; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000385
386 /// getEndLoc - Get the location of the last token of this operand.
Craig Topper0d3fa922014-04-29 07:57:37 +0000387 SMLoc getEndLoc() const override { return EndLoc; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000388
389 /// isPPC64 - True if this operand is for an instruction in 64-bit mode.
390 bool isPPC64() const { return IsPPC64; }
391
392 int64_t getImm() const {
393 assert(Kind == Immediate && "Invalid access!");
394 return Imm.Val;
395 }
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000396 int64_t getImmS16Context() const {
397 assert((Kind == Immediate || Kind == ContextImmediate) && "Invalid access!");
398 if (Kind == Immediate)
399 return Imm.Val;
400 return static_cast<int16_t>(Imm.Val);
401 }
402 int64_t getImmU16Context() const {
403 assert((Kind == Immediate || Kind == ContextImmediate) && "Invalid access!");
404 return Imm.Val;
405 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000406
407 const MCExpr *getExpr() const {
408 assert(Kind == Expression && "Invalid access!");
409 return Expr.Val;
410 }
411
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000412 int64_t getExprCRVal() const {
413 assert(Kind == Expression && "Invalid access!");
414 return Expr.CRVal;
415 }
416
Ulrich Weigand5b427592013-07-05 12:22:36 +0000417 const MCExpr *getTLSReg() const {
418 assert(Kind == TLSRegister && "Invalid access!");
419 return TLSReg.Sym;
420 }
421
Craig Topper0d3fa922014-04-29 07:57:37 +0000422 unsigned getReg() const override {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000423 assert(isRegNumber() && "Invalid access!");
424 return (unsigned) Imm.Val;
425 }
426
Hal Finkel27774d92014-03-13 07:58:58 +0000427 unsigned getVSReg() const {
428 assert(isVSRegNumber() && "Invalid access!");
429 return (unsigned) Imm.Val;
430 }
431
Ulrich Weigand640192d2013-05-03 19:49:39 +0000432 unsigned getCCReg() const {
433 assert(isCCRegNumber() && "Invalid access!");
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000434 return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
435 }
436
437 unsigned getCRBit() const {
438 assert(isCRBitNumber() && "Invalid access!");
439 return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000440 }
441
442 unsigned getCRBitMask() const {
443 assert(isCRBitMask() && "Invalid access!");
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000444 return 7 - countTrailingZeros<uint64_t>(Imm.Val);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000445 }
446
Craig Topper0d3fa922014-04-29 07:57:37 +0000447 bool isToken() const override { return Kind == Token; }
448 bool isImm() const override { return Kind == Immediate || Kind == Expression; }
Nemanja Ivanovice8effe12015-03-04 20:44:33 +0000449 bool isU1Imm() const { return Kind == Immediate && isUInt<1>(getImm()); }
Hal Finkel27774d92014-03-13 07:58:58 +0000450 bool isU2Imm() const { return Kind == Immediate && isUInt<2>(getImm()); }
Kit Barton535e69d2015-03-25 19:36:23 +0000451 bool isU3Imm() const { return Kind == Immediate && isUInt<3>(getImm()); }
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000452 bool isU4Imm() const { return Kind == Immediate && isUInt<4>(getImm()); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000453 bool isU5Imm() const { return Kind == Immediate && isUInt<5>(getImm()); }
454 bool isS5Imm() const { return Kind == Immediate && isInt<5>(getImm()); }
455 bool isU6Imm() const { return Kind == Immediate && isUInt<6>(getImm()); }
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000456 bool isU6ImmX2() const { return Kind == Immediate &&
457 isUInt<6>(getImm()) &&
458 (getImm() & 1) == 0; }
459 bool isU7ImmX4() const { return Kind == Immediate &&
460 isUInt<7>(getImm()) &&
461 (getImm() & 3) == 0; }
462 bool isU8ImmX8() const { return Kind == Immediate &&
463 isUInt<8>(getImm()) &&
464 (getImm() & 7) == 0; }
Bill Schmidte26236e2015-05-22 16:44:10 +0000465
466 bool isU10Imm() const { return Kind == Immediate && isUInt<10>(getImm()); }
Hal Finkelc93a9a22015-02-25 01:06:45 +0000467 bool isU12Imm() const { return Kind == Immediate && isUInt<12>(getImm()); }
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000468 bool isU16Imm() const {
469 switch (Kind) {
470 case Expression:
471 return true;
472 case Immediate:
473 case ContextImmediate:
474 return isUInt<16>(getImmU16Context());
475 default:
476 return false;
477 }
478 }
479 bool isS16Imm() const {
480 switch (Kind) {
481 case Expression:
482 return true;
483 case Immediate:
484 case ContextImmediate:
485 return isInt<16>(getImmS16Context());
486 default:
487 return false;
488 }
489 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000490 bool isS16ImmX4() const { return Kind == Expression ||
491 (Kind == Immediate && isInt<16>(getImm()) &&
492 (getImm() & 3) == 0); }
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000493 bool isS17Imm() const {
494 switch (Kind) {
495 case Expression:
496 return true;
497 case Immediate:
498 case ContextImmediate:
499 return isInt<17>(getImmS16Context());
500 default:
501 return false;
502 }
503 }
Ulrich Weigand5b427592013-07-05 12:22:36 +0000504 bool isTLSReg() const { return Kind == TLSRegister; }
Joerg Sonnenbergereb9d13f2014-08-08 20:57:58 +0000505 bool isDirectBr() const {
506 if (Kind == Expression)
507 return true;
508 if (Kind != Immediate)
509 return false;
510 // Operand must be 64-bit aligned, signed 27-bit immediate.
511 if ((getImm() & 3) != 0)
512 return false;
513 if (isInt<26>(getImm()))
514 return true;
515 if (!IsPPC64) {
516 // In 32-bit mode, large 32-bit quantities wrap around.
517 if (isUInt<32>(getImm()) && isInt<26>(static_cast<int32_t>(getImm())))
518 return true;
519 }
520 return false;
521 }
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000522 bool isCondBr() const { return Kind == Expression ||
523 (Kind == Immediate && isInt<16>(getImm()) &&
524 (getImm() & 3) == 0); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000525 bool isRegNumber() const { return Kind == Immediate && isUInt<5>(getImm()); }
Hal Finkel27774d92014-03-13 07:58:58 +0000526 bool isVSRegNumber() const { return Kind == Immediate && isUInt<6>(getImm()); }
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000527 bool isCCRegNumber() const { return (Kind == Expression
528 && isUInt<3>(getExprCRVal())) ||
529 (Kind == Immediate
530 && isUInt<3>(getImm())); }
531 bool isCRBitNumber() const { return (Kind == Expression
532 && isUInt<5>(getExprCRVal())) ||
533 (Kind == Immediate
534 && isUInt<5>(getImm())); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000535 bool isCRBitMask() const { return Kind == Immediate && isUInt<8>(getImm()) &&
536 isPowerOf2_32(getImm()); }
Craig Topper0d3fa922014-04-29 07:57:37 +0000537 bool isMem() const override { return false; }
538 bool isReg() const override { return false; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000539
540 void addRegOperands(MCInst &Inst, unsigned N) const {
541 llvm_unreachable("addRegOperands");
542 }
543
544 void addRegGPRCOperands(MCInst &Inst, unsigned N) const {
545 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000546 Inst.addOperand(MCOperand::createReg(RRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000547 }
548
549 void addRegGPRCNoR0Operands(MCInst &Inst, unsigned N) const {
550 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000551 Inst.addOperand(MCOperand::createReg(RRegsNoR0[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000552 }
553
554 void addRegG8RCOperands(MCInst &Inst, unsigned N) const {
555 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000556 Inst.addOperand(MCOperand::createReg(XRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000557 }
558
559 void addRegG8RCNoX0Operands(MCInst &Inst, unsigned N) const {
560 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000561 Inst.addOperand(MCOperand::createReg(XRegsNoX0[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000562 }
563
564 void addRegGxRCOperands(MCInst &Inst, unsigned N) const {
565 if (isPPC64())
566 addRegG8RCOperands(Inst, N);
567 else
568 addRegGPRCOperands(Inst, N);
569 }
570
571 void addRegGxRCNoR0Operands(MCInst &Inst, unsigned N) const {
572 if (isPPC64())
573 addRegG8RCNoX0Operands(Inst, N);
574 else
575 addRegGPRCNoR0Operands(Inst, N);
576 }
577
578 void addRegF4RCOperands(MCInst &Inst, unsigned N) const {
579 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000580 Inst.addOperand(MCOperand::createReg(FRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000581 }
582
583 void addRegF8RCOperands(MCInst &Inst, unsigned N) const {
584 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000585 Inst.addOperand(MCOperand::createReg(FRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000586 }
587
588 void addRegVRRCOperands(MCInst &Inst, unsigned N) const {
589 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000590 Inst.addOperand(MCOperand::createReg(VRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000591 }
592
Hal Finkel27774d92014-03-13 07:58:58 +0000593 void addRegVSRCOperands(MCInst &Inst, unsigned N) const {
594 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000595 Inst.addOperand(MCOperand::createReg(VSRegs[getVSReg()]));
Hal Finkel27774d92014-03-13 07:58:58 +0000596 }
597
Hal Finkel19be5062014-03-29 05:29:01 +0000598 void addRegVSFRCOperands(MCInst &Inst, unsigned N) const {
599 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000600 Inst.addOperand(MCOperand::createReg(VSFRegs[getVSReg()]));
Hal Finkel19be5062014-03-29 05:29:01 +0000601 }
602
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000603 void addRegVSSRCOperands(MCInst &Inst, unsigned N) const {
604 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000605 Inst.addOperand(MCOperand::createReg(VSSRegs[getVSReg()]));
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000606 }
607
Hal Finkelc93a9a22015-02-25 01:06:45 +0000608 void addRegQFRCOperands(MCInst &Inst, unsigned N) const {
609 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000610 Inst.addOperand(MCOperand::createReg(QFRegs[getReg()]));
Hal Finkelc93a9a22015-02-25 01:06:45 +0000611 }
612
613 void addRegQSRCOperands(MCInst &Inst, unsigned N) const {
614 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000615 Inst.addOperand(MCOperand::createReg(QFRegs[getReg()]));
Hal Finkelc93a9a22015-02-25 01:06:45 +0000616 }
617
618 void addRegQBRCOperands(MCInst &Inst, unsigned N) const {
619 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000620 Inst.addOperand(MCOperand::createReg(QFRegs[getReg()]));
Hal Finkelc93a9a22015-02-25 01:06:45 +0000621 }
622
Ulrich Weigand640192d2013-05-03 19:49:39 +0000623 void addRegCRBITRCOperands(MCInst &Inst, unsigned N) const {
624 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000625 Inst.addOperand(MCOperand::createReg(CRBITRegs[getCRBit()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000626 }
627
628 void addRegCRRCOperands(MCInst &Inst, unsigned N) const {
629 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000630 Inst.addOperand(MCOperand::createReg(CRRegs[getCCReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000631 }
632
633 void addCRBitMaskOperands(MCInst &Inst, unsigned N) const {
634 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000635 Inst.addOperand(MCOperand::createReg(CRRegs[getCRBitMask()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000636 }
637
638 void addImmOperands(MCInst &Inst, unsigned N) const {
639 assert(N == 1 && "Invalid number of operands!");
640 if (Kind == Immediate)
Jim Grosbache9119e42015-05-13 18:37:00 +0000641 Inst.addOperand(MCOperand::createImm(getImm()));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000642 else
Jim Grosbache9119e42015-05-13 18:37:00 +0000643 Inst.addOperand(MCOperand::createExpr(getExpr()));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000644 }
645
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000646 void addS16ImmOperands(MCInst &Inst, unsigned N) const {
647 assert(N == 1 && "Invalid number of operands!");
648 switch (Kind) {
649 case Immediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000650 Inst.addOperand(MCOperand::createImm(getImm()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000651 break;
652 case ContextImmediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000653 Inst.addOperand(MCOperand::createImm(getImmS16Context()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000654 break;
655 default:
Jim Grosbache9119e42015-05-13 18:37:00 +0000656 Inst.addOperand(MCOperand::createExpr(getExpr()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000657 break;
658 }
659 }
660
661 void addU16ImmOperands(MCInst &Inst, unsigned N) const {
662 assert(N == 1 && "Invalid number of operands!");
663 switch (Kind) {
664 case Immediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000665 Inst.addOperand(MCOperand::createImm(getImm()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000666 break;
667 case ContextImmediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000668 Inst.addOperand(MCOperand::createImm(getImmU16Context()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000669 break;
670 default:
Jim Grosbache9119e42015-05-13 18:37:00 +0000671 Inst.addOperand(MCOperand::createExpr(getExpr()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000672 break;
673 }
674 }
675
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000676 void addBranchTargetOperands(MCInst &Inst, unsigned N) const {
677 assert(N == 1 && "Invalid number of operands!");
678 if (Kind == Immediate)
Jim Grosbache9119e42015-05-13 18:37:00 +0000679 Inst.addOperand(MCOperand::createImm(getImm() / 4));
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000680 else
Jim Grosbache9119e42015-05-13 18:37:00 +0000681 Inst.addOperand(MCOperand::createExpr(getExpr()));
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000682 }
683
Ulrich Weigand5b427592013-07-05 12:22:36 +0000684 void addTLSRegOperands(MCInst &Inst, unsigned N) const {
685 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000686 Inst.addOperand(MCOperand::createExpr(getTLSReg()));
Ulrich Weigand5b427592013-07-05 12:22:36 +0000687 }
688
Ulrich Weigand640192d2013-05-03 19:49:39 +0000689 StringRef getToken() const {
690 assert(Kind == Token && "Invalid access!");
691 return StringRef(Tok.Data, Tok.Length);
692 }
693
Craig Topper0d3fa922014-04-29 07:57:37 +0000694 void print(raw_ostream &OS) const override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000695
David Blaikie960ea3f2014-06-08 16:18:35 +0000696 static std::unique_ptr<PPCOperand> CreateToken(StringRef Str, SMLoc S,
697 bool IsPPC64) {
698 auto Op = make_unique<PPCOperand>(Token);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000699 Op->Tok.Data = Str.data();
700 Op->Tok.Length = Str.size();
701 Op->StartLoc = S;
702 Op->EndLoc = S;
703 Op->IsPPC64 = IsPPC64;
704 return Op;
705 }
706
David Blaikie960ea3f2014-06-08 16:18:35 +0000707 static std::unique_ptr<PPCOperand>
708 CreateTokenWithStringCopy(StringRef Str, SMLoc S, bool IsPPC64) {
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000709 // Allocate extra memory for the string and copy it.
David Blaikie960ea3f2014-06-08 16:18:35 +0000710 // FIXME: This is incorrect, Operands are owned by unique_ptr with a default
711 // deleter which will destroy them by simply using "delete", not correctly
712 // calling operator delete on this extra memory after calling the dtor
713 // explicitly.
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000714 void *Mem = ::operator new(sizeof(PPCOperand) + Str.size());
David Blaikie960ea3f2014-06-08 16:18:35 +0000715 std::unique_ptr<PPCOperand> Op(new (Mem) PPCOperand(Token));
Benjamin Kramer769989c2014-08-15 11:05:45 +0000716 Op->Tok.Data = reinterpret_cast<const char *>(Op.get() + 1);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000717 Op->Tok.Length = Str.size();
Benjamin Kramer769989c2014-08-15 11:05:45 +0000718 std::memcpy(const_cast<char *>(Op->Tok.Data), Str.data(), Str.size());
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000719 Op->StartLoc = S;
720 Op->EndLoc = S;
721 Op->IsPPC64 = IsPPC64;
722 return Op;
723 }
724
David Blaikie960ea3f2014-06-08 16:18:35 +0000725 static std::unique_ptr<PPCOperand> CreateImm(int64_t Val, SMLoc S, SMLoc E,
726 bool IsPPC64) {
727 auto Op = make_unique<PPCOperand>(Immediate);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000728 Op->Imm.Val = Val;
729 Op->StartLoc = S;
730 Op->EndLoc = E;
731 Op->IsPPC64 = IsPPC64;
732 return Op;
733 }
734
David Blaikie960ea3f2014-06-08 16:18:35 +0000735 static std::unique_ptr<PPCOperand> CreateExpr(const MCExpr *Val, SMLoc S,
736 SMLoc E, bool IsPPC64) {
737 auto Op = make_unique<PPCOperand>(Expression);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000738 Op->Expr.Val = Val;
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000739 Op->Expr.CRVal = EvaluateCRExpr(Val);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000740 Op->StartLoc = S;
741 Op->EndLoc = E;
742 Op->IsPPC64 = IsPPC64;
743 return Op;
744 }
Ulrich Weigand5b427592013-07-05 12:22:36 +0000745
David Blaikie960ea3f2014-06-08 16:18:35 +0000746 static std::unique_ptr<PPCOperand>
747 CreateTLSReg(const MCSymbolRefExpr *Sym, SMLoc S, SMLoc E, bool IsPPC64) {
748 auto Op = make_unique<PPCOperand>(TLSRegister);
Ulrich Weigand5b427592013-07-05 12:22:36 +0000749 Op->TLSReg.Sym = Sym;
750 Op->StartLoc = S;
751 Op->EndLoc = E;
752 Op->IsPPC64 = IsPPC64;
753 return Op;
754 }
755
David Blaikie960ea3f2014-06-08 16:18:35 +0000756 static std::unique_ptr<PPCOperand>
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000757 CreateContextImm(int64_t Val, SMLoc S, SMLoc E, bool IsPPC64) {
758 auto Op = make_unique<PPCOperand>(ContextImmediate);
759 Op->Imm.Val = Val;
760 Op->StartLoc = S;
761 Op->EndLoc = E;
762 Op->IsPPC64 = IsPPC64;
763 return Op;
764 }
765
766 static std::unique_ptr<PPCOperand>
David Blaikie960ea3f2014-06-08 16:18:35 +0000767 CreateFromMCExpr(const MCExpr *Val, SMLoc S, SMLoc E, bool IsPPC64) {
Ulrich Weigand5b427592013-07-05 12:22:36 +0000768 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Val))
769 return CreateImm(CE->getValue(), S, E, IsPPC64);
770
771 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(Val))
772 if (SRE->getKind() == MCSymbolRefExpr::VK_PPC_TLS)
773 return CreateTLSReg(SRE, S, E, IsPPC64);
774
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000775 if (const PPCMCExpr *TE = dyn_cast<PPCMCExpr>(Val)) {
776 int64_t Res;
Jim Grosbach13760bd2015-05-30 01:25:56 +0000777 if (TE->evaluateAsConstant(Res))
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000778 return CreateContextImm(Res, S, E, IsPPC64);
779 }
780
Ulrich Weigand5b427592013-07-05 12:22:36 +0000781 return CreateExpr(Val, S, E, IsPPC64);
782 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000783};
784
785} // end anonymous namespace.
786
787void PPCOperand::print(raw_ostream &OS) const {
788 switch (Kind) {
789 case Token:
790 OS << "'" << getToken() << "'";
791 break;
792 case Immediate:
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000793 case ContextImmediate:
Ulrich Weigand640192d2013-05-03 19:49:39 +0000794 OS << getImm();
795 break;
796 case Expression:
Rafael Espindolaf4a13652015-05-27 13:05:42 +0000797 OS << *getExpr();
Ulrich Weigand640192d2013-05-03 19:49:39 +0000798 break;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000799 case TLSRegister:
Rafael Espindolaf4a13652015-05-27 13:05:42 +0000800 OS << *getTLSReg();
Ulrich Weigand5b427592013-07-05 12:22:36 +0000801 break;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000802 }
803}
804
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000805static void
806addNegOperand(MCInst &Inst, MCOperand &Op, MCContext &Ctx) {
807 if (Op.isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +0000808 Inst.addOperand(MCOperand::createImm(-Op.getImm()));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000809 return;
810 }
811 const MCExpr *Expr = Op.getExpr();
812 if (const MCUnaryExpr *UnExpr = dyn_cast<MCUnaryExpr>(Expr)) {
813 if (UnExpr->getOpcode() == MCUnaryExpr::Minus) {
Jim Grosbache9119e42015-05-13 18:37:00 +0000814 Inst.addOperand(MCOperand::createExpr(UnExpr->getSubExpr()));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000815 return;
816 }
817 } else if (const MCBinaryExpr *BinExpr = dyn_cast<MCBinaryExpr>(Expr)) {
818 if (BinExpr->getOpcode() == MCBinaryExpr::Sub) {
Jim Grosbach13760bd2015-05-30 01:25:56 +0000819 const MCExpr *NE = MCBinaryExpr::createSub(BinExpr->getRHS(),
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000820 BinExpr->getLHS(), Ctx);
Jim Grosbache9119e42015-05-13 18:37:00 +0000821 Inst.addOperand(MCOperand::createExpr(NE));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000822 return;
823 }
824 }
Jim Grosbach13760bd2015-05-30 01:25:56 +0000825 Inst.addOperand(MCOperand::createExpr(MCUnaryExpr::createMinus(Expr, Ctx)));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000826}
827
David Blaikie960ea3f2014-06-08 16:18:35 +0000828void PPCAsmParser::ProcessInstruction(MCInst &Inst,
829 const OperandVector &Operands) {
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000830 int Opcode = Inst.getOpcode();
831 switch (Opcode) {
Hal Finkelfefcfff2015-04-23 22:47:57 +0000832 case PPC::DCBTx:
833 case PPC::DCBTT:
834 case PPC::DCBTSTx:
835 case PPC::DCBTSTT: {
836 MCInst TmpInst;
837 TmpInst.setOpcode((Opcode == PPC::DCBTx || Opcode == PPC::DCBTT) ?
838 PPC::DCBT : PPC::DCBTST);
Jim Grosbache9119e42015-05-13 18:37:00 +0000839 TmpInst.addOperand(MCOperand::createImm(
Hal Finkelfefcfff2015-04-23 22:47:57 +0000840 (Opcode == PPC::DCBTx || Opcode == PPC::DCBTSTx) ? 0 : 16));
841 TmpInst.addOperand(Inst.getOperand(0));
842 TmpInst.addOperand(Inst.getOperand(1));
843 Inst = TmpInst;
844 break;
845 }
846 case PPC::DCBTCT:
847 case PPC::DCBTDS: {
848 MCInst TmpInst;
849 TmpInst.setOpcode(PPC::DCBT);
850 TmpInst.addOperand(Inst.getOperand(2));
851 TmpInst.addOperand(Inst.getOperand(0));
852 TmpInst.addOperand(Inst.getOperand(1));
853 Inst = TmpInst;
854 break;
855 }
856 case PPC::DCBTSTCT:
857 case PPC::DCBTSTDS: {
858 MCInst TmpInst;
859 TmpInst.setOpcode(PPC::DCBTST);
860 TmpInst.addOperand(Inst.getOperand(2));
861 TmpInst.addOperand(Inst.getOperand(0));
862 TmpInst.addOperand(Inst.getOperand(1));
863 Inst = TmpInst;
864 break;
865 }
Ulrich Weigand6ca71572013-06-24 18:08:03 +0000866 case PPC::LAx: {
867 MCInst TmpInst;
868 TmpInst.setOpcode(PPC::LA);
869 TmpInst.addOperand(Inst.getOperand(0));
870 TmpInst.addOperand(Inst.getOperand(2));
871 TmpInst.addOperand(Inst.getOperand(1));
872 Inst = TmpInst;
873 break;
874 }
Ulrich Weigand4069e242013-06-25 13:16:48 +0000875 case PPC::SUBI: {
876 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000877 TmpInst.setOpcode(PPC::ADDI);
878 TmpInst.addOperand(Inst.getOperand(0));
879 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000880 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000881 Inst = TmpInst;
882 break;
883 }
884 case PPC::SUBIS: {
885 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000886 TmpInst.setOpcode(PPC::ADDIS);
887 TmpInst.addOperand(Inst.getOperand(0));
888 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000889 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000890 Inst = TmpInst;
891 break;
892 }
893 case PPC::SUBIC: {
894 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000895 TmpInst.setOpcode(PPC::ADDIC);
896 TmpInst.addOperand(Inst.getOperand(0));
897 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000898 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000899 Inst = TmpInst;
900 break;
901 }
902 case PPC::SUBICo: {
903 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000904 TmpInst.setOpcode(PPC::ADDICo);
905 TmpInst.addOperand(Inst.getOperand(0));
906 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000907 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000908 Inst = TmpInst;
909 break;
910 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000911 case PPC::EXTLWI:
912 case PPC::EXTLWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000913 MCInst TmpInst;
914 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000915 int64_t B = Inst.getOperand(3).getImm();
916 TmpInst.setOpcode(Opcode == PPC::EXTLWI? PPC::RLWINM : PPC::RLWINMo);
917 TmpInst.addOperand(Inst.getOperand(0));
918 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000919 TmpInst.addOperand(MCOperand::createImm(B));
920 TmpInst.addOperand(MCOperand::createImm(0));
921 TmpInst.addOperand(MCOperand::createImm(N - 1));
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000922 Inst = TmpInst;
923 break;
924 }
925 case PPC::EXTRWI:
926 case PPC::EXTRWIo: {
927 MCInst TmpInst;
928 int64_t N = Inst.getOperand(2).getImm();
929 int64_t B = Inst.getOperand(3).getImm();
930 TmpInst.setOpcode(Opcode == PPC::EXTRWI? PPC::RLWINM : PPC::RLWINMo);
931 TmpInst.addOperand(Inst.getOperand(0));
932 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000933 TmpInst.addOperand(MCOperand::createImm(B + N));
934 TmpInst.addOperand(MCOperand::createImm(32 - N));
935 TmpInst.addOperand(MCOperand::createImm(31));
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000936 Inst = TmpInst;
937 break;
938 }
939 case PPC::INSLWI:
940 case PPC::INSLWIo: {
941 MCInst TmpInst;
942 int64_t N = Inst.getOperand(2).getImm();
943 int64_t B = Inst.getOperand(3).getImm();
944 TmpInst.setOpcode(Opcode == PPC::INSLWI? PPC::RLWIMI : PPC::RLWIMIo);
945 TmpInst.addOperand(Inst.getOperand(0));
946 TmpInst.addOperand(Inst.getOperand(0));
947 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000948 TmpInst.addOperand(MCOperand::createImm(32 - B));
949 TmpInst.addOperand(MCOperand::createImm(B));
950 TmpInst.addOperand(MCOperand::createImm((B + N) - 1));
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000951 Inst = TmpInst;
952 break;
953 }
954 case PPC::INSRWI:
955 case PPC::INSRWIo: {
956 MCInst TmpInst;
957 int64_t N = Inst.getOperand(2).getImm();
958 int64_t B = Inst.getOperand(3).getImm();
959 TmpInst.setOpcode(Opcode == PPC::INSRWI? PPC::RLWIMI : PPC::RLWIMIo);
960 TmpInst.addOperand(Inst.getOperand(0));
961 TmpInst.addOperand(Inst.getOperand(0));
962 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000963 TmpInst.addOperand(MCOperand::createImm(32 - (B + N)));
964 TmpInst.addOperand(MCOperand::createImm(B));
965 TmpInst.addOperand(MCOperand::createImm((B + N) - 1));
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000966 Inst = TmpInst;
967 break;
968 }
969 case PPC::ROTRWI:
970 case PPC::ROTRWIo: {
971 MCInst TmpInst;
972 int64_t N = Inst.getOperand(2).getImm();
973 TmpInst.setOpcode(Opcode == PPC::ROTRWI? PPC::RLWINM : PPC::RLWINMo);
974 TmpInst.addOperand(Inst.getOperand(0));
975 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000976 TmpInst.addOperand(MCOperand::createImm(32 - N));
977 TmpInst.addOperand(MCOperand::createImm(0));
978 TmpInst.addOperand(MCOperand::createImm(31));
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000979 Inst = TmpInst;
980 break;
981 }
982 case PPC::SLWI:
983 case PPC::SLWIo: {
984 MCInst TmpInst;
985 int64_t N = Inst.getOperand(2).getImm();
986 TmpInst.setOpcode(Opcode == PPC::SLWI? PPC::RLWINM : PPC::RLWINMo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000987 TmpInst.addOperand(Inst.getOperand(0));
988 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000989 TmpInst.addOperand(MCOperand::createImm(N));
990 TmpInst.addOperand(MCOperand::createImm(0));
991 TmpInst.addOperand(MCOperand::createImm(31 - N));
Ulrich Weigandd8394902013-05-03 19:50:27 +0000992 Inst = TmpInst;
993 break;
994 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000995 case PPC::SRWI:
996 case PPC::SRWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000997 MCInst TmpInst;
998 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000999 TmpInst.setOpcode(Opcode == PPC::SRWI? PPC::RLWINM : PPC::RLWINMo);
Ulrich Weigandd8394902013-05-03 19:50:27 +00001000 TmpInst.addOperand(Inst.getOperand(0));
1001 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001002 TmpInst.addOperand(MCOperand::createImm(32 - N));
1003 TmpInst.addOperand(MCOperand::createImm(N));
1004 TmpInst.addOperand(MCOperand::createImm(31));
Ulrich Weigandd8394902013-05-03 19:50:27 +00001005 Inst = TmpInst;
1006 break;
1007 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001008 case PPC::CLRRWI:
1009 case PPC::CLRRWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +00001010 MCInst TmpInst;
1011 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001012 TmpInst.setOpcode(Opcode == PPC::CLRRWI? PPC::RLWINM : PPC::RLWINMo);
1013 TmpInst.addOperand(Inst.getOperand(0));
1014 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001015 TmpInst.addOperand(MCOperand::createImm(0));
1016 TmpInst.addOperand(MCOperand::createImm(0));
1017 TmpInst.addOperand(MCOperand::createImm(31 - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001018 Inst = TmpInst;
1019 break;
1020 }
1021 case PPC::CLRLSLWI:
1022 case PPC::CLRLSLWIo: {
1023 MCInst TmpInst;
1024 int64_t B = Inst.getOperand(2).getImm();
1025 int64_t N = Inst.getOperand(3).getImm();
1026 TmpInst.setOpcode(Opcode == PPC::CLRLSLWI? PPC::RLWINM : PPC::RLWINMo);
1027 TmpInst.addOperand(Inst.getOperand(0));
1028 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001029 TmpInst.addOperand(MCOperand::createImm(N));
1030 TmpInst.addOperand(MCOperand::createImm(B - N));
1031 TmpInst.addOperand(MCOperand::createImm(31 - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001032 Inst = TmpInst;
1033 break;
1034 }
1035 case PPC::EXTLDI:
1036 case PPC::EXTLDIo: {
1037 MCInst TmpInst;
1038 int64_t N = Inst.getOperand(2).getImm();
1039 int64_t B = Inst.getOperand(3).getImm();
1040 TmpInst.setOpcode(Opcode == PPC::EXTLDI? PPC::RLDICR : PPC::RLDICRo);
1041 TmpInst.addOperand(Inst.getOperand(0));
1042 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001043 TmpInst.addOperand(MCOperand::createImm(B));
1044 TmpInst.addOperand(MCOperand::createImm(N - 1));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001045 Inst = TmpInst;
1046 break;
1047 }
1048 case PPC::EXTRDI:
1049 case PPC::EXTRDIo: {
1050 MCInst TmpInst;
1051 int64_t N = Inst.getOperand(2).getImm();
1052 int64_t B = Inst.getOperand(3).getImm();
1053 TmpInst.setOpcode(Opcode == PPC::EXTRDI? PPC::RLDICL : PPC::RLDICLo);
1054 TmpInst.addOperand(Inst.getOperand(0));
1055 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001056 TmpInst.addOperand(MCOperand::createImm(B + N));
1057 TmpInst.addOperand(MCOperand::createImm(64 - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001058 Inst = TmpInst;
1059 break;
1060 }
1061 case PPC::INSRDI:
1062 case PPC::INSRDIo: {
1063 MCInst TmpInst;
1064 int64_t N = Inst.getOperand(2).getImm();
1065 int64_t B = Inst.getOperand(3).getImm();
1066 TmpInst.setOpcode(Opcode == PPC::INSRDI? PPC::RLDIMI : PPC::RLDIMIo);
1067 TmpInst.addOperand(Inst.getOperand(0));
1068 TmpInst.addOperand(Inst.getOperand(0));
1069 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001070 TmpInst.addOperand(MCOperand::createImm(64 - (B + N)));
1071 TmpInst.addOperand(MCOperand::createImm(B));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001072 Inst = TmpInst;
1073 break;
1074 }
1075 case PPC::ROTRDI:
1076 case PPC::ROTRDIo: {
1077 MCInst TmpInst;
1078 int64_t N = Inst.getOperand(2).getImm();
1079 TmpInst.setOpcode(Opcode == PPC::ROTRDI? PPC::RLDICL : PPC::RLDICLo);
1080 TmpInst.addOperand(Inst.getOperand(0));
1081 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001082 TmpInst.addOperand(MCOperand::createImm(64 - N));
1083 TmpInst.addOperand(MCOperand::createImm(0));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001084 Inst = TmpInst;
1085 break;
1086 }
1087 case PPC::SLDI:
1088 case PPC::SLDIo: {
1089 MCInst TmpInst;
1090 int64_t N = Inst.getOperand(2).getImm();
1091 TmpInst.setOpcode(Opcode == PPC::SLDI? PPC::RLDICR : PPC::RLDICRo);
Ulrich Weigandd8394902013-05-03 19:50:27 +00001092 TmpInst.addOperand(Inst.getOperand(0));
1093 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001094 TmpInst.addOperand(MCOperand::createImm(N));
1095 TmpInst.addOperand(MCOperand::createImm(63 - N));
Ulrich Weigandd8394902013-05-03 19:50:27 +00001096 Inst = TmpInst;
1097 break;
1098 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001099 case PPC::SRDI:
1100 case PPC::SRDIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +00001101 MCInst TmpInst;
1102 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001103 TmpInst.setOpcode(Opcode == PPC::SRDI? PPC::RLDICL : PPC::RLDICLo);
Ulrich Weigandd8394902013-05-03 19:50:27 +00001104 TmpInst.addOperand(Inst.getOperand(0));
1105 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001106 TmpInst.addOperand(MCOperand::createImm(64 - N));
1107 TmpInst.addOperand(MCOperand::createImm(N));
Ulrich Weigandd8394902013-05-03 19:50:27 +00001108 Inst = TmpInst;
1109 break;
1110 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001111 case PPC::CLRRDI:
1112 case PPC::CLRRDIo: {
1113 MCInst TmpInst;
1114 int64_t N = Inst.getOperand(2).getImm();
1115 TmpInst.setOpcode(Opcode == PPC::CLRRDI? PPC::RLDICR : PPC::RLDICRo);
1116 TmpInst.addOperand(Inst.getOperand(0));
1117 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001118 TmpInst.addOperand(MCOperand::createImm(0));
1119 TmpInst.addOperand(MCOperand::createImm(63 - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001120 Inst = TmpInst;
1121 break;
1122 }
1123 case PPC::CLRLSLDI:
1124 case PPC::CLRLSLDIo: {
1125 MCInst TmpInst;
1126 int64_t B = Inst.getOperand(2).getImm();
1127 int64_t N = Inst.getOperand(3).getImm();
1128 TmpInst.setOpcode(Opcode == PPC::CLRLSLDI? PPC::RLDIC : PPC::RLDICo);
1129 TmpInst.addOperand(Inst.getOperand(0));
1130 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001131 TmpInst.addOperand(MCOperand::createImm(N));
1132 TmpInst.addOperand(MCOperand::createImm(B - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001133 Inst = TmpInst;
1134 break;
1135 }
Hal Finkel6e9110a2015-03-28 19:42:41 +00001136 case PPC::RLWINMbm:
1137 case PPC::RLWINMobm: {
1138 unsigned MB, ME;
1139 int64_t BM = Inst.getOperand(3).getImm();
1140 if (!isRunOfOnes(BM, MB, ME))
1141 break;
1142
1143 MCInst TmpInst;
1144 TmpInst.setOpcode(Opcode == PPC::RLWINMbm ? PPC::RLWINM : PPC::RLWINMo);
1145 TmpInst.addOperand(Inst.getOperand(0));
1146 TmpInst.addOperand(Inst.getOperand(1));
1147 TmpInst.addOperand(Inst.getOperand(2));
Jim Grosbache9119e42015-05-13 18:37:00 +00001148 TmpInst.addOperand(MCOperand::createImm(MB));
1149 TmpInst.addOperand(MCOperand::createImm(ME));
Hal Finkel6e9110a2015-03-28 19:42:41 +00001150 Inst = TmpInst;
1151 break;
1152 }
1153 case PPC::RLWIMIbm:
1154 case PPC::RLWIMIobm: {
1155 unsigned MB, ME;
1156 int64_t BM = Inst.getOperand(3).getImm();
1157 if (!isRunOfOnes(BM, MB, ME))
1158 break;
1159
1160 MCInst TmpInst;
1161 TmpInst.setOpcode(Opcode == PPC::RLWIMIbm ? PPC::RLWIMI : PPC::RLWIMIo);
1162 TmpInst.addOperand(Inst.getOperand(0));
1163 TmpInst.addOperand(Inst.getOperand(0)); // The tied operand.
1164 TmpInst.addOperand(Inst.getOperand(1));
1165 TmpInst.addOperand(Inst.getOperand(2));
Jim Grosbache9119e42015-05-13 18:37:00 +00001166 TmpInst.addOperand(MCOperand::createImm(MB));
1167 TmpInst.addOperand(MCOperand::createImm(ME));
Hal Finkel6e9110a2015-03-28 19:42:41 +00001168 Inst = TmpInst;
1169 break;
1170 }
1171 case PPC::RLWNMbm:
1172 case PPC::RLWNMobm: {
1173 unsigned MB, ME;
1174 int64_t BM = Inst.getOperand(3).getImm();
1175 if (!isRunOfOnes(BM, MB, ME))
1176 break;
1177
1178 MCInst TmpInst;
1179 TmpInst.setOpcode(Opcode == PPC::RLWNMbm ? PPC::RLWNM : PPC::RLWNMo);
1180 TmpInst.addOperand(Inst.getOperand(0));
1181 TmpInst.addOperand(Inst.getOperand(1));
1182 TmpInst.addOperand(Inst.getOperand(2));
Jim Grosbache9119e42015-05-13 18:37:00 +00001183 TmpInst.addOperand(MCOperand::createImm(MB));
1184 TmpInst.addOperand(MCOperand::createImm(ME));
Hal Finkel6e9110a2015-03-28 19:42:41 +00001185 Inst = TmpInst;
1186 break;
1187 }
Kit Barton4f79f962015-06-16 16:01:15 +00001188 case PPC::MFTB: {
1189 if (STI.getFeatureBits()[PPC::FeatureMFTB]) {
1190 assert(Inst.getNumOperands() == 2 && "Expecting two operands");
1191 Inst.setOpcode(PPC::MFSPR);
1192 }
1193 break;
1194 }
Ulrich Weigandd8394902013-05-03 19:50:27 +00001195 }
1196}
1197
David Blaikie960ea3f2014-06-08 16:18:35 +00001198bool PPCAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
1199 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00001200 MCStreamer &Out, uint64_t &ErrorInfo,
Ranjeet Singh5b119092015-06-30 11:30:42 +00001201 FeatureBitset &ErrorMissingFeature,
David Blaikie960ea3f2014-06-08 16:18:35 +00001202 bool MatchingInlineAsm) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001203 MCInst Inst;
1204
Ranjeet Singh5b119092015-06-30 11:30:42 +00001205 switch (MatchInstructionImpl(Operands, Inst, ErrorInfo, ErrorMissingFeature, MatchingInlineAsm)) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001206 case Match_Success:
Ulrich Weigandd8394902013-05-03 19:50:27 +00001207 // Post-process instructions (typically extended mnemonics)
1208 ProcessInstruction(Inst, Operands);
Ulrich Weigand640192d2013-05-03 19:49:39 +00001209 Inst.setLoc(IDLoc);
David Woodhousee6c13e42014-01-28 23:12:42 +00001210 Out.EmitInstruction(Inst, STI);
Ulrich Weigand640192d2013-05-03 19:49:39 +00001211 return false;
1212 case Match_MissingFeature:
1213 return Error(IDLoc, "instruction use requires an option to be enabled");
1214 case Match_MnemonicFail:
Craig Topper589ceee2015-01-03 08:16:34 +00001215 return Error(IDLoc, "unrecognized instruction mnemonic");
Ulrich Weigand640192d2013-05-03 19:49:39 +00001216 case Match_InvalidOperand: {
1217 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +00001218 if (ErrorInfo != ~0ULL) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001219 if (ErrorInfo >= Operands.size())
1220 return Error(IDLoc, "too few operands for instruction");
1221
David Blaikie960ea3f2014-06-08 16:18:35 +00001222 ErrorLoc = ((PPCOperand &)*Operands[ErrorInfo]).getStartLoc();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001223 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
1224 }
1225
1226 return Error(ErrorLoc, "invalid operand for instruction");
1227 }
1228 }
1229
1230 llvm_unreachable("Implement any new match types added!");
1231}
1232
1233bool PPCAsmParser::
1234MatchRegisterName(const AsmToken &Tok, unsigned &RegNo, int64_t &IntVal) {
1235 if (Tok.is(AsmToken::Identifier)) {
Ulrich Weigand509c2402013-05-06 11:16:57 +00001236 StringRef Name = Tok.getString();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001237
Ulrich Weigand509c2402013-05-06 11:16:57 +00001238 if (Name.equals_lower("lr")) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001239 RegNo = isPPC64()? PPC::LR8 : PPC::LR;
1240 IntVal = 8;
1241 return false;
Ulrich Weigand509c2402013-05-06 11:16:57 +00001242 } else if (Name.equals_lower("ctr")) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001243 RegNo = isPPC64()? PPC::CTR8 : PPC::CTR;
1244 IntVal = 9;
1245 return false;
Hal Finkel52727c62013-07-02 03:39:34 +00001246 } else if (Name.equals_lower("vrsave")) {
1247 RegNo = PPC::VRSAVE;
1248 IntVal = 256;
1249 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001250 } else if (Name.startswith_lower("r") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001251 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1252 RegNo = isPPC64()? XRegs[IntVal] : RRegs[IntVal];
1253 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001254 } else if (Name.startswith_lower("f") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001255 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1256 RegNo = FRegs[IntVal];
1257 return false;
Hal Finkel4dc8fcc2015-04-23 23:16:22 +00001258 } else if (Name.startswith_lower("vs") &&
1259 !Name.substr(2).getAsInteger(10, IntVal) && IntVal < 64) {
1260 RegNo = VSRegs[IntVal];
1261 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001262 } else if (Name.startswith_lower("v") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001263 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1264 RegNo = VRegs[IntVal];
1265 return false;
Hal Finkel4dc8fcc2015-04-23 23:16:22 +00001266 } else if (Name.startswith_lower("q") &&
1267 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1268 RegNo = QFRegs[IntVal];
1269 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001270 } else if (Name.startswith_lower("cr") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001271 !Name.substr(2).getAsInteger(10, IntVal) && IntVal < 8) {
1272 RegNo = CRRegs[IntVal];
1273 return false;
1274 }
1275 }
1276
1277 return true;
1278}
1279
1280bool PPCAsmParser::
1281ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001282 MCAsmParser &Parser = getParser();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001283 const AsmToken &Tok = Parser.getTok();
1284 StartLoc = Tok.getLoc();
1285 EndLoc = Tok.getEndLoc();
1286 RegNo = 0;
1287 int64_t IntVal;
1288
1289 if (!MatchRegisterName(Tok, RegNo, IntVal)) {
1290 Parser.Lex(); // Eat identifier token.
1291 return false;
1292 }
1293
1294 return Error(StartLoc, "invalid register name");
1295}
1296
NAKAMURA Takumi36c17ee2013-06-25 01:14:20 +00001297/// Extract \code @l/@ha \endcode modifier from expression. Recursively scan
Ulrich Weigande67c5652013-06-21 14:42:49 +00001298/// the expression and check for VK_PPC_LO/HI/HA
Ulrich Weigand96e65782013-06-20 16:23:52 +00001299/// symbol variants. If all symbols with modifier use the same
1300/// variant, return the corresponding PPCMCExpr::VariantKind,
1301/// and a modified expression using the default symbol variant.
1302/// Otherwise, return NULL.
1303const MCExpr *PPCAsmParser::
1304ExtractModifierFromExpr(const MCExpr *E,
1305 PPCMCExpr::VariantKind &Variant) {
1306 MCContext &Context = getParser().getContext();
1307 Variant = PPCMCExpr::VK_PPC_None;
1308
1309 switch (E->getKind()) {
1310 case MCExpr::Target:
1311 case MCExpr::Constant:
Craig Topper062a2ba2014-04-25 05:30:21 +00001312 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001313
1314 case MCExpr::SymbolRef: {
1315 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
1316
1317 switch (SRE->getKind()) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001318 case MCSymbolRefExpr::VK_PPC_LO:
1319 Variant = PPCMCExpr::VK_PPC_LO;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001320 break;
Ulrich Weigande67c5652013-06-21 14:42:49 +00001321 case MCSymbolRefExpr::VK_PPC_HI:
1322 Variant = PPCMCExpr::VK_PPC_HI;
1323 break;
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001324 case MCSymbolRefExpr::VK_PPC_HA:
1325 Variant = PPCMCExpr::VK_PPC_HA;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001326 break;
Ulrich Weigande9126f52013-06-21 14:43:42 +00001327 case MCSymbolRefExpr::VK_PPC_HIGHER:
1328 Variant = PPCMCExpr::VK_PPC_HIGHER;
1329 break;
1330 case MCSymbolRefExpr::VK_PPC_HIGHERA:
1331 Variant = PPCMCExpr::VK_PPC_HIGHERA;
1332 break;
1333 case MCSymbolRefExpr::VK_PPC_HIGHEST:
1334 Variant = PPCMCExpr::VK_PPC_HIGHEST;
1335 break;
1336 case MCSymbolRefExpr::VK_PPC_HIGHESTA:
1337 Variant = PPCMCExpr::VK_PPC_HIGHESTA;
1338 break;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001339 default:
Craig Topper062a2ba2014-04-25 05:30:21 +00001340 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001341 }
1342
Jim Grosbach13760bd2015-05-30 01:25:56 +00001343 return MCSymbolRefExpr::create(&SRE->getSymbol(), Context);
Ulrich Weigand96e65782013-06-20 16:23:52 +00001344 }
1345
1346 case MCExpr::Unary: {
1347 const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
1348 const MCExpr *Sub = ExtractModifierFromExpr(UE->getSubExpr(), Variant);
1349 if (!Sub)
Craig Topper062a2ba2014-04-25 05:30:21 +00001350 return nullptr;
Jim Grosbach13760bd2015-05-30 01:25:56 +00001351 return MCUnaryExpr::create(UE->getOpcode(), Sub, Context);
Ulrich Weigand96e65782013-06-20 16:23:52 +00001352 }
1353
1354 case MCExpr::Binary: {
1355 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1356 PPCMCExpr::VariantKind LHSVariant, RHSVariant;
1357 const MCExpr *LHS = ExtractModifierFromExpr(BE->getLHS(), LHSVariant);
1358 const MCExpr *RHS = ExtractModifierFromExpr(BE->getRHS(), RHSVariant);
1359
1360 if (!LHS && !RHS)
Craig Topper062a2ba2014-04-25 05:30:21 +00001361 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001362
1363 if (!LHS) LHS = BE->getLHS();
1364 if (!RHS) RHS = BE->getRHS();
1365
1366 if (LHSVariant == PPCMCExpr::VK_PPC_None)
1367 Variant = RHSVariant;
1368 else if (RHSVariant == PPCMCExpr::VK_PPC_None)
1369 Variant = LHSVariant;
1370 else if (LHSVariant == RHSVariant)
1371 Variant = LHSVariant;
1372 else
Craig Topper062a2ba2014-04-25 05:30:21 +00001373 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001374
Jim Grosbach13760bd2015-05-30 01:25:56 +00001375 return MCBinaryExpr::create(BE->getOpcode(), LHS, RHS, Context);
Ulrich Weigand96e65782013-06-20 16:23:52 +00001376 }
1377 }
1378
1379 llvm_unreachable("Invalid expression kind!");
1380}
1381
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001382/// Find all VK_TLSGD/VK_TLSLD symbol references in expression and replace
1383/// them by VK_PPC_TLSGD/VK_PPC_TLSLD. This is necessary to avoid having
1384/// _GLOBAL_OFFSET_TABLE_ created via ELFObjectWriter::RelocNeedsGOT.
1385/// FIXME: This is a hack.
1386const MCExpr *PPCAsmParser::
1387FixupVariantKind(const MCExpr *E) {
1388 MCContext &Context = getParser().getContext();
1389
1390 switch (E->getKind()) {
1391 case MCExpr::Target:
1392 case MCExpr::Constant:
1393 return E;
1394
1395 case MCExpr::SymbolRef: {
1396 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
1397 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
1398
1399 switch (SRE->getKind()) {
1400 case MCSymbolRefExpr::VK_TLSGD:
1401 Variant = MCSymbolRefExpr::VK_PPC_TLSGD;
1402 break;
1403 case MCSymbolRefExpr::VK_TLSLD:
1404 Variant = MCSymbolRefExpr::VK_PPC_TLSLD;
1405 break;
1406 default:
1407 return E;
1408 }
Jim Grosbach13760bd2015-05-30 01:25:56 +00001409 return MCSymbolRefExpr::create(&SRE->getSymbol(), Variant, Context);
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001410 }
1411
1412 case MCExpr::Unary: {
1413 const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
1414 const MCExpr *Sub = FixupVariantKind(UE->getSubExpr());
1415 if (Sub == UE->getSubExpr())
1416 return E;
Jim Grosbach13760bd2015-05-30 01:25:56 +00001417 return MCUnaryExpr::create(UE->getOpcode(), Sub, Context);
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001418 }
1419
1420 case MCExpr::Binary: {
1421 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1422 const MCExpr *LHS = FixupVariantKind(BE->getLHS());
1423 const MCExpr *RHS = FixupVariantKind(BE->getRHS());
1424 if (LHS == BE->getLHS() && RHS == BE->getRHS())
1425 return E;
Jim Grosbach13760bd2015-05-30 01:25:56 +00001426 return MCBinaryExpr::create(BE->getOpcode(), LHS, RHS, Context);
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001427 }
1428 }
1429
1430 llvm_unreachable("Invalid expression kind!");
1431}
1432
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001433/// ParseExpression. This differs from the default "parseExpression" in that
1434/// it handles modifiers.
Ulrich Weigand96e65782013-06-20 16:23:52 +00001435bool PPCAsmParser::
1436ParseExpression(const MCExpr *&EVal) {
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001437
1438 if (isDarwin())
1439 return ParseDarwinExpression(EVal);
1440
1441 // (ELF Platforms)
1442 // Handle \code @l/@ha \endcode
Ulrich Weigand96e65782013-06-20 16:23:52 +00001443 if (getParser().parseExpression(EVal))
1444 return true;
1445
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001446 EVal = FixupVariantKind(EVal);
1447
Ulrich Weigand96e65782013-06-20 16:23:52 +00001448 PPCMCExpr::VariantKind Variant;
1449 const MCExpr *E = ExtractModifierFromExpr(EVal, Variant);
1450 if (E)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001451 EVal = PPCMCExpr::create(Variant, E, false, getParser().getContext());
Ulrich Weigand96e65782013-06-20 16:23:52 +00001452
1453 return false;
1454}
1455
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001456/// ParseDarwinExpression. (MachO Platforms)
1457/// This differs from the default "parseExpression" in that it handles detection
1458/// of the \code hi16(), ha16() and lo16() \endcode modifiers. At present,
1459/// parseExpression() doesn't recognise the modifiers when in the Darwin/MachO
1460/// syntax form so it is done here. TODO: Determine if there is merit in arranging
1461/// for this to be done at a higher level.
1462bool PPCAsmParser::
1463ParseDarwinExpression(const MCExpr *&EVal) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001464 MCAsmParser &Parser = getParser();
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001465 PPCMCExpr::VariantKind Variant = PPCMCExpr::VK_PPC_None;
1466 switch (getLexer().getKind()) {
1467 default:
1468 break;
1469 case AsmToken::Identifier:
1470 // Compiler-generated Darwin identifiers begin with L,l,_ or "; thus
1471 // something starting with any other char should be part of the
1472 // asm syntax. If handwritten asm includes an identifier like lo16,
1473 // then all bets are off - but no-one would do that, right?
1474 StringRef poss = Parser.getTok().getString();
1475 if (poss.equals_lower("lo16")) {
1476 Variant = PPCMCExpr::VK_PPC_LO;
1477 } else if (poss.equals_lower("hi16")) {
1478 Variant = PPCMCExpr::VK_PPC_HI;
1479 } else if (poss.equals_lower("ha16")) {
1480 Variant = PPCMCExpr::VK_PPC_HA;
1481 }
1482 if (Variant != PPCMCExpr::VK_PPC_None) {
1483 Parser.Lex(); // Eat the xx16
1484 if (getLexer().isNot(AsmToken::LParen))
1485 return Error(Parser.getTok().getLoc(), "expected '('");
1486 Parser.Lex(); // Eat the '('
1487 }
1488 break;
1489 }
1490
1491 if (getParser().parseExpression(EVal))
1492 return true;
1493
1494 if (Variant != PPCMCExpr::VK_PPC_None) {
1495 if (getLexer().isNot(AsmToken::RParen))
1496 return Error(Parser.getTok().getLoc(), "expected ')'");
1497 Parser.Lex(); // Eat the ')'
Jim Grosbach13760bd2015-05-30 01:25:56 +00001498 EVal = PPCMCExpr::create(Variant, EVal, false, getParser().getContext());
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001499 }
1500 return false;
1501}
1502
1503/// ParseOperand
1504/// This handles registers in the form 'NN', '%rNN' for ELF platforms and
1505/// rNN for MachO.
David Blaikie960ea3f2014-06-08 16:18:35 +00001506bool PPCAsmParser::ParseOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001507 MCAsmParser &Parser = getParser();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001508 SMLoc S = Parser.getTok().getLoc();
1509 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
1510 const MCExpr *EVal;
Ulrich Weigand640192d2013-05-03 19:49:39 +00001511
1512 // Attempt to parse the next token as an immediate
1513 switch (getLexer().getKind()) {
1514 // Special handling for register names. These are interpreted
1515 // as immediates corresponding to the register number.
1516 case AsmToken::Percent:
1517 Parser.Lex(); // Eat the '%'.
1518 unsigned RegNo;
1519 int64_t IntVal;
1520 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1521 Parser.Lex(); // Eat the identifier token.
David Blaikie960ea3f2014-06-08 16:18:35 +00001522 Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001523 return false;
1524 }
1525 return Error(S, "invalid register name");
1526
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001527 case AsmToken::Identifier:
1528 // Note that non-register-name identifiers from the compiler will begin
1529 // with '_', 'L'/'l' or '"'. Of course, handwritten asm could include
1530 // identifiers like r31foo - so we fall through in the event that parsing
1531 // a register name fails.
1532 if (isDarwin()) {
1533 unsigned RegNo;
1534 int64_t IntVal;
1535 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1536 Parser.Lex(); // Eat the identifier token.
David Blaikie960ea3f2014-06-08 16:18:35 +00001537 Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001538 return false;
1539 }
1540 }
1541 // Fall-through to process non-register-name identifiers as expression.
Ulrich Weigand640192d2013-05-03 19:49:39 +00001542 // All other expressions
1543 case AsmToken::LParen:
1544 case AsmToken::Plus:
1545 case AsmToken::Minus:
1546 case AsmToken::Integer:
Ulrich Weigand640192d2013-05-03 19:49:39 +00001547 case AsmToken::Dot:
1548 case AsmToken::Dollar:
Roman Divackya26f9a62014-03-12 19:25:57 +00001549 case AsmToken::Exclaim:
1550 case AsmToken::Tilde:
Ulrich Weigand96e65782013-06-20 16:23:52 +00001551 if (!ParseExpression(EVal))
Ulrich Weigand640192d2013-05-03 19:49:39 +00001552 break;
1553 /* fall through */
1554 default:
1555 return Error(S, "unknown operand");
1556 }
1557
Ulrich Weigand640192d2013-05-03 19:49:39 +00001558 // Push the parsed operand into the list of operands
David Blaikie960ea3f2014-06-08 16:18:35 +00001559 Operands.push_back(PPCOperand::CreateFromMCExpr(EVal, S, E, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001560
Ulrich Weigand42a09dc2013-07-02 21:31:59 +00001561 // Check whether this is a TLS call expression
1562 bool TLSCall = false;
1563 if (const MCSymbolRefExpr *Ref = dyn_cast<MCSymbolRefExpr>(EVal))
1564 TLSCall = Ref->getSymbol().getName() == "__tls_get_addr";
1565
1566 if (TLSCall && getLexer().is(AsmToken::LParen)) {
1567 const MCExpr *TLSSym;
1568
1569 Parser.Lex(); // Eat the '('.
1570 S = Parser.getTok().getLoc();
1571 if (ParseExpression(TLSSym))
1572 return Error(S, "invalid TLS call expression");
1573 if (getLexer().isNot(AsmToken::RParen))
1574 return Error(Parser.getTok().getLoc(), "missing ')'");
1575 E = Parser.getTok().getLoc();
1576 Parser.Lex(); // Eat the ')'.
1577
David Blaikie960ea3f2014-06-08 16:18:35 +00001578 Operands.push_back(PPCOperand::CreateFromMCExpr(TLSSym, S, E, isPPC64()));
Ulrich Weigand42a09dc2013-07-02 21:31:59 +00001579 }
1580
1581 // Otherwise, check for D-form memory operands
1582 if (!TLSCall && getLexer().is(AsmToken::LParen)) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001583 Parser.Lex(); // Eat the '('.
1584 S = Parser.getTok().getLoc();
1585
1586 int64_t IntVal;
1587 switch (getLexer().getKind()) {
1588 case AsmToken::Percent:
1589 Parser.Lex(); // Eat the '%'.
1590 unsigned RegNo;
1591 if (MatchRegisterName(Parser.getTok(), RegNo, IntVal))
1592 return Error(S, "invalid register name");
1593 Parser.Lex(); // Eat the identifier token.
1594 break;
1595
1596 case AsmToken::Integer:
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001597 if (!isDarwin()) {
1598 if (getParser().parseAbsoluteExpression(IntVal) ||
Ulrich Weigand640192d2013-05-03 19:49:39 +00001599 IntVal < 0 || IntVal > 31)
1600 return Error(S, "invalid register number");
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001601 } else {
1602 return Error(S, "unexpected integer value");
1603 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001604 break;
1605
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001606 case AsmToken::Identifier:
1607 if (isDarwin()) {
1608 unsigned RegNo;
1609 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1610 Parser.Lex(); // Eat the identifier token.
1611 break;
1612 }
1613 }
1614 // Fall-through..
1615
Ulrich Weigand640192d2013-05-03 19:49:39 +00001616 default:
1617 return Error(S, "invalid memory operand");
1618 }
1619
1620 if (getLexer().isNot(AsmToken::RParen))
1621 return Error(Parser.getTok().getLoc(), "missing ')'");
1622 E = Parser.getTok().getLoc();
1623 Parser.Lex(); // Eat the ')'.
1624
David Blaikie960ea3f2014-06-08 16:18:35 +00001625 Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001626 }
1627
1628 return false;
1629}
1630
1631/// Parse an instruction mnemonic followed by its operands.
David Blaikie960ea3f2014-06-08 16:18:35 +00001632bool PPCAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
1633 SMLoc NameLoc, OperandVector &Operands) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001634 // The first operand is the token for the instruction name.
Ulrich Weigand86247b62013-06-24 16:52:04 +00001635 // If the next character is a '+' or '-', we need to add it to the
1636 // instruction name, to match what TableGen is doing.
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001637 std::string NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001638 if (getLexer().is(AsmToken::Plus)) {
1639 getLexer().Lex();
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001640 NewOpcode = Name;
1641 NewOpcode += '+';
1642 Name = NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001643 }
1644 if (getLexer().is(AsmToken::Minus)) {
1645 getLexer().Lex();
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001646 NewOpcode = Name;
1647 NewOpcode += '-';
1648 Name = NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001649 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001650 // If the instruction ends in a '.', we need to create a separate
1651 // token for it, to match what TableGen is doing.
1652 size_t Dot = Name.find('.');
1653 StringRef Mnemonic = Name.slice(0, Dot);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001654 if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1655 Operands.push_back(
1656 PPCOperand::CreateTokenWithStringCopy(Mnemonic, NameLoc, isPPC64()));
1657 else
1658 Operands.push_back(PPCOperand::CreateToken(Mnemonic, NameLoc, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001659 if (Dot != StringRef::npos) {
1660 SMLoc DotLoc = SMLoc::getFromPointer(NameLoc.getPointer() + Dot);
1661 StringRef DotStr = Name.slice(Dot, StringRef::npos);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001662 if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1663 Operands.push_back(
1664 PPCOperand::CreateTokenWithStringCopy(DotStr, DotLoc, isPPC64()));
1665 else
1666 Operands.push_back(PPCOperand::CreateToken(DotStr, DotLoc, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001667 }
1668
1669 // If there are no more operands then finish
1670 if (getLexer().is(AsmToken::EndOfStatement))
1671 return false;
1672
1673 // Parse the first operand
1674 if (ParseOperand(Operands))
1675 return true;
1676
1677 while (getLexer().isNot(AsmToken::EndOfStatement) &&
1678 getLexer().is(AsmToken::Comma)) {
1679 // Consume the comma token
1680 getLexer().Lex();
1681
1682 // Parse the next operand
1683 if (ParseOperand(Operands))
1684 return true;
1685 }
1686
Hal Finkelfefcfff2015-04-23 22:47:57 +00001687 // We'll now deal with an unfortunate special case: the syntax for the dcbt
1688 // and dcbtst instructions differs for server vs. embedded cores.
1689 // The syntax for dcbt is:
1690 // dcbt ra, rb, th [server]
1691 // dcbt th, ra, rb [embedded]
1692 // where th can be omitted when it is 0. dcbtst is the same. We take the
1693 // server form to be the default, so swap the operands if we're parsing for
1694 // an embedded core (they'll be swapped again upon printing).
Michael Kupersteindb0712f2015-05-26 10:47:10 +00001695 if (STI.getFeatureBits()[PPC::FeatureBookE] &&
Hal Finkelfefcfff2015-04-23 22:47:57 +00001696 Operands.size() == 4 &&
1697 (Name == "dcbt" || Name == "dcbtst")) {
1698 std::swap(Operands[1], Operands[3]);
1699 std::swap(Operands[2], Operands[1]);
1700 }
1701
Ulrich Weigand640192d2013-05-03 19:49:39 +00001702 return false;
1703}
1704
1705/// ParseDirective parses the PPC specific directives
1706bool PPCAsmParser::ParseDirective(AsmToken DirectiveID) {
1707 StringRef IDVal = DirectiveID.getIdentifier();
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001708 if (!isDarwin()) {
1709 if (IDVal == ".word")
1710 return ParseDirectiveWord(2, DirectiveID.getLoc());
1711 if (IDVal == ".llong")
1712 return ParseDirectiveWord(8, DirectiveID.getLoc());
1713 if (IDVal == ".tc")
1714 return ParseDirectiveTC(isPPC64()? 8 : 4, DirectiveID.getLoc());
1715 if (IDVal == ".machine")
1716 return ParseDirectiveMachine(DirectiveID.getLoc());
Ulrich Weigand0daa5162014-07-20 22:56:57 +00001717 if (IDVal == ".abiversion")
1718 return ParseDirectiveAbiVersion(DirectiveID.getLoc());
Ulrich Weigandbb686102014-07-20 23:06:03 +00001719 if (IDVal == ".localentry")
1720 return ParseDirectiveLocalEntry(DirectiveID.getLoc());
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001721 } else {
1722 if (IDVal == ".machine")
1723 return ParseDarwinDirectiveMachine(DirectiveID.getLoc());
1724 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001725 return true;
1726}
1727
1728/// ParseDirectiveWord
1729/// ::= .word [ expression (, expression)* ]
1730bool PPCAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001731 MCAsmParser &Parser = getParser();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001732 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1733 for (;;) {
1734 const MCExpr *Value;
1735 if (getParser().parseExpression(Value))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001736 return false;
Ulrich Weigand640192d2013-05-03 19:49:39 +00001737
1738 getParser().getStreamer().EmitValue(Value, Size);
1739
1740 if (getLexer().is(AsmToken::EndOfStatement))
1741 break;
1742
1743 if (getLexer().isNot(AsmToken::Comma))
1744 return Error(L, "unexpected token in directive");
1745 Parser.Lex();
1746 }
1747 }
1748
1749 Parser.Lex();
1750 return false;
1751}
1752
1753/// ParseDirectiveTC
1754/// ::= .tc [ symbol (, expression)* ]
1755bool PPCAsmParser::ParseDirectiveTC(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001756 MCAsmParser &Parser = getParser();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001757 // Skip TC symbol, which is only used with XCOFF.
1758 while (getLexer().isNot(AsmToken::EndOfStatement)
1759 && getLexer().isNot(AsmToken::Comma))
1760 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001761 if (getLexer().isNot(AsmToken::Comma)) {
1762 Error(L, "unexpected token in directive");
1763 return false;
1764 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001765 Parser.Lex();
1766
1767 // Align to word size.
1768 getParser().getStreamer().EmitValueToAlignment(Size);
1769
1770 // Emit expressions.
1771 return ParseDirectiveWord(Size, L);
1772}
1773
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001774/// ParseDirectiveMachine (ELF platforms)
Ulrich Weigand55daa772013-07-09 10:00:34 +00001775/// ::= .machine [ cpu | "push" | "pop" ]
1776bool PPCAsmParser::ParseDirectiveMachine(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001777 MCAsmParser &Parser = getParser();
Ulrich Weigand55daa772013-07-09 10:00:34 +00001778 if (getLexer().isNot(AsmToken::Identifier) &&
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001779 getLexer().isNot(AsmToken::String)) {
1780 Error(L, "unexpected token in directive");
1781 return false;
1782 }
Ulrich Weigand55daa772013-07-09 10:00:34 +00001783
1784 StringRef CPU = Parser.getTok().getIdentifier();
1785 Parser.Lex();
1786
1787 // FIXME: Right now, the parser always allows any available
1788 // instruction, so the .machine directive is not useful.
1789 // Implement ".machine any" (by doing nothing) for the benefit
1790 // of existing assembler code. Likewise, we can then implement
1791 // ".machine push" and ".machine pop" as no-op.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001792 if (CPU != "any" && CPU != "push" && CPU != "pop") {
1793 Error(L, "unrecognized machine type");
1794 return false;
1795 }
Ulrich Weigand55daa772013-07-09 10:00:34 +00001796
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001797 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1798 Error(L, "unexpected token in directive");
1799 return false;
1800 }
Rafael Espindola6b9ee9b2014-01-25 02:35:56 +00001801 PPCTargetStreamer &TStreamer =
1802 *static_cast<PPCTargetStreamer *>(
1803 getParser().getStreamer().getTargetStreamer());
1804 TStreamer.emitMachine(CPU);
Ulrich Weigand55daa772013-07-09 10:00:34 +00001805
1806 return false;
1807}
1808
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001809/// ParseDarwinDirectiveMachine (Mach-o platforms)
1810/// ::= .machine cpu-identifier
1811bool PPCAsmParser::ParseDarwinDirectiveMachine(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001812 MCAsmParser &Parser = getParser();
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001813 if (getLexer().isNot(AsmToken::Identifier) &&
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001814 getLexer().isNot(AsmToken::String)) {
1815 Error(L, "unexpected token in directive");
1816 return false;
1817 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001818
1819 StringRef CPU = Parser.getTok().getIdentifier();
1820 Parser.Lex();
1821
1822 // FIXME: this is only the 'default' set of cpu variants.
1823 // However we don't act on this information at present, this is simply
1824 // allowing parsing to proceed with minimal sanity checking.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001825 if (CPU != "ppc7400" && CPU != "ppc" && CPU != "ppc64") {
1826 Error(L, "unrecognized cpu type");
1827 return false;
1828 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001829
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001830 if (isPPC64() && (CPU == "ppc7400" || CPU == "ppc")) {
1831 Error(L, "wrong cpu type specified for 64bit");
1832 return false;
1833 }
1834 if (!isPPC64() && CPU == "ppc64") {
1835 Error(L, "wrong cpu type specified for 32bit");
1836 return false;
1837 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001838
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001839 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1840 Error(L, "unexpected token in directive");
1841 return false;
1842 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001843
1844 return false;
1845}
1846
Ulrich Weigand0daa5162014-07-20 22:56:57 +00001847/// ParseDirectiveAbiVersion
1848/// ::= .abiversion constant-expression
1849bool PPCAsmParser::ParseDirectiveAbiVersion(SMLoc L) {
1850 int64_t AbiVersion;
1851 if (getParser().parseAbsoluteExpression(AbiVersion)){
1852 Error(L, "expected constant expression");
1853 return false;
1854 }
1855 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1856 Error(L, "unexpected token in directive");
1857 return false;
1858 }
1859
1860 PPCTargetStreamer &TStreamer =
1861 *static_cast<PPCTargetStreamer *>(
1862 getParser().getStreamer().getTargetStreamer());
1863 TStreamer.emitAbiVersion(AbiVersion);
1864
1865 return false;
1866}
1867
Ulrich Weigandbb686102014-07-20 23:06:03 +00001868/// ParseDirectiveLocalEntry
1869/// ::= .localentry symbol, expression
1870bool PPCAsmParser::ParseDirectiveLocalEntry(SMLoc L) {
1871 StringRef Name;
1872 if (getParser().parseIdentifier(Name)) {
1873 Error(L, "expected identifier in directive");
1874 return false;
1875 }
Rafael Espindola95fb9b92015-06-02 20:38:46 +00001876 MCSymbolELF *Sym = cast<MCSymbolELF>(getContext().getOrCreateSymbol(Name));
Ulrich Weigandbb686102014-07-20 23:06:03 +00001877
1878 if (getLexer().isNot(AsmToken::Comma)) {
1879 Error(L, "unexpected token in directive");
1880 return false;
1881 }
1882 Lex();
1883
1884 const MCExpr *Expr;
1885 if (getParser().parseExpression(Expr)) {
1886 Error(L, "expected expression");
1887 return false;
1888 }
1889
1890 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1891 Error(L, "unexpected token in directive");
1892 return false;
1893 }
1894
1895 PPCTargetStreamer &TStreamer =
1896 *static_cast<PPCTargetStreamer *>(
1897 getParser().getStreamer().getTargetStreamer());
1898 TStreamer.emitLocalEntry(Sym, Expr);
1899
1900 return false;
1901}
1902
1903
1904
Ulrich Weigand640192d2013-05-03 19:49:39 +00001905/// Force static initialization.
1906extern "C" void LLVMInitializePowerPCAsmParser() {
1907 RegisterMCAsmParser<PPCAsmParser> A(ThePPC32Target);
1908 RegisterMCAsmParser<PPCAsmParser> B(ThePPC64Target);
Bill Schmidt0a9170d2013-07-26 01:35:43 +00001909 RegisterMCAsmParser<PPCAsmParser> C(ThePPC64LETarget);
Ulrich Weigand640192d2013-05-03 19:49:39 +00001910}
1911
1912#define GET_REGISTER_MATCHER
1913#define GET_MATCHER_IMPLEMENTATION
1914#include "PPCGenAsmMatcher.inc"
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001915
1916// Define this matcher function after the auto-generated include so we
1917// have the match class enum definitions.
David Blaikie960ea3f2014-06-08 16:18:35 +00001918unsigned PPCAsmParser::validateTargetOperandClass(MCParsedAsmOperand &AsmOp,
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001919 unsigned Kind) {
1920 // If the kind is a token for a literal immediate, check if our asm
1921 // operand matches. This is for InstAliases which have a fixed-value
1922 // immediate in the syntax.
1923 int64_t ImmVal;
1924 switch (Kind) {
1925 case MCK_0: ImmVal = 0; break;
1926 case MCK_1: ImmVal = 1; break;
Roman Divacky62cb6352013-09-12 17:50:54 +00001927 case MCK_2: ImmVal = 2; break;
1928 case MCK_3: ImmVal = 3; break;
Joerg Sonnenbergerdda8e782014-07-30 09:24:37 +00001929 case MCK_4: ImmVal = 4; break;
1930 case MCK_5: ImmVal = 5; break;
1931 case MCK_6: ImmVal = 6; break;
1932 case MCK_7: ImmVal = 7; break;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001933 default: return Match_InvalidOperand;
1934 }
1935
David Blaikie960ea3f2014-06-08 16:18:35 +00001936 PPCOperand &Op = static_cast<PPCOperand &>(AsmOp);
1937 if (Op.isImm() && Op.getImm() == ImmVal)
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001938 return Match_Success;
1939
1940 return Match_InvalidOperand;
1941}
1942
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001943const MCExpr *
1944PPCAsmParser::applyModifierToExpr(const MCExpr *E,
1945 MCSymbolRefExpr::VariantKind Variant,
1946 MCContext &Ctx) {
1947 switch (Variant) {
1948 case MCSymbolRefExpr::VK_PPC_LO:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001949 return PPCMCExpr::create(PPCMCExpr::VK_PPC_LO, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001950 case MCSymbolRefExpr::VK_PPC_HI:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001951 return PPCMCExpr::create(PPCMCExpr::VK_PPC_HI, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001952 case MCSymbolRefExpr::VK_PPC_HA:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001953 return PPCMCExpr::create(PPCMCExpr::VK_PPC_HA, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001954 case MCSymbolRefExpr::VK_PPC_HIGHER:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001955 return PPCMCExpr::create(PPCMCExpr::VK_PPC_HIGHER, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001956 case MCSymbolRefExpr::VK_PPC_HIGHERA:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001957 return PPCMCExpr::create(PPCMCExpr::VK_PPC_HIGHERA, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001958 case MCSymbolRefExpr::VK_PPC_HIGHEST:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001959 return PPCMCExpr::create(PPCMCExpr::VK_PPC_HIGHEST, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001960 case MCSymbolRefExpr::VK_PPC_HIGHESTA:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001961 return PPCMCExpr::create(PPCMCExpr::VK_PPC_HIGHESTA, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001962 default:
Craig Topper062a2ba2014-04-25 05:30:21 +00001963 return nullptr;
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001964 }
1965}