blob: 9bd5dfea0a671740d8f724d2bd28f95ab5a01f79 [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohman575fad32008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000020#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000022#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/CodeGen/Analysis.h"
24#include "llvm/CodeGen/FastISel.h"
25#include "llvm/CodeGen/FunctionLoweringInfo.h"
26#include "llvm/CodeGen/GCMetadata.h"
27#include "llvm/CodeGen/GCStrategy.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include "llvm/CodeGen/MachineJumpTableInfo.h"
32#include "llvm/CodeGen/MachineModuleInfo.h"
33#include "llvm/CodeGen/MachineRegisterInfo.h"
34#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000035#include "llvm/CodeGen/StackMaps.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000036#include "llvm/IR/CallingConv.h"
37#include "llvm/IR/Constants.h"
38#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000039#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000040#include "llvm/IR/DerivedTypes.h"
41#include "llvm/IR/Function.h"
42#include "llvm/IR/GlobalVariable.h"
43#include "llvm/IR/InlineAsm.h"
44#include "llvm/IR/Instructions.h"
45#include "llvm/IR/IntrinsicInst.h"
46#include "llvm/IR/Intrinsics.h"
47#include "llvm/IR/LLVMContext.h"
48#include "llvm/IR/Module.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000049#include "llvm/Support/CommandLine.h"
50#include "llvm/Support/Debug.h"
51#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000052#include "llvm/Support/MathExtras.h"
53#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000054#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000055#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000056#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Andersonbb15fec2011-12-08 22:15:21 +000057#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000058#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000060#include "llvm/Target/TargetSelectionDAGInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000061#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include <algorithm>
63using namespace llvm;
64
Chandler Carruth1b9dde02014-04-22 02:02:50 +000065#define DEBUG_TYPE "isel"
66
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000067/// LimitFloatPrecision - Generate low-precision inline sequences for
68/// some float libcalls (6, 8 or 12 bits).
69static unsigned LimitFloatPrecision;
70
71static cl::opt<unsigned, true>
72LimitFPPrecision("limit-float-precision",
73 cl::desc("Generate low-precision inline sequences "
74 "for some float libcalls"),
75 cl::location(LimitFloatPrecision),
76 cl::init(0));
77
Andrew Trick116efac2010-11-12 17:50:46 +000078// Limit the width of DAG chains. This is important in general to prevent
79// prevent DAG-based analysis from blowing up. For example, alias analysis and
80// load clustering may not complete in reasonable time. It is difficult to
81// recognize and avoid this situation within each individual analysis, and
82// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickcf7fefb2010-11-20 07:26:51 +000083// the safe approach, and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000084//
85// MaxParallelChains default is arbitrarily high to avoid affecting
86// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000087// sequence over this should have been converted to llvm.memcpy by the
88// frontend. It easy to induce this behavior with .ll code such as:
89// %buffer = alloca [4096 x i8]
90// %data = load [4096 x i8]* %argPtr
91// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000092static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +000093
Andrew Trickef9de2a2013-05-25 02:42:55 +000094static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +000095 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +000096 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +000097
Dan Gohman575fad32008-09-03 16:12:24 +000098/// getCopyFromParts - Create a value that contains the specified legal parts
99/// combined into the value they represent. If the parts combine to a type
100/// larger then ValueVT then AssertOp can be used to specify whether the extra
101/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
102/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000103static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000104 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000105 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000106 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000107 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000108 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000109 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
110 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000111
Dan Gohman575fad32008-09-03 16:12:24 +0000112 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000113 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000114 SDValue Val = Parts[0];
115
116 if (NumParts > 1) {
117 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000118 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000119 unsigned PartBits = PartVT.getSizeInBits();
120 unsigned ValueBits = ValueVT.getSizeInBits();
121
122 // Assemble the power of 2 part.
123 unsigned RoundParts = NumParts & (NumParts - 1) ?
124 1 << Log2_32(NumParts) : NumParts;
125 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000126 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000127 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000128 SDValue Lo, Hi;
129
Owen Anderson117c9e82009-08-12 00:36:31 +0000130 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000131
Dan Gohman575fad32008-09-03 16:12:24 +0000132 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000133 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000134 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000135 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000136 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000137 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000138 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
139 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000140 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000141
Dan Gohman575fad32008-09-03 16:12:24 +0000142 if (TLI.isBigEndian())
143 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000144
Chris Lattner05bcb482010-08-24 23:20:40 +0000145 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000146
147 if (RoundParts < NumParts) {
148 // Assemble the trailing non-power-of-2 part.
149 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000150 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000151 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000152 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000153
154 // Combine the round and odd parts.
155 Lo = Val;
156 if (TLI.isBigEndian())
157 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000158 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000159 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
160 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohman575fad32008-09-03 16:12:24 +0000161 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands41826032009-01-31 15:50:11 +0000162 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000163 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
164 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000165 }
Eli Friedman9030c352009-05-20 06:02:09 +0000166 } else if (PartVT.isFloatingPoint()) {
167 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000168 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000169 "Unexpected split");
170 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000171 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
172 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Ulrich Weigandf236bb12014-07-03 15:06:47 +0000173 if (TLI.hasBigEndianPartOrdering(ValueVT))
Eli Friedman9030c352009-05-20 06:02:09 +0000174 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000175 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000176 } else {
177 // FP split into integer parts (soft fp)
178 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
179 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000180 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000181 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000182 }
183 }
184
185 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000186 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000187
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000188 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000189 return Val;
190
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000191 if (PartEVT.isInteger() && ValueVT.isInteger()) {
192 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000193 // For a truncate, see if we have any information to
194 // indicate whether the truncated bits will always be
195 // zero or sign-extension.
196 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000197 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000198 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000199 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000200 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000201 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000202 }
203
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000204 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000205 // FP_ROUND's are always exact here.
206 if (ValueVT.bitsLT(Val.getValueType()))
207 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Coopere3d305a2012-01-17 01:54:07 +0000208 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000209
Chris Lattner05bcb482010-08-24 23:20:40 +0000210 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000211 }
212
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000213 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000214 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000215
Torok Edwinfbcc6632009-07-14 16:55:14 +0000216 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000217}
218
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000219static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
220 const Twine &ErrMsg) {
221 const Instruction *I = dyn_cast_or_null<Instruction>(V);
222 if (!V)
223 return Ctx.emitError(ErrMsg);
224
225 const char *AsmError = ", possible invalid constraint for vector type";
226 if (const CallInst *CI = dyn_cast<CallInst>(I))
227 if (isa<InlineAsm>(CI->getCalledValue()))
228 return Ctx.emitError(I, ErrMsg + AsmError);
229
230 return Ctx.emitError(I, ErrMsg);
231}
232
Bill Wendling81406f62012-09-26 04:04:19 +0000233/// getCopyFromPartsVector - Create a value that contains the specified legal
234/// parts combined into the value they represent. If the parts combine to a
235/// type larger then ValueVT then AssertOp can be used to specify whether the
236/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
237/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000238static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000239 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000240 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000241 assert(ValueVT.isVector() && "Not a vector value");
242 assert(NumParts > 0 && "No parts to assemble!");
243 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
244 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000245
Chris Lattner05bcb482010-08-24 23:20:40 +0000246 // Handle a multi-element vector.
247 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000248 EVT IntermediateVT;
249 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000250 unsigned NumIntermediates;
251 unsigned NumRegs =
252 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
253 NumIntermediates, RegisterVT);
254 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
255 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000256 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000257 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000258 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000259
Chris Lattner05bcb482010-08-24 23:20:40 +0000260 // Assemble the parts into intermediate operands.
261 SmallVector<SDValue, 8> Ops(NumIntermediates);
262 if (NumIntermediates == NumParts) {
263 // If the register was not expanded, truncate or copy the value,
264 // as appropriate.
265 for (unsigned i = 0; i != NumParts; ++i)
266 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000267 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000268 } else if (NumParts > 0) {
269 // If the intermediate type was expanded, build the intermediate
270 // operands from the parts.
271 assert(NumParts % NumIntermediates == 0 &&
272 "Must expand into a divisible number of parts!");
273 unsigned Factor = NumParts / NumIntermediates;
274 for (unsigned i = 0; i != NumIntermediates; ++i)
275 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000276 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000277 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000278
Chris Lattner05bcb482010-08-24 23:20:40 +0000279 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
280 // intermediate operands.
Craig Topper48d114b2014-04-26 18:35:24 +0000281 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
282 : ISD::BUILD_VECTOR,
283 DL, ValueVT, Ops);
Chris Lattner05bcb482010-08-24 23:20:40 +0000284 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000285
Chris Lattner05bcb482010-08-24 23:20:40 +0000286 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000287 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000288
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000289 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000290 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000291
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000292 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000293 // If the element type of the source/dest vectors are the same, but the
294 // parts vector has more elements than the value vector, then we have a
295 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
296 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000297 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
298 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000299 "Cannot narrow, it would be a lossy transformation");
300 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000301 DAG.getConstant(0, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000302 }
303
Chris Lattner75ff0532010-08-25 22:49:25 +0000304 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000305 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000306 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
307
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000308 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000309 "Cannot handle this kind of promotion");
310 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000311 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000312 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
313 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000314
Chris Lattner75ff0532010-08-25 22:49:25 +0000315 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000316
Eric Christopher690030c2011-06-01 19:55:10 +0000317 // Trivial bitcast if the types are the same size and the destination
318 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000319 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000320 TLI.isTypeLegal(ValueVT))
321 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000322
Nadav Rotem083837e2011-06-12 14:49:38 +0000323 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000324 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000325 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
326 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000327 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000328 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000329
330 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000331 ValueVT.getVectorElementType() != PartEVT) {
332 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000333 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
334 DL, ValueVT.getScalarType(), Val);
335 }
336
Chris Lattner05bcb482010-08-24 23:20:40 +0000337 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
338}
339
Andrew Trickef9de2a2013-05-25 02:42:55 +0000340static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000341 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000342 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000343
Dan Gohman575fad32008-09-03 16:12:24 +0000344/// getCopyToParts - Create a series of nodes that contain the specified value
345/// split into legal parts. If the parts contain more bits than Val, then, for
346/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000347static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000348 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000349 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000350 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000351 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000352
Chris Lattner96a77eb2010-08-24 23:10:06 +0000353 // Handle the vector case separately.
354 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000355 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000356
Chris Lattner96a77eb2010-08-24 23:10:06 +0000357 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000358 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000359 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000360 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
361
Chris Lattner96a77eb2010-08-24 23:10:06 +0000362 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000363 return;
364
Chris Lattner96a77eb2010-08-24 23:10:06 +0000365 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000366 EVT PartEVT = PartVT;
367 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000368 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000369 Parts[0] = Val;
370 return;
371 }
372
Chris Lattner96a77eb2010-08-24 23:10:06 +0000373 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
374 // If the parts cover more bits than the value has, promote the value.
375 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
376 assert(NumParts == 1 && "Do not know what to promote to!");
377 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
378 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000379 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
380 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000381 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000382 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
383 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000384 if (PartVT == MVT::x86mmx)
385 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000386 }
387 } else if (PartBits == ValueVT.getSizeInBits()) {
388 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000389 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000390 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000391 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
392 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000393 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
394 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000395 "Unknown mismatch!");
396 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
397 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000398 if (PartVT == MVT::x86mmx)
399 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000400 }
401
402 // The value may have changed - recompute ValueVT.
403 ValueVT = Val.getValueType();
404 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
405 "Failed to tile the value with PartVT!");
406
407 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000408 if (PartEVT != ValueVT)
409 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
410 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000411
Chris Lattner96a77eb2010-08-24 23:10:06 +0000412 Parts[0] = Val;
413 return;
414 }
415
416 // Expand the value into multiple parts.
417 if (NumParts & (NumParts - 1)) {
418 // The number of parts is not a power of 2. Split off and copy the tail.
419 assert(PartVT.isInteger() && ValueVT.isInteger() &&
420 "Do not know what to expand to!");
421 unsigned RoundParts = 1 << Log2_32(NumParts);
422 unsigned RoundBits = RoundParts * PartBits;
423 unsigned OddParts = NumParts - RoundParts;
424 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
425 DAG.getIntPtrConstant(RoundBits));
Bill Wendling5def8912012-09-26 06:16:18 +0000426 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000427
428 if (TLI.isBigEndian())
429 // The odd parts were reversed by getCopyToParts - unreverse them.
430 std::reverse(Parts + RoundParts, Parts + NumParts);
431
432 NumParts = RoundParts;
433 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
434 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
435 }
436
437 // The number of parts is a power of 2. Repeatedly bisect the value using
438 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000439 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000440 EVT::getIntegerVT(*DAG.getContext(),
441 ValueVT.getSizeInBits()),
442 Val);
443
444 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
445 for (unsigned i = 0; i < NumParts; i += StepSize) {
446 unsigned ThisBits = StepSize * PartBits / 2;
447 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
448 SDValue &Part0 = Parts[i];
449 SDValue &Part1 = Parts[i+StepSize/2];
450
451 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
452 ThisVT, Part0, DAG.getIntPtrConstant(1));
453 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
454 ThisVT, Part0, DAG.getIntPtrConstant(0));
455
456 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000457 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
458 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000459 }
460 }
461 }
462
463 if (TLI.isBigEndian())
464 std::reverse(Parts, Parts + OrigNumParts);
465}
466
467
468/// getCopyToPartsVector - Create a series of nodes that contain the specified
469/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000470static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000471 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000472 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000473 EVT ValueVT = Val.getValueType();
474 assert(ValueVT.isVector() && "Not a vector");
475 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000476
Chris Lattner96a77eb2010-08-24 23:10:06 +0000477 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000478 EVT PartEVT = PartVT;
479 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000480 // Nothing to do.
481 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
482 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000483 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000484 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000485 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
486 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000487 EVT ElementVT = PartVT.getVectorElementType();
488 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
489 // undef elements.
490 SmallVector<SDValue, 16> Ops;
491 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
492 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000493 ElementVT, Val, DAG.getConstant(i,
494 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000495
Chris Lattner75ff0532010-08-25 22:49:25 +0000496 for (unsigned i = ValueVT.getVectorNumElements(),
497 e = PartVT.getVectorNumElements(); i != e; ++i)
498 Ops.push_back(DAG.getUNDEF(ElementVT));
499
Craig Topper48d114b2014-04-26 18:35:24 +0000500 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattner75ff0532010-08-25 22:49:25 +0000501
502 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000503
Chris Lattner75ff0532010-08-25 22:49:25 +0000504 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
505 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000506 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000507 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000508 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000509 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000510
511 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000512 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000513 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
514 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000515 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000516 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000517 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000518 "Only trivial vector-to-scalar conversions should get here!");
519 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000520 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000521
522 bool Smaller = ValueVT.bitsLE(PartVT);
523 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
524 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000525 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000526
Chris Lattner96a77eb2010-08-24 23:10:06 +0000527 Parts[0] = Val;
528 return;
529 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000530
Dan Gohman575fad32008-09-03 16:12:24 +0000531 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000532 EVT IntermediateVT;
533 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000534 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000535 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000536 IntermediateVT,
537 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000538 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000539
Dan Gohman575fad32008-09-03 16:12:24 +0000540 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
541 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000542 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000543
Dan Gohman575fad32008-09-03 16:12:24 +0000544 // Split the vector into intermediate operands.
545 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000546 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000547 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000548 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000549 IntermediateVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000550 DAG.getConstant(i * (NumElements / NumIntermediates),
551 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000552 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000553 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000554 IntermediateVT, Val,
555 DAG.getConstant(i, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000556 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000557
Dan Gohman575fad32008-09-03 16:12:24 +0000558 // Split the intermediate operands into legal parts.
559 if (NumParts == NumIntermediates) {
560 // If the register was not expanded, promote or copy the value,
561 // as appropriate.
562 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000563 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000564 } else if (NumParts > 0) {
565 // If the intermediate type was expanded, split each the value into
566 // legal parts.
567 assert(NumParts % NumIntermediates == 0 &&
568 "Must expand into a divisible number of parts!");
569 unsigned Factor = NumParts / NumIntermediates;
570 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000571 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000572 }
573}
574
Dan Gohman4db93c92010-05-29 17:53:24 +0000575namespace {
576 /// RegsForValue - This struct represents the registers (physical or virtual)
577 /// that a particular set of values is assigned, and the type information
578 /// about the value. The most common situation is to represent one value at a
579 /// time, but struct or array values are handled element-wise as multiple
580 /// values. The splitting of aggregates is performed recursively, so that we
581 /// never have aggregate-typed registers. The values at this point do not
582 /// necessarily have legal types, so each value may require one or more
583 /// registers of some legal type.
584 ///
585 struct RegsForValue {
586 /// ValueVTs - The value types of the values, which may not be legal, and
587 /// may need be promoted or synthesized from one or more registers.
588 ///
589 SmallVector<EVT, 4> ValueVTs;
590
591 /// RegVTs - The value types of the registers. This is the same size as
592 /// ValueVTs and it records, for each value, what the type of the assigned
593 /// register or registers are. (Individual values are never synthesized
594 /// from more than one type of register.)
595 ///
596 /// With virtual registers, the contents of RegVTs is redundant with TLI's
597 /// getRegisterType member function, however when with physical registers
598 /// it is necessary to have a separate record of the types.
599 ///
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000600 SmallVector<MVT, 4> RegVTs;
Dan Gohman4db93c92010-05-29 17:53:24 +0000601
602 /// Regs - This list holds the registers assigned to the values.
603 /// Each legal or promoted value requires one register, and each
604 /// expanded value requires multiple registers.
605 ///
606 SmallVector<unsigned, 4> Regs;
607
608 RegsForValue() {}
609
610 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000611 MVT regvt, EVT valuevt)
Dan Gohman4db93c92010-05-29 17:53:24 +0000612 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
613
Dan Gohman4db93c92010-05-29 17:53:24 +0000614 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattner229907c2011-07-18 04:54:35 +0000615 unsigned Reg, Type *Ty) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000616 ComputeValueVTs(tli, Ty, ValueVTs);
617
618 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
619 EVT ValueVT = ValueVTs[Value];
620 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000621 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman4db93c92010-05-29 17:53:24 +0000622 for (unsigned i = 0; i != NumRegs; ++i)
623 Regs.push_back(Reg + i);
624 RegVTs.push_back(RegisterVT);
625 Reg += NumRegs;
626 }
627 }
628
Dan Gohman4db93c92010-05-29 17:53:24 +0000629 /// append - Add the specified values to this one.
630 void append(const RegsForValue &RHS) {
631 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
632 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
633 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
634 }
635
636 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
637 /// this value and returns the result as a ValueVTs value. This uses
638 /// Chain/Flag as the input and updates them for the output Chain/Flag.
639 /// If the Flag pointer is NULL, no flag is used.
640 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000641 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000642 SDValue &Chain, SDValue *Flag,
Craig Topperc0196b12014-04-14 00:51:57 +0000643 const Value *V = nullptr) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000644
645 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
646 /// specified value into the registers specified by this object. This uses
647 /// Chain/Flag as the input and updates them for the output Chain/Flag.
648 /// If the Flag pointer is NULL, no flag is used.
Jiangning Liuffbc6902014-09-19 05:30:35 +0000649 void
650 getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl, SDValue &Chain,
651 SDValue *Flag, const Value *V,
652 ISD::NodeType PreferredExtendType = ISD::ANY_EXTEND) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000653
654 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
655 /// operand list. This adds the code marker, matching input operand index
656 /// (if applicable), and includes the number of values added into it.
657 void AddInlineAsmOperands(unsigned Kind,
658 bool HasMatching, unsigned MatchingIdx,
659 SelectionDAG &DAG,
660 std::vector<SDValue> &Ops) const;
661 };
662}
663
664/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
665/// this value and returns the result as a ValueVT value. This uses
666/// Chain/Flag as the input and updates them for the output Chain/Flag.
667/// If the Flag pointer is NULL, no flag is used.
668SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
669 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000670 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000671 SDValue &Chain, SDValue *Flag,
672 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000673 // A Value with type {} or [0 x %t] needs no registers.
674 if (ValueVTs.empty())
675 return SDValue();
676
Dan Gohman4db93c92010-05-29 17:53:24 +0000677 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
678
679 // Assemble the legal parts into the final values.
680 SmallVector<SDValue, 4> Values(ValueVTs.size());
681 SmallVector<SDValue, 8> Parts;
682 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
683 // Copy the legal parts from the registers.
684 EVT ValueVT = ValueVTs[Value];
685 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000686 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000687
688 Parts.resize(NumRegs);
689 for (unsigned i = 0; i != NumRegs; ++i) {
690 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000691 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000692 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
693 } else {
694 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
695 *Flag = P.getValue(2);
696 }
697
698 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000699 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000700
701 // If the source register was virtual and if we know something about it,
702 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000703 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000704 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000705 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000706
707 const FunctionLoweringInfo::LiveOutInfo *LOI =
708 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
709 if (!LOI)
710 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000711
Chris Lattnercb404362010-12-13 01:11:17 +0000712 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000713 unsigned NumSignBits = LOI->NumSignBits;
714 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000715
Quentin Colombetb51a6862013-06-18 20:14:39 +0000716 if (NumZeroBits == RegSize) {
717 // The current value is a zero.
718 // Explicitly express that as it would be easier for
719 // optimizations to kick in.
720 Parts[i] = DAG.getConstant(0, RegisterVT);
721 continue;
722 }
723
Chris Lattnercb404362010-12-13 01:11:17 +0000724 // FIXME: We capture more information than the dag can represent. For
725 // now, just use the tightest assertzext/assertsext possible.
726 bool isSExt = true;
727 EVT FromVT(MVT::Other);
728 if (NumSignBits == RegSize)
729 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
730 else if (NumZeroBits >= RegSize-1)
731 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
732 else if (NumSignBits > RegSize-8)
733 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
734 else if (NumZeroBits >= RegSize-8)
735 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
736 else if (NumSignBits > RegSize-16)
737 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
738 else if (NumZeroBits >= RegSize-16)
739 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
740 else if (NumSignBits > RegSize-32)
741 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
742 else if (NumZeroBits >= RegSize-32)
743 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
744 else
745 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000746
Chris Lattnercb404362010-12-13 01:11:17 +0000747 // Add an assertion node.
748 assert(FromVT != MVT::Other);
749 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
750 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000751 }
752
753 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000754 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000755 Part += NumRegs;
756 Parts.clear();
757 }
758
Craig Topper48d114b2014-04-26 18:35:24 +0000759 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman4db93c92010-05-29 17:53:24 +0000760}
761
762/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
763/// specified value into the registers specified by this object. This uses
764/// Chain/Flag as the input and updates them for the output Chain/Flag.
765/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000766void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Jiangning Liuffbc6902014-09-19 05:30:35 +0000767 SDValue &Chain, SDValue *Flag, const Value *V,
768 ISD::NodeType PreferredExtendType) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000769 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Jiangning Liuffbc6902014-09-19 05:30:35 +0000770 ISD::NodeType ExtendKind = PreferredExtendType;
Dan Gohman4db93c92010-05-29 17:53:24 +0000771
772 // Get the list of the values's legal parts.
773 unsigned NumRegs = Regs.size();
774 SmallVector<SDValue, 8> Parts(NumRegs);
775 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
776 EVT ValueVT = ValueVTs[Value];
777 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000778 MVT RegisterVT = RegVTs[Value];
Jiangning Liuffbc6902014-09-19 05:30:35 +0000779
780 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
781 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000782
Chris Lattner05bcb482010-08-24 23:20:40 +0000783 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000784 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000785 Part += NumParts;
786 }
787
788 // Copy the parts into the registers.
789 SmallVector<SDValue, 8> Chains(NumRegs);
790 for (unsigned i = 0; i != NumRegs; ++i) {
791 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000792 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000793 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
794 } else {
795 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
796 *Flag = Part.getValue(1);
797 }
798
799 Chains[i] = Part.getValue(0);
800 }
801
802 if (NumRegs == 1 || Flag)
803 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
804 // flagged to it. That is the CopyToReg nodes and the user are considered
805 // a single scheduling unit. If we create a TokenFactor and return it as
806 // chain, then the TokenFactor is both a predecessor (operand) of the
807 // user as well as a successor (the TF operands are flagged to the user).
808 // c1, f1 = CopyToReg
809 // c2, f2 = CopyToReg
810 // c3 = TokenFactor c1, c2
811 // ...
812 // = op c3, ..., f2
813 Chain = Chains[NumRegs-1];
814 else
Craig Topper48d114b2014-04-26 18:35:24 +0000815 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman4db93c92010-05-29 17:53:24 +0000816}
817
818/// AddInlineAsmOperands - Add this value to the specified inlineasm node
819/// operand list. This adds the code marker and includes the number of
820/// values added into it.
821void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
822 unsigned MatchingIdx,
823 SelectionDAG &DAG,
824 std::vector<SDValue> &Ops) const {
825 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
826
827 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
828 if (HasMatching)
829 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000830 else if (!Regs.empty() &&
831 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
832 // Put the register class of the virtual registers in the flag word. That
833 // way, later passes can recompute register class constraints for inline
834 // assembly as well as normal instructions.
835 // Don't do this for tied operands that can use the regclass information
836 // from the def.
837 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
838 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
839 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
840 }
841
Dan Gohman4db93c92010-05-29 17:53:24 +0000842 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
843 Ops.push_back(Res);
844
Reid Kleckneree088972013-12-10 18:27:32 +0000845 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000846 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
847 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000848 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000849 for (unsigned i = 0; i != NumRegs; ++i) {
850 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000851 unsigned TheReg = Regs[Reg++];
852 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
853
Reid Kleckneree088972013-12-10 18:27:32 +0000854 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000855 // If we clobbered the stack pointer, MFI should know about it.
856 assert(DAG.getMachineFunction().getFrameInfo()->
857 hasInlineAsmWithSPAdjust());
Reid Kleckneree088972013-12-10 18:27:32 +0000858 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000859 }
860 }
861}
Dan Gohman575fad32008-09-03 16:12:24 +0000862
Owen Andersonbb15fec2011-12-08 22:15:21 +0000863void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
864 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000865 AA = &aa;
866 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000867 LibInfo = li;
Eric Christopherfc6de422014-08-05 02:39:49 +0000868 DL = DAG.getSubtarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000869 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000870 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000871}
872
Dan Gohmanf5cca352010-04-14 18:24:06 +0000873/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000874/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000875/// for a new block. This doesn't clear out information about
876/// additional blocks that are needed to complete switch lowering
877/// or PHI node updating; that information is cleared out as it is
878/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000879void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000880 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000881 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000882 PendingLoads.clear();
883 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000884 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000885 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000886 SDNodeOrder = LowestSDNodeOrder;
Dan Gohman575fad32008-09-03 16:12:24 +0000887}
888
Devang Patel799288382011-05-23 17:44:13 +0000889/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000890/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000891/// information that is dangling in a basic block can be properly
892/// resolved in a different basic block. This allows the
893/// SelectionDAG to resolve dangling debug information attached
894/// to PHI nodes.
895void SelectionDAGBuilder::clearDanglingDebugInfo() {
896 DanglingDebugInfoMap.clear();
897}
898
Dan Gohman575fad32008-09-03 16:12:24 +0000899/// getRoot - Return the current virtual root of the Selection DAG,
900/// flushing any PendingLoad items. This must be done before emitting
901/// a store or any other node that may need to be ordered after any
902/// prior load instructions.
903///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000904SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000905 if (PendingLoads.empty())
906 return DAG.getRoot();
907
908 if (PendingLoads.size() == 1) {
909 SDValue Root = PendingLoads[0];
910 DAG.setRoot(Root);
911 PendingLoads.clear();
912 return Root;
913 }
914
915 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000916 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000917 PendingLoads);
Dan Gohman575fad32008-09-03 16:12:24 +0000918 PendingLoads.clear();
919 DAG.setRoot(Root);
920 return Root;
921}
922
923/// getControlRoot - Similar to getRoot, but instead of flushing all the
924/// PendingLoad items, flush all the PendingExports items. It is necessary
925/// to do this before emitting a terminator instruction.
926///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000927SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000928 SDValue Root = DAG.getRoot();
929
930 if (PendingExports.empty())
931 return Root;
932
933 // Turn all of the CopyToReg chains into one factored node.
934 if (Root.getOpcode() != ISD::EntryToken) {
935 unsigned i = 0, e = PendingExports.size();
936 for (; i != e; ++i) {
937 assert(PendingExports[i].getNode()->getNumOperands() > 1);
938 if (PendingExports[i].getNode()->getOperand(0) == Root)
939 break; // Don't add the root if we already indirectly depend on it.
940 }
941
942 if (i == e)
943 PendingExports.push_back(Root);
944 }
945
Andrew Trickef9de2a2013-05-25 02:42:55 +0000946 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000947 PendingExports);
Dan Gohman575fad32008-09-03 16:12:24 +0000948 PendingExports.clear();
949 DAG.setRoot(Root);
950 return Root;
951}
952
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000953void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000954 // Set up outgoing PHI node register values before emitting the terminator.
955 if (isa<TerminatorInst>(&I))
956 HandlePHINodesInSuccessorBlocks(I.getParent());
957
Andrew Tricke2431c62013-05-25 03:08:10 +0000958 ++SDNodeOrder;
959
Andrew Trick175143b2013-05-25 02:20:36 +0000960 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000961
Dan Gohman575fad32008-09-03 16:12:24 +0000962 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000963
Dan Gohman950fe782010-04-20 15:03:56 +0000964 if (!isa<TerminatorInst>(&I) && !HasTailCall)
965 CopyToExportRegsIfNeeded(&I);
966
Craig Topperc0196b12014-04-14 00:51:57 +0000967 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000968}
969
Dan Gohmanf41ad472010-04-20 15:00:41 +0000970void SelectionDAGBuilder::visitPHI(const PHINode &) {
971 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
972}
973
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000974void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000975 // Note: this doesn't use InstVisitor, because it has to work with
976 // ConstantExpr's in addition to instructions.
977 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000978 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000979 // Build the switch statement using the Instruction.def file.
980#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000981 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000982#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000983 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000984}
Dan Gohman575fad32008-09-03 16:12:24 +0000985
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000986// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
987// generate the debug data structures now that we've seen its definition.
988void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
989 SDValue Val) {
990 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000991 if (DDI.getDI()) {
992 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000993 DebugLoc dl = DDI.getdl();
994 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patelb12ff592010-08-26 23:35:15 +0000995 MDNode *Variable = DI->getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000996 MDNode *Expr = DI->getExpression();
Devang Patelb12ff592010-08-26 23:35:15 +0000997 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +0000998 // A dbg.value for an alloca is always indirect.
999 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001000 SDDbgValue *SDV;
1001 if (Val.getNode()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00001002 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, Offset, IsIndirect,
1003 Val)) {
1004 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(),
1005 IsIndirect, Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001006 DAG.AddDbgValue(SDV, Val.getNode(), false);
1007 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00001008 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +00001009 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001010 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1011 }
1012}
1013
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00001014/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001015SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +00001016 // If we already have an SDValue for this value, use it. It's important
1017 // to do this first, so that we don't create a CopyFromReg if we already
1018 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +00001019 SDValue &N = NodeMap[V];
1020 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001021
Dan Gohmand4322232010-07-01 01:59:43 +00001022 // If there's a virtual register allocated and initialized for this
1023 // value, use it.
1024 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1025 if (It != FuncInfo.ValueMap.end()) {
1026 unsigned InReg = It->second;
Eric Christopherd9134482014-08-04 21:25:23 +00001027 RegsForValue RFV(*DAG.getContext(),
1028 *TM.getSubtargetImpl()->getTargetLowering(), InReg,
1029 V->getType());
Dan Gohmand4322232010-07-01 01:59:43 +00001030 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001031 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Devang Patel70f8e592011-01-25 18:09:58 +00001032 resolveDanglingDebugInfo(V, N);
1033 return N;
Dan Gohmand4322232010-07-01 01:59:43 +00001034 }
1035
1036 // Otherwise create a new SDValue and remember it.
1037 SDValue Val = getValueImpl(V);
1038 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001039 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001040 return Val;
1041}
1042
1043/// getNonRegisterValue - Return an SDValue for the given Value, but
1044/// don't look in FuncInfo.ValueMap for a virtual register.
1045SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1046 // If we already have an SDValue for this value, use it.
1047 SDValue &N = NodeMap[V];
1048 if (N.getNode()) return N;
1049
1050 // Otherwise create a new SDValue and remember it.
1051 SDValue Val = getValueImpl(V);
1052 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001053 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001054 return Val;
1055}
1056
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001057/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001058/// Create an SDValue for the given value.
1059SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Eric Christopherd9134482014-08-04 21:25:23 +00001060 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001061
Dan Gohman8422e572010-04-17 15:32:28 +00001062 if (const Constant *C = dyn_cast<Constant>(V)) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001063 EVT VT = TLI->getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001064
Dan Gohman8422e572010-04-17 15:32:28 +00001065 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001066 return DAG.getConstant(*CI, VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001067
Dan Gohman8422e572010-04-17 15:32:28 +00001068 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001069 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001070
Matt Arsenault19231e62013-11-16 20:24:41 +00001071 if (isa<ConstantPointerNull>(C)) {
1072 unsigned AS = V->getType()->getPointerAddressSpace();
1073 return DAG.getConstant(0, TLI->getPointerTy(AS));
1074 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001075
Dan Gohman8422e572010-04-17 15:32:28 +00001076 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001077 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001078
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001079 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001080 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001081
Dan Gohman8422e572010-04-17 15:32:28 +00001082 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001083 visit(CE->getOpcode(), *CE);
1084 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001085 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001086 return N1;
1087 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001088
Dan Gohman575fad32008-09-03 16:12:24 +00001089 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1090 SmallVector<SDValue, 4> Constants;
1091 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1092 OI != OE; ++OI) {
1093 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001094 // If the operand is an empty aggregate, there are no values.
1095 if (!Val) continue;
1096 // Add each leaf value from the operand to the Constants list
1097 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001098 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1099 Constants.push_back(SDValue(Val, i));
1100 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001101
Craig Topper64941d92014-04-27 19:20:57 +00001102 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001103 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001104
Chris Lattner00245f42012-01-24 13:41:11 +00001105 if (const ConstantDataSequential *CDS =
1106 dyn_cast<ConstantDataSequential>(C)) {
1107 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001108 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001109 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1110 // Add each leaf value from the operand to the Constants list
1111 // to form a flattened list of all the values.
1112 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1113 Ops.push_back(SDValue(Val, i));
1114 }
1115
1116 if (isa<ArrayType>(CDS->getType()))
Craig Topper64941d92014-04-27 19:20:57 +00001117 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001118 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001119 VT, Ops);
Chris Lattner00245f42012-01-24 13:41:11 +00001120 }
Dan Gohman575fad32008-09-03 16:12:24 +00001121
Duncan Sands19d0b472010-02-16 11:11:14 +00001122 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001123 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1124 "Unknown struct or array constant!");
1125
Owen Anderson53aa7a92009-08-10 22:56:29 +00001126 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001127 ComputeValueVTs(*TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001128 unsigned NumElts = ValueVTs.size();
1129 if (NumElts == 0)
1130 return SDValue(); // empty struct
1131 SmallVector<SDValue, 4> Constants(NumElts);
1132 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001133 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001134 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001135 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001136 else if (EltVT.isFloatingPoint())
1137 Constants[i] = DAG.getConstantFP(0, EltVT);
1138 else
1139 Constants[i] = DAG.getConstant(0, EltVT);
1140 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001141
Craig Topper64941d92014-04-27 19:20:57 +00001142 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001143 }
1144
Dan Gohman8422e572010-04-17 15:32:28 +00001145 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001146 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001147
Chris Lattner229907c2011-07-18 04:54:35 +00001148 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001149 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001150
Dan Gohman575fad32008-09-03 16:12:24 +00001151 // Now that we know the number and type of the elements, get that number of
1152 // elements into the Ops array based on what kind of constant it is.
1153 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001154 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001155 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001156 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001157 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001158 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001159 EVT EltVT = TLI->getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001160
1161 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001162 if (EltVT.isFloatingPoint())
Dan Gohman575fad32008-09-03 16:12:24 +00001163 Op = DAG.getConstantFP(0, EltVT);
1164 else
1165 Op = DAG.getConstant(0, EltVT);
1166 Ops.assign(NumElements, Op);
1167 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001168
Dan Gohman575fad32008-09-03 16:12:24 +00001169 // Create a BUILD_VECTOR node.
Craig Topper48d114b2014-04-26 18:35:24 +00001170 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00001171 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001172
Dan Gohman575fad32008-09-03 16:12:24 +00001173 // If this is a static alloca, generate it as the frameindex instead of
1174 // computation.
1175 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1176 DenseMap<const AllocaInst*, int>::iterator SI =
1177 FuncInfo.StaticAllocaMap.find(AI);
1178 if (SI != FuncInfo.StaticAllocaMap.end())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001179 return DAG.getFrameIndex(SI->second, TLI->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001180 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001181
Dan Gohmand4322232010-07-01 01:59:43 +00001182 // If this is an instruction which fast-isel has deferred, select it now.
1183 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001184 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001185 RegsForValue RFV(*DAG.getContext(), *TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001186 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001187 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001188 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001189
Dan Gohmand4322232010-07-01 01:59:43 +00001190 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001191}
1192
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001193void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Eric Christopherd9134482014-08-04 21:25:23 +00001194 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001195 SDValue Chain = getControlRoot();
1196 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001197 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001198
Dan Gohmand16aa542010-05-29 17:03:36 +00001199 if (!FuncInfo.CanLowerReturn) {
1200 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001201 const Function *F = I.getParent()->getParent();
1202
1203 // Emit a store of the return value through the virtual register.
1204 // Leave Outs empty so that LowerReturn won't try to load return
1205 // registers the usual way.
1206 SmallVector<EVT, 1> PtrValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001207 ComputeValueVTs(*TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001208 PtrValueVTs);
1209
1210 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1211 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001212
Owen Anderson53aa7a92009-08-10 22:56:29 +00001213 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001214 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001215 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001216 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001217
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001218 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001219 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001220 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001221 RetPtr.getValueType(), RetPtr,
1222 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001223 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001224 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001225 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001226 // FIXME: better loc info would be nice.
1227 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001228 }
1229
Andrew Trickef9de2a2013-05-25 02:42:55 +00001230 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001231 MVT::Other, Chains);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001232 } else if (I.getNumOperands() != 0) {
1233 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001234 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001235 unsigned NumValues = ValueVTs.size();
1236 if (NumValues) {
1237 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001238 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1239 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001240
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001241 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001242
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001243 const Function *F = I.getParent()->getParent();
Bill Wendling74dba872012-12-30 13:01:51 +00001244 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1245 Attribute::SExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001246 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling74dba872012-12-30 13:01:51 +00001247 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1248 Attribute::ZExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001249 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman575fad32008-09-03 16:12:24 +00001250
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001251 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Patrik Hagglundb0e86ec2014-08-08 08:21:19 +00001252 VT = TLI->getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001253
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001254 unsigned NumParts = TLI->getNumRegisters(*DAG.getContext(), VT);
1255 MVT PartVT = TLI->getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001256 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001257 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001258 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001259 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001260
1261 // 'inreg' on function refers to return value
1262 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling74dba872012-12-30 13:01:51 +00001263 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1264 Attribute::InReg))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001265 Flags.setInReg();
1266
1267 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001268 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001269 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001270 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001271 Flags.setZExt();
1272
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001273 for (unsigned i = 0; i < NumParts; ++i) {
1274 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001275 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001276 OutVals.push_back(Parts[i]);
1277 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001278 }
Dan Gohman575fad32008-09-03 16:12:24 +00001279 }
1280 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001281
1282 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001283 CallingConv::ID CallConv =
1284 DAG.getMachineFunction().getFunction()->getCallingConv();
Eric Christopherd9134482014-08-04 21:25:23 +00001285 Chain = TM.getSubtargetImpl()->getTargetLowering()->LowerReturn(
1286 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001287
1288 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001289 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001290 "LowerReturn didn't return a valid chain!");
1291
1292 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001293 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001294}
1295
Dan Gohman9478c3f2009-04-23 23:13:24 +00001296/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1297/// created for it, emit nodes to copy the value into the virtual
1298/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001299void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001300 // Skip empty types
1301 if (V->getType()->isEmptyTy())
1302 return;
1303
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001304 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1305 if (VMI != FuncInfo.ValueMap.end()) {
1306 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1307 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001308 }
1309}
1310
Dan Gohman575fad32008-09-03 16:12:24 +00001311/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1312/// the current basic block, add it to ValueMap now so that we'll get a
1313/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001314void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001315 // No need to export constants.
1316 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001317
Dan Gohman575fad32008-09-03 16:12:24 +00001318 // Already exported?
1319 if (FuncInfo.isExportedInst(V)) return;
1320
1321 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1322 CopyValueToVirtualRegister(V, Reg);
1323}
1324
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001325bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001326 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001327 // The operands of the setcc have to be in this block. We don't know
1328 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001329 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001330 // Can export from current BB.
1331 if (VI->getParent() == FromBB)
1332 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001333
Dan Gohman575fad32008-09-03 16:12:24 +00001334 // Is already exported, noop.
1335 return FuncInfo.isExportedInst(V);
1336 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001337
Dan Gohman575fad32008-09-03 16:12:24 +00001338 // If this is an argument, we can export it if the BB is the entry block or
1339 // if it is already exported.
1340 if (isa<Argument>(V)) {
1341 if (FromBB == &FromBB->getParent()->getEntryBlock())
1342 return true;
1343
1344 // Otherwise, can only export this if it is already exported.
1345 return FuncInfo.isExportedInst(V);
1346 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001347
Dan Gohman575fad32008-09-03 16:12:24 +00001348 // Otherwise, constants can always be exported.
1349 return true;
1350}
1351
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001352/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001353uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1354 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001355 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1356 if (!BPI)
1357 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001358 const BasicBlock *SrcBB = Src->getBasicBlock();
1359 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001360 return BPI->getEdgeWeight(SrcBB, DstBB);
1361}
1362
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001363void SelectionDAGBuilder::
1364addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1365 uint32_t Weight /* = 0 */) {
1366 if (!Weight)
1367 Weight = getEdgeWeight(Src, Dst);
1368 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001369}
1370
1371
Dan Gohman575fad32008-09-03 16:12:24 +00001372static bool InBlock(const Value *V, const BasicBlock *BB) {
1373 if (const Instruction *I = dyn_cast<Instruction>(V))
1374 return I->getParent() == BB;
1375 return true;
1376}
1377
Dan Gohmand01ddb52008-10-17 21:16:08 +00001378/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1379/// This function emits a branch and is used at the leaves of an OR or an
1380/// AND operator tree.
1381///
1382void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001383SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001384 MachineBasicBlock *TBB,
1385 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001386 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001387 MachineBasicBlock *SwitchBB,
1388 uint32_t TWeight,
1389 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001390 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001391
Dan Gohmand01ddb52008-10-17 21:16:08 +00001392 // If the leaf of the tree is a comparison, merge the condition into
1393 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001394 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001395 // The operands of the cmp have to be in this block. We don't know
1396 // how to export them from some other block. If this is the first block
1397 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001398 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001399 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1400 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001401 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001402 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001403 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001404 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001405 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001406 if (TM.Options.NoNaNsFPMath)
1407 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001408 } else {
1409 Condition = ISD::SETEQ; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001410 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001411 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001412
Craig Topperc0196b12014-04-14 00:51:57 +00001413 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1414 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001415 SwitchCases.push_back(CB);
1416 return;
1417 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001418 }
1419
1420 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001421 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001422 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001423 SwitchCases.push_back(CB);
1424}
1425
Manman Ren4ece7452014-01-31 00:42:44 +00001426/// Scale down both weights to fit into uint32_t.
1427static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1428 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1429 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1430 NewTrue = NewTrue / Scale;
1431 NewFalse = NewFalse / Scale;
1432}
1433
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001434/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001435void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001436 MachineBasicBlock *TBB,
1437 MachineBasicBlock *FBB,
1438 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001439 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001440 unsigned Opc, uint32_t TWeight,
1441 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001442 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001443 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001444 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001445 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1446 BOp->getParent() != CurBB->getBasicBlock() ||
1447 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1448 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001449 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1450 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001451 return;
1452 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001453
Dan Gohman575fad32008-09-03 16:12:24 +00001454 // Create TmpBB after CurBB.
1455 MachineFunction::iterator BBI = CurBB;
1456 MachineFunction &MF = DAG.getMachineFunction();
1457 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1458 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001459
Dan Gohman575fad32008-09-03 16:12:24 +00001460 if (Opc == Instruction::Or) {
1461 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001462 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001463 // jmp_if_X TBB
1464 // jmp TmpBB
1465 // TmpBB:
1466 // jmp_if_Y TBB
1467 // jmp FBB
1468 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001469
Manman Ren4ece7452014-01-31 00:42:44 +00001470 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1471 // The requirement is that
1472 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1473 // = TrueProb for orignal BB.
1474 // Assuming the orignal weights are A and B, one choice is to set BB1's
1475 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1476 // assumes that
1477 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1478 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1479 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001480
Manman Ren4ece7452014-01-31 00:42:44 +00001481 uint64_t NewTrueWeight = TWeight;
1482 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1483 ScaleWeights(NewTrueWeight, NewFalseWeight);
1484 // Emit the LHS condition.
1485 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1486 NewTrueWeight, NewFalseWeight);
1487
1488 NewTrueWeight = TWeight;
1489 NewFalseWeight = 2 * (uint64_t)FWeight;
1490 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001491 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001492 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1493 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001494 } else {
1495 assert(Opc == Instruction::And && "Unknown merge op!");
1496 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001497 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001498 // jmp_if_X TmpBB
1499 // jmp FBB
1500 // TmpBB:
1501 // jmp_if_Y TBB
1502 // jmp FBB
1503 //
1504 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001505
Manman Ren4ece7452014-01-31 00:42:44 +00001506 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1507 // The requirement is that
1508 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1509 // = FalseProb for orignal BB.
1510 // Assuming the orignal weights are A and B, one choice is to set BB1's
1511 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1512 // assumes that
1513 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001514
Manman Ren4ece7452014-01-31 00:42:44 +00001515 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1516 uint64_t NewFalseWeight = FWeight;
1517 ScaleWeights(NewTrueWeight, NewFalseWeight);
1518 // Emit the LHS condition.
1519 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1520 NewTrueWeight, NewFalseWeight);
1521
1522 NewTrueWeight = 2 * (uint64_t)TWeight;
1523 NewFalseWeight = FWeight;
1524 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001525 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001526 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1527 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001528 }
1529}
1530
1531/// If the set of cases should be emitted as a series of branches, return true.
1532/// If we should emit this as a bunch of and/or'd together conditions, return
1533/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001534bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001535SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001536 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001537
Dan Gohman575fad32008-09-03 16:12:24 +00001538 // If this is two comparisons of the same values or'd or and'd together, they
1539 // will get folded into a single comparison, so don't emit two blocks.
1540 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1541 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1542 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1543 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1544 return false;
1545 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001546
Chris Lattner1eea3b02010-01-02 00:00:03 +00001547 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1548 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1549 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1550 Cases[0].CC == Cases[1].CC &&
1551 isa<Constant>(Cases[0].CmpRHS) &&
1552 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1553 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1554 return false;
1555 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1556 return false;
1557 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001558
Dan Gohman575fad32008-09-03 16:12:24 +00001559 return true;
1560}
1561
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001562void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001563 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001564
Dan Gohman575fad32008-09-03 16:12:24 +00001565 // Update machine-CFG edges.
1566 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1567
1568 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00001569 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001570 MachineFunction::iterator BBI = BrMBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001571 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001572 NextBlock = BBI;
1573
1574 if (I.isUnconditional()) {
1575 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001576 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001577
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001578 // If this is not a fall-through branch or optimizations are switched off,
1579 // emit the branch.
1580 if (Succ0MBB != NextBlock || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001581 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001582 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001583 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001584
Dan Gohman575fad32008-09-03 16:12:24 +00001585 return;
1586 }
1587
1588 // If this condition is one of the special cases we handle, do special stuff
1589 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001590 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001591 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1592
1593 // If this is a series of conditions that are or'd or and'd together, emit
1594 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001595 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001596 // For example, instead of something like:
1597 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001598 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001599 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001600 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001601 // or C, F
1602 // jnz foo
1603 // Emit:
1604 // cmp A, B
1605 // je foo
1606 // cmp D, E
1607 // jle foo
1608 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001609 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Eric Christopherd9134482014-08-04 21:25:23 +00001610 if (!TM.getSubtargetImpl()->getTargetLowering()->isJumpExpensive() &&
1611 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And ||
1612 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001613 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001614 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1615 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001616 // If the compares in later blocks need to use values not currently
1617 // exported from this block, export them now. This block should always
1618 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001619 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001620
Dan Gohman575fad32008-09-03 16:12:24 +00001621 // Allow some cases to be rejected.
1622 if (ShouldEmitAsBranches(SwitchCases)) {
1623 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1624 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1625 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1626 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001627
Dan Gohman575fad32008-09-03 16:12:24 +00001628 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001629 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001630 SwitchCases.erase(SwitchCases.begin());
1631 return;
1632 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001633
Dan Gohman575fad32008-09-03 16:12:24 +00001634 // Okay, we decided not to do this, remove any inserted MBB's and clear
1635 // SwitchCases.
1636 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001637 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001638
Dan Gohman575fad32008-09-03 16:12:24 +00001639 SwitchCases.clear();
1640 }
1641 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001642
Dan Gohman575fad32008-09-03 16:12:24 +00001643 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001644 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001645 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001646
Dan Gohman575fad32008-09-03 16:12:24 +00001647 // Use visitSwitchCase to actually insert the fast branch sequence for this
1648 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001649 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001650}
1651
1652/// visitSwitchCase - Emits the necessary code to represent a single node in
1653/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001654void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1655 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001656 SDValue Cond;
1657 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001658 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001659
1660 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001661 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001662 // Fold "(X == true)" to X and "(X == false)" to !X to
1663 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001664 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001665 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001666 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001667 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001668 CB.CC == ISD::SETEQ) {
Dan Gohman575fad32008-09-03 16:12:24 +00001669 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001670 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001671 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001672 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001673 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001674 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001675
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001676 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1677 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001678
1679 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001680 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001681
Bob Wilsone4077362013-09-09 19:14:35 +00001682 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001683 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001684 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001685 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001686 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00001687 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001688 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohman575fad32008-09-03 16:12:24 +00001689 DAG.getConstant(High-Low, VT), ISD::SETULE);
1690 }
1691 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001692
Dan Gohman575fad32008-09-03 16:12:24 +00001693 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001694 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001695 // TrueBB and FalseBB are always different unless the incoming IR is
1696 // degenerate. This only happens when running llc on weird IR.
1697 if (CB.TrueBB != CB.FalseBB)
1698 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001699
Dan Gohman575fad32008-09-03 16:12:24 +00001700 // Set NextBlock to be the MBB immediately after the current one, if any.
1701 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001702 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001703 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001704 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001705 NextBlock = BBI;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001706
Dan Gohman575fad32008-09-03 16:12:24 +00001707 // If the lhs block is the next block, invert the condition so that we can
1708 // fall through to the lhs instead of the rhs block.
1709 if (CB.TrueBB == NextBlock) {
1710 std::swap(CB.TrueBB, CB.FalseBB);
1711 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001712 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001713 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001714
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001715 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001716 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001717 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001718
Evan Cheng79687dd2010-09-23 06:51:55 +00001719 // Insert the false branch. Do this even if it's a fall through branch,
1720 // this makes it easier to do DAG optimizations which require inverting
1721 // the branch condition.
1722 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1723 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001724
1725 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001726}
1727
1728/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001729void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001730 // Emit the code for the jump table
1731 assert(JT.Reg != -1U && "Should lower JT Header first!");
Eric Christopherd9134482014-08-04 21:25:23 +00001732 EVT PTy = TM.getSubtargetImpl()->getTargetLowering()->getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001733 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001734 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001735 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001736 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001737 MVT::Other, Index.getValue(1),
1738 Table, Index);
1739 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001740}
1741
1742/// visitJumpTableHeader - This function emits necessary code to produce index
1743/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001744void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001745 JumpTableHeader &JTH,
1746 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001747 // Subtract the lowest switch case value from the value being switched on and
1748 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001749 // difference between smallest and largest cases.
1750 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001751 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001752 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001753 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001754
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001755 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001756 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001757 // can be used as an index into the jump table in a subsequent basic block.
1758 // This value may be smaller or larger than the target's pointer type, and
1759 // therefore require extension or truncating.
Eric Christopherd9134482014-08-04 21:25:23 +00001760 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001761 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI->getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001762
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001763 unsigned JumpTableReg = FuncInfo.CreateReg(TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001764 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001765 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001766 JT.Reg = JumpTableReg;
1767
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001768 // Emit the range check for the jump table, and branch to the default block
1769 // for the switch statement if the value being switched on exceeds the largest
1770 // case in the switch.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001771 SDValue CMP = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001772 TLI->getSetCCResultType(*DAG.getContext(),
1773 Sub.getValueType()),
Matt Arsenault758659232013-05-18 00:21:46 +00001774 Sub,
1775 DAG.getConstant(JTH.Last - JTH.First,VT),
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001776 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001777
1778 // Set NextBlock to be the MBB immediately after the current one, if any.
1779 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001780 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001781 MachineFunction::iterator BBI = SwitchBB;
Bill Wendlingc6b47342009-12-21 23:47:40 +00001782
Dan Gohmane8c913e2009-08-15 02:06:22 +00001783 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001784 NextBlock = BBI;
1785
Andrew Trickef9de2a2013-05-25 02:42:55 +00001786 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001787 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001788 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001789
Bill Wendling954cb182010-01-28 21:51:40 +00001790 if (JT.MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001791 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001792 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001793
Bill Wendlingc6b47342009-12-21 23:47:40 +00001794 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001795}
1796
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001797/// Codegen a new tail for a stack protector check ParentMBB which has had its
1798/// tail spliced into a stack protector check success bb.
1799///
1800/// For a high level explanation of how this fits into the stack protector
1801/// generation see the comment on the declaration of class
1802/// StackProtectorDescriptor.
1803void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1804 MachineBasicBlock *ParentBB) {
1805
1806 // First create the loads to the guard/stack slot for the comparison.
Eric Christopherd9134482014-08-04 21:25:23 +00001807 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001808 EVT PtrTy = TLI->getPointerTy();
1809
1810 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1811 int FI = MFI->getStackProtectorIndex();
1812
1813 const Value *IRGuard = SPD.getGuard();
1814 SDValue GuardPtr = getValue(IRGuard);
1815 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1816
1817 unsigned Align =
1818 TLI->getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001819
1820 SDValue Guard;
1821
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001822 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the
1823 // guard value from the virtual register holding the value. Otherwise, emit a
1824 // volatile load to retrieve the stack guard value.
1825 unsigned GuardReg = SPD.getGuardReg();
1826
1827 if (GuardReg && TLI->useLoadStackGuardNode())
1828 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), GuardReg,
1829 PtrTy);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001830 else
1831 Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1832 GuardPtr, MachinePointerInfo(IRGuard, 0),
1833 true, false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001834
1835 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1836 StackSlotPtr,
1837 MachinePointerInfo::getFixedStack(FI),
1838 true, false, false, Align);
1839
1840 // Perform the comparison via a subtract/getsetcc.
1841 EVT VT = Guard.getValueType();
1842 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot);
1843
1844 SDValue Cmp = DAG.getSetCC(getCurSDLoc(),
1845 TLI->getSetCCResultType(*DAG.getContext(),
1846 Sub.getValueType()),
1847 Sub, DAG.getConstant(0, VT),
1848 ISD::SETNE);
1849
1850 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1851 // branch to failure MBB.
1852 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
1853 MVT::Other, StackSlot.getOperand(0),
1854 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1855 // Otherwise branch to success MBB.
1856 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(),
1857 MVT::Other, BrCond,
1858 DAG.getBasicBlock(SPD.getSuccessMBB()));
1859
1860 DAG.setRoot(Br);
1861}
1862
1863/// Codegen the failure basic block for a stack protector check.
1864///
1865/// A failure stack protector machine basic block consists simply of a call to
1866/// __stack_chk_fail().
1867///
1868/// For a high level explanation of how this fits into the stack protector
1869/// generation see the comment on the declaration of class
1870/// StackProtectorDescriptor.
1871void
1872SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
Eric Christopherd9134482014-08-04 21:25:23 +00001873 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001874 SDValue Chain = TLI->makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL,
Craig Topperc0196b12014-04-14 00:51:57 +00001875 MVT::isVoid, nullptr, 0, false,
1876 getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001877 DAG.setRoot(Chain);
1878}
1879
Dan Gohman575fad32008-09-03 16:12:24 +00001880/// visitBitTestHeader - This function emits necessary code to produce value
1881/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001882void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1883 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001884 // Subtract the minimum value
1885 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001886 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001887 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001888 DAG.getConstant(B.First, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001889
1890 // Check range
Eric Christopherd9134482014-08-04 21:25:23 +00001891 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001892 SDValue RangeCmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001893 TLI->getSetCCResultType(*DAG.getContext(),
Matt Arsenault758659232013-05-18 00:21:46 +00001894 Sub.getValueType()),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001895 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001896 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001897
Evan Chengac730dd2011-01-06 01:02:44 +00001898 // Determine the type of the test operands.
1899 bool UsePtrType = false;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001900 if (!TLI->isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001901 UsePtrType = true;
1902 else {
1903 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001904 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001905 // Switch table case range are encoded into series of masks.
1906 // Just use pointer type, it's guaranteed to fit.
1907 UsePtrType = true;
1908 break;
1909 }
1910 }
1911 if (UsePtrType) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001912 VT = TLI->getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001913 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001914 }
Dan Gohman575fad32008-09-03 16:12:24 +00001915
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001916 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001917 B.Reg = FuncInfo.CreateReg(B.RegVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001918 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001919 B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001920
1921 // Set NextBlock to be the MBB immediately after the current one, if any.
1922 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001923 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001924 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001925 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001926 NextBlock = BBI;
1927
1928 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1929
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001930 addSuccessorWithWeight(SwitchBB, B.Default);
1931 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001932
Andrew Trickef9de2a2013-05-25 02:42:55 +00001933 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001934 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001935 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001936
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001937 if (MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001938 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001939 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001940
Bill Wendlingc6b47342009-12-21 23:47:40 +00001941 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001942}
1943
1944/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001945void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1946 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001947 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001948 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001949 BitTestCase &B,
1950 MachineBasicBlock *SwitchBB) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001951 MVT VT = BB.RegVT;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001952 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001953 Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001954 SDValue Cmp;
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001955 unsigned PopCount = CountPopulation_64(B.Mask);
Eric Christopherd9134482014-08-04 21:25:23 +00001956 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001957 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001958 // Testing for a single bit; just compare the shift count with what it
1959 // would need to be to shift a 1 bit in that position.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001960 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001961 TLI->getSetCCResultType(*DAG.getContext(), VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001962 ShiftOp,
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001963 DAG.getConstant(countTrailingZeros(B.Mask), VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001964 ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001965 } else if (PopCount == BB.Range) {
1966 // There is only one zero bit in the range, test for it directly.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001967 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001968 TLI->getSetCCResultType(*DAG.getContext(), VT),
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001969 ShiftOp,
1970 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1971 ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001972 } else {
1973 // Make desired shift
Andrew Trickef9de2a2013-05-25 02:42:55 +00001974 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT,
Evan Chengac730dd2011-01-06 01:02:44 +00001975 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001976
Dan Gohman0695e092010-06-24 02:06:24 +00001977 // Emit bit tests and jumps
Andrew Trickef9de2a2013-05-25 02:42:55 +00001978 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001979 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001980 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001981 TLI->getSetCCResultType(*DAG.getContext(), VT),
Evan Chengac730dd2011-01-06 01:02:44 +00001982 AndOp, DAG.getConstant(0, VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001983 ISD::SETNE);
1984 }
Dan Gohman575fad32008-09-03 16:12:24 +00001985
Manman Rencf104462012-08-24 18:14:27 +00001986 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1987 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1988 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1989 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001990
Andrew Trickef9de2a2013-05-25 02:42:55 +00001991 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001992 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001993 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001994
1995 // Set NextBlock to be the MBB immediately after the current one, if any.
1996 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001997 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001998 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001999 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00002000 NextBlock = BBI;
2001
Evan Cheng6b8b2b72010-09-23 18:32:19 +00002002 if (NextMBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002003 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00002004 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00002005
Bill Wendlingc6b47342009-12-21 23:47:40 +00002006 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00002007}
2008
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002009void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002010 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002011
Dan Gohman575fad32008-09-03 16:12:24 +00002012 // Retrieve successors.
2013 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
2014 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
2015
Gabor Greif08a4c282009-01-15 11:10:44 +00002016 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00002017 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00002018 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00002019 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00002020 else if (Fn && Fn->isIntrinsic()) {
2021 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes21514972012-07-18 00:07:17 +00002022 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopesec9653b2012-06-28 22:30:12 +00002023 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00002024 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002025
2026 // If the value of the invoke is used outside of its defining block, make it
2027 // available as a virtual register.
Dan Gohman9478c3f2009-04-23 23:13:24 +00002028 CopyToExportRegsIfNeeded(&I);
Dan Gohman575fad32008-09-03 16:12:24 +00002029
2030 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00002031 addSuccessorWithWeight(InvokeMBB, Return);
2032 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002033
2034 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002035 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002036 MVT::Other, getControlRoot(),
2037 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00002038}
2039
Bill Wendlingf891bf82011-07-31 06:30:59 +00002040void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2041 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2042}
2043
Bill Wendling247fd3b2011-08-17 21:56:44 +00002044void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2045 assert(FuncInfo.MBB->isLandingPad() &&
2046 "Call to landingpad not in landing pad!");
2047
2048 MachineBasicBlock *MBB = FuncInfo.MBB;
2049 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2050 AddLandingPadInfo(LP, MMI, MBB);
2051
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002052 // If there aren't registers to copy the values into (e.g., during SjLj
2053 // exceptions), then don't bother to create these DAG nodes.
Eric Christopherd9134482014-08-04 21:25:23 +00002054 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002055 if (TLI->getExceptionPointerRegister() == 0 &&
2056 TLI->getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002057 return;
2058
Bill Wendling247fd3b2011-08-17 21:56:44 +00002059 SmallVector<EVT, 2> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002060 ComputeValueVTs(*TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002061 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002062
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002063 // Get the two live-in registers as SDValues. The physregs have already been
2064 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002065 SDValue Ops[2];
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002066 Ops[0] = DAG.getZExtOrTrunc(
2067 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2068 FuncInfo.ExceptionPointerVirtReg, TLI->getPointerTy()),
2069 getCurSDLoc(), ValueVTs[0]);
2070 Ops[1] = DAG.getZExtOrTrunc(
2071 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2072 FuncInfo.ExceptionSelectorVirtReg, TLI->getPointerTy()),
2073 getCurSDLoc(), ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002074
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002075 // Merge into one.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002076 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002077 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002078 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002079}
2080
Dan Gohman575fad32008-09-03 16:12:24 +00002081/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
2082/// small case ranges).
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002083bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
2084 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002085 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002086 MachineBasicBlock *Default,
2087 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002088 // Size is the number of Cases represented by this range.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002089 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohman575fad32008-09-03 16:12:24 +00002090 if (Size > 3)
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002091 return false;
2092
Dan Gohman575fad32008-09-03 16:12:24 +00002093 // Get the MachineFunction which holds the current MBB. This is used when
2094 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002095 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002096
2097 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00002098 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002099 MachineFunction::iterator BBI = CR.CaseBB;
2100
Dan Gohmane8c913e2009-08-15 02:06:22 +00002101 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00002102 NextBlock = BBI;
2103
Manman Rencf104462012-08-24 18:14:27 +00002104 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramer24656c92010-11-22 09:45:38 +00002105 // If any two of the cases has the same destination, and if one value
Dan Gohman575fad32008-09-03 16:12:24 +00002106 // is the same as the other, but has one bit unset that the other has set,
2107 // use bit manipulation to do two compares at once. For example:
2108 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramer24656c92010-11-22 09:45:38 +00002109 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
2110 // TODO: Handle cases where CR.CaseBB != SwitchBB.
2111 if (Size == 2 && CR.CaseBB == SwitchBB) {
2112 Case &Small = *CR.Range.first;
2113 Case &Big = *(CR.Range.second-1);
2114
2115 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
2116 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
2117 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
2118
2119 // Check that there is only one bit different.
2120 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
2121 (SmallValue | BigValue) == BigValue) {
2122 // Isolate the common bit.
2123 APInt CommonBit = BigValue & ~SmallValue;
2124 assert((SmallValue | CommonBit) == BigValue &&
2125 CommonBit.countPopulation() == 1 && "Not a common bit?");
2126
2127 SDValue CondLHS = getValue(SV);
2128 EVT VT = CondLHS.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002129 SDLoc DL = getCurSDLoc();
Benjamin Kramer24656c92010-11-22 09:45:38 +00002130
2131 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
2132 DAG.getConstant(CommonBit, VT));
2133 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
2134 Or, DAG.getConstant(BigValue, VT),
2135 ISD::SETEQ);
2136
2137 // Update successor info.
Manman Rencf104462012-08-24 18:14:27 +00002138 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2139 addSuccessorWithWeight(SwitchBB, Small.BB,
2140 Small.ExtraWeight + Big.ExtraWeight);
2141 addSuccessorWithWeight(SwitchBB, Default,
2142 // The default destination is the first successor in IR.
2143 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramer24656c92010-11-22 09:45:38 +00002144
2145 // Insert the true branch.
2146 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2147 getControlRoot(), Cond,
2148 DAG.getBasicBlock(Small.BB));
2149
2150 // Insert the false branch.
2151 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2152 DAG.getBasicBlock(Default));
2153
2154 DAG.setRoot(BrCond);
2155 return true;
2156 }
2157 }
2158 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002159
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002160 // Order cases by weight so the most likely case will be checked first.
Manman Rencf104462012-08-24 18:14:27 +00002161 uint32_t UnhandledWeights = 0;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002162 if (BPI) {
2163 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Rencf104462012-08-24 18:14:27 +00002164 uint32_t IWeight = I->ExtraWeight;
2165 UnhandledWeights += IWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002166 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Rencf104462012-08-24 18:14:27 +00002167 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002168 if (IWeight > JWeight)
2169 std::swap(*I, *J);
2170 }
2171 }
2172 }
Dan Gohman575fad32008-09-03 16:12:24 +00002173 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002174 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5aad8722012-05-26 21:19:12 +00002175 if (Size > 1 &&
2176 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohman575fad32008-09-03 16:12:24 +00002177 // The last case block won't fall through into 'NextBlock' if we emit the
2178 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002179 // We start at the bottom as it's the case with the least weight.
Stephen Lin6d715e82013-07-06 21:44:25 +00002180 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I)
Dan Gohman575fad32008-09-03 16:12:24 +00002181 if (I->BB == NextBlock) {
2182 std::swap(*I, BackCase);
2183 break;
2184 }
Dan Gohman575fad32008-09-03 16:12:24 +00002185 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002186
Dan Gohman575fad32008-09-03 16:12:24 +00002187 // Create a CaseBlock record representing a conditional branch to
2188 // the Case's target mbb if the value being switched on SV is equal
2189 // to C.
2190 MachineBasicBlock *CurBlock = CR.CaseBB;
2191 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2192 MachineBasicBlock *FallThrough;
2193 if (I != E-1) {
2194 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2195 CurMF->insert(BBI, FallThrough);
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002196
2197 // Put SV in a virtual register to make it available from the new blocks.
2198 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002199 } else {
2200 // If the last case doesn't match, go to the default block.
2201 FallThrough = Default;
2202 }
2203
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002204 const Value *RHS, *LHS, *MHS;
Dan Gohman575fad32008-09-03 16:12:24 +00002205 ISD::CondCode CC;
2206 if (I->High == I->Low) {
2207 // This is just small small case range :) containing exactly 1 case
2208 CC = ISD::SETEQ;
Craig Topperc0196b12014-04-14 00:51:57 +00002209 LHS = SV; RHS = I->High; MHS = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002210 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00002211 CC = ISD::SETLE;
Dan Gohman575fad32008-09-03 16:12:24 +00002212 LHS = I->Low; MHS = SV; RHS = I->High;
2213 }
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002214
Manman Rencf104462012-08-24 18:14:27 +00002215 // The false weight should be sum of all un-handled cases.
2216 UnhandledWeights -= I->ExtraWeight;
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002217 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2218 /* me */ CurBlock,
Manman Rencf104462012-08-24 18:14:27 +00002219 /* trueweight */ I->ExtraWeight,
2220 /* falseweight */ UnhandledWeights);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002221
Dan Gohman575fad32008-09-03 16:12:24 +00002222 // If emitting the first comparison, just call visitSwitchCase to emit the
2223 // code into the current block. Otherwise, push the CaseBlock onto the
2224 // vector to be later processed by SDISel, and insert the node's MBB
2225 // before the next MBB.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002226 if (CurBlock == SwitchBB)
2227 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002228 else
2229 SwitchCases.push_back(CB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002230
Dan Gohman575fad32008-09-03 16:12:24 +00002231 CurBlock = FallThrough;
2232 }
2233
2234 return true;
2235}
2236
2237static inline bool areJTsAllowed(const TargetLowering &TLI) {
Eric Christopher79cc1e32014-09-02 22:28:02 +00002238 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2239 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00002240}
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002241
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002242static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002243 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Bob Wilsone4077362013-09-09 19:14:35 +00002244 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002245 return (LastExt - FirstExt + 1ULL);
2246}
2247
Dan Gohman575fad32008-09-03 16:12:24 +00002248/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnere74e0c82011-09-09 22:06:59 +00002249bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2250 CaseRecVector &WorkList,
2251 const Value *SV,
2252 MachineBasicBlock *Default,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002253 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002254 Case& FrontCase = *CR.Range.first;
2255 Case& BackCase = *(CR.Range.second-1);
2256
Chris Lattner8e1d7222009-11-07 07:50:34 +00002257 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2258 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002259
Chris Lattner8e1d7222009-11-07 07:50:34 +00002260 APInt TSize(First.getBitWidth(), 0);
Chris Lattnere74e0c82011-09-09 22:06:59 +00002261 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohman575fad32008-09-03 16:12:24 +00002262 TSize += I->size();
2263
Eric Christopherd9134482014-08-04 21:25:23 +00002264 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002265 if (!areJTsAllowed(*TLI) || TSize.ult(TLI->getMinimumJumpTableEntries()))
Dan Gohman575fad32008-09-03 16:12:24 +00002266 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002267
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002268 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002269 // The density is TSize / Range. Require at least 40%.
2270 // It should not be possible for IntTSize to saturate for sane code, but make
2271 // sure we handle Range saturation correctly.
2272 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2273 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2274 if (IntTSize * 10 < IntRange * 4)
Dan Gohman575fad32008-09-03 16:12:24 +00002275 return false;
2276
David Greene5730f202010-01-05 01:24:57 +00002277 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002278 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002279 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002280
2281 // Get the MachineFunction which holds the current MBB. This is used when
2282 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002283 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002284
2285 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002286 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002287 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002288
2289 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2290
2291 // Create a new basic block to hold the code for loading the address
2292 // of the jump table, and jumping to it. Update successor information;
2293 // we will either branch to the default case for the switch, or the jump
2294 // table.
2295 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2296 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002297
2298 addSuccessorWithWeight(CR.CaseBB, Default);
2299 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002300
Dan Gohman575fad32008-09-03 16:12:24 +00002301 // Build a vector of destination BBs, corresponding to each target
2302 // of the jump table. If the value of the jump table slot corresponds to
2303 // a case statement, push the case's BB onto the vector, otherwise, push
2304 // the default BB.
2305 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002306 APInt TEI = First;
Dan Gohman575fad32008-09-03 16:12:24 +00002307 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002308 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2309 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002310
Bob Wilsone4077362013-09-09 19:14:35 +00002311 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002312 DestBBs.push_back(I->BB);
2313 if (TEI==High)
2314 ++I;
2315 } else {
2316 DestBBs.push_back(Default);
2317 }
2318 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002319
Manman Rencf104462012-08-24 18:14:27 +00002320 // Calculate weight for each unique destination in CR.
2321 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2322 if (FuncInfo.BPI)
2323 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2324 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2325 DestWeights.find(I->BB);
Stephen Lincfe7f352013-07-08 00:37:03 +00002326 if (Itr != DestWeights.end())
Manman Rencf104462012-08-24 18:14:27 +00002327 Itr->second += I->ExtraWeight;
2328 else
2329 DestWeights[I->BB] = I->ExtraWeight;
2330 }
2331
Dan Gohman575fad32008-09-03 16:12:24 +00002332 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002333 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2334 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohman575fad32008-09-03 16:12:24 +00002335 E = DestBBs.end(); I != E; ++I) {
2336 if (!SuccsHandled[(*I)->getNumber()]) {
2337 SuccsHandled[(*I)->getNumber()] = true;
Manman Rencf104462012-08-24 18:14:27 +00002338 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2339 DestWeights.find(*I);
2340 addSuccessorWithWeight(JumpTableBB, *I,
2341 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002342 }
2343 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002344
Bob Wilson3c7cde42010-03-18 18:42:41 +00002345 // Create a jump table index for this jump table.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002346 unsigned JTEncoding = TLI->getJumpTableEncoding();
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002347 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilson3c7cde42010-03-18 18:42:41 +00002348 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002349
Dan Gohman575fad32008-09-03 16:12:24 +00002350 // Set the jump table information so that we can codegen it as a second
2351 // MachineBasicBlock
2352 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman7c0303a2010-04-19 22:41:47 +00002353 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2354 if (CR.CaseBB == SwitchBB)
2355 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002356
Dan Gohman575fad32008-09-03 16:12:24 +00002357 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohman575fad32008-09-03 16:12:24 +00002358 return true;
2359}
2360
2361/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2362/// 2 subtrees.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002363bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2364 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002365 const Value* SV,
Stephen Lin6d715e82013-07-06 21:44:25 +00002366 MachineBasicBlock* Default,
2367 MachineBasicBlock* SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002368 // Get the MachineFunction which holds the current MBB. This is used when
2369 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002370 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002371
2372 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002373 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002374 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002375
2376 Case& FrontCase = *CR.Range.first;
2377 Case& BackCase = *(CR.Range.second-1);
2378 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2379
2380 // Size is the number of Cases represented by this range.
2381 unsigned Size = CR.Range.second - CR.Range.first;
2382
Chris Lattner8e1d7222009-11-07 07:50:34 +00002383 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2384 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002385 double FMetric = 0;
2386 CaseItr Pivot = CR.Range.first + Size/2;
2387
2388 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2389 // (heuristically) allow us to emit JumpTable's later.
Chris Lattner8e1d7222009-11-07 07:50:34 +00002390 APInt TSize(First.getBitWidth(), 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002391 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2392 I!=E; ++I)
2393 TSize += I->size();
2394
Chris Lattner8e1d7222009-11-07 07:50:34 +00002395 APInt LSize = FrontCase.size();
2396 APInt RSize = TSize-LSize;
David Greene5730f202010-01-05 01:24:57 +00002397 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002398 << "First: " << First << ", Last: " << Last <<'\n'
2399 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002400 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2401 J!=E; ++I, ++J) {
Chris Lattner8e1d7222009-11-07 07:50:34 +00002402 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2403 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002404 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiye01e9862012-05-15 06:50:18 +00002405 assert((Range - 2ULL).isNonNegative() &&
2406 "Invalid case distance");
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002407 // Use volatile double here to avoid excess precision issues on some hosts,
2408 // e.g. that use 80-bit X87 registers.
2409 volatile double LDensity =
2410 (double)LSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002411 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002412 volatile double RDensity =
2413 (double)RSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002414 (Last - RBegin + 1ULL).roundToDouble();
Rafael Espindolad50dbc72013-12-05 04:14:33 +00002415 volatile double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohman575fad32008-09-03 16:12:24 +00002416 // Should always split in some non-trivial place
David Greene5730f202010-01-05 01:24:57 +00002417 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002418 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2419 << "LDensity: " << LDensity
2420 << ", RDensity: " << RDensity << '\n'
2421 << "Metric: " << Metric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002422 if (FMetric < Metric) {
2423 Pivot = J;
2424 FMetric = Metric;
David Greene5730f202010-01-05 01:24:57 +00002425 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002426 }
2427
2428 LSize += J->size();
2429 RSize -= J->size();
2430 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002431
Eric Christopherd9134482014-08-04 21:25:23 +00002432 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002433 if (areJTsAllowed(*TLI)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002434 // If our case is dense we *really* should handle it earlier!
2435 assert((FMetric > 0) && "Should handle dense range earlier!");
2436 } else {
2437 Pivot = CR.Range.first + Size/2;
2438 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002439
Dan Gohman575fad32008-09-03 16:12:24 +00002440 CaseRange LHSR(CR.Range.first, Pivot);
2441 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002442 const Constant *C = Pivot->Low;
Craig Topperc0196b12014-04-14 00:51:57 +00002443 MachineBasicBlock *FalseBB = nullptr, *TrueBB = nullptr;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002444
Dan Gohman575fad32008-09-03 16:12:24 +00002445 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002446 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohman575fad32008-09-03 16:12:24 +00002447 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002448 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohman575fad32008-09-03 16:12:24 +00002449 // Pivot's Value, then we can branch directly to the LHS's Target,
2450 // rather than creating a leaf node for it.
2451 if ((LHSR.second - LHSR.first) == 1 &&
2452 LHSR.first->High == CR.GE &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002453 cast<ConstantInt>(C)->getValue() ==
2454 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002455 TrueBB = LHSR.first->BB;
2456 } else {
2457 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2458 CurMF->insert(BBI, TrueBB);
2459 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002460
2461 // Put SV in a virtual register to make it available from the new blocks.
2462 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002463 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002464
Dan Gohman575fad32008-09-03 16:12:24 +00002465 // Similar to the optimization above, if the Value being switched on is
2466 // known to be less than the Constant CR.LT, and the current Case Value
2467 // is CR.LT - 1, then we can branch directly to the target block for
2468 // the current Case Value, rather than emitting a RHS leaf node for it.
2469 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002470 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2471 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002472 FalseBB = RHSR.first->BB;
2473 } else {
2474 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2475 CurMF->insert(BBI, FalseBB);
2476 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002477
2478 // Put SV in a virtual register to make it available from the new blocks.
2479 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002480 }
2481
2482 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002483 // the LHS node if the value being switched on SV is less than C.
Dan Gohman575fad32008-09-03 16:12:24 +00002484 // Otherwise, branch to LHS.
Craig Topperc0196b12014-04-14 00:51:57 +00002485 CaseBlock CB(ISD::SETLT, SV, C, nullptr, TrueBB, FalseBB, CR.CaseBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002486
Dan Gohman7c0303a2010-04-19 22:41:47 +00002487 if (CR.CaseBB == SwitchBB)
2488 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002489 else
2490 SwitchCases.push_back(CB);
2491
2492 return true;
2493}
2494
2495/// handleBitTestsSwitchCase - if current case range has few destination and
2496/// range span less, than machine word bitwidth, encode case range into series
2497/// of masks and emit bit tests with these masks.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002498bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2499 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002500 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002501 MachineBasicBlock* Default,
Stephen Lin6d715e82013-07-06 21:44:25 +00002502 MachineBasicBlock* SwitchBB) {
Eric Christopherd9134482014-08-04 21:25:23 +00002503 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002504 EVT PTy = TLI->getPointerTy();
Owen Andersonc30530d2009-08-10 18:56:59 +00002505 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohman575fad32008-09-03 16:12:24 +00002506
2507 Case& FrontCase = *CR.Range.first;
2508 Case& BackCase = *(CR.Range.second-1);
2509
2510 // Get the MachineFunction which holds the current MBB. This is used when
2511 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002512 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002513
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002514 // If target does not have legal shift left, do not emit bit tests at all.
Matt Arsenaultbbd24902013-10-21 19:24:15 +00002515 if (!TLI->isOperationLegal(ISD::SHL, PTy))
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002516 return false;
2517
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002518 size_t numCmps = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002519 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2520 I!=E; ++I) {
2521 // Single case counts one, case range - two.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002522 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohman575fad32008-09-03 16:12:24 +00002523 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002524
Dan Gohman575fad32008-09-03 16:12:24 +00002525 // Count unique destinations
2526 SmallSet<MachineBasicBlock*, 4> Dests;
2527 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2528 Dests.insert(I->BB);
2529 if (Dests.size() > 3)
2530 // Don't bother the code below, if there are too much unique destinations
2531 return false;
2532 }
David Greene5730f202010-01-05 01:24:57 +00002533 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002534 << Dests.size() << '\n'
2535 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002536
Dan Gohman575fad32008-09-03 16:12:24 +00002537 // Compute span of values.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002538 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2539 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002540 APInt cmpRange = maxValue - minValue;
2541
David Greene5730f202010-01-05 01:24:57 +00002542 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002543 << "Low bound: " << minValue << '\n'
2544 << "High bound: " << maxValue << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002545
Dan Gohman4ce1fb12010-04-08 23:03:40 +00002546 if (cmpRange.uge(IntPtrBits) ||
Dan Gohman575fad32008-09-03 16:12:24 +00002547 (!(Dests.size() == 1 && numCmps >= 3) &&
2548 !(Dests.size() == 2 && numCmps >= 5) &&
2549 !(Dests.size() >= 3 && numCmps >= 6)))
2550 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002551
David Greene5730f202010-01-05 01:24:57 +00002552 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002553 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2554
Dan Gohman575fad32008-09-03 16:12:24 +00002555 // Optimize the case where all the case values fit in a
2556 // word without having to subtract minValue. In this case,
2557 // we can optimize away the subtraction.
Bob Wilsone4077362013-09-09 19:14:35 +00002558 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002559 cmpRange = maxValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002560 } else {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002561 lowBound = minValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002562 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002563
Dan Gohman575fad32008-09-03 16:12:24 +00002564 CaseBitsVector CasesBits;
2565 unsigned i, count = 0;
2566
2567 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2568 MachineBasicBlock* Dest = I->BB;
2569 for (i = 0; i < count; ++i)
2570 if (Dest == CasesBits[i].BB)
2571 break;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002572
Dan Gohman575fad32008-09-03 16:12:24 +00002573 if (i == count) {
2574 assert((count < 3) && "Too much destinations to test!");
Manman Rencf104462012-08-24 18:14:27 +00002575 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohman575fad32008-09-03 16:12:24 +00002576 count++;
2577 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002578
2579 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2580 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2581
2582 uint64_t lo = (lowValue - lowBound).getZExtValue();
2583 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Rencf104462012-08-24 18:14:27 +00002584 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002585
Dan Gohman575fad32008-09-03 16:12:24 +00002586 for (uint64_t j = lo; j <= hi; j++) {
2587 CasesBits[i].Mask |= 1ULL << j;
2588 CasesBits[i].Bits++;
2589 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002590
Dan Gohman575fad32008-09-03 16:12:24 +00002591 }
2592 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002593
Dan Gohman575fad32008-09-03 16:12:24 +00002594 BitTestInfo BTC;
2595
2596 // Figure out which block is immediately after the current one.
2597 MachineFunction::iterator BBI = CR.CaseBB;
2598 ++BBI;
2599
2600 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2601
David Greene5730f202010-01-05 01:24:57 +00002602 DEBUG(dbgs() << "Cases:\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002603 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene5730f202010-01-05 01:24:57 +00002604 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002605 << ", Bits: " << CasesBits[i].Bits
2606 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002607
2608 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2609 CurMF->insert(BBI, CaseBB);
2610 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2611 CaseBB,
Manman Rencf104462012-08-24 18:14:27 +00002612 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002613
2614 // Put SV in a virtual register to make it available from the new blocks.
2615 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002616 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002617
2618 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengac730dd2011-01-06 01:02:44 +00002619 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohman575fad32008-09-03 16:12:24 +00002620 CR.CaseBB, Default, BTC);
2621
Dan Gohman7c0303a2010-04-19 22:41:47 +00002622 if (CR.CaseBB == SwitchBB)
2623 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002624
Dan Gohman575fad32008-09-03 16:12:24 +00002625 BitTestCases.push_back(BTB);
2626
2627 return true;
2628}
2629
Dan Gohman575fad32008-09-03 16:12:24 +00002630/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002631size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2632 const SwitchInst& SI) {
Bob Wilsone4077362013-09-09 19:14:35 +00002633 size_t numCmps = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002634
Manman Rencf104462012-08-24 18:14:27 +00002635 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohman575fad32008-09-03 16:12:24 +00002636 // Start with "simple" cases
Stepan Dyatkovskiy97b02fc2012-03-11 06:09:17 +00002637 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiy5b648af2012-03-08 07:06:20 +00002638 i != e; ++i) {
2639 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002640 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2641
Bob Wilsone4077362013-09-09 19:14:35 +00002642 uint32_t ExtraWeight =
2643 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0;
2644
2645 Cases.push_back(Case(i.getCaseValue(), i.getCaseValue(),
2646 SMBB, ExtraWeight));
Dan Gohman575fad32008-09-03 16:12:24 +00002647 }
Bob Wilsone4077362013-09-09 19:14:35 +00002648 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Stephen Lincfe7f352013-07-08 00:37:03 +00002649
Bob Wilsone4077362013-09-09 19:14:35 +00002650 // Merge case into clusters
2651 if (Cases.size() >= 2)
2652 // Must recompute end() each iteration because it may be
2653 // invalidated by erase if we hold on to it
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00002654 for (CaseItr I = Cases.begin(), J = std::next(Cases.begin());
Bob Wilsone4077362013-09-09 19:14:35 +00002655 J != Cases.end(); ) {
2656 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2657 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
2658 MachineBasicBlock* nextBB = J->BB;
2659 MachineBasicBlock* currentBB = I->BB;
Stephen Lincfe7f352013-07-08 00:37:03 +00002660
Bob Wilsone4077362013-09-09 19:14:35 +00002661 // If the two neighboring cases go to the same destination, merge them
2662 // into a single case.
2663 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
2664 I->High = J->High;
2665 I->ExtraWeight += J->ExtraWeight;
2666 J = Cases.erase(J);
2667 } else {
2668 I = J++;
2669 }
2670 }
Dan Gohman575fad32008-09-03 16:12:24 +00002671
Bob Wilsone4077362013-09-09 19:14:35 +00002672 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2673 if (I->Low != I->High)
2674 // A range counts double, since it requires two compares.
2675 ++numCmps;
Dan Gohman575fad32008-09-03 16:12:24 +00002676 }
2677
2678 return numCmps;
2679}
2680
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002681void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2682 MachineBasicBlock *Last) {
2683 // Update JTCases.
2684 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2685 if (JTCases[i].first.HeaderBB == First)
2686 JTCases[i].first.HeaderBB = Last;
2687
2688 // Update BitTestCases.
2689 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2690 if (BitTestCases[i].Parent == First)
2691 BitTestCases[i].Parent = Last;
2692}
2693
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002694void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002695 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002696
Dan Gohman575fad32008-09-03 16:12:24 +00002697 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00002698 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002699 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2700
2701 // If there is only the default destination, branch to it if it is not the
2702 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002703 if (!SI.getNumCases()) {
Dan Gohman575fad32008-09-03 16:12:24 +00002704 // Update machine-CFG edges.
2705
2706 // If this is not a fall-through branch, emit the branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002707 SwitchMBB->addSuccessor(Default);
Bill Wendling954cb182010-01-28 21:51:40 +00002708 if (Default != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002709 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002710 MVT::Other, getControlRoot(),
2711 DAG.getBasicBlock(Default)));
Bill Wendling443d0722009-12-21 22:30:11 +00002712
Dan Gohman575fad32008-09-03 16:12:24 +00002713 return;
2714 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002715
Dan Gohman575fad32008-09-03 16:12:24 +00002716 // If there are any non-default case statements, create a vector of Cases
2717 // representing each one, and sort the vector so that we can efficiently
2718 // create a binary search tree from them.
2719 CaseVector Cases;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002720 size_t numCmps = Clusterify(Cases, SI);
David Greene5730f202010-01-05 01:24:57 +00002721 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002722 << ". Total compares: " << numCmps << '\n');
Duncan Sandsd278d352011-10-18 12:44:00 +00002723 (void)numCmps;
Dan Gohman575fad32008-09-03 16:12:24 +00002724
2725 // Get the Value to be switched on and default basic blocks, which will be
2726 // inserted into CaseBlock records, representing basic blocks in the binary
2727 // search tree.
Eli Friedman95031ed2011-09-29 20:21:17 +00002728 const Value *SV = SI.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00002729
2730 // Push the initial CaseRec onto the worklist
2731 CaseRecVector WorkList;
Craig Topperc0196b12014-04-14 00:51:57 +00002732 WorkList.push_back(CaseRec(SwitchMBB,nullptr,nullptr,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002733 CaseRange(Cases.begin(),Cases.end())));
Dan Gohman575fad32008-09-03 16:12:24 +00002734
2735 while (!WorkList.empty()) {
2736 // Grab a record representing a case range to process off the worklist
2737 CaseRec CR = WorkList.back();
2738 WorkList.pop_back();
2739
Dan Gohman7c0303a2010-04-19 22:41:47 +00002740 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002741 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002742
Dan Gohman575fad32008-09-03 16:12:24 +00002743 // If the range has few cases (two or less) emit a series of specific
2744 // tests.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002745 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002746 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002747
Sebastian Popedb31fa2012-09-25 20:35:36 +00002748 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002749 // target supports indirect branches, then emit a jump table rather than
Dan Gohman575fad32008-09-03 16:12:24 +00002750 // lowering the switch to a binary tree of conditional branches.
Sebastian Popedb31fa2012-09-25 20:35:36 +00002751 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman7c0303a2010-04-19 22:41:47 +00002752 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002753 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002754
Dan Gohman575fad32008-09-03 16:12:24 +00002755 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2756 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002757 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002758 }
2759}
2760
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002761void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002762 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002763
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002764 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002765 SmallSet<BasicBlock*, 32> Done;
2766 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2767 BasicBlock *BB = I.getSuccessor(i);
2768 bool Inserted = Done.insert(BB);
2769 if (!Inserted)
2770 continue;
2771
2772 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002773 addSuccessorWithWeight(IndirectBrMBB, Succ);
2774 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002775
Andrew Trickef9de2a2013-05-25 02:42:55 +00002776 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002777 MVT::Other, getControlRoot(),
2778 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002779}
Dan Gohman575fad32008-09-03 16:12:24 +00002780
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002781void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2782 if (DAG.getTarget().Options.TrapUnreachable)
2783 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2784}
2785
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002786void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002787 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002788 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002789 if (isa<Constant>(I.getOperand(0)) &&
2790 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2791 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002792 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002793 Op2.getValueType(), Op2));
2794 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002795 }
Bill Wendling443d0722009-12-21 22:30:11 +00002796
Dan Gohmana5b96452009-06-04 22:49:04 +00002797 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002798}
2799
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002800void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002801 SDValue Op1 = getValue(I.getOperand(0));
2802 SDValue Op2 = getValue(I.getOperand(1));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002803
2804 bool nuw = false;
2805 bool nsw = false;
2806 bool exact = false;
2807 if (const OverflowingBinaryOperator *OFBinOp =
2808 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2809 nuw = OFBinOp->hasNoUnsignedWrap();
2810 nsw = OFBinOp->hasNoSignedWrap();
2811 }
2812 if (const PossiblyExactOperator *ExactOp =
2813 dyn_cast<const PossiblyExactOperator>(&I))
2814 exact = ExactOp->isExact();
2815
2816 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
2817 Op1, Op2, nuw, nsw, exact);
2818 setValue(&I, BinNodeValue);
Dan Gohman575fad32008-09-03 16:12:24 +00002819}
2820
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002821void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002822 SDValue Op1 = getValue(I.getOperand(0));
2823 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002824
Eric Christopherd9134482014-08-04 21:25:23 +00002825 EVT ShiftTy = TM.getSubtargetImpl()->getTargetLowering()->getShiftAmountTy(
2826 Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002827
Chris Lattner2a720d92011-02-13 09:02:52 +00002828 // Coerce the shift amount to the right type if we can.
2829 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002830 unsigned ShiftSize = ShiftTy.getSizeInBits();
2831 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002832 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002833
Dan Gohman0e8d1992009-04-09 03:51:29 +00002834 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002835 if (ShiftSize > Op2Size)
2836 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002837
Dan Gohman0e8d1992009-04-09 03:51:29 +00002838 // If the operand is larger than the shift count type but the shift
2839 // count type has enough bits to represent any shift value, truncate
2840 // it now. This is a common case and it exposes the truncate to
2841 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002842 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2843 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2844 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002845 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002846 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002847 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002848 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002849
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002850 bool nuw = false;
2851 bool nsw = false;
2852 bool exact = false;
2853
2854 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2855
2856 if (const OverflowingBinaryOperator *OFBinOp =
2857 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2858 nuw = OFBinOp->hasNoUnsignedWrap();
2859 nsw = OFBinOp->hasNoSignedWrap();
2860 }
2861 if (const PossiblyExactOperator *ExactOp =
2862 dyn_cast<const PossiblyExactOperator>(&I))
2863 exact = ExactOp->isExact();
2864 }
2865
2866 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
2867 nuw, nsw, exact);
2868 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00002869}
2870
Benjamin Kramer9960a252011-07-08 10:31:30 +00002871void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002872 SDValue Op1 = getValue(I.getOperand(0));
2873 SDValue Op2 = getValue(I.getOperand(1));
2874
2875 // Turn exact SDivs into multiplications.
2876 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2877 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002878 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2879 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002880 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Eric Christopherd9134482014-08-04 21:25:23 +00002881 setValue(&I, TM.getSubtargetImpl()->getTargetLowering()->BuildExactSDIV(
2882 Op1, Op2, getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002883 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002884 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002885 Op1, Op2));
2886}
2887
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002888void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002889 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002890 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002891 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002892 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002893 predicate = ICmpInst::Predicate(IC->getPredicate());
2894 SDValue Op1 = getValue(I.getOperand(0));
2895 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002896 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002897
Eric Christopherd9134482014-08-04 21:25:23 +00002898 EVT DestVT =
2899 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002900 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002901}
2902
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002903void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002904 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002905 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002906 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002907 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002908 predicate = FCmpInst::Predicate(FC->getPredicate());
2909 SDValue Op1 = getValue(I.getOperand(0));
2910 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002911 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002912 if (TM.Options.NoNaNsFPMath)
2913 Condition = getFCmpCodeWithoutNaN(Condition);
Eric Christopherd9134482014-08-04 21:25:23 +00002914 EVT DestVT =
2915 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002916 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002917}
2918
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002919void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002920 SmallVector<EVT, 4> ValueVTs;
Eric Christopherd9134482014-08-04 21:25:23 +00002921 ComputeValueVTs(*TM.getSubtargetImpl()->getTargetLowering(), I.getType(),
2922 ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002923 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002924 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002925
Bill Wendling443d0722009-12-21 22:30:11 +00002926 SmallVector<SDValue, 4> Values(NumValues);
2927 SDValue Cond = getValue(I.getOperand(0));
2928 SDValue TrueVal = getValue(I.getOperand(1));
2929 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sandsf2641e12011-09-06 19:07:46 +00002930 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2931 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002932
Bill Wendling954cb182010-01-28 21:51:40 +00002933 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002934 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sandsf2641e12011-09-06 19:07:46 +00002935 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattner53ebf8a2010-03-12 07:15:36 +00002936 Cond,
Bill Wendling443d0722009-12-21 22:30:11 +00002937 SDValue(TrueVal.getNode(),
2938 TrueVal.getResNo() + i),
2939 SDValue(FalseVal.getNode(),
2940 FalseVal.getResNo() + i));
2941
Andrew Trickef9de2a2013-05-25 02:42:55 +00002942 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002943 DAG.getVTList(ValueVTs), Values));
Bill Wendling443d0722009-12-21 22:30:11 +00002944}
Dan Gohman575fad32008-09-03 16:12:24 +00002945
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002946void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002947 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2948 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00002949 EVT DestVT =
2950 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002951 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002952}
2953
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002954void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002955 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2956 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2957 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00002958 EVT DestVT =
2959 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002960 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002961}
2962
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002963void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002964 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2965 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2966 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00002967 EVT DestVT =
2968 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002969 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002970}
2971
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002972void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002973 // FPTrunc is never a no-op cast, no need to check
2974 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00002975 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002976 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002977 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(),
Pete Coopere3d305a2012-01-17 01:54:07 +00002978 DestVT, N,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002979 DAG.getTargetConstant(0, TLI->getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00002980}
2981
Stephen Lin6d715e82013-07-06 21:44:25 +00002982void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002983 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002984 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00002985 EVT DestVT =
2986 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002987 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002988}
2989
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002990void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002991 // FPToUI is never a no-op cast, no need to check
2992 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00002993 EVT DestVT =
2994 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002995 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002996}
2997
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002998void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002999 // FPToSI is never a no-op cast, no need to check
3000 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00003001 EVT DestVT =
3002 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003003 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003004}
3005
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003006void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003007 // UIToFP is never a no-op cast, no need to check
3008 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00003009 EVT DestVT =
3010 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003011 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003012}
3013
Stephen Lin6d715e82013-07-06 21:44:25 +00003014void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00003015 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00003016 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00003017 EVT DestVT =
3018 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003019 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00003020}
3021
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003022void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003023 // What to do depends on the size of the integer and the size of the pointer.
3024 // We can either truncate, zero extend, or no-op, accordingly.
3025 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00003026 EVT DestVT =
3027 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003028 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00003029}
3030
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003031void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003032 // What to do depends on the size of the integer and the size of the pointer.
3033 // We can either truncate, zero extend, or no-op, accordingly.
3034 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00003035 EVT DestVT =
3036 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003037 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00003038}
3039
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003040void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003041 SDValue N = getValue(I.getOperand(0));
Eric Christopherd9134482014-08-04 21:25:23 +00003042 EVT DestVT =
3043 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00003044
Bill Wendling443d0722009-12-21 22:30:11 +00003045 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00003046 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00003047 if (DestVT != N.getValueType())
Andrew Trickef9de2a2013-05-25 02:42:55 +00003048 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003049 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00003050 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
3051 // might fold any kind of constant expression to an integer constant and that
3052 // is not what we are looking for. Only regcognize a bitcast of a genuine
3053 // constant integer as an opaque constant.
3054 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3055 setValue(&I, DAG.getConstant(C->getValue(), DestVT, /*isTarget=*/false,
3056 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00003057 else
Bill Wendling443d0722009-12-21 22:30:11 +00003058 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00003059}
3060
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003061void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3062 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3063 const Value *SV = I.getOperand(0);
3064 SDValue N = getValue(SV);
Eric Christopherd9134482014-08-04 21:25:23 +00003065 EVT DestVT =
3066 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003067
3068 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3069 unsigned DestAS = I.getType()->getPointerAddressSpace();
3070
3071 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3072 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3073
3074 setValue(&I, N);
3075}
3076
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003077void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003078 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003079 SDValue InVec = getValue(I.getOperand(0));
3080 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00003081 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
3082 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopherd9134482014-08-04 21:25:23 +00003083 setValue(&I,
3084 DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
3085 TM.getSubtargetImpl()->getTargetLowering()->getValueType(
3086 I.getType()),
3087 InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003088}
3089
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003090void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003091 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003092 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00003093 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
3094 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopherd9134482014-08-04 21:25:23 +00003095 setValue(&I,
3096 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
3097 TM.getSubtargetImpl()->getTargetLowering()->getValueType(
3098 I.getType()),
3099 InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003100}
3101
Craig Topperf726e152012-01-04 09:23:09 +00003102// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00003103// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00003104// specified sequential range [L, L+Pos). or is undef.
3105static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00003106 unsigned Pos, unsigned Size, int Low) {
3107 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00003108 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003109 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00003110 return true;
3111}
3112
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003113void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00003114 SDValue Src1 = getValue(I.getOperand(0));
3115 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00003116
Chris Lattnercf129702012-01-26 02:51:13 +00003117 SmallVector<int, 8> Mask;
3118 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3119 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003120
Eric Christopherd9134482014-08-04 21:25:23 +00003121 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003122 EVT VT = TLI->getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00003123 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00003124 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00003125
Mon P Wang7a824742008-11-16 05:06:27 +00003126 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003127 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003128 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003129 return;
3130 }
3131
3132 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00003133 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
3134 // Mask is longer than the source vectors and is a multiple of the source
3135 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00003136 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00003137 if (SrcNumElts*2 == MaskNumElts) {
3138 // First check for Src1 in low and Src2 in high
3139 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
3140 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
3141 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003142 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003143 VT, Src1, Src2));
3144 return;
3145 }
3146 // Then check for Src2 in low and Src1 in high
3147 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
3148 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
3149 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003150 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003151 VT, Src2, Src1));
3152 return;
3153 }
Mon P Wang25f01062008-11-10 04:46:22 +00003154 }
3155
Mon P Wang7a824742008-11-16 05:06:27 +00003156 // Pad both vectors with undefs to make them the same length as the mask.
3157 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003158 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
3159 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00003160 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003161
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003162 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3163 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00003164 MOps1[0] = Src1;
3165 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003166
3167 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00003168 getCurSDLoc(), VT, MOps1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003169 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00003170 getCurSDLoc(), VT, MOps2);
Mon P Wangc3113602008-11-21 04:25:21 +00003171
Mon P Wang25f01062008-11-10 04:46:22 +00003172 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003173 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003174 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003175 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003176 if (Idx >= (int)SrcNumElts)
3177 Idx -= SrcNumElts - MaskNumElts;
3178 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00003179 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003180
Andrew Trickef9de2a2013-05-25 02:42:55 +00003181 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003182 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003183 return;
3184 }
3185
Mon P Wang7a824742008-11-16 05:06:27 +00003186 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00003187 // Analyze the access pattern of the vector to see if we can extract
3188 // two subvectors and do the shuffle. The analysis is done by calculating
3189 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00003190 int MinRange[2] = { static_cast<int>(SrcNumElts),
3191 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00003192 int MaxRange[2] = {-1, -1};
3193
Nate Begeman5f829d82009-04-29 05:20:52 +00003194 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003195 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00003196 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003197 if (Idx < 0)
3198 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003199
Nate Begeman5f829d82009-04-29 05:20:52 +00003200 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003201 Input = 1;
3202 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00003203 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003204 if (Idx > MaxRange[Input])
3205 MaxRange[Input] = Idx;
3206 if (Idx < MinRange[Input])
3207 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00003208 }
Mon P Wang25f01062008-11-10 04:46:22 +00003209
Mon P Wang7a824742008-11-16 05:06:27 +00003210 // Check if the access is smaller than the vector size and can we find
3211 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00003212 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
3213 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00003214 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00003215 for (unsigned Input = 0; Input < 2; ++Input) {
3216 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003217 RangeUse[Input] = 0; // Unused
3218 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00003219 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00003220 }
Craig Topperc8e2d912012-04-08 17:53:33 +00003221
3222 // Find a good start index that is a multiple of the mask length. Then
3223 // see if the rest of the elements are in range.
3224 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
3225 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
3226 StartIdx[Input] + MaskNumElts <= SrcNumElts)
3227 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00003228 }
3229
Bill Wendlingdff54ef2009-08-21 18:16:06 +00003230 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00003231 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00003232 return;
3233 }
Craig Topper6148fe62012-04-08 23:15:04 +00003234 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003235 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00003236 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00003237 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003238 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00003239 Src = DAG.getUNDEF(VT);
Bill Wendlingfff99f02009-12-21 22:42:14 +00003240 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00003241 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT,
Tom Stellardd42c5942013-08-05 22:22:01 +00003242 Src, DAG.getConstant(StartIdx[Input],
3243 TLI->getVectorIdxTy()));
Mon P Wang25f01062008-11-10 04:46:22 +00003244 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003245
Mon P Wang7a824742008-11-16 05:06:27 +00003246 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003247 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003248 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003249 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003250 if (Idx >= 0) {
3251 if (Idx < (int)SrcNumElts)
3252 Idx -= StartIdx[0];
3253 else
3254 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3255 }
3256 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00003257 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003258
Andrew Trickef9de2a2013-05-25 02:42:55 +00003259 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003260 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00003261 return;
Mon P Wang25f01062008-11-10 04:46:22 +00003262 }
3263 }
3264
Mon P Wang7a824742008-11-16 05:06:27 +00003265 // We can't use either concat vectors or extract subvectors so fall back to
3266 // replacing the shuffle with extract and build vector.
3267 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003268 EVT EltVT = VT.getVectorElementType();
Tom Stellardd42c5942013-08-05 22:22:01 +00003269 EVT IdxVT = TLI->getVectorIdxTy();
Mon P Wang25f01062008-11-10 04:46:22 +00003270 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00003271 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003272 int Idx = Mask[i];
3273 SDValue Res;
3274
3275 if (Idx < 0) {
3276 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003277 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003278 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3279 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003280
Andrew Trickef9de2a2013-05-25 02:42:55 +00003281 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Tom Stellardd42c5942013-08-05 22:22:01 +00003282 EltVT, Src, DAG.getConstant(Idx, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00003283 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00003284
3285 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00003286 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003287
Craig Topper48d114b2014-04-26 18:35:24 +00003288 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops));
Dan Gohman575fad32008-09-03 16:12:24 +00003289}
3290
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003291void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003292 const Value *Op0 = I.getOperand(0);
3293 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00003294 Type *AggTy = I.getType();
3295 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003296 bool IntoUndef = isa<UndefValue>(Op0);
3297 bool FromUndef = isa<UndefValue>(Op1);
3298
Jay Foad57aa6362011-07-13 10:26:04 +00003299 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003300
Eric Christopherd9134482014-08-04 21:25:23 +00003301 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003302 SmallVector<EVT, 4> AggValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003303 ComputeValueVTs(*TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003304 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003305 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003306
3307 unsigned NumAggValues = AggValueVTs.size();
3308 unsigned NumValValues = ValValueVTs.size();
3309 SmallVector<SDValue, 4> Values(NumAggValues);
3310
Peter Collingbourne97572632014-09-20 00:10:47 +00003311 // Ignore an insertvalue that produces an empty object
3312 if (!NumAggValues) {
3313 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3314 return;
3315 }
3316
Dan Gohman575fad32008-09-03 16:12:24 +00003317 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003318 unsigned i = 0;
3319 // Copy the beginning value(s) from the original aggregate.
3320 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003321 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003322 SDValue(Agg.getNode(), Agg.getResNo() + i);
3323 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003324 if (NumValValues) {
3325 SDValue Val = getValue(Op1);
3326 for (; i != LinearIndex + NumValValues; ++i)
3327 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3328 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3329 }
Dan Gohman575fad32008-09-03 16:12:24 +00003330 // Copy remaining value(s) from the original aggregate.
3331 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003332 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003333 SDValue(Agg.getNode(), Agg.getResNo() + i);
3334
Andrew Trickef9de2a2013-05-25 02:42:55 +00003335 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003336 DAG.getVTList(AggValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00003337}
3338
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003339void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003340 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00003341 Type *AggTy = Op0->getType();
3342 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003343 bool OutOfUndef = isa<UndefValue>(Op0);
3344
Jay Foad57aa6362011-07-13 10:26:04 +00003345 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003346
Eric Christopherd9134482014-08-04 21:25:23 +00003347 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003348 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003349 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003350
3351 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003352
3353 // Ignore a extractvalue that produces an empty object
3354 if (!NumValValues) {
3355 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3356 return;
3357 }
3358
Dan Gohman575fad32008-09-03 16:12:24 +00003359 SmallVector<SDValue, 4> Values(NumValValues);
3360
3361 SDValue Agg = getValue(Op0);
3362 // Copy out the selected value(s).
3363 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3364 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00003365 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00003366 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00003367 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00003368
Andrew Trickef9de2a2013-05-25 02:42:55 +00003369 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003370 DAG.getVTList(ValValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00003371}
3372
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003373void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00003374 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00003375 // Note that the pointer operand may be a vector of pointers. Take the scalar
3376 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00003377 Type *Ty = Op0->getType()->getScalarType();
3378 unsigned AS = Ty->getPointerAddressSpace();
3379 SDValue N = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003380
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003381 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00003382 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003383 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00003384 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003385 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00003386 if (Field) {
3387 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00003388 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003389 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003390 DAG.getConstant(Offset, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003391 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003392
Dan Gohman575fad32008-09-03 16:12:24 +00003393 Ty = StTy->getElementType(Field);
3394 } else {
3395 Ty = cast<SequentialType>(Ty)->getElementType();
3396
3397 // If this is a constant subscript, handle it quickly.
Eric Christopherd9134482014-08-04 21:25:23 +00003398 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003399 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00003400 if (CI->isZero()) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003401 uint64_t Offs =
Rafael Espindola5f57f462014-02-21 18:34:28 +00003402 DL->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Chengfe174df2009-02-09 21:01:06 +00003403 SDValue OffsVal;
Tom Stellardfd155822013-08-26 15:05:36 +00003404 EVT PTy = TLI->getPointerTy(AS);
Owen Andersonc30530d2009-08-10 18:56:59 +00003405 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge79105b2009-12-21 23:10:19 +00003406 if (PtrBits < 64)
Tom Stellardfd155822013-08-26 15:05:36 +00003407 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), PTy,
Owen Anderson9f944592009-08-11 20:47:22 +00003408 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge79105b2009-12-21 23:10:19 +00003409 else
Tom Stellardfd155822013-08-26 15:05:36 +00003410 OffsVal = DAG.getConstant(Offs, PTy);
Bill Wendlinge79105b2009-12-21 23:10:19 +00003411
Andrew Trickef9de2a2013-05-25 02:42:55 +00003412 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Evan Cheng020588c2009-02-09 20:54:38 +00003413 OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00003414 continue;
3415 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003416
Dan Gohman575fad32008-09-03 16:12:24 +00003417 // N = N + Idx * ElementSize;
Tom Stellardfd155822013-08-26 15:05:36 +00003418 APInt ElementSize = APInt(TLI->getPointerSizeInBits(AS),
Rafael Espindola5f57f462014-02-21 18:34:28 +00003419 DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00003420 SDValue IdxN = getValue(Idx);
3421
3422 // If the index is smaller or larger than intptr_t, truncate or extend
3423 // it.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003424 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00003425
3426 // If this is a multiply by a power of two, turn it into a shl
3427 // immediately. This is a very common case.
3428 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00003429 if (ElementSize.isPowerOf2()) {
3430 unsigned Amt = ElementSize.logBase2();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003431 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003432 N.getValueType(), IdxN,
Nadav Rotem3924cb02011-12-05 06:29:09 +00003433 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003434 } else {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003435 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003436 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003437 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00003438 }
3439 }
3440
Andrew Trickef9de2a2013-05-25 02:42:55 +00003441 N = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003442 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00003443 }
3444 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003445
Dan Gohman575fad32008-09-03 16:12:24 +00003446 setValue(&I, N);
3447}
3448
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003449void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003450 // If this is a fixed sized alloca in the entry block of the function,
3451 // allocate it statically on the stack.
3452 if (FuncInfo.StaticAllocaMap.count(&I))
3453 return; // getValue will auto-populate this.
3454
Chris Lattner229907c2011-07-18 04:54:35 +00003455 Type *Ty = I.getAllocatedType();
Eric Christopherd9134482014-08-04 21:25:23 +00003456 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003457 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00003458 unsigned Align =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003459 std::max((unsigned)TLI->getDataLayout()->getPrefTypeAlignment(Ty),
Dan Gohman575fad32008-09-03 16:12:24 +00003460 I.getAlignment());
3461
3462 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003463
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003464 EVT IntPtr = TLI->getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00003465 if (AllocSize.getValueType() != IntPtr)
Andrew Trickef9de2a2013-05-25 02:42:55 +00003466 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00003467
Andrew Trickef9de2a2013-05-25 02:42:55 +00003468 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00003469 AllocSize,
3470 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003471
Dan Gohman575fad32008-09-03 16:12:24 +00003472 // Handle alignment. If the requested alignment is less than or equal to
3473 // the stack alignment, ignore it. If the size is greater than or equal to
3474 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Eric Christopherd9134482014-08-04 21:25:23 +00003475 unsigned StackAlign =
3476 TM.getSubtargetImpl()->getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00003477 if (Align <= StackAlign)
3478 Align = 0;
3479
3480 // Round the size of the allocation up to the stack alignment size
3481 // by add SA-1 to the size.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003482 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003483 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003484 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003485
Dan Gohman575fad32008-09-03 16:12:24 +00003486 // Mask out the low bits for alignment purposes.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003487 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003488 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003489 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3490
3491 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson9f944592009-08-11 20:47:22 +00003492 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00003493 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(), VTs, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00003494 setValue(&I, DSA);
3495 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003496
Hans Wennborgacb842d2014-03-05 02:43:26 +00003497 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00003498}
3499
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003500void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003501 if (I.isAtomic())
3502 return visitAtomicLoad(I);
3503
Dan Gohman575fad32008-09-03 16:12:24 +00003504 const Value *SV = I.getOperand(0);
3505 SDValue Ptr = getValue(SV);
3506
Chris Lattner229907c2011-07-18 04:54:35 +00003507 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00003508
Dan Gohman575fad32008-09-03 16:12:24 +00003509 bool isVolatile = I.isVolatile();
Craig Topperc0196b12014-04-14 00:51:57 +00003510 bool isNonTemporal = I.getMetadata("nontemporal") != nullptr;
3511 bool isInvariant = I.getMetadata("invariant.load") != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003512 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00003513
3514 AAMDNodes AAInfo;
3515 I.getAAMetadata(AAInfo);
Rafael Espindola80c540e2012-03-31 18:14:00 +00003516 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00003517
Owen Anderson53aa7a92009-08-10 22:56:29 +00003518 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003519 SmallVector<uint64_t, 4> Offsets;
Eric Christopherd9134482014-08-04 21:25:23 +00003520 ComputeValueVTs(*TM.getSubtargetImpl()->getTargetLowering(), Ty, ValueVTs,
3521 &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003522 unsigned NumValues = ValueVTs.size();
3523 if (NumValues == 0)
3524 return;
3525
3526 SDValue Root;
3527 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00003528 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00003529 // Serialize volatile loads with other side effects.
3530 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003531 else if (AA->pointsToConstantMemory(
Hal Finkelcc39b672014-07-24 12:16:19 +00003532 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), AAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00003533 // Do not serialize (non-volatile) loads of constant memory with anything.
3534 Root = DAG.getEntryNode();
3535 ConstantMemory = true;
3536 } else {
3537 // Do not serialize non-volatile loads against each other.
3538 Root = DAG.getRoot();
3539 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003540
Eric Christopherd9134482014-08-04 21:25:23 +00003541 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Richard Sandiford9afe6132013-12-10 10:36:34 +00003542 if (isVolatile)
3543 Root = TLI->prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG);
3544
Dan Gohman575fad32008-09-03 16:12:24 +00003545 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trick116efac2010-11-12 17:50:46 +00003546 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3547 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003548 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00003549 unsigned ChainI = 0;
3550 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3551 // Serializing loads here may result in excessive register pressure, and
3552 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3553 // could recover a bit by hoisting nodes upward in the chain by recognizing
3554 // they are side-effect free or do not alias. The optimizer should really
3555 // avoid this case by converting large object/array copies to llvm.memcpy
3556 // (MaxParallelChains should always remain as failsafe).
3557 if (ChainI == MaxParallelChains) {
3558 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Craig Topper48d114b2014-04-26 18:35:24 +00003559 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003560 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003561 Root = Chain;
3562 ChainI = 0;
3563 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003564 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(),
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003565 PtrVT, Ptr,
3566 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003567 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00003568 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +00003569 isNonTemporal, isInvariant, Alignment, AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +00003570 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003571
Dan Gohman575fad32008-09-03 16:12:24 +00003572 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00003573 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003574 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003575
Dan Gohman575fad32008-09-03 16:12:24 +00003576 if (!ConstantMemory) {
Craig Topper48d114b2014-04-26 18:35:24 +00003577 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003578 makeArrayRef(Chains.data(), ChainI));
Dan Gohman575fad32008-09-03 16:12:24 +00003579 if (isVolatile)
3580 DAG.setRoot(Chain);
3581 else
3582 PendingLoads.push_back(Chain);
3583 }
3584
Andrew Trickef9de2a2013-05-25 02:42:55 +00003585 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00003586 DAG.getVTList(ValueVTs), Values));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003587}
Dan Gohman575fad32008-09-03 16:12:24 +00003588
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003589void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003590 if (I.isAtomic())
3591 return visitAtomicStore(I);
3592
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003593 const Value *SrcV = I.getOperand(0);
3594 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003595
Owen Anderson53aa7a92009-08-10 22:56:29 +00003596 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003597 SmallVector<uint64_t, 4> Offsets;
Eric Christopherd9134482014-08-04 21:25:23 +00003598 ComputeValueVTs(*TM.getSubtargetImpl()->getTargetLowering(), SrcV->getType(),
3599 ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003600 unsigned NumValues = ValueVTs.size();
3601 if (NumValues == 0)
3602 return;
3603
3604 // Get the lowered operands. Note that we do this after
3605 // checking if NumResults is zero, because with zero results
3606 // the operands won't have values in the map.
3607 SDValue Src = getValue(SrcV);
3608 SDValue Ptr = getValue(PtrV);
3609
3610 SDValue Root = getRoot();
Andrew Trick116efac2010-11-12 17:50:46 +00003611 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3612 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003613 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00003614 bool isVolatile = I.isVolatile();
Craig Topperc0196b12014-04-14 00:51:57 +00003615 bool isNonTemporal = I.getMetadata("nontemporal") != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003616 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00003617
3618 AAMDNodes AAInfo;
3619 I.getAAMetadata(AAInfo);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003620
Andrew Trick116efac2010-11-12 17:50:46 +00003621 unsigned ChainI = 0;
3622 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3623 // See visitLoad comments.
3624 if (ChainI == MaxParallelChains) {
Craig Topper48d114b2014-04-26 18:35:24 +00003625 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003626 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003627 Root = Chain;
3628 ChainI = 0;
3629 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003630 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003631 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003632 SDValue St = DAG.getStore(Root, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003633 SDValue(Src.getNode(), Src.getResNo() + i),
3634 Add, MachinePointerInfo(PtrV, Offsets[i]),
Hal Finkelcc39b672014-07-24 12:16:19 +00003635 isVolatile, isNonTemporal, Alignment, AAInfo);
Andrew Trick116efac2010-11-12 17:50:46 +00003636 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003637 }
3638
Craig Topper48d114b2014-04-26 18:35:24 +00003639 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003640 makeArrayRef(Chains.data(), ChainI));
Devang Patel05561e82010-10-26 22:14:52 +00003641 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003642}
3643
Eli Friedman30a49e92011-08-03 21:06:02 +00003644static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003645 SynchronizationScope Scope,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003646 bool Before, SDLoc dl,
Eli Friedman30a49e92011-08-03 21:06:02 +00003647 SelectionDAG &DAG,
3648 const TargetLowering &TLI) {
3649 // Fence, if necessary
3650 if (Before) {
Eli Friedman452aae62011-08-26 02:59:24 +00003651 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman30a49e92011-08-03 21:06:02 +00003652 Order = Release;
Tim Northoverd622e122014-05-30 14:41:51 +00003653 else if (Order == Acquire || Order == Monotonic || Order == Unordered)
Eli Friedman30a49e92011-08-03 21:06:02 +00003654 return Chain;
3655 } else {
3656 if (Order == AcquireRelease)
3657 Order = Acquire;
Tim Northoverd622e122014-05-30 14:41:51 +00003658 else if (Order == Release || Order == Monotonic || Order == Unordered)
Eli Friedman30a49e92011-08-03 21:06:02 +00003659 return Chain;
3660 }
3661 SDValue Ops[3];
3662 Ops[0] = Chain;
Eli Friedman342e8df2011-08-24 20:50:09 +00003663 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3664 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Craig Topper48d114b2014-04-26 18:35:24 +00003665 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops);
Eli Friedman30a49e92011-08-03 21:06:02 +00003666}
3667
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003668void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003669 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003670 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3671 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003672 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003673
3674 SDValue InChain = getRoot();
3675
Eric Christopherd9134482014-08-04 21:25:23 +00003676 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003677 if (TLI->getInsertFencesForAtomic())
Tim Northovere94a5182014-03-11 10:48:52 +00003678 InChain = InsertFenceForAtomic(InChain, SuccessOrder, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003679 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003680
Tim Northover420a2162014-06-13 14:24:07 +00003681 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
3682 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
3683 SDValue L = DAG.getAtomicCmpSwap(
3684 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
3685 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
3686 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
3687 0 /* Alignment */,
3688 TLI->getInsertFencesForAtomic() ? Monotonic : SuccessOrder,
3689 TLI->getInsertFencesForAtomic() ? Monotonic : FailureOrder, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003690
Tim Northover420a2162014-06-13 14:24:07 +00003691 SDValue OutChain = L.getValue(2);
Eli Friedman30a49e92011-08-03 21:06:02 +00003692
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003693 if (TLI->getInsertFencesForAtomic())
Tim Northovere94a5182014-03-11 10:48:52 +00003694 OutChain = InsertFenceForAtomic(OutChain, SuccessOrder, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003695 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003696
Eli Friedmanadec5872011-07-29 03:05:32 +00003697 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003698 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003699}
3700
3701void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003702 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003703 ISD::NodeType NT;
3704 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003705 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003706 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3707 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3708 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3709 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3710 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3711 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3712 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3713 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3714 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3715 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3716 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3717 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003718 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003719 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003720
3721 SDValue InChain = getRoot();
3722
Eric Christopherd9134482014-08-04 21:25:23 +00003723 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003724 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003725 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003726 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003727
Eli Friedmanadec5872011-07-29 03:05:32 +00003728 SDValue L =
Eli Friedman30a49e92011-08-03 21:06:02 +00003729 DAG.getAtomic(NT, dl,
Craig Topperd9c27832013-08-15 02:44:19 +00003730 getValue(I.getValOperand()).getSimpleValueType(),
Eli Friedman30a49e92011-08-03 21:06:02 +00003731 InChain,
Eli Friedmanadec5872011-07-29 03:05:32 +00003732 getValue(I.getPointerOperand()),
3733 getValue(I.getValOperand()),
3734 I.getPointerOperand(), 0 /* Alignment */,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003735 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003736 Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003737
3738 SDValue OutChain = L.getValue(1);
3739
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003740 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003741 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003742 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003743
Eli Friedmanadec5872011-07-29 03:05:32 +00003744 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003745 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003746}
3747
Eli Friedmanfee02c62011-07-25 23:16:38 +00003748void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003749 SDLoc dl = getCurSDLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00003750 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Eli Friedman26a48482011-07-27 22:21:52 +00003751 SDValue Ops[3];
3752 Ops[0] = getRoot();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003753 Ops[1] = DAG.getConstant(I.getOrdering(), TLI->getPointerTy());
3754 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI->getPointerTy());
Craig Topper48d114b2014-04-26 18:35:24 +00003755 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003756}
3757
Eli Friedman342e8df2011-08-24 20:50:09 +00003758void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003759 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003760 AtomicOrdering Order = I.getOrdering();
3761 SynchronizationScope Scope = I.getSynchScope();
3762
3763 SDValue InChain = getRoot();
3764
Eric Christopherd9134482014-08-04 21:25:23 +00003765 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003766 EVT VT = TLI->getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003767
Evan Chenga72b9702013-02-06 02:06:33 +00003768 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003769 report_fatal_error("Cannot generate unaligned atomic load");
3770
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003771 MachineMemOperand *MMO =
3772 DAG.getMachineFunction().
3773 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3774 MachineMemOperand::MOVolatile |
3775 MachineMemOperand::MOLoad,
3776 VT.getStoreSize(),
3777 I.getAlignment() ? I.getAlignment() :
3778 DAG.getEVTAlignment(VT));
3779
Richard Sandiford9afe6132013-12-10 10:36:34 +00003780 InChain = TLI->prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Eli Friedman342e8df2011-08-24 20:50:09 +00003781 SDValue L =
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003782 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3783 getValue(I.getPointerOperand()), MMO,
3784 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
3785 Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003786
3787 SDValue OutChain = L.getValue(1);
3788
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003789 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003790 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003791 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003792
3793 setValue(&I, L);
3794 DAG.setRoot(OutChain);
3795}
3796
3797void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003798 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003799
3800 AtomicOrdering Order = I.getOrdering();
3801 SynchronizationScope Scope = I.getSynchScope();
3802
3803 SDValue InChain = getRoot();
3804
Eric Christopherd9134482014-08-04 21:25:23 +00003805 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003806 EVT VT = TLI->getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003807
Evan Chenga72b9702013-02-06 02:06:33 +00003808 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003809 report_fatal_error("Cannot generate unaligned atomic store");
3810
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003811 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003812 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003813 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003814
3815 SDValue OutChain =
Eli Friedmanf1518212011-09-13 20:50:54 +00003816 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman342e8df2011-08-24 20:50:09 +00003817 InChain,
3818 getValue(I.getPointerOperand()),
3819 getValue(I.getValueOperand()),
3820 I.getPointerOperand(), I.getAlignment(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003821 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003822 Scope);
3823
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003824 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003825 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003826 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003827
3828 DAG.setRoot(OutChain);
3829}
3830
Dan Gohman575fad32008-09-03 16:12:24 +00003831/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3832/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003833void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003834 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003835 bool HasChain = !I.doesNotAccessMemory();
3836 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3837
3838 // Build the operand list.
3839 SmallVector<SDValue, 8> Ops;
3840 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3841 if (OnlyLoad) {
3842 // We don't need to serialize loads against other loads.
3843 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003844 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003845 Ops.push_back(getRoot());
3846 }
3847 }
Mon P Wang769134b2008-11-01 20:24:53 +00003848
3849 // Info is set by getTgtMemInstrinsic
3850 TargetLowering::IntrinsicInfo Info;
Eric Christopherd9134482014-08-04 21:25:23 +00003851 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003852 bool IsTgtIntrinsic = TLI->getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003853
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003854 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003855 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3856 Info.opc == ISD::INTRINSIC_W_CHAIN)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003857 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003858
3859 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003860 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3861 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003862 Ops.push_back(Op);
3863 }
3864
Owen Anderson53aa7a92009-08-10 22:56:29 +00003865 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003866 ComputeValueVTs(*TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003867
Dan Gohman575fad32008-09-03 16:12:24 +00003868 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003869 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003870
Craig Topperabb4ac72014-04-16 06:10:51 +00003871 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003872
3873 // Create the node.
3874 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003875 if (IsTgtIntrinsic) {
3876 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003877 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Craig Topper206fcd42014-04-26 19:29:41 +00003878 VTs, Ops, Info.memVT,
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003879 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003880 Info.align, Info.vol,
Hal Finkel46ef7ce2014-08-13 01:15:40 +00003881 Info.readMem, Info.writeMem, Info.size);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003882 } else if (!HasChain) {
Craig Topper48d114b2014-04-26 18:35:24 +00003883 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003884 } else if (!I.getType()->isVoidTy()) {
Craig Topper48d114b2014-04-26 18:35:24 +00003885 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003886 } else {
Craig Topper48d114b2014-04-26 18:35:24 +00003887 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003888 }
3889
Dan Gohman575fad32008-09-03 16:12:24 +00003890 if (HasChain) {
3891 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3892 if (OnlyLoad)
3893 PendingLoads.push_back(Chain);
3894 else
3895 DAG.setRoot(Chain);
3896 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003897
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003898 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003899 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003900 EVT VT = TLI->getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003901 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003902 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003903
Dan Gohman575fad32008-09-03 16:12:24 +00003904 setValue(&I, Result);
3905 }
3906}
3907
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003908/// GetSignificand - Get the significand and build it into a floating-point
3909/// number with exponent of 1:
3910///
3911/// Op = (Op & 0x007fffff) | 0x3f800000;
3912///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003913/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003914static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003915GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003916 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3917 DAG.getConstant(0x007fffff, MVT::i32));
3918 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3919 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003920 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003921}
3922
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003923/// GetExponent - Get the exponent:
3924///
Bill Wendling23959162009-01-20 21:17:57 +00003925/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003926///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003927/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003928static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003929GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003930 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003931 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3932 DAG.getConstant(0x7f800000, MVT::i32));
3933 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands41826032009-01-31 15:50:11 +00003934 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003935 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3936 DAG.getConstant(127, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003937 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003938}
3939
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003940/// getF32Constant - Get 32-bit floating point constant.
3941static SDValue
3942getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover29178a32013-01-22 09:46:31 +00003943 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
3944 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003945}
3946
Craig Topperd2638c12012-11-24 18:52:06 +00003947/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003948/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003949static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003950 const TargetLowering &TLI) {
3951 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003952 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003953
3954 // Put the exponent in the right bit position for later addition to the
3955 // final result:
3956 //
3957 // #define LOG2OFe 1.4426950f
3958 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson9f944592009-08-11 20:47:22 +00003959 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003960 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson9f944592009-08-11 20:47:22 +00003961 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling48217d82008-09-09 22:13:54 +00003962
3963 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00003964 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3965 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling48217d82008-09-09 22:13:54 +00003966
3967 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00003968 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00003969 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003970
Craig Topper4a981752012-11-24 08:22:37 +00003971 SDValue TwoToFracPartOfX;
Bill Wendling48217d82008-09-09 22:13:54 +00003972 if (LimitFloatPrecision <= 6) {
3973 // For floating-point precision of 6:
3974 //
3975 // TwoToFractionalPartOfX =
3976 // 0.997535578f +
3977 // (0.735607626f + 0.252464424f * x) * x;
3978 //
3979 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003980 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003981 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00003982 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003983 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00003984 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00003985 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3986 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00003987 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48217d82008-09-09 22:13:54 +00003988 // For floating-point precision of 12:
3989 //
3990 // TwoToFractionalPartOfX =
3991 // 0.999892986f +
3992 // (0.696457318f +
3993 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3994 //
3995 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003996 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003997 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00003998 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003999 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004000 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4001 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004002 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004003 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00004004 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4005 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004006 } else { // LimitFloatPrecision <= 18
Bill Wendling48217d82008-09-09 22:13:54 +00004007 // For floating-point precision of 18:
4008 //
4009 // TwoToFractionalPartOfX =
4010 // 0.999999982f +
4011 // (0.693148872f +
4012 // (0.240227044f +
4013 // (0.554906021e-1f +
4014 // (0.961591928e-2f +
4015 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4016 //
4017 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004018 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004019 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004020 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004021 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004022 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4023 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004024 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004025 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4026 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004027 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004028 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4029 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004030 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004031 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4032 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004033 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004034 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00004035 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4036 getF32Constant(DAG, 0x3f800000));
Bill Wendling48217d82008-09-09 22:13:54 +00004037 }
Craig Topper4a981752012-11-24 08:22:37 +00004038
4039 // Add the exponent into the result in integer domain.
4040 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00004041 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4042 DAG.getNode(ISD::ADD, dl, MVT::i32,
4043 t13, IntegerPartOfX));
Bill Wendling48217d82008-09-09 22:13:54 +00004044 }
4045
Craig Topperd2638c12012-11-24 18:52:06 +00004046 // No special expansion.
4047 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004048}
4049
Craig Topperbef254a2012-11-23 18:38:31 +00004050/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00004051/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004052static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004053 const TargetLowering &TLI) {
4054 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00004055 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004056 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004057
4058 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004059 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004060 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004061 getF32Constant(DAG, 0x3f317218));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004062
4063 // Get the significand and build it into a floating-point number with
4064 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004065 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004066
Craig Topper3669de42012-11-16 19:08:44 +00004067 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00004068 if (LimitFloatPrecision <= 6) {
4069 // For floating-point precision of 6:
4070 //
4071 // LogofMantissa =
4072 // -1.1609546f +
4073 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004074 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00004075 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004076 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004077 getF32Constant(DAG, 0xbe74c456));
Owen Anderson9f944592009-08-11 20:47:22 +00004078 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004079 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson9f944592009-08-11 20:47:22 +00004080 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004081 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4082 getF32Constant(DAG, 0x3f949a29));
Craig Toppered756c52012-11-16 20:01:39 +00004083 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00004084 // For floating-point precision of 12:
4085 //
4086 // LogOfMantissa =
4087 // -1.7417939f +
4088 // (2.8212026f +
4089 // (-1.4699568f +
4090 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
4091 //
4092 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004093 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004094 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson9f944592009-08-11 20:47:22 +00004095 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004096 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson9f944592009-08-11 20:47:22 +00004097 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4098 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004099 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson9f944592009-08-11 20:47:22 +00004100 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4101 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004102 getF32Constant(DAG, 0x40348e95));
Owen Anderson9f944592009-08-11 20:47:22 +00004103 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004104 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4105 getF32Constant(DAG, 0x3fdef31a));
Craig Toppered756c52012-11-16 20:01:39 +00004106 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00004107 // For floating-point precision of 18:
4108 //
4109 // LogOfMantissa =
4110 // -2.1072184f +
4111 // (4.2372794f +
4112 // (-3.7029485f +
4113 // (2.2781945f +
4114 // (-0.87823314f +
4115 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
4116 //
4117 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004118 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004119 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson9f944592009-08-11 20:47:22 +00004120 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004121 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson9f944592009-08-11 20:47:22 +00004122 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4123 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004124 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004125 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4126 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004127 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson9f944592009-08-11 20:47:22 +00004128 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4129 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004130 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson9f944592009-08-11 20:47:22 +00004131 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4132 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004133 getF32Constant(DAG, 0x408797cb));
Owen Anderson9f944592009-08-11 20:47:22 +00004134 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004135 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4136 getF32Constant(DAG, 0x4006dcab));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004137 }
Craig Topper3669de42012-11-16 19:08:44 +00004138
Craig Topperbef254a2012-11-23 18:38:31 +00004139 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004140 }
4141
Craig Topperbef254a2012-11-23 18:38:31 +00004142 // No special expansion.
4143 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004144}
4145
Craig Topperbef254a2012-11-23 18:38:31 +00004146/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004147/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004148static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004149 const TargetLowering &TLI) {
4150 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004151 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004152 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004153
Bill Wendlinged3bb782008-09-09 20:39:27 +00004154 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004155 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00004156
Bill Wendling48416782008-09-09 00:28:24 +00004157 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004158 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004159 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004160
Bill Wendling48416782008-09-09 00:28:24 +00004161 // Different possible minimax approximations of significand in
4162 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00004163 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004164 if (LimitFloatPrecision <= 6) {
4165 // For floating-point precision of 6:
4166 //
4167 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4168 //
4169 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004170 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004171 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson9f944592009-08-11 20:47:22 +00004172 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004173 getF32Constant(DAG, 0x40019463));
Owen Anderson9f944592009-08-11 20:47:22 +00004174 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004175 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4176 getF32Constant(DAG, 0x3fd6633d));
Craig Toppered756c52012-11-16 20:01:39 +00004177 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004178 // For floating-point precision of 12:
4179 //
4180 // Log2ofMantissa =
4181 // -2.51285454f +
4182 // (4.07009056f +
4183 // (-2.12067489f +
4184 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004185 //
Bill Wendling48416782008-09-09 00:28:24 +00004186 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004187 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004188 getF32Constant(DAG, 0xbda7262e));
Owen Anderson9f944592009-08-11 20:47:22 +00004189 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004190 getF32Constant(DAG, 0x3f25280b));
Owen Anderson9f944592009-08-11 20:47:22 +00004191 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4192 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004193 getF32Constant(DAG, 0x4007b923));
Owen Anderson9f944592009-08-11 20:47:22 +00004194 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4195 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004196 getF32Constant(DAG, 0x40823e2f));
Owen Anderson9f944592009-08-11 20:47:22 +00004197 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004198 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4199 getF32Constant(DAG, 0x4020d29c));
Craig Toppered756c52012-11-16 20:01:39 +00004200 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00004201 // For floating-point precision of 18:
4202 //
4203 // Log2ofMantissa =
4204 // -3.0400495f +
4205 // (6.1129976f +
4206 // (-5.3420409f +
4207 // (3.2865683f +
4208 // (-1.2669343f +
4209 // (0.27515199f -
4210 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4211 //
4212 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004213 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004214 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson9f944592009-08-11 20:47:22 +00004215 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004216 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson9f944592009-08-11 20:47:22 +00004217 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4218 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004219 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson9f944592009-08-11 20:47:22 +00004220 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4221 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004222 getF32Constant(DAG, 0x40525723));
Owen Anderson9f944592009-08-11 20:47:22 +00004223 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4224 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004225 getF32Constant(DAG, 0x40aaf200));
Owen Anderson9f944592009-08-11 20:47:22 +00004226 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4227 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004228 getF32Constant(DAG, 0x40c39dad));
Owen Anderson9f944592009-08-11 20:47:22 +00004229 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004230 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4231 getF32Constant(DAG, 0x4042902c));
Bill Wendling48416782008-09-09 00:28:24 +00004232 }
Craig Topper3669de42012-11-16 19:08:44 +00004233
Craig Topperbef254a2012-11-23 18:38:31 +00004234 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00004235 }
Bill Wendling48416782008-09-09 00:28:24 +00004236
Craig Topperbef254a2012-11-23 18:38:31 +00004237 // No special expansion.
4238 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004239}
4240
Craig Topperbef254a2012-11-23 18:38:31 +00004241/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004242/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004243static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004244 const TargetLowering &TLI) {
4245 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004246 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004247 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004248
Bill Wendlinged3bb782008-09-09 20:39:27 +00004249 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004250 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004251 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004252 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling48416782008-09-09 00:28:24 +00004253
4254 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004255 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004256 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00004257
Craig Topper3669de42012-11-16 19:08:44 +00004258 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004259 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004260 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004261 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004262 // Log10ofMantissa =
4263 // -0.50419619f +
4264 // (0.60948995f - 0.10380950f * x) * x;
4265 //
4266 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004267 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004268 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson9f944592009-08-11 20:47:22 +00004269 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004270 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson9f944592009-08-11 20:47:22 +00004271 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004272 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4273 getF32Constant(DAG, 0x3f011300));
Craig Toppered756c52012-11-16 20:01:39 +00004274 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004275 // For floating-point precision of 12:
4276 //
4277 // Log10ofMantissa =
4278 // -0.64831180f +
4279 // (0.91751397f +
4280 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4281 //
4282 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004283 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004284 getF32Constant(DAG, 0x3d431f31));
Owen Anderson9f944592009-08-11 20:47:22 +00004285 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004286 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson9f944592009-08-11 20:47:22 +00004287 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4288 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004289 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson9f944592009-08-11 20:47:22 +00004290 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00004291 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4292 getF32Constant(DAG, 0x3f25f7c3));
Craig Toppered756c52012-11-16 20:01:39 +00004293 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004294 // For floating-point precision of 18:
4295 //
4296 // Log10ofMantissa =
4297 // -0.84299375f +
4298 // (1.5327582f +
4299 // (-1.0688956f +
4300 // (0.49102474f +
4301 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4302 //
4303 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004304 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004305 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson9f944592009-08-11 20:47:22 +00004306 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004307 getF32Constant(DAG, 0x3e00685a));
Owen Anderson9f944592009-08-11 20:47:22 +00004308 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4309 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004310 getF32Constant(DAG, 0x3efb6798));
Owen Anderson9f944592009-08-11 20:47:22 +00004311 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4312 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004313 getF32Constant(DAG, 0x3f88d192));
Owen Anderson9f944592009-08-11 20:47:22 +00004314 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4315 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004316 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson9f944592009-08-11 20:47:22 +00004317 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00004318 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4319 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling48416782008-09-09 00:28:24 +00004320 }
Craig Topper3669de42012-11-16 19:08:44 +00004321
Craig Topperbef254a2012-11-23 18:38:31 +00004322 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00004323 }
Bill Wendling48416782008-09-09 00:28:24 +00004324
Craig Topperbef254a2012-11-23 18:38:31 +00004325 // No special expansion.
4326 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004327}
4328
Craig Topperd2638c12012-11-24 18:52:06 +00004329/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00004330/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004331static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00004332 const TargetLowering &TLI) {
4333 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingab6676a2008-09-09 22:39:21 +00004334 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson9f944592009-08-11 20:47:22 +00004335 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004336
4337 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004338 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4339 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004340
4341 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004342 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004343 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004344
Craig Topper4a981752012-11-24 08:22:37 +00004345 SDValue TwoToFractionalPartOfX;
Bill Wendlingab6676a2008-09-09 22:39:21 +00004346 if (LimitFloatPrecision <= 6) {
4347 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004348 //
Bill Wendlingab6676a2008-09-09 22:39:21 +00004349 // TwoToFractionalPartOfX =
4350 // 0.997535578f +
4351 // (0.735607626f + 0.252464424f * x) * x;
4352 //
4353 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004354 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004355 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004356 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004357 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004358 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00004359 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4360 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004361 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingab6676a2008-09-09 22:39:21 +00004362 // For floating-point precision of 12:
4363 //
4364 // TwoToFractionalPartOfX =
4365 // 0.999892986f +
4366 // (0.696457318f +
4367 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4368 //
4369 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004370 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004371 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004372 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004373 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004374 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4375 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004376 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004377 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00004378 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4379 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004380 } else { // LimitFloatPrecision <= 18
Bill Wendlingab6676a2008-09-09 22:39:21 +00004381 // For floating-point precision of 18:
4382 //
4383 // TwoToFractionalPartOfX =
4384 // 0.999999982f +
4385 // (0.693148872f +
4386 // (0.240227044f +
4387 // (0.554906021e-1f +
4388 // (0.961591928e-2f +
4389 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4390 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004391 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004392 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004393 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004394 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004395 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4396 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004397 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004398 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4399 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004400 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004401 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4402 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004403 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004404 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4405 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004406 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004407 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00004408 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4409 getF32Constant(DAG, 0x3f800000));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004410 }
Craig Topper4a981752012-11-24 08:22:37 +00004411
4412 // Add the exponent into the result in integer domain.
4413 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4414 TwoToFractionalPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00004415 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4416 DAG.getNode(ISD::ADD, dl, MVT::i32,
4417 t13, IntegerPartOfX));
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004418 }
Bill Wendlingab6676a2008-09-09 22:39:21 +00004419
Craig Topperd2638c12012-11-24 18:52:06 +00004420 // No special expansion.
4421 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004422}
4423
Bill Wendling648930b2008-09-10 00:20:20 +00004424/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4425/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004426static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00004427 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00004428 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00004429 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00004430 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00004431 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4432 APFloat Ten(10.0f);
4433 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00004434 }
4435 }
4436
Craig Topper268b6222012-11-25 00:48:58 +00004437 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00004438 // Put the exponent in the right bit position for later addition to the
4439 // final result:
4440 //
4441 // #define LOG2OF10 3.3219281f
4442 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper79bd2052012-11-25 08:08:58 +00004443 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004444 getF32Constant(DAG, 0x40549a78));
Owen Anderson9f944592009-08-11 20:47:22 +00004445 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling648930b2008-09-10 00:20:20 +00004446
4447 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004448 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4449 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling648930b2008-09-10 00:20:20 +00004450
4451 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004452 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004453 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling648930b2008-09-10 00:20:20 +00004454
Craig Topper85719442012-11-25 00:15:07 +00004455 SDValue TwoToFractionalPartOfX;
Bill Wendling648930b2008-09-10 00:20:20 +00004456 if (LimitFloatPrecision <= 6) {
4457 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004458 //
Bill Wendling648930b2008-09-10 00:20:20 +00004459 // twoToFractionalPartOfX =
4460 // 0.997535578f +
4461 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004462 //
Bill Wendling648930b2008-09-10 00:20:20 +00004463 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004464 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004465 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004466 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004467 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004468 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper85719442012-11-25 00:15:07 +00004469 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4470 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004471 } else if (LimitFloatPrecision <= 12) {
Bill Wendling648930b2008-09-10 00:20:20 +00004472 // For floating-point precision of 12:
4473 //
4474 // TwoToFractionalPartOfX =
4475 // 0.999892986f +
4476 // (0.696457318f +
4477 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4478 //
4479 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004480 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004481 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004482 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004483 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004484 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4485 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004486 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004487 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper85719442012-11-25 00:15:07 +00004488 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4489 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004490 } else { // LimitFloatPrecision <= 18
Bill Wendling648930b2008-09-10 00:20:20 +00004491 // For floating-point precision of 18:
4492 //
4493 // TwoToFractionalPartOfX =
4494 // 0.999999982f +
4495 // (0.693148872f +
4496 // (0.240227044f +
4497 // (0.554906021e-1f +
4498 // (0.961591928e-2f +
4499 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4500 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004501 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004502 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004503 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004504 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004505 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4506 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004507 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004508 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4509 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004510 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004511 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4512 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004513 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004514 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4515 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004516 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004517 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper85719442012-11-25 00:15:07 +00004518 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4519 getF32Constant(DAG, 0x3f800000));
Bill Wendling648930b2008-09-10 00:20:20 +00004520 }
Craig Topper85719442012-11-25 00:15:07 +00004521
4522 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper79bd2052012-11-25 08:08:58 +00004523 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4524 DAG.getNode(ISD::ADD, dl, MVT::i32,
4525 t13, IntegerPartOfX));
Bill Wendling648930b2008-09-10 00:20:20 +00004526 }
4527
Craig Topper79bd2052012-11-25 08:08:58 +00004528 // No special expansion.
4529 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00004530}
4531
Chris Lattner39f18e52010-01-01 03:32:16 +00004532
4533/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004534static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00004535 SelectionDAG &DAG) {
4536 // If RHS is a constant, we can expand this out to a multiplication tree,
4537 // otherwise we end up lowering to a call to __powidf2 (for example). When
4538 // optimizing for size, we only want to do this if the expansion would produce
4539 // a small number of multiplies, otherwise we do the full expansion.
4540 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4541 // Get the exponent as a positive value.
4542 unsigned Val = RHSC->getSExtValue();
4543 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004544
Chris Lattner39f18e52010-01-01 03:32:16 +00004545 // powi(x, 0) -> 1.0
4546 if (Val == 0)
4547 return DAG.getConstantFP(1.0, LHS.getValueType());
4548
Dan Gohman913c9982010-04-15 04:33:49 +00004549 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling698e84f2012-12-30 10:32:01 +00004550 if (!F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
4551 Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00004552 // If optimizing for size, don't insert too many multiplies. This
4553 // inserts up to 5 multiplies.
4554 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4555 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004556 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00004557 // powi(x,15) generates one more multiply than it should), but this has
4558 // the benefit of being both really simple and much better than a libcall.
4559 SDValue Res; // Logically starts equal to 1.0
4560 SDValue CurSquare = LHS;
4561 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004562 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004563 if (Res.getNode())
4564 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4565 else
4566 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004567 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004568
Chris Lattner39f18e52010-01-01 03:32:16 +00004569 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4570 CurSquare, CurSquare);
4571 Val >>= 1;
4572 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004573
Chris Lattner39f18e52010-01-01 03:32:16 +00004574 // If the original was negative, invert the result, producing 1/(x*x*x).
4575 if (RHSC->getSExtValue() < 0)
4576 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4577 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4578 return Res;
4579 }
4580 }
4581
4582 // Otherwise, expand to a libcall.
4583 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4584}
4585
Devang Patel8e60ff12011-05-16 21:24:05 +00004586// getTruncatedArgReg - Find underlying register used for an truncated
4587// argument.
4588static unsigned getTruncatedArgReg(const SDValue &N) {
4589 if (N.getOpcode() != ISD::TRUNCATE)
4590 return 0;
4591
4592 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00004593 if (Ext.getOpcode() == ISD::AssertZext ||
4594 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00004595 const SDValue &CFR = Ext.getOperand(0);
4596 if (CFR.getOpcode() == ISD::CopyFromReg)
4597 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00004598 if (CFR.getOpcode() == ISD::TRUNCATE)
4599 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00004600 }
4601 return 0;
4602}
4603
Evan Cheng6e822452010-04-28 23:08:54 +00004604/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4605/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4606/// At the end of instruction selection, they will be inserted to the entry BB.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004607bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V,
4608 MDNode *Variable,
4609 MDNode *Expr, int64_t Offset,
4610 bool IsIndirect,
4611 const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00004612 const Argument *Arg = dyn_cast<Argument>(V);
4613 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00004614 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00004615
Devang Patel03955532010-04-29 20:40:36 +00004616 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +00004617 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00004618
Devang Patela46953d2010-04-29 18:50:36 +00004619 // Ignore inlined function arguments here.
4620 DIVariable DV(Variable);
Devang Patel03955532010-04-29 20:40:36 +00004621 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00004622 return false;
4623
David Blaikie0252265b2013-06-16 20:34:15 +00004624 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00004625 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00004626 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4627 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004628
David Blaikie0252265b2013-06-16 20:34:15 +00004629 if (!Op && N.getNode()) {
4630 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004631 if (N.getOpcode() == ISD::CopyFromReg)
4632 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4633 else
4634 Reg = getTruncatedArgReg(N);
4635 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004636 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4637 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4638 if (PR)
4639 Reg = PR;
4640 }
David Blaikie0252265b2013-06-16 20:34:15 +00004641 if (Reg)
4642 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004643 }
4644
David Blaikie0252265b2013-06-16 20:34:15 +00004645 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004646 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004647 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004648 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004649 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004650 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004651
David Blaikie0252265b2013-06-16 20:34:15 +00004652 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004653 // Check if frame index is available.
4654 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004655 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004656 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4657 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004658
David Blaikie0252265b2013-06-16 20:34:15 +00004659 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004660 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004661
David Blaikie0252265b2013-06-16 20:34:15 +00004662 if (Op->isReg())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004663 FuncInfo.ArgDbgValues.push_back(
4664 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE),
4665 IsIndirect, Op->getReg(), Offset, Variable, Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004666 else
4667 FuncInfo.ArgDbgValues.push_back(
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004668 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE))
4669 .addOperand(*Op)
4670 .addImm(Offset)
4671 .addMetadata(Variable)
4672 .addMetadata(Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004673
Evan Cheng5fb45a22010-04-29 01:40:30 +00004674 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004675}
Chris Lattner39f18e52010-01-01 03:32:16 +00004676
Douglas Gregor6739a892010-05-11 06:17:44 +00004677// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004678#if defined(_MSC_VER) && defined(setjmp) && \
4679 !defined(setjmp_undefined_for_msvc)
4680# pragma push_macro("setjmp")
4681# undef setjmp
4682# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004683#endif
4684
Dan Gohman575fad32008-09-03 16:12:24 +00004685/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4686/// we want to emit this as a call to a named external function, return the name
4687/// otherwise lower it and return null.
4688const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004689SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Eric Christopherd9134482014-08-04 21:25:23 +00004690 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004691 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004692 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004693 SDValue Res;
4694
Dan Gohman575fad32008-09-03 16:12:24 +00004695 switch (Intrinsic) {
4696 default:
4697 // By default, turn this into a target intrinsic node.
4698 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004699 return nullptr;
4700 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4701 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4702 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004703 case Intrinsic::returnaddress:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004704 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI->getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004705 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004706 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004707 case Intrinsic::frameaddress:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004708 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI->getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004709 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004710 return nullptr;
Renato Golinc7aea402014-05-06 16:51:25 +00004711 case Intrinsic::read_register: {
4712 Value *Reg = I.getArgOperand(0);
4713 SDValue RegName = DAG.getMDNode(cast<MDNode>(Reg));
Eric Christopherd9134482014-08-04 21:25:23 +00004714 EVT VT =
4715 TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType());
Renato Golinc7aea402014-05-06 16:51:25 +00004716 setValue(&I, DAG.getNode(ISD::READ_REGISTER, sdl, VT, RegName));
4717 return nullptr;
4718 }
4719 case Intrinsic::write_register: {
4720 Value *Reg = I.getArgOperand(0);
4721 Value *RegValue = I.getArgOperand(1);
4722 SDValue Chain = getValue(RegValue).getOperand(0);
4723 SDValue RegName = DAG.getMDNode(cast<MDNode>(Reg));
4724 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
4725 RegName, getValue(RegValue)));
4726 return nullptr;
4727 }
Dan Gohman575fad32008-09-03 16:12:24 +00004728 case Intrinsic::setjmp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004729 return &"_setjmp"[!TLI->usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004730 case Intrinsic::longjmp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004731 return &"_longjmp"[!TLI->usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004732 case Intrinsic::memcpy: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004733 // Assert for address < 256 since we support only user defined address
4734 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004735 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004736 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004737 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004738 < 256 &&
4739 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004740 SDValue Op1 = getValue(I.getArgOperand(0));
4741 SDValue Op2 = getValue(I.getArgOperand(1));
4742 SDValue Op3 = getValue(I.getArgOperand(2));
4743 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004744 if (!Align)
4745 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004746 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004747 DAG.setRoot(DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattner2510de22010-09-21 05:40:29 +00004748 MachinePointerInfo(I.getArgOperand(0)),
4749 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004750 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004751 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004752 case Intrinsic::memset: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004753 // Assert for address < 256 since we support only user defined address
4754 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004755 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004756 < 256 &&
4757 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004758 SDValue Op1 = getValue(I.getArgOperand(0));
4759 SDValue Op2 = getValue(I.getArgOperand(1));
4760 SDValue Op3 = getValue(I.getArgOperand(2));
4761 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004762 if (!Align)
4763 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004764 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004765 DAG.setRoot(DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004766 MachinePointerInfo(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004767 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004768 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004769 case Intrinsic::memmove: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004770 // Assert for address < 256 since we support only user defined address
4771 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004772 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004773 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004774 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004775 < 256 &&
4776 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004777 SDValue Op1 = getValue(I.getArgOperand(0));
4778 SDValue Op2 = getValue(I.getArgOperand(1));
4779 SDValue Op3 = getValue(I.getArgOperand(2));
4780 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004781 if (!Align)
4782 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004783 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004784 DAG.setRoot(DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004785 MachinePointerInfo(I.getArgOperand(0)),
4786 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004787 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004788 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004789 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004790 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Pateldf45c7f2009-10-09 22:42:28 +00004791 MDNode *Variable = DI.getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004792 MDNode *Expression = DI.getExpression();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004793 const Value *Address = DI.getAddress();
Manman Ren983a16c2013-06-28 05:43:10 +00004794 DIVariable DIVar(Variable);
4795 assert((!DIVar || DIVar.isVariable()) &&
4796 "Variable in DbgDeclareInst should be either null or a DIVariable.");
4797 if (!Address || !DIVar) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004798 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004799 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004800 }
Dale Johannesene0983522010-04-26 20:06:49 +00004801
Devang Patel3bffd522010-09-02 21:29:42 +00004802 // Check if address has undef value.
4803 if (isa<UndefValue>(Address) ||
4804 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004805 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004806 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004807 }
4808
Dale Johannesene0983522010-04-26 20:06:49 +00004809 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004810 if (!N.getNode() && isa<Argument>(Address))
4811 // Check unused arguments map.
4812 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004813 SDDbgValue *SDV;
4814 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004815 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4816 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004817 // Parameters are handled specially.
4818 bool isParameter =
4819 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4820 isa<Argument>(Address));
4821
Devang Patel98d3edf2010-09-02 21:02:27 +00004822 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4823
Dale Johannesene0983522010-04-26 20:06:49 +00004824 if (isParameter && !AI) {
4825 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4826 if (FINode)
4827 // Byval parameter. We have a frame index at this point.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004828 SDV = DAG.getFrameIndexDbgValue(
4829 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004830 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004831 // Address is an argument, so try to emit its dbg value using
4832 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004833 EmitFuncArgumentDbgValue(Address, Variable, Expression, 0, false, N);
Craig Topperc0196b12014-04-14 00:51:57 +00004834 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004835 }
Dale Johannesene0983522010-04-26 20:06:49 +00004836 } else if (AI)
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004837 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004838 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004839 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004840 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004841 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004842 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4843 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004844 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004845 }
Dale Johannesene0983522010-04-26 20:06:49 +00004846 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4847 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004848 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004849 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004850 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, 0, false,
4851 N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004852 // If variable is pinned by a alloca in dominating bb then
4853 // use StaticAllocaMap.
4854 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004855 if (AI->getParent() != DI.getParent()) {
4856 DenseMap<const AllocaInst*, int>::iterator SI =
4857 FuncInfo.StaticAllocaMap.find(AI);
4858 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004859 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second,
Adrian Prantl32da8892014-04-25 20:49:25 +00004860 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004861 DAG.AddDbgValue(SDV, nullptr, false);
4862 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004863 }
Devang Patelda25de82010-09-15 14:48:53 +00004864 }
4865 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004866 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004867 }
Dale Johannesene0983522010-04-26 20:06:49 +00004868 }
Craig Topperc0196b12014-04-14 00:51:57 +00004869 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004870 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004871 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004872 const DbgValueInst &DI = cast<DbgValueInst>(I);
Manman Ren983a16c2013-06-28 05:43:10 +00004873 DIVariable DIVar(DI.getVariable());
4874 assert((!DIVar || DIVar.isVariable()) &&
4875 "Variable in DbgValueInst should be either null or a DIVariable.");
4876 if (!DIVar)
Craig Topperc0196b12014-04-14 00:51:57 +00004877 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004878
4879 MDNode *Variable = DI.getVariable();
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004880 MDNode *Expression = DI.getExpression();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004881 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004882 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004883 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004884 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004885
Dale Johannesene0983522010-04-26 20:06:49 +00004886 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004887 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004888 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl,
4889 SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004890 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004891 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004892 // Do not use getValue() in here; we don't want to generate code at
4893 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004894 SDValue N = NodeMap[V];
4895 if (!N.getNode() && isa<Argument>(V))
4896 // Check unused arguments map.
4897 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004898 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004899 // A dbg.value for an alloca is always indirect.
4900 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004901 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, Offset,
4902 IsIndirect, N)) {
4903 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
4904 IsIndirect, Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004905 DAG.AddDbgValue(SDV, N.getNode(), false);
4906 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004907 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004908 // Do not call getValue(V) yet, as we don't want to generate code.
4909 // Remember it for later.
4910 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4911 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004912 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004913 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004914 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004915 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004916 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004917 }
4918
4919 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004920 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004921 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004922 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004923 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004924 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004925 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4926 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004927 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004928 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004929 DenseMap<const AllocaInst*, int>::iterator SI =
4930 FuncInfo.StaticAllocaMap.find(AI);
4931 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004932 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004933 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004934 }
Dan Gohman575fad32008-09-03 16:12:24 +00004935
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004936 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004937 // Find the type id for the given typeinfo.
Gabor Greifeba0be72010-06-25 09:38:13 +00004938 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004939 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4940 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004941 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004942 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004943 }
4944
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004945 case Intrinsic::eh_return_i32:
4946 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004947 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004948 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004949 MVT::Other,
4950 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004951 getValue(I.getArgOperand(0)),
4952 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004953 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004954 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004955 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004956 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004957 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004958 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004959 TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004960 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004961 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004962 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004963 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004964 CfaArg);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004965 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004966 TLI->getPointerTy(),
4967 DAG.getConstant(0, TLI->getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004968 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004969 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004970 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004971 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004972 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004973 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004974 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004975 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004976 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004977
Chris Lattnerfb964e52010-04-05 06:19:28 +00004978 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004979 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004980 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004981 case Intrinsic::eh_sjlj_functioncontext: {
4982 // Get and store the index of the function context.
4983 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004984 AllocaInst *FnCtx =
4985 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004986 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4987 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004988 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004989 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004990 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004991 SDValue Ops[2];
4992 Ops[0] = getRoot();
4993 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004994 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004995 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004996 setValue(&I, Op.getValue(0));
4997 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004998 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00004999 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00005000 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005001 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00005002 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005003 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00005004 }
Jim Grosbach54c05302010-01-28 01:45:32 +00005005
Dale Johannesendd224d22010-09-30 23:57:10 +00005006 case Intrinsic::x86_mmx_pslli_w:
5007 case Intrinsic::x86_mmx_pslli_d:
5008 case Intrinsic::x86_mmx_pslli_q:
5009 case Intrinsic::x86_mmx_psrli_w:
5010 case Intrinsic::x86_mmx_psrli_d:
5011 case Intrinsic::x86_mmx_psrli_q:
5012 case Intrinsic::x86_mmx_psrai_w:
5013 case Intrinsic::x86_mmx_psrai_d: {
5014 SDValue ShAmt = getValue(I.getArgOperand(1));
5015 if (isa<ConstantSDNode>(ShAmt)) {
5016 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00005017 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00005018 }
5019 unsigned NewIntrinsic = 0;
5020 EVT ShAmtVT = MVT::v2i32;
5021 switch (Intrinsic) {
5022 case Intrinsic::x86_mmx_pslli_w:
5023 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
5024 break;
5025 case Intrinsic::x86_mmx_pslli_d:
5026 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
5027 break;
5028 case Intrinsic::x86_mmx_pslli_q:
5029 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
5030 break;
5031 case Intrinsic::x86_mmx_psrli_w:
5032 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
5033 break;
5034 case Intrinsic::x86_mmx_psrli_d:
5035 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
5036 break;
5037 case Intrinsic::x86_mmx_psrli_q:
5038 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
5039 break;
5040 case Intrinsic::x86_mmx_psrai_w:
5041 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
5042 break;
5043 case Intrinsic::x86_mmx_psrai_d:
5044 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
5045 break;
5046 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5047 }
5048
5049 // The vector shift intrinsics with scalars uses 32b shift amounts but
5050 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
5051 // to be zero.
5052 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00005053 SDValue ShOps[2];
5054 ShOps[0] = ShAmt;
5055 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper48d114b2014-04-26 18:35:24 +00005056 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005057 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00005058 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
5059 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Dale Johannesendd224d22010-09-30 23:57:10 +00005060 DAG.getConstant(NewIntrinsic, MVT::i32),
5061 getValue(I.getArgOperand(0)), ShAmt);
5062 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005063 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00005064 }
Pete Cooper682c76b2012-02-24 03:51:49 +00005065 case Intrinsic::x86_avx_vinsertf128_pd_256:
5066 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperd024cef2012-04-07 22:32:29 +00005067 case Intrinsic::x86_avx_vinsertf128_si_256:
5068 case Intrinsic::x86_avx2_vinserti128: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005069 EVT DestVT = TLI->getValueType(I.getType());
5070 EVT ElVT = TLI->getValueType(I.getArgOperand(1)->getType());
Pete Cooper682c76b2012-02-24 03:51:49 +00005071 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
5072 ElVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005073 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, DestVT,
Pete Cooper682c76b2012-02-24 03:51:49 +00005074 getValue(I.getArgOperand(0)),
5075 getValue(I.getArgOperand(1)),
Tom Stellardd42c5942013-08-05 22:22:01 +00005076 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Craig Topper2db23532012-09-05 05:48:09 +00005077 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005078 return nullptr;
Craig Topper2db23532012-09-05 05:48:09 +00005079 }
5080 case Intrinsic::x86_avx_vextractf128_pd_256:
5081 case Intrinsic::x86_avx_vextractf128_ps_256:
5082 case Intrinsic::x86_avx_vextractf128_si_256:
5083 case Intrinsic::x86_avx2_vextracti128: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005084 EVT DestVT = TLI->getValueType(I.getType());
Craig Topper2db23532012-09-05 05:48:09 +00005085 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
5086 DestVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005087 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, DestVT,
Craig Topper2db23532012-09-05 05:48:09 +00005088 getValue(I.getArgOperand(0)),
Tom Stellardd42c5942013-08-05 22:22:01 +00005089 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Pete Cooper682c76b2012-02-24 03:51:49 +00005090 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005091 return nullptr;
Pete Cooper682c76b2012-02-24 03:51:49 +00005092 }
Mon P Wang58fb9132008-11-10 20:54:11 +00005093 case Intrinsic::convertff:
5094 case Intrinsic::convertfsi:
5095 case Intrinsic::convertfui:
5096 case Intrinsic::convertsif:
5097 case Intrinsic::convertuif:
5098 case Intrinsic::convertss:
5099 case Intrinsic::convertsu:
5100 case Intrinsic::convertus:
5101 case Intrinsic::convertuu: {
5102 ISD::CvtCode Code = ISD::CVT_INVALID;
5103 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00005104 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00005105 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
5106 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
5107 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
5108 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
5109 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
5110 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
5111 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
5112 case Intrinsic::convertus: Code = ISD::CVT_US; break;
5113 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
5114 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005115 EVT DestVT = TLI->getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00005116 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005117 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005118 DAG.getValueType(DestVT),
5119 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00005120 getValue(I.getArgOperand(1)),
5121 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005122 Code);
5123 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005124 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00005125 }
Dan Gohman575fad32008-09-03 16:12:24 +00005126 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005127 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00005128 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00005129 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005130 case Intrinsic::log:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005131 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005132 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005133 case Intrinsic::log2:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005134 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005135 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005136 case Intrinsic::log10:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005137 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005138 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005139 case Intrinsic::exp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005140 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005141 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005142 case Intrinsic::exp2:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005143 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005144 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005145 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005146 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005147 getValue(I.getArgOperand(1)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005148 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005149 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00005150 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00005151 case Intrinsic::sin:
5152 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00005153 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00005154 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00005155 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00005156 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00005157 case Intrinsic::nearbyint:
5158 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00005159 unsigned Opcode;
5160 switch (Intrinsic) {
5161 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5162 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
5163 case Intrinsic::fabs: Opcode = ISD::FABS; break;
5164 case Intrinsic::sin: Opcode = ISD::FSIN; break;
5165 case Intrinsic::cos: Opcode = ISD::FCOS; break;
5166 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
5167 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
5168 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
5169 case Intrinsic::rint: Opcode = ISD::FRINT; break;
5170 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00005171 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00005172 }
5173
Andrew Trickef9de2a2013-05-25 02:42:55 +00005174 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00005175 getValue(I.getArgOperand(0)).getValueType(),
5176 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005177 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005178 }
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00005179 case Intrinsic::copysign:
5180 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5181 getValue(I.getArgOperand(0)).getValueType(),
5182 getValue(I.getArgOperand(0)),
5183 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00005184 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005185 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005186 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005187 getValue(I.getArgOperand(0)).getValueType(),
5188 getValue(I.getArgOperand(0)),
5189 getValue(I.getArgOperand(1)),
5190 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00005191 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005192 case Intrinsic::fmuladd: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005193 EVT VT = TLI->getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00005194 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Stephen Lin73de7bf2013-07-09 18:16:56 +00005195 TLI->isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005196 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005197 getValue(I.getArgOperand(0)).getValueType(),
5198 getValue(I.getArgOperand(0)),
5199 getValue(I.getArgOperand(1)),
5200 getValue(I.getArgOperand(2))));
5201 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005202 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005203 getValue(I.getArgOperand(0)).getValueType(),
5204 getValue(I.getArgOperand(0)),
5205 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005206 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005207 getValue(I.getArgOperand(0)).getValueType(),
5208 Mul,
5209 getValue(I.getArgOperand(2)));
5210 setValue(&I, Add);
5211 }
Craig Topperc0196b12014-04-14 00:51:57 +00005212 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005213 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005214 case Intrinsic::convert_to_fp16:
Tim Northoverf7a02c12014-07-21 09:13:56 +00005215 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
5216 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
5217 getValue(I.getArgOperand(0)),
5218 DAG.getTargetConstant(0, MVT::i32))));
Craig Topperc0196b12014-04-14 00:51:57 +00005219 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005220 case Intrinsic::convert_from_fp16:
Tim Northoverfd7e4242014-07-17 10:51:23 +00005221 setValue(&I,
Tim Northoverf7a02c12014-07-21 09:13:56 +00005222 DAG.getNode(ISD::FP_EXTEND, sdl, TLI->getValueType(I.getType()),
5223 DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
5224 getValue(I.getArgOperand(0)))));
Craig Topperc0196b12014-04-14 00:51:57 +00005225 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005226 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005227 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005228 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00005229 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005230 }
5231 case Intrinsic::readcyclecounter: {
5232 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005233 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00005234 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005235 setValue(&I, Res);
5236 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005237 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005238 }
Dan Gohman575fad32008-09-03 16:12:24 +00005239 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005240 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005241 getValue(I.getArgOperand(0)).getValueType(),
5242 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005243 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005244 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005245 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005246 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005247 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005248 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005249 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005250 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005251 }
5252 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005253 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005254 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005255 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005256 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005257 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005258 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005259 }
5260 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005261 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005262 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005263 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005264 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005265 }
5266 case Intrinsic::stacksave: {
5267 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005268 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00005269 DAG.getVTList(TLI->getPointerTy(), MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005270 setValue(&I, Res);
5271 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005272 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005273 }
5274 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005275 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005276 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00005277 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005278 }
Bill Wendling13020d22008-11-18 11:01:33 +00005279 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00005280 // Emit code into the DAG to store the stack guard onto the stack.
5281 MachineFunction &MF = DAG.getMachineFunction();
5282 MachineFrameInfo *MFI = MF.getFrameInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005283 EVT PtrTy = TLI->getPointerTy();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005284 SDValue Src, Chain = getRoot();
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005285 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand();
5286 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr);
Bill Wendlingd970ea32008-11-06 02:29:10 +00005287
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005288 // See if Ptr is a bitcast. If it is, look through it and see if we can get
5289 // global variable __stack_chk_guard.
5290 if (!GV)
5291 if (const Operator *BC = dyn_cast<Operator>(Ptr))
5292 if (BC->getOpcode() == Instruction::BitCast)
5293 GV = dyn_cast<GlobalVariable>(BC->getOperand(0));
5294
5295 if (GV && TLI->useLoadStackGuardNode()) {
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005296 // Emit a LOAD_STACK_GUARD node.
5297 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD,
5298 sdl, PtrTy, Chain);
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00005299 MachinePointerInfo MPInfo(GV);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005300 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
5301 unsigned Flags = MachineMemOperand::MOLoad |
5302 MachineMemOperand::MOInvariant;
5303 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags,
5304 PtrTy.getSizeInBits() / 8,
5305 DAG.getEVTAlignment(PtrTy));
5306 Node->setMemRefs(MemRefs, MemRefs + 1);
5307
5308 // Copy the guard value to a virtual register so that it can be
5309 // retrieved in the epilogue.
5310 Src = SDValue(Node, 0);
5311 const TargetRegisterClass *RC =
5312 TLI->getRegClassFor(Src.getSimpleValueType());
5313 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC);
5314
5315 SPDescriptor.setGuardReg(Reg);
5316 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src);
5317 } else {
5318 Src = getValue(I.getArgOperand(0)); // The guard's value.
5319 }
5320
Gabor Greifeba0be72010-06-25 09:38:13 +00005321 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00005322
Bill Wendlingeb4268d2008-11-07 01:23:58 +00005323 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00005324 MFI->setStackProtectorIndex(FI);
5325
5326 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5327
5328 // Store the stack protector onto the stack.
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00005329 Res = DAG.getStore(Chain, sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00005330 MachinePointerInfo::getFixedStack(FI),
5331 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005332 setValue(&I, Res);
5333 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005334 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00005335 }
Eric Christopher7a50b282009-10-27 00:52:25 +00005336 case Intrinsic::objectsize: {
5337 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00005338 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00005339
5340 assert(CI && "Non-constant type in __builtin_object_size?");
5341
Gabor Greifeba0be72010-06-25 09:38:13 +00005342 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00005343 EVT Ty = Arg.getValueType();
5344
Dan Gohmanf1d83042010-06-18 14:22:04 +00005345 if (CI->isZero())
Bill Wendlingb99b2692009-12-22 00:40:51 +00005346 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00005347 else
Bill Wendlingb99b2692009-12-22 00:40:51 +00005348 Res = DAG.getConstant(0, Ty);
5349
5350 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005351 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00005352 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00005353 case Intrinsic::annotation:
5354 case Intrinsic::ptr_annotation:
5355 // Drop the intrinsic, but forward the value
5356 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005357 return nullptr;
Hal Finkel93046912014-07-25 21:13:35 +00005358 case Intrinsic::assume:
Dan Gohman575fad32008-09-03 16:12:24 +00005359 case Intrinsic::var_annotation:
Hal Finkel93046912014-07-25 21:13:35 +00005360 // Discard annotate attributes and assumptions
Craig Topperc0196b12014-04-14 00:51:57 +00005361 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005362
5363 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005364 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00005365
5366 SDValue Ops[6];
5367 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005368 Ops[1] = getValue(I.getArgOperand(0));
5369 Ops[2] = getValue(I.getArgOperand(1));
5370 Ops[3] = getValue(I.getArgOperand(2));
5371 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00005372 Ops[5] = DAG.getSrcValue(F);
5373
Craig Topper48d114b2014-04-26 18:35:24 +00005374 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00005375
Duncan Sandsa0984362011-09-06 13:37:06 +00005376 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005377 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00005378 }
5379 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005380 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005381 TLI->getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00005382 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005383 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005384 }
Dan Gohman575fad32008-09-03 16:12:24 +00005385 case Intrinsic::gcroot:
5386 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00005387 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00005388 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005389
Dan Gohman575fad32008-09-03 16:12:24 +00005390 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5391 GFI->addStackRoot(FI->getIndex(), TypeMap);
5392 }
Craig Topperc0196b12014-04-14 00:51:57 +00005393 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005394 case Intrinsic::gcread:
5395 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00005396 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00005397 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005398 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00005399 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005400
5401 case Intrinsic::expect: {
5402 // Just replace __builtin_expect(exp, c) with EXP.
5403 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005404 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005405 }
5406
Shuxin Yangcdde0592012-10-19 20:11:16 +00005407 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00005408 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00005409 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00005410 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00005411 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00005412 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005413 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00005414 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005415 }
5416 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005417
5418 TargetLowering::CallLoweringInfo CLI(DAG);
5419 CLI.setDebugLoc(sdl).setChain(getRoot())
5420 .setCallee(CallingConv::C, I.getType(),
5421 DAG.getExternalSymbol(TrapFuncName.data(), TLI->getPointerTy()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00005422 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005423
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005424 std::pair<SDValue, SDValue> Result = TLI->LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00005425 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00005426 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005427 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00005428
Bill Wendling5eee7442008-11-21 02:38:44 +00005429 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005430 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005431 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005432 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005433 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00005434 case Intrinsic::smul_with_overflow: {
5435 ISD::NodeType Op;
5436 switch (Intrinsic) {
5437 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5438 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5439 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5440 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5441 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5442 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5443 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5444 }
5445 SDValue Op1 = getValue(I.getArgOperand(0));
5446 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00005447
Craig Topperbc680062012-04-11 04:34:11 +00005448 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005449 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00005450 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00005451 }
Dan Gohman575fad32008-09-03 16:12:24 +00005452 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005453 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00005454 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00005455 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005456 Ops[1] = getValue(I.getArgOperand(0));
5457 Ops[2] = getValue(I.getArgOperand(1));
5458 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005459 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005460 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Craig Topper206fcd42014-04-26 19:29:41 +00005461 DAG.getVTList(MVT::Other), Ops,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005462 EVT::getIntegerVT(*Context, 8),
5463 MachinePointerInfo(I.getArgOperand(0)),
5464 0, /* align */
5465 false, /* volatile */
5466 rw==0, /* read */
5467 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00005468 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005469 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00005470 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00005471 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00005472 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00005473 // Stack coloring is not enabled in O0, discard region information.
5474 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00005475 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005476
Nadav Rotemd753a952012-09-10 08:43:23 +00005477 SmallVector<Value *, 4> Allocas;
Rafael Espindola5f57f462014-02-21 18:34:28 +00005478 GetUnderlyingObjects(I.getArgOperand(1), Allocas, DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00005479
Craig Toppere1c1d362013-07-03 05:11:49 +00005480 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5481 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00005482 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5483
5484 // Could not find an Alloca.
5485 if (!LifetimeObject)
5486 continue;
5487
5488 int FI = FuncInfo.StaticAllocaMap[LifetimeObject];
5489
5490 SDValue Ops[2];
5491 Ops[0] = getRoot();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005492 Ops[1] = DAG.getFrameIndex(FI, TLI->getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00005493 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5494
Craig Topper48d114b2014-04-26 18:35:24 +00005495 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotemd753a952012-09-10 08:43:23 +00005496 DAG.setRoot(Res);
5497 }
Craig Topperc0196b12014-04-14 00:51:57 +00005498 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005499 }
5500 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005501 // Discard region information.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005502 setValue(&I, DAG.getUNDEF(TLI->getPointerTy()));
Craig Topperc0196b12014-04-14 00:51:57 +00005503 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00005504 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005505 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00005506 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005507 case Intrinsic::stackprotectorcheck: {
5508 // Do not actually emit anything for this basic block. Instead we initialize
5509 // the stack protector descriptor and export the guard variable so we can
5510 // access it in FinishBasicBlock.
5511 const BasicBlock *BB = I.getParent();
5512 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
5513 ExportFromCurrentBlock(SPDescriptor.getGuard());
5514
5515 // Flush our exports since we are going to process a terminator.
5516 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00005517 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005518 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00005519 case Intrinsic::clear_cache:
5520 return TLI->getClearCacheBuiltinName();
Nuno Lopesec9653b2012-06-28 22:30:12 +00005521 case Intrinsic::donothing:
5522 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00005523 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005524 case Intrinsic::experimental_stackmap: {
5525 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00005526 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005527 }
5528 case Intrinsic::experimental_patchpoint_void:
5529 case Intrinsic::experimental_patchpoint_i64: {
5530 visitPatchpoint(I);
Craig Topperc0196b12014-04-14 00:51:57 +00005531 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005532 }
Dan Gohman575fad32008-09-03 16:12:24 +00005533 }
5534}
5535
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005536void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00005537 bool isTailCall,
5538 MachineBasicBlock *LandingPad) {
Eric Christopherd9134482014-08-04 21:25:23 +00005539 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Chris Lattner229907c2011-07-18 04:54:35 +00005540 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5541 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5542 Type *RetTy = FTy->getReturnType();
Chris Lattnerfb964e52010-04-05 06:19:28 +00005543 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00005544 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005545
5546 TargetLowering::ArgListTy Args;
5547 TargetLowering::ArgListEntry Entry;
5548 Args.reserve(CS.arg_size());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005549
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005550 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005551 i != e; ++i) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00005552 const Value *V = *i;
5553
5554 // Skip empty types
5555 if (V->getType()->isEmptyTy())
5556 continue;
5557
5558 SDValue ArgNode = getValue(V);
5559 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00005560
Andrew Trick74f4c742013-10-31 17:18:24 +00005561 // Skip the first return-type Attribute to get to params.
5562 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
Dan Gohman575fad32008-09-03 16:12:24 +00005563 Args.push_back(Entry);
5564 }
5565
Chris Lattnerfb964e52010-04-05 06:19:28 +00005566 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005567 // Insert a label before the invoke call to mark the try range. This can be
5568 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005569 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005570
Jim Grosbach54c05302010-01-28 01:45:32 +00005571 // For SjLj, keep track of which landing pads go with which invokes
5572 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005573 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005574 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005575 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005576 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005577
Jim Grosbach54c05302010-01-28 01:45:32 +00005578 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005579 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005580 }
5581
Dan Gohman575fad32008-09-03 16:12:24 +00005582 // Both PendingLoads and PendingExports must be flushed here;
5583 // this call might not return.
5584 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005585 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005586 }
5587
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005588 // Check if target-independent constraints permit a tail call here.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005589 // Target-dependent constraints are checked within TLI->LowerCallTo.
Juergen Ributzka480872b2014-07-16 00:01:22 +00005590 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005591 isTailCall = false;
5592
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005593 TargetLowering::CallLoweringInfo CLI(DAG);
5594 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00005595 .setCallee(RetTy, FTy, Callee, std::move(Args), CS).setTailCall(isTailCall);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00005596
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005597 std::pair<SDValue,SDValue> Result = TLI->LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005598 assert((isTailCall || Result.second.getNode()) &&
5599 "Non-null chain expected with non-tail call!");
5600 assert((Result.second.getNode() || !Result.first.getNode()) &&
5601 "Null value expected with tail call!");
Tim Northoverd82ed2e2014-06-18 11:52:44 +00005602 if (Result.first.getNode())
Dan Gohman575fad32008-09-03 16:12:24 +00005603 setValue(CS.getInstruction(), Result.first);
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005604
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005605 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005606 // As a special case, a null chain means that a tail call has been emitted
5607 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005608 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005609
5610 // Since there's no actual continuation from this block, nothing can be
5611 // relying on us setting vregs for them.
5612 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005613 } else {
5614 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005615 }
Dan Gohman575fad32008-09-03 16:12:24 +00005616
Chris Lattnerfb964e52010-04-05 06:19:28 +00005617 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005618 // Insert a label at the end of the invoke call to mark the try range. This
5619 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005620 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005621 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005622
5623 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005624 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005625 }
5626}
5627
Chris Lattner1a32ede2009-12-24 00:37:38 +00005628/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5629/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005630static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005631 for (const User *U : V->users()) {
5632 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005633 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005634 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005635 if (C->isNullValue())
5636 continue;
5637 // Unknown instruction.
5638 return false;
5639 }
5640 return true;
5641}
5642
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005643static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005644 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005645 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005646
Chris Lattner1a32ede2009-12-24 00:37:38 +00005647 // Check to see if this load can be trivially constant folded, e.g. if the
5648 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005649 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005650 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005651 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005652 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005653
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005654 if (const Constant *LoadCst =
5655 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
Rafael Espindola5f57f462014-02-21 18:34:28 +00005656 Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005657 return Builder.getValue(LoadCst);
5658 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005659
Chris Lattner1a32ede2009-12-24 00:37:38 +00005660 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5661 // still constant memory, the input chain can be the entry node.
5662 SDValue Root;
5663 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005664
Chris Lattner1a32ede2009-12-24 00:37:38 +00005665 // Do not serialize (non-volatile) loads of constant memory with anything.
5666 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5667 Root = Builder.DAG.getEntryNode();
5668 ConstantMemory = true;
5669 } else {
5670 // Do not serialize non-volatile loads against each other.
5671 Root = Builder.DAG.getRoot();
5672 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005673
Chris Lattner1a32ede2009-12-24 00:37:38 +00005674 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005675 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005676 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005677 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005678 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005679 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005680
Chris Lattner1a32ede2009-12-24 00:37:38 +00005681 if (!ConstantMemory)
5682 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5683 return LoadVal;
5684}
5685
Richard Sandiforde3827752013-08-16 10:55:47 +00005686/// processIntegerCallValue - Record the value for an instruction that
5687/// produces an integer result, converting the type where necessary.
5688void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5689 SDValue Value,
5690 bool IsSigned) {
Eric Christopherd9134482014-08-04 21:25:23 +00005691 EVT VT = TM.getSubtargetImpl()->getTargetLowering()->getValueType(I.getType(),
5692 true);
Richard Sandiforde3827752013-08-16 10:55:47 +00005693 if (IsSigned)
5694 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5695 else
5696 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5697 setValue(&I, Value);
5698}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005699
5700/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5701/// If so, return true and lower it, otherwise return false and it will be
5702/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005703bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005704 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005705 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005706 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005707
Gabor Greifeba0be72010-06-25 09:38:13 +00005708 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005709 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005710 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005711 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005712 return false;
5713
Richard Sandiforde3827752013-08-16 10:55:47 +00005714 const Value *Size = I.getArgOperand(2);
5715 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5716 if (CSize && CSize->getZExtValue() == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +00005717 EVT CallVT = TM.getSubtargetImpl()->getTargetLowering()->getValueType(
5718 I.getType(), true);
Richard Sandiford564681c2013-08-12 10:28:10 +00005719 setValue(&I, DAG.getConstant(0, CallVT));
5720 return true;
5721 }
5722
Richard Sandiford564681c2013-08-12 10:28:10 +00005723 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5724 std::pair<SDValue, SDValue> Res =
5725 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005726 getValue(LHS), getValue(RHS), getValue(Size),
5727 MachinePointerInfo(LHS),
5728 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005729 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005730 processIntegerCallValue(I, Res.first, true);
5731 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005732 return true;
5733 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005734
Chris Lattner1a32ede2009-12-24 00:37:38 +00005735 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5736 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005737 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005738 bool ActuallyDoIt = true;
5739 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005740 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005741 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005742 default:
5743 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005744 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005745 ActuallyDoIt = false;
5746 break;
5747 case 2:
5748 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005749 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005750 break;
5751 case 4:
5752 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005753 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005754 break;
5755 case 8:
5756 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005757 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005758 break;
5759 /*
5760 case 16:
5761 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005762 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005763 LoadTy = VectorType::get(LoadTy, 4);
5764 break;
5765 */
5766 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005767
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005768 // This turns into unaligned loads. We only do this if the target natively
5769 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5770 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005771
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005772 // Require that we can find a legal MVT, and only do this if the target
5773 // supports unaligned loads of that type. Expanding into byte loads would
5774 // bloat the code.
Eric Christopherd9134482014-08-04 21:25:23 +00005775 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Richard Sandiforde3827752013-08-16 10:55:47 +00005776 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005777 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5778 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005779 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5780 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005781 // TODO: Check alignment of src and dest ptrs.
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005782 if (!TLI->isTypeLegal(LoadVT) ||
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005783 !TLI->allowsMisalignedMemoryAccesses(LoadVT, SrcAS) ||
5784 !TLI->allowsMisalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005785 ActuallyDoIt = false;
5786 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005787
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005788 if (ActuallyDoIt) {
5789 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5790 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005791
Andrew Trickef9de2a2013-05-25 02:42:55 +00005792 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005793 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005794 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005795 return true;
5796 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005797 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005798
5799
Chris Lattner1a32ede2009-12-24 00:37:38 +00005800 return false;
5801}
5802
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005803/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5804/// form. If so, return true and lower it, otherwise return false and it
5805/// will be lowered like a normal call.
5806bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5807 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5808 if (I.getNumArgOperands() != 3)
5809 return false;
5810
5811 const Value *Src = I.getArgOperand(0);
5812 const Value *Char = I.getArgOperand(1);
5813 const Value *Length = I.getArgOperand(2);
5814 if (!Src->getType()->isPointerTy() ||
5815 !Char->getType()->isIntegerTy() ||
5816 !Length->getType()->isIntegerTy() ||
5817 !I.getType()->isPointerTy())
5818 return false;
5819
5820 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5821 std::pair<SDValue, SDValue> Res =
5822 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5823 getValue(Src), getValue(Char), getValue(Length),
5824 MachinePointerInfo(Src));
5825 if (Res.first.getNode()) {
5826 setValue(&I, Res.first);
5827 PendingLoads.push_back(Res.second);
5828 return true;
5829 }
5830
5831 return false;
5832}
5833
Richard Sandifordbb83a502013-08-16 11:29:37 +00005834/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5835/// optimized form. If so, return true and lower it, otherwise return false
5836/// and it will be lowered like a normal call.
5837bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5838 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5839 if (I.getNumArgOperands() != 2)
5840 return false;
5841
5842 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5843 if (!Arg0->getType()->isPointerTy() ||
5844 !Arg1->getType()->isPointerTy() ||
5845 !I.getType()->isPointerTy())
5846 return false;
5847
5848 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5849 std::pair<SDValue, SDValue> Res =
5850 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5851 getValue(Arg0), getValue(Arg1),
5852 MachinePointerInfo(Arg0),
5853 MachinePointerInfo(Arg1), isStpcpy);
5854 if (Res.first.getNode()) {
5855 setValue(&I, Res.first);
5856 DAG.setRoot(Res.second);
5857 return true;
5858 }
5859
5860 return false;
5861}
5862
Richard Sandifordca232712013-08-16 11:21:54 +00005863/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5864/// If so, return true and lower it, otherwise return false and it will be
5865/// lowered like a normal call.
5866bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5867 // Verify that the prototype makes sense. int strcmp(void*,void*)
5868 if (I.getNumArgOperands() != 2)
5869 return false;
5870
5871 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5872 if (!Arg0->getType()->isPointerTy() ||
5873 !Arg1->getType()->isPointerTy() ||
5874 !I.getType()->isIntegerTy())
5875 return false;
5876
5877 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5878 std::pair<SDValue, SDValue> Res =
5879 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5880 getValue(Arg0), getValue(Arg1),
5881 MachinePointerInfo(Arg0),
5882 MachinePointerInfo(Arg1));
5883 if (Res.first.getNode()) {
5884 processIntegerCallValue(I, Res.first, true);
5885 PendingLoads.push_back(Res.second);
5886 return true;
5887 }
5888
5889 return false;
5890}
5891
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005892/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5893/// form. If so, return true and lower it, otherwise return false and it
5894/// will be lowered like a normal call.
5895bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5896 // Verify that the prototype makes sense. size_t strlen(char *)
5897 if (I.getNumArgOperands() != 1)
5898 return false;
5899
5900 const Value *Arg0 = I.getArgOperand(0);
5901 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5902 return false;
5903
5904 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5905 std::pair<SDValue, SDValue> Res =
5906 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5907 getValue(Arg0), MachinePointerInfo(Arg0));
5908 if (Res.first.getNode()) {
5909 processIntegerCallValue(I, Res.first, false);
5910 PendingLoads.push_back(Res.second);
5911 return true;
5912 }
5913
5914 return false;
5915}
5916
5917/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5918/// form. If so, return true and lower it, otherwise return false and it
5919/// will be lowered like a normal call.
5920bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5921 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5922 if (I.getNumArgOperands() != 2)
5923 return false;
5924
5925 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5926 if (!Arg0->getType()->isPointerTy() ||
5927 !Arg1->getType()->isIntegerTy() ||
5928 !I.getType()->isIntegerTy())
5929 return false;
5930
5931 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5932 std::pair<SDValue, SDValue> Res =
5933 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5934 getValue(Arg0), getValue(Arg1),
5935 MachinePointerInfo(Arg0));
5936 if (Res.first.getNode()) {
5937 processIntegerCallValue(I, Res.first, false);
5938 PendingLoads.push_back(Res.second);
5939 return true;
5940 }
5941
5942 return false;
5943}
5944
Bob Wilson874886c2012-08-03 23:29:17 +00005945/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5946/// operation (as expected), translate it to an SDNode with the specified opcode
5947/// and return true.
5948bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5949 unsigned Opcode) {
5950 // Sanity check that it really is a unary floating-point call.
5951 if (I.getNumArgOperands() != 1 ||
5952 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5953 I.getType() != I.getArgOperand(0)->getType() ||
5954 !I.onlyReadsMemory())
5955 return false;
5956
5957 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005958 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005959 return true;
5960}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005961
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005962void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005963 // Handle inline assembly differently.
5964 if (isa<InlineAsm>(I.getCalledValue())) {
5965 visitInlineAsm(&I);
5966 return;
5967 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005968
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005969 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005970 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005971
Craig Topperc0196b12014-04-14 00:51:57 +00005972 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005973 if (Function *F = I.getCalledFunction()) {
5974 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005975 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005976 if (unsigned IID = II->getIntrinsicID(F)) {
5977 RenameFn = visitIntrinsicCall(I, IID);
5978 if (!RenameFn)
5979 return;
5980 }
5981 }
Dan Gohman575fad32008-09-03 16:12:24 +00005982 if (unsigned IID = F->getIntrinsicID()) {
5983 RenameFn = visitIntrinsicCall(I, IID);
5984 if (!RenameFn)
5985 return;
5986 }
5987 }
5988
5989 // Check for well-known libc/libm calls. If the function is internal, it
5990 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005991 LibFunc::Func Func;
5992 if (!F->hasLocalLinkage() && F->hasName() &&
5993 LibInfo->getLibFunc(F->getName(), Func) &&
5994 LibInfo->hasOptimizedCodeGen(Func)) {
5995 switch (Func) {
5996 default: break;
5997 case LibFunc::copysign:
5998 case LibFunc::copysignf:
5999 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00006000 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00006001 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
6002 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00006003 I.getType() == I.getArgOperand(1)->getType() &&
6004 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00006005 SDValue LHS = getValue(I.getArgOperand(0));
6006 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00006007 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00006008 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00006009 return;
6010 }
Bob Wilson871701c2012-08-03 21:26:24 +00006011 break;
6012 case LibFunc::fabs:
6013 case LibFunc::fabsf:
6014 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00006015 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00006016 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006017 break;
6018 case LibFunc::sin:
6019 case LibFunc::sinf:
6020 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00006021 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00006022 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006023 break;
6024 case LibFunc::cos:
6025 case LibFunc::cosf:
6026 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00006027 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00006028 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006029 break;
6030 case LibFunc::sqrt:
6031 case LibFunc::sqrtf:
6032 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00006033 case LibFunc::sqrt_finite:
6034 case LibFunc::sqrtf_finite:
6035 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00006036 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00006037 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006038 break;
6039 case LibFunc::floor:
6040 case LibFunc::floorf:
6041 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00006042 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006043 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006044 break;
6045 case LibFunc::nearbyint:
6046 case LibFunc::nearbyintf:
6047 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006048 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006049 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006050 break;
6051 case LibFunc::ceil:
6052 case LibFunc::ceilf:
6053 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00006054 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006055 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006056 break;
6057 case LibFunc::rint:
6058 case LibFunc::rintf:
6059 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006060 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006061 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006062 break;
Hal Finkel171817e2013-08-07 22:49:12 +00006063 case LibFunc::round:
6064 case LibFunc::roundf:
6065 case LibFunc::roundl:
6066 if (visitUnaryFloatCall(I, ISD::FROUND))
6067 return;
6068 break;
Bob Wilson871701c2012-08-03 21:26:24 +00006069 case LibFunc::trunc:
6070 case LibFunc::truncf:
6071 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00006072 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006073 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006074 break;
6075 case LibFunc::log2:
6076 case LibFunc::log2f:
6077 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006078 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006079 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006080 break;
6081 case LibFunc::exp2:
6082 case LibFunc::exp2f:
6083 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006084 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006085 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006086 break;
6087 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00006088 if (visitMemCmpCall(I))
6089 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006090 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00006091 case LibFunc::memchr:
6092 if (visitMemChrCall(I))
6093 return;
6094 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00006095 case LibFunc::strcpy:
6096 if (visitStrCpyCall(I, false))
6097 return;
6098 break;
6099 case LibFunc::stpcpy:
6100 if (visitStrCpyCall(I, true))
6101 return;
6102 break;
Richard Sandifordca232712013-08-16 11:21:54 +00006103 case LibFunc::strcmp:
6104 if (visitStrCmpCall(I))
6105 return;
6106 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00006107 case LibFunc::strlen:
6108 if (visitStrLenCall(I))
6109 return;
6110 break;
6111 case LibFunc::strnlen:
6112 if (visitStrNLenCall(I))
6113 return;
6114 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006115 }
6116 }
Dan Gohman575fad32008-09-03 16:12:24 +00006117 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006118
Dan Gohman575fad32008-09-03 16:12:24 +00006119 SDValue Callee;
6120 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00006121 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006122 else
Eric Christopherd9134482014-08-04 21:25:23 +00006123 Callee = DAG.getExternalSymbol(
6124 RenameFn, TM.getSubtargetImpl()->getTargetLowering()->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006125
Bill Wendling0602f392009-12-23 01:28:19 +00006126 // Check if we can potentially perform a tail call. More detailed checking is
6127 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00006128 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00006129}
6130
Benjamin Kramer355ce072011-03-26 16:35:10 +00006131namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00006132
Dan Gohman575fad32008-09-03 16:12:24 +00006133/// AsmOperandInfo - This contains information for each constraint that we are
6134/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00006135class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00006136public:
Dan Gohman575fad32008-09-03 16:12:24 +00006137 /// CallOperand - If this is the result output operand or a clobber
6138 /// this is null, otherwise it is the incoming operand to the CallInst.
6139 /// This gets modified as the asm is processed.
6140 SDValue CallOperand;
6141
6142 /// AssignedRegs - If this is a register or register class operand, this
6143 /// contains the set of register corresponding to the operand.
6144 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006145
John Thompson1094c802010-09-13 18:15:37 +00006146 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00006147 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00006148 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006149
Owen Anderson53aa7a92009-08-10 22:56:29 +00006150 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00006151 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00006152 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006153 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00006154 const TargetLowering &TLI,
Rafael Espindola5f57f462014-02-21 18:34:28 +00006155 const DataLayout *DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00006156 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006157
Chris Lattner3b1833c2008-10-17 17:05:25 +00006158 if (isa<BasicBlock>(CallOperandVal))
6159 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006160
Chris Lattner229907c2011-07-18 04:54:35 +00006161 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006162
Eric Christopher44804282011-05-09 20:04:43 +00006163 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00006164 // If this is an indirect operand, the operand is a pointer to the
6165 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006166 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00006167 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006168 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00006169 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006170 OpTy = PtrTy->getElementType();
6171 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006172
Eric Christopher44804282011-05-09 20:04:43 +00006173 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00006174 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00006175 if (STy->getNumElements() == 1)
6176 OpTy = STy->getElementType(0);
6177
Chris Lattner3b1833c2008-10-17 17:05:25 +00006178 // If OpTy is not a single value, it may be a struct/union that we
6179 // can tile with integers.
6180 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Rafael Espindola5f57f462014-02-21 18:34:28 +00006181 unsigned BitSize = DL->getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006182 switch (BitSize) {
6183 default: break;
6184 case 1:
6185 case 8:
6186 case 16:
6187 case 32:
6188 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00006189 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00006190 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006191 break;
6192 }
6193 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006194
Chris Lattner3b1833c2008-10-17 17:05:25 +00006195 return TLI.getValueType(OpTy, true);
6196 }
Dan Gohman575fad32008-09-03 16:12:24 +00006197};
Dan Gohman4db93c92010-05-29 17:53:24 +00006198
John Thompsone8360b72010-10-29 17:29:13 +00006199typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
6200
Benjamin Kramer355ce072011-03-26 16:35:10 +00006201} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00006202
Dan Gohman575fad32008-09-03 16:12:24 +00006203/// GetRegistersForValue - Assign registers (virtual or physical) for the
6204/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00006205/// register allocator to handle the assignment process. However, if the asm
6206/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00006207/// allocation. This produces generally horrible, but correct, code.
6208///
6209/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00006210///
Benjamin Kramer355ce072011-03-26 16:35:10 +00006211static void GetRegistersForValue(SelectionDAG &DAG,
6212 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006213 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00006214 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006215 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00006216
Dan Gohman575fad32008-09-03 16:12:24 +00006217 MachineFunction &MF = DAG.getMachineFunction();
6218 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006219
Dan Gohman575fad32008-09-03 16:12:24 +00006220 // If this is a constraint for a single physreg, or a constraint for a
6221 // register class, find it.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006222 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohman575fad32008-09-03 16:12:24 +00006223 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6224 OpInfo.ConstraintVT);
6225
6226 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00006227 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00006228 // If this is a FP input in an integer register (or visa versa) insert a bit
6229 // cast of the input value. More generally, handle any case where the input
6230 // value disagrees with the register class we plan to stick this in.
6231 if (OpInfo.Type == InlineAsm::isInput &&
6232 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006233 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00006234 // types are identical size, use a bitcast to convert (e.g. two differing
6235 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006236 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00006237 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006238 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006239 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006240 OpInfo.ConstraintVT = RegVT;
6241 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
6242 // If the input is a FP value and we want it in FP registers, do a
6243 // bitcast to the corresponding integer type. This turns an f64 value
6244 // into i64, which can be passed with two i32 values on a 32-bit
6245 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006246 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00006247 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006248 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006249 OpInfo.ConstraintVT = RegVT;
6250 }
6251 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006252
Owen Anderson117c9e82009-08-12 00:36:31 +00006253 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006254 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006255
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006256 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00006257 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006258
6259 // If this is a constraint for a specific physical register, like {r17},
6260 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006261 if (unsigned AssignedReg = PhysReg.first) {
6262 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00006263 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00006264 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006265
Dan Gohman575fad32008-09-03 16:12:24 +00006266 // Get the actual register value type. This is important, because the user
6267 // may have asked for (e.g.) the AX register in i32 type. We need to
6268 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006269 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006270
Dan Gohman575fad32008-09-03 16:12:24 +00006271 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006272 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00006273
6274 // If this is an expanded reference, add the rest of the regs to Regs.
6275 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006276 TargetRegisterClass::iterator I = RC->begin();
6277 for (; *I != AssignedReg; ++I)
6278 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006279
Dan Gohman575fad32008-09-03 16:12:24 +00006280 // Already added the first reg.
6281 --NumRegs; ++I;
6282 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006283 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00006284 Regs.push_back(*I);
6285 }
6286 }
Bill Wendlingac087582009-12-22 01:25:10 +00006287
Dan Gohmand16aa542010-05-29 17:03:36 +00006288 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00006289 return;
6290 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006291
Dan Gohman575fad32008-09-03 16:12:24 +00006292 // Otherwise, if this was a reference to an LLVM register class, create vregs
6293 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00006294 if (const TargetRegisterClass *RC = PhysReg.second) {
6295 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00006296 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00006297 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006298
Evan Cheng968c3b02009-03-23 08:01:15 +00006299 // Create the appropriate number of virtual registers.
6300 MachineRegisterInfo &RegInfo = MF.getRegInfo();
6301 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00006302 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006303
Dan Gohmand16aa542010-05-29 17:03:36 +00006304 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00006305 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006306 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006307
Dan Gohman575fad32008-09-03 16:12:24 +00006308 // Otherwise, we couldn't allocate enough registers for this.
6309}
6310
Dan Gohman575fad32008-09-03 16:12:24 +00006311/// visitInlineAsm - Handle a call to an InlineAsm object.
6312///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006313void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
6314 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006315
6316 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00006317 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006318
Eric Christopherd9134482014-08-04 21:25:23 +00006319 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Evan Chengd26fc5e2011-05-06 20:52:23 +00006320 TargetLowering::AsmOperandInfoVector
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006321 TargetConstraints = TLI->ParseConstraints(CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00006322
John Thompson1094c802010-09-13 18:15:37 +00006323 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006324
Dan Gohman575fad32008-09-03 16:12:24 +00006325 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
6326 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00006327 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6328 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00006329 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006330
Patrik Hagglundf9934612012-12-19 15:19:11 +00006331 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00006332
6333 // Compute the value type for each operand.
6334 switch (OpInfo.Type) {
6335 case InlineAsm::isOutput:
6336 // Indirect outputs just consume an argument.
6337 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006338 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006339 break;
6340 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006341
Dan Gohman575fad32008-09-03 16:12:24 +00006342 // The return value of the call is this value. As such, there is no
6343 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00006344 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00006345 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006346 OpVT = TLI->getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00006347 } else {
6348 assert(ResNo == 0 && "Asm only has one result!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006349 OpVT = TLI->getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006350 }
6351 ++ResNo;
6352 break;
6353 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006354 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006355 break;
6356 case InlineAsm::isClobber:
6357 // Nothing to do.
6358 break;
6359 }
6360
6361 // If this is an input or an indirect output, process the call argument.
6362 // BasicBlocks are labels, currently appearing only in asm's.
6363 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006364 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006365 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006366 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00006367 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00006368 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006369
Rafael Espindola5f57f462014-02-21 18:34:28 +00006370 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), *TLI, DL).
Patrik Hagglundf9934612012-12-19 15:19:11 +00006371 getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00006372 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006373
Dan Gohman575fad32008-09-03 16:12:24 +00006374 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006375
John Thompson1094c802010-09-13 18:15:37 +00006376 // Indirect operand accesses access memory.
6377 if (OpInfo.isIndirect)
6378 hasMemory = true;
6379 else {
6380 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006381 TargetLowering::ConstraintType
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006382 CType = TLI->getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00006383 if (CType == TargetLowering::C_Memory) {
6384 hasMemory = true;
6385 break;
6386 }
6387 }
6388 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00006389 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006390
John Thompson1094c802010-09-13 18:15:37 +00006391 SDValue Chain, Flag;
6392
6393 // We won't need to flush pending loads if this asm doesn't touch
6394 // memory and is nonvolatile.
6395 if (hasMemory || IA->hasSideEffects())
6396 Chain = getRoot();
6397 else
6398 Chain = DAG.getRoot();
6399
Chris Lattner160e8ab2008-10-18 18:49:30 +00006400 // Second pass over the constraints: compute which constraint option to use
6401 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00006402 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00006403 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006404
John Thompson8118ef82010-09-24 22:24:05 +00006405 // If this is an output operand with a matching input operand, look up the
6406 // matching input. If their types mismatch, e.g. one is an integer, the
6407 // other is floating point, or their sizes are different, flag it as an
6408 // error.
6409 if (OpInfo.hasMatchingInput()) {
6410 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006411
John Thompson8118ef82010-09-24 22:24:05 +00006412 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendlingd1634052012-07-19 00:04:14 +00006413 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006414 TLI->getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6415 OpInfo.ConstraintVT);
Bill Wendlingd1634052012-07-19 00:04:14 +00006416 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006417 TLI->getRegForInlineAsmConstraint(Input.ConstraintCode,
6418 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00006419 if ((OpInfo.ConstraintVT.isInteger() !=
6420 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00006421 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00006422 report_fatal_error("Unsupported asm: input constraint"
6423 " with a matching output constraint of"
6424 " incompatible type!");
6425 }
6426 Input.ConstraintVT = OpInfo.ConstraintVT;
6427 }
6428 }
6429
Dan Gohman575fad32008-09-03 16:12:24 +00006430 // Compute the constraint code and ConstraintType to use.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006431 TLI->ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00006432
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006433 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6434 OpInfo.Type == InlineAsm::isClobber)
6435 continue;
6436
Dan Gohman575fad32008-09-03 16:12:24 +00006437 // If this is a memory input, and if the operand is not indirect, do what we
6438 // need to to provide an address for the memory input.
6439 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6440 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006441 assert((OpInfo.isMultipleAlternative ||
6442 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006443 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006444
Dan Gohman575fad32008-09-03 16:12:24 +00006445 // Memory operands really want the address of the value. If we don't have
6446 // an indirect input, put it in the constpool if we can, otherwise spill
6447 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00006448 // TODO: This isn't quite right. We need to handle these according to
6449 // the addressing mode that the constraint wants. Also, this may take
6450 // an additional register for the computation and we don't want that
6451 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00006452
Dan Gohman575fad32008-09-03 16:12:24 +00006453 // If the operand is a float, integer, or vector constant, spill to a
6454 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006455 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00006456 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00006457 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006458 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006459 TLI->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006460 } else {
6461 // Otherwise, create a stack slot and emit a store to it before the
6462 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00006463 Type *Ty = OpVal->getType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006464 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
6465 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00006466 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00006467 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006468 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00006469 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00006470 OpInfo.CallOperand, StackSlot,
6471 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00006472 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00006473 OpInfo.CallOperand = StackSlot;
6474 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006475
Dan Gohman575fad32008-09-03 16:12:24 +00006476 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00006477 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00006478
Dan Gohman575fad32008-09-03 16:12:24 +00006479 // It is now an indirect operand.
6480 OpInfo.isIndirect = true;
6481 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006482
Dan Gohman575fad32008-09-03 16:12:24 +00006483 // If this constraint is for a specific register, allocate it before
6484 // anything else.
6485 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006486 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006487 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006488
Dan Gohman575fad32008-09-03 16:12:24 +00006489 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006490 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006491 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6492 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006493
Dan Gohman575fad32008-09-03 16:12:24 +00006494 // C_Register operands have already been allocated, Other/Memory don't need
6495 // to be.
6496 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006497 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006498 }
6499
Dan Gohman575fad32008-09-03 16:12:24 +00006500 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6501 std::vector<SDValue> AsmNodeOperands;
6502 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6503 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006504 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006505 TLI->getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006506
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006507 // If we have a !srcloc metadata node associated with it, we want to attach
6508 // this to the ultimately generated inline asm machineinstr. To do this, we
6509 // pass in the third operand as this (potentially null) inline asm MDNode.
6510 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6511 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006512
Chad Rosier9e1274f2012-10-30 19:11:54 +00006513 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6514 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006515 unsigned ExtraInfo = 0;
6516 if (IA->hasSideEffects())
6517 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6518 if (IA->isAlignStack())
6519 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006520 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006521 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006522
6523 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6524 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6525 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6526
6527 // Compute the constraint code and ConstraintType to use.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006528 TLI->ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006529
Chad Rosier86f60502012-10-30 20:01:12 +00006530 // Ideally, we would only check against memory constraints. However, the
6531 // meaning of an other constraint can be target-specific and we can't easily
6532 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6533 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006534 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6535 OpInfo.ConstraintType == TargetLowering::C_Other) {
6536 if (OpInfo.Type == InlineAsm::isInput)
6537 ExtraInfo |= InlineAsm::Extra_MayLoad;
6538 else if (OpInfo.Type == InlineAsm::isOutput)
6539 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006540 else if (OpInfo.Type == InlineAsm::isClobber)
6541 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006542 }
6543 }
6544
Evan Cheng6eb516d2011-01-07 23:50:32 +00006545 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006546 TLI->getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006547
Dan Gohman575fad32008-09-03 16:12:24 +00006548 // Loop over all of the inputs, copying the operand values into the
6549 // appropriate registers and processing the output regs.
6550 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006551
Dan Gohman575fad32008-09-03 16:12:24 +00006552 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6553 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006554
Dan Gohman575fad32008-09-03 16:12:24 +00006555 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6556 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6557
6558 switch (OpInfo.Type) {
6559 case InlineAsm::isOutput: {
6560 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6561 OpInfo.ConstraintType != TargetLowering::C_Register) {
6562 // Memory output, or 'other' output (e.g. 'X' constraint).
6563 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6564
6565 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006566 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6567 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006568 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006569 AsmNodeOperands.push_back(OpInfo.CallOperand);
6570 break;
6571 }
6572
6573 // Otherwise, this is a register or register class output.
6574
6575 // Copy the output from the appropriate register. Find a register that
6576 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006577 if (OpInfo.AssignedRegs.Regs.empty()) {
6578 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006579 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006580 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006581 Twine(OpInfo.ConstraintCode) + "'");
6582 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006583 }
Dan Gohman575fad32008-09-03 16:12:24 +00006584
6585 // If this is an indirect operand, store through the pointer after the
6586 // asm.
6587 if (OpInfo.isIndirect) {
6588 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6589 OpInfo.CallOperandVal));
6590 } else {
6591 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006592 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006593 // Concatenate this output onto the outputs list.
6594 RetValRegs.append(OpInfo.AssignedRegs);
6595 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006596
Dan Gohman575fad32008-09-03 16:12:24 +00006597 // Add information to the INLINEASM node to know that this register is
6598 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006599 OpInfo.AssignedRegs
6600 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6601 ? InlineAsm::Kind_RegDefEarlyClobber
6602 : InlineAsm::Kind_RegDef,
6603 false, 0, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006604 break;
6605 }
6606 case InlineAsm::isInput: {
6607 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006608
Chris Lattner860df6e2008-10-17 16:47:46 +00006609 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006610 // If this is required to match an output register we have already set,
6611 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006612 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006613
Dan Gohman575fad32008-09-03 16:12:24 +00006614 // Scan until we find the definition we already emitted of this operand.
6615 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006616 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006617 for (; OperandNo; --OperandNo) {
6618 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006619 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006620 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006621 assert((InlineAsm::isRegDefKind(OpFlag) ||
6622 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6623 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006624 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006625 }
6626
Evan Cheng2e559232009-03-20 18:03:34 +00006627 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006628 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006629 if (InlineAsm::isRegDefKind(OpFlag) ||
6630 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006631 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006632 if (OpInfo.isIndirect) {
6633 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006634 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006635 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6636 " don't know how to handle tied "
6637 "indirect register inputs");
6638 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006639 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006640
Dan Gohman575fad32008-09-03 16:12:24 +00006641 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006642 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006643 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006644 MatchedRegs.RegVTs.push_back(RegVT);
6645 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006646 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006647 i != e; ++i) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006648 if (const TargetRegisterClass *RC = TLI->getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006649 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6650 else {
6651 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006652 Ctx.emitError(CS.getInstruction(),
6653 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006654 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006655 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006656 }
6657 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006658 // Use the produced MatchedRegs object to
Andrew Trickef9de2a2013-05-25 02:42:55 +00006659 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006660 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006661 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Cheng968c3b02009-03-23 08:01:15 +00006662 true, OpInfo.getMatchedOperand(),
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006663 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006664 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006665 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006666
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006667 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6668 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6669 "Unexpected number of operands");
6670 // Add information to the INLINEASM node to know about this input.
6671 // See InlineAsm.h isUseOperandTiedToDef.
6672 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6673 OpInfo.getMatchedOperand());
6674 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006675 TLI->getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006676 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6677 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006678 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006679
Dale Johannesencaca5482010-07-13 20:17:05 +00006680 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006681 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6682 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006683 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006684
Dale Johannesencaca5482010-07-13 20:17:05 +00006685 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006686 std::vector<SDValue> Ops;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006687 TLI->LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
6688 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006689 if (Ops.empty()) {
6690 LLVMContext &Ctx = *DAG.getContext();
6691 Ctx.emitError(CS.getInstruction(),
6692 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006693 Twine(OpInfo.ConstraintCode) + "'");
6694 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006695 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006696
Dan Gohman575fad32008-09-03 16:12:24 +00006697 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006698 unsigned ResOpType =
6699 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006700 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006701 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006702 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6703 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006704 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006705
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006706 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006707 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006708 assert(InOperandVal.getValueType() == TLI->getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006709 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006710
Dan Gohman575fad32008-09-03 16:12:24 +00006711 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006712 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesenc36660d2008-09-24 01:07:17 +00006713 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006714 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006715 AsmNodeOperands.push_back(InOperandVal);
6716 break;
6717 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006718
Dan Gohman575fad32008-09-03 16:12:24 +00006719 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6720 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6721 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006722
6723 // TODO: Support this.
6724 if (OpInfo.isIndirect) {
6725 LLVMContext &Ctx = *DAG.getContext();
6726 Ctx.emitError(CS.getInstruction(),
6727 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006728 "for constraint '" +
6729 Twine(OpInfo.ConstraintCode) + "'");
6730 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006731 }
Dan Gohman575fad32008-09-03 16:12:24 +00006732
6733 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006734 if (OpInfo.AssignedRegs.Regs.empty()) {
6735 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006736 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006737 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006738 Twine(OpInfo.ConstraintCode) + "'");
6739 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006740 }
Dan Gohman575fad32008-09-03 16:12:24 +00006741
Andrew Trickef9de2a2013-05-25 02:42:55 +00006742 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006743 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006744
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006745 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006746 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006747 break;
6748 }
6749 case InlineAsm::isClobber: {
6750 // Add the clobbered value to the operand list, so that the register
6751 // allocator is aware that the physreg got clobbered.
6752 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006753 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006754 false, 0, DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006755 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006756 break;
6757 }
6758 }
6759 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006760
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006761 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006762 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006763 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006764
Andrew Trickef9de2a2013-05-25 02:42:55 +00006765 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00006766 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006767 Flag = Chain.getValue(1);
6768
6769 // If this asm returns a register value, copy the result from that register
6770 // and set it as the value of the call.
6771 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006772 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006773 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006774
Chris Lattner160e8ab2008-10-18 18:49:30 +00006775 // FIXME: Why don't we do this for inline asms with MRVs?
6776 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006777 EVT ResultType = TLI->getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006778
Chris Lattner160e8ab2008-10-18 18:49:30 +00006779 // If any of the results of the inline asm is a vector, it may have the
6780 // wrong width/num elts. This can happen for register classes that can
6781 // contain multiple different value types. The preg or vreg allocated may
6782 // not have the same VT as was expected. Convert it to the right type
6783 // with bit_convert.
6784 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006785 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006786 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006787
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006788 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006789 ResultType.isInteger() && Val.getValueType().isInteger()) {
6790 // If a result value was tied to an input value, the computed result may
6791 // have a wider width than the expected result. Extract the relevant
6792 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006793 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006794 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006795
Chris Lattner160e8ab2008-10-18 18:49:30 +00006796 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006797 }
Dan Gohman6de25562008-10-18 01:03:45 +00006798
Dan Gohman575fad32008-09-03 16:12:24 +00006799 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006800 // Don't need to use this as a chain in this case.
6801 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6802 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006803 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006804
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006805 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006806
Dan Gohman575fad32008-09-03 16:12:24 +00006807 // Process indirect outputs, first output all of the flagged copies out of
6808 // physregs.
6809 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6810 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006811 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006812 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006813 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006814 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6815 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006816
Dan Gohman575fad32008-09-03 16:12:24 +00006817 // Emit the non-flagged stores from the physregs.
6818 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006819 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006820 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006821 StoresToEmit[i].first,
6822 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006823 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006824 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006825 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006826 }
6827
Dan Gohman575fad32008-09-03 16:12:24 +00006828 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00006829 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendlingac087582009-12-22 01:25:10 +00006830
Dan Gohman575fad32008-09-03 16:12:24 +00006831 DAG.setRoot(Chain);
6832}
6833
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006834void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006835 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006836 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006837 getValue(I.getArgOperand(0)),
6838 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006839}
6840
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006841void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Eric Christopherd9134482014-08-04 21:25:23 +00006842 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Rafael Espindola5f57f462014-02-21 18:34:28 +00006843 const DataLayout &DL = *TLI->getDataLayout();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006844 SDValue V = DAG.getVAArg(TLI->getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006845 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006846 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006847 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006848 setValue(&I, V);
6849 DAG.setRoot(V.getValue(1));
6850}
6851
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006852void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006853 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006854 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006855 getValue(I.getArgOperand(0)),
6856 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006857}
6858
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006859void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006860 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006861 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006862 getValue(I.getArgOperand(0)),
6863 getValue(I.getArgOperand(1)),
6864 DAG.getSrcValue(I.getArgOperand(0)),
6865 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006866}
6867
Andrew Trick74f4c742013-10-31 17:18:24 +00006868/// \brief Lower an argument list according to the target calling convention.
6869///
6870/// \return A tuple of <return-value, token-chain>
6871///
6872/// This is a helper for lowering intrinsics that follow a target calling
6873/// convention or require stack pointer adjustment. Only a subset of the
6874/// intrinsic's operands need to participate in the calling convention.
6875std::pair<SDValue, SDValue>
6876SelectionDAGBuilder::LowerCallOperands(const CallInst &CI, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006877 unsigned NumArgs, SDValue Callee,
6878 bool useVoidTy) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006879 TargetLowering::ArgListTy Args;
6880 Args.reserve(NumArgs);
6881
6882 // Populate the argument list.
6883 // Attributes for args start at offset 1, after the return attribute.
6884 ImmutableCallSite CS(&CI);
6885 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6886 ArgI != ArgE; ++ArgI) {
6887 const Value *V = CI.getOperand(ArgI);
6888
6889 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6890
6891 TargetLowering::ArgListEntry Entry;
6892 Entry.Node = getValue(V);
6893 Entry.Ty = V->getType();
6894 Entry.setAttributes(&CS, AttrI);
6895 Args.push_back(Entry);
6896 }
6897
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006898 Type *retTy = useVoidTy ? Type::getVoidTy(*DAG.getContext()) : CI.getType();
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006899 TargetLowering::CallLoweringInfo CLI(DAG);
6900 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00006901 .setCallee(CI.getCallingConv(), retTy, Callee, std::move(Args), NumArgs)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006902 .setDiscardResult(!CI.use_empty());
Andrew Trick74f4c742013-10-31 17:18:24 +00006903
Eric Christopherd9134482014-08-04 21:25:23 +00006904 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Andrew Trick74f4c742013-10-31 17:18:24 +00006905 return TLI->LowerCallTo(CLI);
6906}
6907
Andrew Trick4a1abb72013-11-22 19:07:36 +00006908/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6909/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006910///
6911/// Constants are converted to TargetConstants purely as an optimization to
6912/// avoid constant materialization and register allocation.
6913///
6914/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6915/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6916/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6917/// address materialization and register allocation, but may also be required
6918/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6919/// alloca in the entry block, then the runtime may assume that the alloca's
6920/// StackMap location can be read immediately after compilation and that the
6921/// location is valid at any point during execution (this is similar to the
6922/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6923/// only available in a register, then the runtime would need to trap when
6924/// execution reaches the StackMap in order to read the alloca's location.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006925static void addStackMapLiveVars(const CallInst &CI, unsigned StartIdx,
6926 SmallVectorImpl<SDValue> &Ops,
6927 SelectionDAGBuilder &Builder) {
6928 for (unsigned i = StartIdx, e = CI.getNumArgOperands(); i != e; ++i) {
6929 SDValue OpVal = Builder.getValue(CI.getArgOperand(i));
6930 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6931 Ops.push_back(
6932 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64));
6933 Ops.push_back(
6934 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006935 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6936 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6937 Ops.push_back(
6938 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006939 } else
6940 Ops.push_back(OpVal);
6941 }
6942}
6943
Andrew Trick74f4c742013-10-31 17:18:24 +00006944/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6945void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6946 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6947 // [live variables...])
6948
6949 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6950
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006951 SDValue Chain, InFlag, Callee, NullPtr;
6952 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006953
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006954 SDLoc DL = getCurSDLoc();
6955 Callee = getValue(CI.getCalledValue());
6956 NullPtr = DAG.getIntPtrConstant(0, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006957
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006958 // The stackmap intrinsic only records the live variables (the arguemnts
6959 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6960 // intrinsic, this won't be lowered to a function call. This means we don't
6961 // have to worry about calling conventions and target specific lowering code.
6962 // Instead we perform the call lowering right here.
6963 //
6964 // chain, flag = CALLSEQ_START(chain, 0)
6965 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6966 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6967 //
6968 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6969 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006970
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006971 // Add the <id> and <numBytes> constants.
6972 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6973 Ops.push_back(DAG.getTargetConstant(
6974 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
6975 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6976 Ops.push_back(DAG.getTargetConstant(
6977 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006978
Andrew Trick74f4c742013-10-31 17:18:24 +00006979 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006980 addStackMapLiveVars(CI, 2, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006981
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006982 // We are not pushing any register mask info here on the operands list,
6983 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006984
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006985 // Push the chain and the glue flag.
6986 Ops.push_back(Chain);
6987 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006988
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006989 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006990 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006991 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6992 Chain = SDValue(SM, 0);
6993 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006994
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006995 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006996
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006997 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006998
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006999 // Set the root to the target-lowered call chain.
7000 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00007001
7002 // Inform the Frame Information that we have a stackmap in this function.
7003 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00007004}
7005
7006/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
7007void SelectionDAGBuilder::visitPatchpoint(const CallInst &CI) {
Andrew Tricke8cba372013-12-13 18:37:10 +00007008 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00007009 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007010 // i8* <target>,
7011 // i32 <numArgs>,
7012 // [Args...],
7013 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00007014
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007015 CallingConv::ID CC = CI.getCallingConv();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007016 bool isAnyRegCC = CC == CallingConv::AnyReg;
7017 bool hasDef = !CI.getType()->isVoidTy();
Andrew Trick74f4c742013-10-31 17:18:24 +00007018 SDValue Callee = getValue(CI.getOperand(2)); // <target>
7019
7020 // Get the real number of arguments participating in the call <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00007021 SDValue NArgVal = getValue(CI.getArgOperand(PatchPointOpers::NArgPos));
7022 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00007023
7024 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00007025 // Intrinsics include all meta-operands up to but not including CC.
7026 unsigned NumMetaOpers = PatchPointOpers::CCPos;
7027 assert(CI.getNumArgOperands() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00007028 "Not enough arguments provided to the patchpoint intrinsic");
7029
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007030 // For AnyRegCC the arguments are lowered later on manually.
7031 unsigned NumCallArgs = isAnyRegCC ? 0 : NumArgs;
Andrew Trick74f4c742013-10-31 17:18:24 +00007032 std::pair<SDValue, SDValue> Result =
Andrew Tricka2428e02013-11-22 19:07:33 +00007033 LowerCallOperands(CI, NumMetaOpers, NumCallArgs, Callee, isAnyRegCC);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007034
Andrew Trick74f4c742013-10-31 17:18:24 +00007035 // Set the root to the target-lowered call chain.
7036 SDValue Chain = Result.second;
7037 DAG.setRoot(Chain);
7038
7039 SDNode *CallEnd = Chain.getNode();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007040 if (hasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
7041 CallEnd = CallEnd->getOperand(0).getNode();
7042
Andrew Trick74f4c742013-10-31 17:18:24 +00007043 /// Get a call instruction from the call sequence chain.
7044 /// Tail calls are not allowed.
7045 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
7046 "Expected a callseq node.");
7047 SDNode *Call = CallEnd->getOperand(0).getNode();
7048 bool hasGlue = Call->getGluedNode();
7049
7050 // Replace the target specific call node with the patchable intrinsic.
7051 SmallVector<SDValue, 8> Ops;
7052
Andrew Tricka2428e02013-11-22 19:07:33 +00007053 // Add the <id> and <numBytes> constants.
7054 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
7055 Ops.push_back(DAG.getTargetConstant(
Andrew Tricke8cba372013-12-13 18:37:10 +00007056 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
Andrew Tricka2428e02013-11-22 19:07:33 +00007057 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
7058 Ops.push_back(DAG.getTargetConstant(
7059 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
7060
Andrew Trick74f4c742013-10-31 17:18:24 +00007061 // Assume that the Callee is a constant address.
Andrew Tricka2428e02013-11-22 19:07:33 +00007062 // FIXME: handle function symbols in the future.
Andrew Trick74f4c742013-10-31 17:18:24 +00007063 Ops.push_back(
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007064 DAG.getIntPtrConstant(cast<ConstantSDNode>(Callee)->getZExtValue(),
7065 /*isTarget=*/true));
Andrew Trick74f4c742013-10-31 17:18:24 +00007066
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007067 // Adjust <numArgs> to account for any arguments that have been passed on the
7068 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00007069 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007070 unsigned NumCallRegArgs = Call->getNumOperands() - (hasGlue ? 4 : 3);
7071 NumCallRegArgs = isAnyRegCC ? NumArgs : NumCallRegArgs;
7072 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32));
7073
7074 // Add the calling convention
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007075 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007076
7077 // Add the arguments we omitted previously. The register allocator should
7078 // place these in any free register.
7079 if (isAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00007080 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007081 Ops.push_back(getValue(CI.getArgOperand(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00007082
Andrew Tricka2428e02013-11-22 19:07:33 +00007083 // Push the arguments from the call instruction up to the register mask.
Andrew Trick74f4c742013-10-31 17:18:24 +00007084 SDNode::op_iterator e = hasGlue ? Call->op_end()-2 : Call->op_end()-1;
7085 for (SDNode::op_iterator i = Call->op_begin()+2; i != e; ++i)
7086 Ops.push_back(*i);
7087
7088 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00007089 addStackMapLiveVars(CI, NumMetaOpers + NumArgs, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00007090
7091 // Push the register mask info.
7092 if (hasGlue)
7093 Ops.push_back(*(Call->op_end()-2));
7094 else
7095 Ops.push_back(*(Call->op_end()-1));
7096
7097 // Push the chain (this is originally the first operand of the call, but
7098 // becomes now the last or second to last operand).
7099 Ops.push_back(*(Call->op_begin()));
7100
7101 // Push the glue flag (last operand).
7102 if (hasGlue)
7103 Ops.push_back(*(Call->op_end()-1));
7104
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007105 SDVTList NodeTys;
7106 if (isAnyRegCC && hasDef) {
7107 // Create the return types based on the intrinsic definition
7108 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7109 SmallVector<EVT, 3> ValueVTs;
7110 ComputeValueVTs(TLI, CI.getType(), ValueVTs);
7111 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00007112
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007113 // There is always a chain and a glue type at the end
7114 ValueVTs.push_back(MVT::Other);
7115 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00007116 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007117 } else
7118 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7119
7120 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00007121 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
7122 getCurSDLoc(), NodeTys, Ops);
7123
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007124 // Update the NodeMap.
7125 if (hasDef) {
7126 if (isAnyRegCC)
7127 setValue(&CI, SDValue(MN, 0));
7128 else
7129 setValue(&CI, Result.first);
7130 }
Andrew Trick6664df12013-11-05 22:44:04 +00007131
7132 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007133 // call sequence. Furthermore the location of the chain and glue can change
7134 // when the AnyReg calling convention is used and the intrinsic returns a
7135 // value.
7136 if (isAnyRegCC && hasDef) {
7137 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
7138 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
7139 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
7140 } else
7141 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00007142 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00007143
7144 // Inform the Frame Information that we have a patchpoint in this function.
7145 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00007146}
7147
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007148/// Returns an AttributeSet representing the attributes applied to the return
7149/// value of the given call.
7150static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
7151 SmallVector<Attribute::AttrKind, 2> Attrs;
7152 if (CLI.RetSExt)
7153 Attrs.push_back(Attribute::SExt);
7154 if (CLI.RetZExt)
7155 Attrs.push_back(Attribute::ZExt);
7156 if (CLI.IsInReg)
7157 Attrs.push_back(Attribute::InReg);
7158
7159 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
7160 Attrs);
7161}
7162
Dan Gohman575fad32008-09-03 16:12:24 +00007163/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007164/// implementation, which just calls LowerCall.
7165/// FIXME: When all targets are
7166/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00007167std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00007168TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00007169 // Handle the incoming return values from the call.
7170 CLI.Ins.clear();
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007171 Type *OrigRetTy = CLI.RetTy;
Stephen Lin699808c2013-04-30 22:49:28 +00007172 SmallVector<EVT, 4> RetTys;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007173 SmallVector<uint64_t, 4> Offsets;
7174 ComputeValueVTs(*this, CLI.RetTy, RetTys, &Offsets);
7175
7176 SmallVector<ISD::OutputArg, 4> Outs;
7177 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this);
7178
7179 bool CanLowerReturn =
7180 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
7181 CLI.IsVarArg, Outs, CLI.RetTy->getContext());
7182
7183 SDValue DemoteStackSlot;
7184 int DemoteStackIdx = -100;
7185 if (!CanLowerReturn) {
7186 // FIXME: equivalent assert?
7187 // assert(!CS.hasInAllocaArgument() &&
7188 // "sret demotion is incompatible with inalloca");
7189 uint64_t TySize = getDataLayout()->getTypeAllocSize(CLI.RetTy);
7190 unsigned Align = getDataLayout()->getPrefTypeAlignment(CLI.RetTy);
7191 MachineFunction &MF = CLI.DAG.getMachineFunction();
7192 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
7193 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
7194
7195 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy());
7196 ArgListEntry Entry;
7197 Entry.Node = DemoteStackSlot;
7198 Entry.Ty = StackSlotPtrType;
7199 Entry.isSExt = false;
7200 Entry.isZExt = false;
7201 Entry.isInReg = false;
7202 Entry.isSRet = true;
7203 Entry.isNest = false;
7204 Entry.isByVal = false;
7205 Entry.isReturned = false;
7206 Entry.Alignment = Align;
7207 CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
7208 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
7209 } else {
7210 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7211 EVT VT = RetTys[I];
7212 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7213 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7214 for (unsigned i = 0; i != NumRegs; ++i) {
7215 ISD::InputArg MyFlags;
7216 MyFlags.VT = RegisterVT;
7217 MyFlags.ArgVT = VT;
7218 MyFlags.Used = CLI.IsReturnValueUsed;
7219 if (CLI.RetSExt)
7220 MyFlags.Flags.setSExt();
7221 if (CLI.RetZExt)
7222 MyFlags.Flags.setZExt();
7223 if (CLI.IsInReg)
7224 MyFlags.Flags.setInReg();
7225 CLI.Ins.push_back(MyFlags);
7226 }
Stephen Lin699808c2013-04-30 22:49:28 +00007227 }
7228 }
7229
Dan Gohman575fad32008-09-03 16:12:24 +00007230 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007231 CLI.Outs.clear();
7232 CLI.OutVals.clear();
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00007233 ArgListTy &Args = CLI.getArgs();
Dan Gohman575fad32008-09-03 16:12:24 +00007234 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007235 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00007236 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
Oliver Stannardc24f2172014-05-09 14:01:47 +00007237 Type *FinalType = Args[i].Ty;
7238 if (Args[i].isByVal)
7239 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
7240 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
7241 FinalType, CLI.CallConv, CLI.IsVarArg);
7242 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
7243 ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007244 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00007245 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00007246 SDValue Op = SDValue(Args[i].Node.getNode(),
7247 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00007248 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007249 unsigned OriginalAlignment = getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007250
7251 if (Args[i].isZExt)
7252 Flags.setZExt();
7253 if (Args[i].isSExt)
7254 Flags.setSExt();
7255 if (Args[i].isInReg)
7256 Flags.setInReg();
7257 if (Args[i].isSRet)
7258 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007259 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00007260 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007261 if (Args[i].isInAlloca) {
7262 Flags.setInAlloca();
7263 // Set the byval flag for CCAssignFn callbacks that don't know about
7264 // inalloca. This way we can know how many bytes we should've allocated
7265 // and how many bytes a callee cleanup function will pop. If we port
7266 // inalloca to more targets, we'll have to add custom inalloca handling
7267 // in the various CC lowering callbacks.
7268 Flags.setByVal();
7269 }
7270 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00007271 PointerType *Ty = cast<PointerType>(Args[i].Ty);
7272 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007273 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00007274 // For ByVal, alignment should come from FE. BE will guess if this
7275 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007276 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00007277 if (Args[i].Alignment)
7278 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00007279 else
7280 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007281 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00007282 }
7283 if (Args[i].isNest)
7284 Flags.setNest();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007285 if (NeedsRegBlock) {
Oliver Stannardc24f2172014-05-09 14:01:47 +00007286 Flags.setInConsecutiveRegs();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007287 if (Value == NumValues - 1)
7288 Flags.setInConsecutiveRegsLast();
7289 }
Dan Gohman575fad32008-09-03 16:12:24 +00007290 Flags.setOrigAlign(OriginalAlignment);
7291
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007292 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007293 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007294 SmallVector<SDValue, 4> Parts(NumParts);
7295 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
7296
7297 if (Args[i].isSExt)
7298 ExtendKind = ISD::SIGN_EXTEND;
7299 else if (Args[i].isZExt)
7300 ExtendKind = ISD::ZERO_EXTEND;
7301
Stephen Lin699808c2013-04-30 22:49:28 +00007302 // Conservatively only handle 'returned' on non-vectors for now
7303 if (Args[i].isReturned && !Op.getValueType().isVector()) {
7304 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
7305 "unexpected use of 'returned'");
7306 // Before passing 'returned' to the target lowering code, ensure that
7307 // either the register MVT and the actual EVT are the same size or that
7308 // the return value and argument are extended in the same way; in these
7309 // cases it's safe to pass the argument register value unchanged as the
7310 // return register value (although it's at the target's option whether
7311 // to do so)
7312 // TODO: allow code generation to take advantage of partially preserved
7313 // registers rather than clobbering the entire register when the
7314 // parameter extension method is not compatible with the return
7315 // extension method
7316 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
7317 (ExtendKind != ISD::ANY_EXTEND &&
7318 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
7319 Flags.setReturned();
7320 }
7321
Craig Topperc0196b12014-04-14 00:51:57 +00007322 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
7323 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00007324
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007325 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00007326 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007327 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00007328 i < CLI.NumFixedArgs,
7329 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007330 if (NumParts > 1 && j == 0)
7331 MyFlags.Flags.setSplit();
7332 else if (j != 0)
7333 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00007334
Justin Holewinskiaa583972012-05-25 16:35:28 +00007335 CLI.Outs.push_back(MyFlags);
7336 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00007337 }
7338 }
7339 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007340
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007341 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007342 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007343
7344 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007345 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007346 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007347 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007348 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007349 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007350 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007351
7352 // For a tail call, the return value is merely live-out and there aren't
7353 // any nodes in the DAG representing it. Return a special value to
7354 // indicate that a tail call has been emitted and no more Instructions
7355 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007356 if (CLI.IsTailCall) {
7357 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007358 return std::make_pair(SDValue(), SDValue());
7359 }
7360
Justin Holewinskiaa583972012-05-25 16:35:28 +00007361 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00007362 assert(InVals[i].getNode() &&
7363 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007364 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00007365 "LowerCall emitted a value with the wrong type!");
7366 });
7367
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007368 SmallVector<SDValue, 4> ReturnValues;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007369 if (!CanLowerReturn) {
7370 // The instruction result is the result of loading from the
7371 // hidden sret parameter.
7372 SmallVector<EVT, 1> PVTs;
7373 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007374
Tim Northoverd82ed2e2014-06-18 11:52:44 +00007375 ComputeValueVTs(*this, PtrRetTy, PVTs);
7376 assert(PVTs.size() == 1 && "Pointers should fit in one register");
7377 EVT PtrVT = PVTs[0];
7378
7379 unsigned NumValues = RetTys.size();
7380 ReturnValues.resize(NumValues);
7381 SmallVector<SDValue, 4> Chains(NumValues);
7382
7383 for (unsigned i = 0; i < NumValues; ++i) {
7384 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
7385 CLI.DAG.getConstant(Offsets[i], PtrVT));
7386 SDValue L = CLI.DAG.getLoad(
7387 RetTys[i], CLI.DL, CLI.Chain, Add,
7388 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false,
7389 false, false, 1);
7390 ReturnValues[i] = L;
7391 Chains[i] = L.getValue(1);
7392 }
7393
7394 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
7395 } else {
7396 // Collect the legal value parts into potentially illegal values
7397 // that correspond to the original function's return values.
7398 ISD::NodeType AssertOp = ISD::DELETED_NODE;
7399 if (CLI.RetSExt)
7400 AssertOp = ISD::AssertSext;
7401 else if (CLI.RetZExt)
7402 AssertOp = ISD::AssertZext;
7403 unsigned CurReg = 0;
7404 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7405 EVT VT = RetTys[I];
7406 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7407 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7408
7409 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
7410 NumRegs, RegisterVT, VT, nullptr,
7411 AssertOp));
7412 CurReg += NumRegs;
7413 }
7414
7415 // For a function returning void, there is no return value. We can't create
7416 // such a node, so we just return a null return value in that case. In
7417 // that case, nothing will actually look at the value.
7418 if (ReturnValues.empty())
7419 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007420 }
7421
Justin Holewinskiaa583972012-05-25 16:35:28 +00007422 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topper48d114b2014-04-26 18:35:24 +00007423 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007424 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00007425}
7426
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007427void TargetLowering::LowerOperationWrapper(SDNode *N,
7428 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007429 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007430 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00007431 if (Res.getNode())
7432 Results.push_back(Res);
7433}
7434
Dan Gohman21cea8a2010-04-17 15:26:15 +00007435SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007436 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00007437}
7438
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007439void
7440SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00007441 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00007442 assert((Op.getOpcode() != ISD::CopyFromReg ||
7443 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7444 "Copy from a reg to the same reg!");
7445 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7446
Eric Christopherd9134482014-08-04 21:25:23 +00007447 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007448 RegsForValue RFV(V->getContext(), *TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007449 SDValue Chain = DAG.getEntryNode();
Jiangning Liuffbc6902014-09-19 05:30:35 +00007450
7451 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
7452 FuncInfo.PreferredExtendType.end())
7453 ? ISD::ANY_EXTEND
7454 : FuncInfo.PreferredExtendType[V];
7455 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
Dan Gohman575fad32008-09-03 16:12:24 +00007456 PendingExports.push_back(Chain);
7457}
7458
7459#include "llvm/CodeGen/SelectionDAGISel.h"
7460
Eli Friedman441a01a2011-05-05 16:53:34 +00007461/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7462/// entry block, return true. This includes arguments used by switches, since
7463/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007464static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007465 // With FastISel active, we may be splitting blocks, so force creation
7466 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007467 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007468 return A->use_empty();
7469
7470 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00007471 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00007472 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7473 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00007474
Eli Friedman441a01a2011-05-05 16:53:34 +00007475 return true;
7476}
7477
Eli Bendersky33ebf832013-02-28 23:09:18 +00007478void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007479 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007480 SDLoc dl = SDB->getCurSDLoc();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007481 const TargetLowering *TLI = getTargetLowering();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007482 const DataLayout *DL = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007483 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007484
Dan Gohmand16aa542010-05-29 17:03:36 +00007485 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007486 // Put in an sret pointer parameter before all the other parameters.
7487 SmallVector<EVT, 1> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007488 ComputeValueVTs(*getTargetLowering(),
7489 PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007490
7491 // NOTE: Assuming that a pointer will never break down to more than one VT
7492 // or one register.
7493 ISD::ArgFlagsTy Flags;
7494 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007495 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007496 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 0, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007497 Ins.push_back(RetArg);
7498 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007499
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007500 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007501 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007502 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007503 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007504 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007505 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007506 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007507 unsigned PartBase = 0;
Oliver Stannardc24f2172014-05-09 14:01:47 +00007508 Type *FinalType = I->getType();
7509 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
7510 FinalType = cast<PointerType>(FinalType)->getElementType();
7511 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
7512 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007513 for (unsigned Value = 0, NumValues = ValueVTs.size();
7514 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007515 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007516 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007517 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007518 unsigned OriginalAlignment = DL->getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007519
Bill Wendling94dcaf82012-12-30 12:45:13 +00007520 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007521 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007522 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007523 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007524 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007525 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007526 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007527 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007528 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007529 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007530 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7531 Flags.setInAlloca();
7532 // Set the byval flag for CCAssignFn callbacks that don't know about
7533 // inalloca. This way we can know how many bytes we should've allocated
7534 // and how many bytes a callee cleanup function will pop. If we port
7535 // inalloca to more targets, we'll have to add custom inalloca handling
7536 // in the various CC lowering callbacks.
7537 Flags.setByVal();
7538 }
7539 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007540 PointerType *Ty = cast<PointerType>(I->getType());
7541 Type *ElementTy = Ty->getElementType();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007542 Flags.setByValSize(DL->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007543 // For ByVal, alignment should be passed from FE. BE will guess if
7544 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007545 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007546 if (F.getParamAlignment(Idx))
7547 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007548 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007549 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007550 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007551 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007552 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007553 Flags.setNest();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007554 if (NeedsRegBlock) {
Oliver Stannardc24f2172014-05-09 14:01:47 +00007555 Flags.setInConsecutiveRegs();
Oliver Stannard51b1d462014-08-21 12:50:31 +00007556 if (Value == NumValues - 1)
7557 Flags.setInConsecutiveRegsLast();
7558 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007559 Flags.setOrigAlign(OriginalAlignment);
7560
Bill Wendlingf7719082013-06-06 00:43:09 +00007561 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7562 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007563 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007564 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7565 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007566 if (NumRegs > 1 && i == 0)
7567 MyFlags.Flags.setSplit();
7568 // if it isn't first piece, alignment must be 1
7569 else if (i > 0)
7570 MyFlags.Flags.setOrigAlign(1);
7571 Ins.push_back(MyFlags);
7572 }
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007573 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007574 }
7575 }
7576
7577 // Call the target to set up the argument values.
7578 SmallVector<SDValue, 8> InVals;
Bill Wendlingf7719082013-06-06 00:43:09 +00007579 SDValue NewRoot = TLI->LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
7580 F.isVarArg(), Ins,
7581 dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007582
7583 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007584 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007585 "LowerFormalArguments didn't return a valid chain!");
7586 assert(InVals.size() == Ins.size() &&
7587 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007588 DEBUG({
7589 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7590 assert(InVals[i].getNode() &&
7591 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007592 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007593 "LowerFormalArguments emitted a value with the wrong type!");
7594 }
7595 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007596
Dan Gohman695d8112009-08-06 15:37:27 +00007597 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007598 DAG.setRoot(NewRoot);
7599
7600 // Set up the argument values.
7601 unsigned i = 0;
7602 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007603 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007604 // Create a virtual register for the sret pointer, and put in a copy
7605 // from the sret argument into it.
7606 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007607 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007608 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007609 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007610 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007611 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007612 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007613
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007614 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007615 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007616 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007617 FuncInfo->DemoteRegister = SRetReg;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007618 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(),
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00007619 SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007620 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007621
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007622 // i indexes lowered arguments. Bump it past the hidden sret argument.
7623 // Idx indexes LLVM arguments. Don't touch it.
7624 ++i;
7625 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007626
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007627 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007628 ++I, ++Idx) {
7629 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007630 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007631 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007632 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007633
7634 // If this argument is unused then remember its value. It is used to generate
7635 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007636 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007637 SDB->setUnusedArgValue(I, InVals[i]);
7638
Adrian Prantl9c930592013-05-16 23:44:12 +00007639 // Also remember any frame index for use in FastISel.
7640 if (FrameIndexSDNode *FI =
7641 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7642 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7643 }
7644
Eli Friedman441a01a2011-05-05 16:53:34 +00007645 for (unsigned Val = 0; Val != NumValues; ++Val) {
7646 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007647 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7648 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007649
7650 if (!I->use_empty()) {
7651 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007652 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007653 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007654 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007655 AssertOp = ISD::AssertZext;
7656
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007657 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007658 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007659 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007660 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007661
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007662 i += NumParts;
7663 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007664
Eli Friedman441a01a2011-05-05 16:53:34 +00007665 // We don't need to do anything else for unused arguments.
7666 if (ArgValues.empty())
7667 continue;
7668
Devang Patel9d904e12011-09-08 22:59:09 +00007669 // Note down frame index.
7670 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007671 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007672 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007673
Craig Topper2d2aa0c2014-04-30 07:17:30 +00007674 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickef9de2a2013-05-25 02:42:55 +00007675 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007676
Eli Friedman441a01a2011-05-05 16:53:34 +00007677 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007678 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007679 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007680 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7681 if (FrameIndexSDNode *FI =
7682 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7683 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7684 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007685
Eli Friedman441a01a2011-05-05 16:53:34 +00007686 // If this argument is live outside of the entry block, insert a copy from
7687 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007688 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007689 // If we can, though, try to skip creating an unnecessary vreg.
7690 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007691 // general. It's also subtly incompatible with the hacks FastISel
7692 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007693 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7694 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7695 FuncInfo->ValueMap[I] = Reg;
7696 continue;
7697 }
7698 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007699 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007700 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007701 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007702 }
Dan Gohman575fad32008-09-03 16:12:24 +00007703 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007704
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007705 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007706
7707 // Finally, if the target has anything special to do, allow it to do so.
7708 // FIXME: this should insert code into the DAG!
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007709 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007710}
7711
7712/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7713/// ensure constants are generated when needed. Remember the virtual registers
7714/// that need to be added to the Machine PHI nodes as input. We cannot just
7715/// directly add them, because expansion might result in multiple MBB's for one
7716/// BB. As such, the start of the BB might correspond to a different MBB than
7717/// the end.
7718///
7719void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007720SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007721 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007722
7723 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7724
7725 // Check successor nodes' PHI nodes that expect a constant to be available
7726 // from this block.
7727 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007728 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007729 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007730 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007731
Dan Gohman575fad32008-09-03 16:12:24 +00007732 // If this terminator has multiple identical successors (common for
7733 // switches), only handle each succ once.
7734 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007735
Dan Gohman575fad32008-09-03 16:12:24 +00007736 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007737
7738 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7739 // nodes and Machine PHI nodes, but the incoming operands have not been
7740 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007741 for (BasicBlock::const_iterator I = SuccBB->begin();
7742 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007743 // Ignore dead phi's.
7744 if (PN->use_empty()) continue;
7745
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007746 // Skip empty types
7747 if (PN->getType()->isEmptyTy())
7748 continue;
7749
Dan Gohman575fad32008-09-03 16:12:24 +00007750 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007751 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007752
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007753 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007754 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007755 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007756 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007757 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007758 }
7759 Reg = RegOut;
7760 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007761 DenseMap<const Value *, unsigned>::iterator I =
7762 FuncInfo.ValueMap.find(PHIOp);
7763 if (I != FuncInfo.ValueMap.end())
7764 Reg = I->second;
7765 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007766 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007767 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007768 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007769 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007770 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007771 }
7772 }
7773
7774 // Remember that this register needs to added to the machine PHI node as
7775 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007776 SmallVector<EVT, 4> ValueVTs;
Eric Christopherd9134482014-08-04 21:25:23 +00007777 const TargetLowering *TLI = TM.getSubtargetImpl()->getTargetLowering();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007778 ComputeValueVTs(*TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007779 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007780 EVT VT = ValueVTs[vti];
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007781 unsigned NumRegisters = TLI->getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007782 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007783 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007784 Reg += NumRegisters;
7785 }
7786 }
7787 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007788
Dan Gohmanc594eab2010-04-22 20:46:50 +00007789 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007790}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007791
7792/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7793/// is 0.
7794MachineBasicBlock *
7795SelectionDAGBuilder::StackProtectorDescriptor::
7796AddSuccessorMBB(const BasicBlock *BB,
7797 MachineBasicBlock *ParentMBB,
7798 MachineBasicBlock *SuccMBB) {
7799 // If SuccBB has not been created yet, create it.
7800 if (!SuccMBB) {
7801 MachineFunction *MF = ParentMBB->getParent();
7802 MachineFunction::iterator BBI = ParentMBB;
7803 SuccMBB = MF->CreateMachineBasicBlock(BB);
7804 MF->insert(++BBI, SuccMBB);
7805 }
7806 // Add it as a successor of ParentMBB.
7807 ParentMBB->addSuccessor(SuccMBB);
7808 return SuccMBB;
7809}