blob: cd4be2da0947fe678389c500ef6c8338bac66ff5 [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCISelLowering.h - PPC32 DAG Lowering Interface --------*- C++ -*-===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that PPC uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
16#define LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H
17
Chris Lattnerbfca1ab2005-10-14 23:51:18 +000018#include "PPC.h"
Hal Finkeled6a2852013-04-05 23:29:01 +000019#include "PPCInstrInfo.h"
Hal Finkel756810f2013-03-21 21:37:52 +000020#include "PPCRegisterInfo.h"
Chris Lattner584a11a2006-11-02 01:44:04 +000021#include "PPCSubtarget.h"
Craig Topperb25fda92012-03-17 18:46:09 +000022#include "llvm/CodeGen/SelectionDAG.h"
Bill Schmidt230b4512013-06-12 16:39:22 +000023#include "llvm/CodeGen/CallingConvLower.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000024#include "llvm/Target/TargetLowering.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000025
26namespace llvm {
Chris Lattnerb2854fa2005-08-26 20:25:03 +000027 namespace PPCISD {
28 enum NodeType {
Nate Begemandebcb552007-01-26 22:40:50 +000029 // Start the numbering where the builtin ops and target ops leave off.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000030 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Chris Lattnerb2854fa2005-08-26 20:25:03 +000031
32 /// FSEL - Traditional three-operand fsel node.
33 ///
34 FSEL,
Owen Andersonb2c80da2011-02-25 21:41:48 +000035
Nate Begeman60952142005-09-06 22:03:27 +000036 /// FCFID - The FCFID instruction, taking an f64 operand and producing
37 /// and f64 value containing the FP representation of the integer that
38 /// was temporarily in the f64 operand.
39 FCFID,
Owen Andersonb2c80da2011-02-25 21:41:48 +000040
Hal Finkelf6d45f22013-04-01 17:52:07 +000041 /// Newer FCFID[US] integer-to-floating-point conversion instructions for
42 /// unsigned integers and single-precision outputs.
43 FCFIDU, FCFIDS, FCFIDUS,
44
David Majnemer08249a32013-09-26 05:22:11 +000045 /// FCTI[D,W]Z - The FCTIDZ and FCTIWZ instructions, taking an f32 or f64
46 /// operand, producing an f64 value containing the integer representation
47 /// of that FP value.
48 FCTIDZ, FCTIWZ,
Owen Andersonb2c80da2011-02-25 21:41:48 +000049
Hal Finkelf6d45f22013-04-01 17:52:07 +000050 /// Newer FCTI[D,W]UZ floating-point-to-integer conversion instructions for
51 /// unsigned integers.
52 FCTIDUZ, FCTIWUZ,
53
Hal Finkel2e103312013-04-03 04:01:11 +000054 /// Reciprocal estimate instructions (unary FP ops).
55 FRE, FRSQRTE,
56
Nate Begeman69caef22005-12-13 22:55:22 +000057 // VMADDFP, VNMSUBFP - The VMADDFP and VNMSUBFP instructions, taking
58 // three v4f32 operands and producing a v4f32 result.
59 VMADDFP, VNMSUBFP,
Owen Andersonb2c80da2011-02-25 21:41:48 +000060
Chris Lattnera8713b12006-03-20 01:53:53 +000061 /// VPERM - The PPC VPERM Instruction.
62 ///
63 VPERM,
Owen Andersonb2c80da2011-02-25 21:41:48 +000064
Chris Lattner595088a2005-11-17 07:30:41 +000065 /// Hi/Lo - These represent the high and low 16-bit parts of a global
66 /// address respectively. These nodes have two operands, the first of
67 /// which must be a TargetGlobalAddress, and the second of which must be a
68 /// Constant. Selected naively, these turn into 'lis G+C' and 'li G+C',
69 /// though these are usually folded into other nodes.
70 Hi, Lo,
Owen Andersonb2c80da2011-02-25 21:41:48 +000071
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000072 TOC_ENTRY,
73
Tilmann Scheller79fef932009-12-18 13:00:15 +000074 /// The following three target-specific nodes are used for calls through
75 /// function pointers in the 64-bit SVR4 ABI.
76
77 /// Restore the TOC from the TOC save area of the current stack frame.
78 /// This is basically a hard coded load instruction which additionally
79 /// takes/produces a flag.
80 TOC_RESTORE,
81
82 /// Like a regular LOAD but additionally taking/producing a flag.
83 LOAD,
84
85 /// LOAD into r2 (also taking/producing a flag). Like TOC_RESTORE, this is
86 /// a hard coded load instruction.
87 LOAD_TOC,
88
Jim Laskey48850c12006-11-16 22:43:37 +000089 /// OPRC, CHAIN = DYNALLOC(CHAIN, NEGSIZE, FRAME_INDEX)
90 /// This instruction is lowered in PPCRegisterInfo::eliminateFrameIndex to
91 /// compute an allocation on the stack.
92 DYNALLOC,
Owen Andersonb2c80da2011-02-25 21:41:48 +000093
Chris Lattner595088a2005-11-17 07:30:41 +000094 /// GlobalBaseReg - On Darwin, this node represents the result of the mflr
95 /// at function entry, used for PIC code.
96 GlobalBaseReg,
Owen Andersonb2c80da2011-02-25 21:41:48 +000097
Chris Lattnerfea33f72005-12-06 02:10:38 +000098 /// These nodes represent the 32-bit PPC shifts that operate on 6-bit
99 /// shift amounts. These nodes are generated by the multi-precision shift
100 /// code.
101 SRL, SRA, SHL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000102
Chris Lattnereb755fc2006-05-17 19:00:46 +0000103 /// CALL - A direct function call.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000104 /// CALL_NOP is a call with the special NOP which follows 64-bit
Hal Finkel51861b42012-03-31 14:45:15 +0000105 /// SVR4 calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000106 CALL, CALL_NOP,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000107
Chris Lattnereb755fc2006-05-17 19:00:46 +0000108 /// CHAIN,FLAG = MTCTR(VAL, CHAIN[, INFLAG]) - Directly corresponds to a
109 /// MTCTR instruction.
110 MTCTR,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000111
Chris Lattnereb755fc2006-05-17 19:00:46 +0000112 /// CHAIN,FLAG = BCTRL(CHAIN, INFLAG) - Directly corresponds to a
113 /// BCTRL instruction.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000114 BCTRL,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000115
Nate Begemanb11b8e42005-12-20 00:26:01 +0000116 /// Return with a flag operand, matched by 'blr'
117 RET_FLAG,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000118
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000119 /// R32 = MFOCRF(CRREG, INFLAG) - Represents the MFOCRF instruction.
120 /// This copies the bits corresponding to the specified CRREG into the
121 /// resultant GPR. Bits corresponding to other CR regs are undefined.
122 MFOCRF,
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000123
Hal Finkel756810f2013-03-21 21:37:52 +0000124 // EH_SJLJ_SETJMP - SjLj exception handling setjmp.
125 EH_SJLJ_SETJMP,
126
127 // EH_SJLJ_LONGJMP - SjLj exception handling longjmp.
128 EH_SJLJ_LONGJMP,
129
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000130 /// RESVEC = VCMP(LHS, RHS, OPC) - Represents one of the altivec VCMP*
131 /// instructions. For lack of better number, we use the opcode number
132 /// encoding for the OPC field to identify the compare. For example, 838
133 /// is VCMPGTSH.
134 VCMP,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000135
Chris Lattner6961fc72006-03-26 10:06:40 +0000136 /// RESVEC, OUTFLAG = VCMPo(LHS, RHS, OPC) - Represents one of the
Owen Andersonb2c80da2011-02-25 21:41:48 +0000137 /// altivec VCMP*o instructions. For lack of better number, we use the
Chris Lattner6961fc72006-03-26 10:06:40 +0000138 /// opcode number encoding for the OPC field to identify the compare. For
139 /// example, 838 is VCMPGTSH.
Chris Lattner9754d142006-04-18 17:59:36 +0000140 VCMPo,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000141
Chris Lattner9754d142006-04-18 17:59:36 +0000142 /// CHAIN = COND_BRANCH CHAIN, CRRC, OPC, DESTBB [, INFLAG] - This
143 /// corresponds to the COND_BRANCH pseudo instruction. CRRC is the
144 /// condition register to branch on, OPC is the branch opcode to use (e.g.
145 /// PPC::BLE), DESTBB is the destination block to branch to, and INFLAG is
146 /// an optional input flag argument.
Chris Lattnera7976d32006-07-10 20:56:58 +0000147 COND_BRANCH,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000148
Hal Finkel25c19922013-05-15 21:37:41 +0000149 /// CHAIN = BDNZ CHAIN, DESTBB - These are used to create counter-based
150 /// loops.
151 BDNZ, BDZ,
152
Ulrich Weigand874fc622013-03-26 10:56:22 +0000153 /// F8RC = FADDRTZ F8RC, F8RC - This is an FADD done with rounding
154 /// towards zero. Used only as part of the long double-to-int
155 /// conversion sequence.
Dale Johannesen666323e2007-10-10 01:01:31 +0000156 FADDRTZ,
157
Ulrich Weigand874fc622013-03-26 10:56:22 +0000158 /// F8RC = MFFS - This moves the FPSCR (not modeled) into the register.
159 MFFS,
Evan Cheng51096af2008-04-19 01:30:48 +0000160
Evan Cheng5102bd92008-04-19 02:30:38 +0000161 /// LARX = This corresponds to PPC l{w|d}arx instrcution: load and
Evan Cheng51096af2008-04-19 01:30:48 +0000162 /// reserve indexed. This is used to implement atomic operations.
Evan Cheng5102bd92008-04-19 02:30:38 +0000163 LARX,
Evan Cheng51096af2008-04-19 01:30:48 +0000164
Evan Cheng5102bd92008-04-19 02:30:38 +0000165 /// STCX = This corresponds to PPC stcx. instrcution: store conditional
166 /// indexed. This is used to implement atomic operations.
167 STCX,
Evan Cheng51096af2008-04-19 01:30:48 +0000168
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000169 /// TC_RETURN - A tail call return.
170 /// operand #0 chain
171 /// operand #1 callee (register or absolute)
172 /// operand #2 stack adjustment
173 /// operand #3 optional in flag
Dan Gohman48b185d2009-09-25 20:36:54 +0000174 TC_RETURN,
175
Hal Finkel5ab37802012-08-28 02:10:27 +0000176 /// ch, gl = CR6[UN]SET ch, inglue - Toggle CR bit 6 for SVR4 vararg calls
177 CR6SET,
178 CR6UNSET,
179
Roman Divacky32143e22013-12-20 18:08:54 +0000180 PPC32_GOT,
181
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000182 /// G8RC = ADDIS_GOT_TPREL_HA %X2, Symbol - Used by the initial-exec
183 /// TLS model, produces an ADDIS8 instruction that adds the GOT
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000184 /// base to sym\@got\@tprel\@ha.
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000185 ADDIS_GOT_TPREL_HA,
186
187 /// G8RC = LD_GOT_TPREL_L Symbol, G8RReg - Used by the initial-exec
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000188 /// TLS model, produces a LD instruction with base register G8RReg
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000189 /// and offset sym\@got\@tprel\@l. This completes the addition that
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000190 /// finds the offset of "sym" relative to the thread pointer.
191 LD_GOT_TPREL_L,
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000192
193 /// G8RC = ADD_TLS G8RReg, Symbol - Used by the initial-exec TLS
194 /// model, produces an ADD instruction that adds the contents of
195 /// G8RReg to the thread pointer. Symbol contains a relocation
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000196 /// sym\@tls which is to be replaced by the thread pointer and
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000197 /// identifies to the linker that the instruction is part of a
198 /// TLS sequence.
199 ADD_TLS,
200
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000201 /// G8RC = ADDIS_TLSGD_HA %X2, Symbol - For the general-dynamic TLS
202 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000203 /// register to sym\@got\@tlsgd\@ha.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000204 ADDIS_TLSGD_HA,
205
206 /// G8RC = ADDI_TLSGD_L G8RReg, Symbol - For the general-dynamic TLS
207 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000208 /// sym\@got\@tlsgd\@l.
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000209 ADDI_TLSGD_L,
210
211 /// G8RC = GET_TLS_ADDR %X3, Symbol - For the general-dynamic TLS
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000212 /// model, produces a call to __tls_get_addr(sym\@tlsgd).
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000213 GET_TLS_ADDR,
214
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000215 /// G8RC = ADDIS_TLSLD_HA %X2, Symbol - For the local-dynamic TLS
216 /// model, produces an ADDIS8 instruction that adds the GOT base
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000217 /// register to sym\@got\@tlsld\@ha.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000218 ADDIS_TLSLD_HA,
219
220 /// G8RC = ADDI_TLSLD_L G8RReg, Symbol - For the local-dynamic TLS
221 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000222 /// sym\@got\@tlsld\@l.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000223 ADDI_TLSLD_L,
224
225 /// G8RC = GET_TLSLD_ADDR %X3, Symbol - For the local-dynamic TLS
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000226 /// model, produces a call to __tls_get_addr(sym\@tlsld).
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000227 GET_TLSLD_ADDR,
228
229 /// G8RC = ADDIS_DTPREL_HA %X3, Symbol, Chain - For the
230 /// local-dynamic TLS model, produces an ADDIS8 instruction
Matt Arsenault758659232013-05-18 00:21:46 +0000231 /// that adds X3 to sym\@dtprel\@ha. The Chain operand is needed
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000232 /// to tie this in place following a copy to %X3 from the result
233 /// of a GET_TLSLD_ADDR.
234 ADDIS_DTPREL_HA,
235
236 /// G8RC = ADDI_DTPREL_L G8RReg, Symbol - For the local-dynamic TLS
237 /// model, produces an ADDI8 instruction that adds G8RReg to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000238 /// sym\@got\@dtprel\@l.
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000239 ADDI_DTPREL_L,
240
Bill Schmidt51e79512013-02-20 15:50:31 +0000241 /// VRRC = VADD_SPLAT Elt, EltSize - Temporary node to be expanded
Bill Schmidtc6cbecc2013-02-20 20:41:42 +0000242 /// during instruction selection to optimize a BUILD_VECTOR into
243 /// operations on splats. This is necessary to avoid losing these
244 /// optimizations due to constant folding.
Bill Schmidt51e79512013-02-20 15:50:31 +0000245 VADD_SPLAT,
246
Bill Schmidta87a7e22013-05-14 19:35:45 +0000247 /// CHAIN = SC CHAIN, Imm128 - System call. The 7-bit unsigned
248 /// operand identifies the operating system entry point.
249 SC,
250
Owen Andersonb2c80da2011-02-25 21:41:48 +0000251 /// CHAIN = STBRX CHAIN, GPRC, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000252 /// byte-swapping store instruction. It byte-swaps the low "Type" bits of
253 /// the GPRC input, then stores it through Ptr. Type can be either i16 or
254 /// i32.
Hal Finkele53429a2013-03-31 01:58:02 +0000255 STBRX = ISD::FIRST_TARGET_MEMORY_OPCODE,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000256
257 /// GPRC, CHAIN = LBRX CHAIN, Ptr, Type - This is a
Dan Gohman48b185d2009-09-25 20:36:54 +0000258 /// byte-swapping load instruction. It loads "Type" bits, byte swaps it,
259 /// then puts it in the bottom bits of the GPRC. TYPE can be either i16
260 /// or i32.
Bill Schmidt34627e32012-11-27 17:35:46 +0000261 LBRX,
262
Hal Finkel60c75102013-04-01 15:37:53 +0000263 /// STFIWX - The STFIWX instruction. The first operand is an input token
264 /// chain, then an f64 value to store, then an address to store it to.
265 STFIWX,
266
Hal Finkelbeb296b2013-03-31 10:12:51 +0000267 /// GPRC, CHAIN = LFIWAX CHAIN, Ptr - This is a floating-point
268 /// load which sign-extends from a 32-bit integer value into the
269 /// destination 64-bit register.
270 LFIWAX,
271
Hal Finkelf6d45f22013-04-01 17:52:07 +0000272 /// GPRC, CHAIN = LFIWZX CHAIN, Ptr - This is a floating-point
273 /// load which zero-extends from a 32-bit integer value into the
274 /// destination 64-bit register.
275 LFIWZX,
276
Bill Schmidt27917782013-02-21 17:12:27 +0000277 /// G8RC = ADDIS_TOC_HA %X2, Symbol - For medium and large code model,
278 /// produces an ADDIS8 instruction that adds the TOC base register to
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000279 /// sym\@toc\@ha.
Bill Schmidt34627e32012-11-27 17:35:46 +0000280 ADDIS_TOC_HA,
281
Bill Schmidt27917782013-02-21 17:12:27 +0000282 /// G8RC = LD_TOC_L Symbol, G8RReg - For medium and large code model,
283 /// produces a LD instruction with base register G8RReg and offset
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000284 /// sym\@toc\@l. Preceded by an ADDIS_TOC_HA to form a full 32-bit offset.
Bill Schmidt34627e32012-11-27 17:35:46 +0000285 LD_TOC_L,
286
287 /// G8RC = ADDI_TOC_L G8RReg, Symbol - For medium code model, produces
NAKAMURA Takumidc9f0132013-05-15 18:01:35 +0000288 /// an ADDI8 instruction that adds G8RReg to sym\@toc\@l.
Bill Schmidt34627e32012-11-27 17:35:46 +0000289 /// Preceded by an ADDIS_TOC_HA to form a full 32-bit offset.
290 ADDI_TOC_L
Chris Lattnerf424a662006-01-27 23:34:02 +0000291 };
Chris Lattner382f3562006-03-20 06:15:45 +0000292 }
293
294 /// Define some predicates that are used for node matching.
295 namespace PPC {
Chris Lattnere8b83b42006-04-06 17:23:16 +0000296 /// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
297 /// VPKUHUM instruction.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000298 bool isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000299
Chris Lattnere8b83b42006-04-06 17:23:16 +0000300 /// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
301 /// VPKUWUM instruction.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000302 bool isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000303
304 /// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
305 /// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000306 bool isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
307 bool isUnary);
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000308
309 /// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
310 /// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000311 bool isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
312 bool isUnary);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000313
Chris Lattner1d338192006-04-06 18:26:28 +0000314 /// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
315 /// amount, otherwise return -1.
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000316 int isVSLDOIShuffleMask(SDNode *N, bool isUnary);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000317
Chris Lattner382f3562006-03-20 06:15:45 +0000318 /// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
319 /// specifies a splat of a single element that is suitable for input to
320 /// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000321 bool isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000322
Evan Cheng581d2792007-07-30 07:51:22 +0000323 /// isAllNegativeZeroVector - Returns true if all elements of build_vector
324 /// are -0.0.
325 bool isAllNegativeZeroVector(SDNode *N);
326
Chris Lattner382f3562006-03-20 06:15:45 +0000327 /// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
328 /// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner95c7adc2006-04-04 17:25:31 +0000329 unsigned getVSPLTImmediate(SDNode *N, unsigned EltSize);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000330
Chris Lattner74cf9ff2006-04-12 17:37:20 +0000331 /// get_VSPLTI_elt - If this is a build_vector of constants which can be
Chris Lattnerd71a1f92006-04-08 06:46:53 +0000332 /// formed by using a vspltis[bhw] instruction of the specified element
333 /// size, return the constant being splatted. The ByteSize field indicates
334 /// the number of bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000335 SDValue get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG);
Chris Lattner382f3562006-03-20 06:15:45 +0000336 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000337
Nate Begeman6cca84e2005-10-16 05:39:50 +0000338 class PPCTargetLowering : public TargetLowering {
Chris Lattner584a11a2006-11-02 01:44:04 +0000339 const PPCSubtarget &PPCSubTarget;
Dan Gohman31ae5862010-04-17 14:41:14 +0000340
Chris Lattnerf22556d2005-08-16 17:14:42 +0000341 public:
Dan Gohman5f6a9da52007-08-02 21:21:54 +0000342 explicit PPCTargetLowering(PPCTargetMachine &TM);
Owen Andersonb2c80da2011-02-25 21:41:48 +0000343
Chris Lattner347ed8a2006-01-09 23:52:17 +0000344 /// getTargetNodeName() - This method returns the name of a target specific
345 /// DAG node.
346 virtual const char *getTargetNodeName(unsigned Opcode) const;
Chris Lattnera801fced2006-11-08 02:15:41 +0000347
Michael Liao6af16fc2013-03-01 18:40:30 +0000348 virtual MVT getScalarShiftAmountTy(EVT LHSTy) const { return MVT::i32; }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000349
Scott Michela6729e82008-03-10 15:42:14 +0000350 /// getSetCCResultType - Return the ISD::SETCC ValueType
Matt Arsenault758659232013-05-18 00:21:46 +0000351 virtual EVT getSetCCResultType(LLVMContext &Context, EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000352
Chris Lattnera801fced2006-11-08 02:15:41 +0000353 /// getPreIndexedAddressParts - returns true by value, base pointer and
354 /// offset pointer and addressing mode by reference if the node's address
355 /// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000356 virtual bool getPreIndexedAddressParts(SDNode *N, SDValue &Base,
357 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +0000358 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +0000359 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000360
Chris Lattnera801fced2006-11-08 02:15:41 +0000361 /// SelectAddressRegReg - Given the specified addressed, check to see if it
362 /// can be represented as an indexed [r+r] operation. Returns false if it
363 /// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000364 bool SelectAddressRegReg(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000365 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000366
Chris Lattnera801fced2006-11-08 02:15:41 +0000367 /// SelectAddressRegImm - Returns true if the address N can be represented
368 /// by a base register plus a signed 16-bit displacement [r+imm], and if it
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000369 /// is not better represented as reg+reg. If Aligned is true, only accept
370 /// displacements suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000371 bool SelectAddressRegImm(SDValue N, SDValue &Disp, SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000372 SelectionDAG &DAG, bool Aligned) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000373
Chris Lattnera801fced2006-11-08 02:15:41 +0000374 /// SelectAddressRegRegOnly - Given the specified addressed, force it to be
375 /// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000376 bool SelectAddressRegRegOnly(SDValue N, SDValue &Base, SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +0000377 SelectionDAG &DAG) const;
Chris Lattnera801fced2006-11-08 02:15:41 +0000378
Hal Finkel88ed4e32012-04-01 19:23:08 +0000379 Sched::Preference getSchedulingPreference(SDNode *N) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000380
Chris Lattnerf3d06c62005-08-26 00:52:45 +0000381 /// LowerOperation - Provide custom lowering hooks for some operations.
382 ///
Dan Gohman21cea8a2010-04-17 15:26:15 +0000383 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Chris Lattner57ee7c62007-11-28 18:44:47 +0000384
Duncan Sands6ed40142008-12-01 11:39:25 +0000385 /// ReplaceNodeResults - Replace the results of node with an illegal result
386 /// type with new values built out of custom code.
387 ///
388 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000389 SelectionDAG &DAG) const;
Duncan Sands6ed40142008-12-01 11:39:25 +0000390
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000391 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000392
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000393 virtual void computeMaskedBitsForTargetNode(const SDValue Op,
Owen Andersonb2c80da2011-02-25 21:41:48 +0000394 APInt &KnownZero,
Dan Gohmanf990faf2008-02-13 00:35:47 +0000395 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +0000396 const SelectionDAG &DAG,
Chris Lattnerc5287c02006-04-02 06:26:07 +0000397 unsigned Depth = 0) const;
Nate Begeman78afac22005-10-18 23:23:37 +0000398
Dan Gohman25c16532010-05-01 00:01:06 +0000399 virtual MachineBasicBlock *
400 EmitInstrWithCustomInserter(MachineInstr *MI,
401 MachineBasicBlock *MBB) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000402 MachineBasicBlock *EmitAtomicBinary(MachineInstr *MI,
Dale Johannesend4eb0522008-08-25 22:34:37 +0000403 MachineBasicBlock *MBB, bool is64Bit,
Dan Gohman747e55b2009-02-07 16:15:20 +0000404 unsigned BinOpcode) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000405 MachineBasicBlock *EmitPartwordAtomicBinary(MachineInstr *MI,
406 MachineBasicBlock *MBB,
Dan Gohman747e55b2009-02-07 16:15:20 +0000407 bool is8bit, unsigned Opcode) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000408
Hal Finkel756810f2013-03-21 21:37:52 +0000409 MachineBasicBlock *emitEHSjLjSetJmp(MachineInstr *MI,
410 MachineBasicBlock *MBB) const;
411
412 MachineBasicBlock *emitEHSjLjLongJmp(MachineInstr *MI,
413 MachineBasicBlock *MBB) const;
414
Chris Lattnerd6855142007-03-25 02:14:49 +0000415 ConstraintType getConstraintType(const std::string &Constraint) const;
John Thompsone8360b72010-10-29 17:29:13 +0000416
417 /// Examine constraint string and operand type and determine a weight value.
418 /// The operand object must already have been set up with the operand type.
419 ConstraintWeight getSingleConstraintMatchWeight(
420 AsmOperandInfo &info, const char *constraint) const;
421
Owen Andersonb2c80da2011-02-25 21:41:48 +0000422 std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +0000423 getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +0000424 MVT VT) const;
Evan Cheng2dd2c652006-03-13 23:20:37 +0000425
Dale Johannesencbde4c22008-02-28 22:31:51 +0000426 /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
427 /// function arguments in the caller parameter area. This is the actual
428 /// alignment, not its logarithm.
Chris Lattner229907c2011-07-18 04:54:35 +0000429 unsigned getByValTypeAlignment(Type *Ty) const;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000430
Chris Lattnerd8c9cb92007-08-25 00:47:38 +0000431 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +0000432 /// vector. If it is invalid, don't add anything to Ops.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000433 virtual void LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +0000434 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000435 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +0000436 SelectionDAG &DAG) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000437
Chris Lattner1eb94d92007-03-30 23:15:24 +0000438 /// isLegalAddressingMode - Return true if the addressing mode represented
439 /// by AM is legal for this target, for a load/store of the specified type.
Chris Lattner229907c2011-07-18 04:54:35 +0000440 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty)const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000441
Dan Gohmanc14e5222008-10-21 03:41:46 +0000442 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Owen Andersonb2c80da2011-02-25 21:41:48 +0000443
Evan Chengd9929f02010-04-01 20:10:42 +0000444 /// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +0000445 /// and store operations as a result of memset, memcpy, and memmove
446 /// lowering. If DstAlign is zero that means it's safe to destination
447 /// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
448 /// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +0000449 /// probably because the source does not need to be loaded. If 'IsMemset' is
450 /// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
451 /// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
452 /// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +0000453 /// It returns EVT::Other if the type should be determined using generic
454 /// target-independent logic.
Evan Cheng61399372010-04-02 19:36:14 +0000455 virtual EVT
NAKAMURA Takumidcc66452013-05-15 18:01:28 +0000456 getOptimalMemOpType(uint64_t Size, unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000457 bool IsMemset, bool ZeroMemset, bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +0000458 MachineFunction &MF) const;
Dan Gohmanc14e5222008-10-21 03:41:46 +0000459
Hal Finkel8d7fbc92013-03-15 15:27:13 +0000460 /// Is unaligned memory access allowed for the given type, and is it fast
461 /// relative to software emulation.
462 virtual bool allowsUnalignedMemoryAccesses(EVT VT, bool *Fast = 0) const;
463
Stephen Lin73de7bf2013-07-09 18:16:56 +0000464 /// isFMAFasterThanFMulAndFAdd - Return true if an FMA operation is faster
465 /// than a pair of fmul and fadd instructions. fmuladd intrinsics will be
466 /// expanded to FMAs when this method returns true, otherwise fmuladd is
467 /// expanded to fmul + fadd.
468 virtual bool isFMAFasterThanFMulAndFAdd(EVT VT) const;
Hal Finkel0a479ae2012-06-22 00:49:52 +0000469
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000470 /// createFastISel - This method returns a target-specific FastISel object,
471 /// or null if the target does not support "fast" instruction selection.
472 virtual FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
473 const TargetLibraryInfo *LibInfo) const;
474
Evan Cheng51096af2008-04-19 01:30:48 +0000475 private:
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000476 SDValue getFramePointerFrameIndex(SelectionDAG & DAG) const;
477 SDValue getReturnAddrFrameIndex(SelectionDAG & DAG) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000478
Evan Cheng67a69dd2010-01-27 00:07:07 +0000479 bool
480 IsEligibleForTailCallOptimization(SDValue Callee,
481 CallingConv::ID CalleeCC,
482 bool isVarArg,
483 const SmallVectorImpl<ISD::InputArg> &Ins,
484 SelectionDAG& DAG) const;
485
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000486 SDValue EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +0000487 int SPDiff,
488 SDValue Chain,
489 SDValue &LROpOut,
490 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +0000491 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000492 SDLoc dl) const;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000493
Dan Gohman21cea8a2010-04-17 15:26:15 +0000494 SDValue LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
495 SDValue LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
496 SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
497 SDValue LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
Roman Divackye3f15c982012-06-04 17:36:38 +0000498 SDValue LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000499 SDValue LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000500 SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
501 SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG) const;
Duncan Sandsa0984362011-09-06 13:37:06 +0000502 SDValue LowerINIT_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
503 SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000504 SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000505 const PPCSubtarget &Subtarget) const;
Dan Gohman31ae5862010-04-17 14:41:14 +0000506 SDValue LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000507 const PPCSubtarget &Subtarget) const;
Roman Divackyc3825df2013-07-25 21:36:47 +0000508 SDValue LowerVACOPY(SDValue Op, SelectionDAG &DAG,
509 const PPCSubtarget &Subtarget) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000510 SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000511 const PPCSubtarget &Subtarget) const;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000512 SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000513 const PPCSubtarget &Subtarget) const;
514 SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000515 SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG, SDLoc dl) const;
Hal Finkelf6d45f22013-04-01 17:52:07 +0000516 SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) const;
Dan Gohman21cea8a2010-04-17 15:26:15 +0000517 SDValue LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) const;
518 SDValue LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const;
519 SDValue LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const;
520 SDValue LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const;
521 SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const;
522 SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const;
523 SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const;
524 SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const;
525 SDValue LowerMUL(SDValue Op, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000526
527 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000528 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000529 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000530 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000531 SmallVectorImpl<SDValue> &InVals) const;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000532 SDValue FinishCall(CallingConv::ID CallConv, SDLoc dl, bool isTailCall,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000533 bool isVarArg,
534 SelectionDAG &DAG,
535 SmallVector<std::pair<unsigned, SDValue>, 8>
536 &RegsToPass,
537 SDValue InFlag, SDValue Chain,
538 SDValue &Callee,
539 int SPDiff, unsigned NumBytes,
540 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000541 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000542
543 virtual SDValue
544 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000545 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000546 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000547 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000548 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000549
550 virtual SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000551 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000552 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000553
Hal Finkel450128a2011-10-14 19:51:36 +0000554 virtual bool
555 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
556 bool isVarArg,
557 const SmallVectorImpl<ISD::OutputArg> &Outs,
558 LLVMContext &Context) const;
559
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000560 virtual SDValue
561 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000562 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000563 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000564 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000565 SDLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000566
567 SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +0000568 extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000569 SDValue ArgVal, SDLoc dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000570
571 void
572 setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
573 unsigned nAltivecParamsAtEnd,
574 unsigned MinReservedArea, bool isPPC64) const;
575
576 SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +0000577 LowerFormalArguments_Darwin(SDValue Chain,
578 CallingConv::ID CallConv, bool isVarArg,
579 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000580 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +0000581 SmallVectorImpl<SDValue> &InVals) const;
582 SDValue
583 LowerFormalArguments_64SVR4(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000584 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000585 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000586 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000587 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000588 SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000589 LowerFormalArguments_32SVR4(SDValue Chain,
590 CallingConv::ID CallConv, bool isVarArg,
591 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000592 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000593 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000594
595 SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +0000596 createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
597 SDValue CallSeqStart, ISD::ArgFlagsTy Flags,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000598 SelectionDAG &DAG, SDLoc dl) const;
Bill Schmidt57d6de52012-10-23 15:51:16 +0000599
600 SDValue
601 LowerCall_Darwin(SDValue Chain, SDValue Callee,
602 CallingConv::ID CallConv,
603 bool isVarArg, bool isTailCall,
604 const SmallVectorImpl<ISD::OutputArg> &Outs,
605 const SmallVectorImpl<SDValue> &OutVals,
606 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000607 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +0000608 SmallVectorImpl<SDValue> &InVals) const;
609 SDValue
610 LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000611 CallingConv::ID CallConv,
Evan Cheng65f9d192012-02-28 18:51:51 +0000612 bool isVarArg, bool isTailCall,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000613 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000614 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000615 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000616 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000617 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000618 SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000619 LowerCall_32SVR4(SDValue Chain, SDValue Callee, CallingConv::ID CallConv,
620 bool isVarArg, bool isTailCall,
621 const SmallVectorImpl<ISD::OutputArg> &Outs,
622 const SmallVectorImpl<SDValue> &OutVals,
623 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000624 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +0000625 SmallVectorImpl<SDValue> &InVals) const;
Hal Finkel756810f2013-03-21 21:37:52 +0000626
627 SDValue lowerEH_SJLJ_SETJMP(SDValue Op, SelectionDAG &DAG) const;
628 SDValue lowerEH_SJLJ_LONGJMP(SDValue Op, SelectionDAG &DAG) const;
Hal Finkel2e103312013-04-03 04:01:11 +0000629
Hal Finkelb0c810f2013-04-03 17:44:56 +0000630 SDValue DAGCombineFastRecip(SDValue Op, DAGCombinerInfo &DCI) const;
631 SDValue DAGCombineFastRecipFSQRT(SDValue Op, DAGCombinerInfo &DCI) const;
Bill Schmidt8c3976e2013-08-26 20:11:46 +0000632
633 CCAssignFn *useFastISelCCs(unsigned Flag) const;
Chris Lattnerf22556d2005-08-16 17:14:42 +0000634 };
Bill Schmidt230b4512013-06-12 16:39:22 +0000635
Bill Schmidt0cf702f2013-07-30 00:50:39 +0000636 namespace PPC {
637 FastISel *createFastISel(FunctionLoweringInfo &FuncInfo,
638 const TargetLibraryInfo *LibInfo);
639 }
640
Bill Schmidt230b4512013-06-12 16:39:22 +0000641 bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
642 CCValAssign::LocInfo &LocInfo,
643 ISD::ArgFlagsTy &ArgFlags,
644 CCState &State);
645
646 bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
647 MVT &LocVT,
648 CCValAssign::LocInfo &LocInfo,
649 ISD::ArgFlagsTy &ArgFlags,
650 CCState &State);
651
652 bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
653 MVT &LocVT,
654 CCValAssign::LocInfo &LocInfo,
655 ISD::ArgFlagsTy &ArgFlags,
656 CCState &State);
Chris Lattnerf22556d2005-08-16 17:14:42 +0000657}
658
659#endif // LLVM_TARGET_POWERPC_PPC32ISELLOWERING_H