blob: 91f107f4a1d00bae99369d426967742b0c6f84f8 [file] [log] [blame]
Jia Liu9f610112012-02-17 08:55:11 +00001//===-- MipsInstrInfo.cpp - Mips Instruction Information ------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
Akira Hatanakae2489122011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000013
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#include "MipsInstrInfo.h"
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000015#include "InstPrinter/MipsInstPrinter.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MipsMachineFunction.h"
Eric Christopherd8abc3a2015-01-08 18:18:54 +000017#include "MipsSubtarget.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "llvm/ADT/STLExtras.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohmand5ca70642009-06-03 20:30:14 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Torok Edwin56d06592009-07-11 20:10:48 +000021#include "llvm/Support/ErrorHandling.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000022#include "llvm/Support/TargetRegistry.h"
Evan Cheng1e210d02011-06-28 20:07:07 +000023
Chandler Carruthd174b722014-04-22 02:03:14 +000024using namespace llvm;
25
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000026#define GET_INSTRINFO_CTOR_DTOR
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000027#include "MipsGenInstrInfo.inc"
28
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000029// Pin the vtable to this file.
30void MipsInstrInfo::anchor() {}
31
Eric Christopher675cb4d2014-07-18 23:25:00 +000032MipsInstrInfo::MipsInstrInfo(const MipsSubtarget &STI, unsigned UncondBr)
33 : MipsGenInstrInfo(Mips::ADJCALLSTACKDOWN, Mips::ADJCALLSTACKUP),
34 Subtarget(STI), UncondBrOpc(UncondBr) {}
Akira Hatanaka9c6028f2011-07-07 23:56:50 +000035
Eric Christopher675cb4d2014-07-18 23:25:00 +000036const MipsInstrInfo *MipsInstrInfo::create(MipsSubtarget &STI) {
37 if (STI.inMips16Mode())
38 return llvm::createMips16InstrInfo(STI);
Akira Hatanakafab89292012-08-02 18:21:47 +000039
Eric Christopher675cb4d2014-07-18 23:25:00 +000040 return llvm::createMipsSEInstrInfo(STI);
Akira Hatanakafab89292012-08-02 18:21:47 +000041}
42
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000043bool MipsInstrInfo::isZeroImm(const MachineOperand &op) const {
Dan Gohman0d1e9a82008-10-03 15:45:36 +000044 return op.isImm() && op.getImm() == 0;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000045}
46
Bruno Cardoso Lopes7b616f52007-08-18 01:56:48 +000047/// insertNoop - If data hazard condition is found insert the target nop
48/// instruction.
Simon Dardis9a3f32c2016-03-29 13:02:19 +000049// FIXME: This appears to be dead code.
Bruno Cardoso Lopes7b616f52007-08-18 01:56:48 +000050void MipsInstrInfo::
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000051insertNoop(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI) const
Bruno Cardoso Lopes7b616f52007-08-18 01:56:48 +000052{
Chris Lattner6f306d72010-04-02 20:16:16 +000053 DebugLoc DL;
Bill Wendlingf6d609a2009-02-12 00:02:55 +000054 BuildMI(MBB, MI, DL, get(Mips::NOP));
Bruno Cardoso Lopes7b616f52007-08-18 01:56:48 +000055}
56
Justin Lebar0af80cd2016-07-15 18:26:59 +000057MachineMemOperand *
58MipsInstrInfo::GetMemOperand(MachineBasicBlock &MBB, int FI,
59 MachineMemOperand::Flags Flags) const {
Akira Hatanaka1cf75762011-12-24 03:11:18 +000060 MachineFunction &MF = *MBB.getParent();
61 MachineFrameInfo &MFI = *MF.getFrameInfo();
62 unsigned Align = MFI.getObjectAlignment(FI);
Jia Liuf54f60f2012-02-28 07:46:26 +000063
Alex Lorenze40c8a22015-08-11 23:09:45 +000064 return MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(MF, FI),
Justin Lebar0af80cd2016-07-15 18:26:59 +000065 Flags, MFI.getObjectSize(FI), Align);
Akira Hatanaka1cf75762011-12-24 03:11:18 +000066}
67
Akira Hatanakae2489122011-04-15 21:51:11 +000068//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b616f52007-08-18 01:56:48 +000069// Branch Analysis
Akira Hatanakae2489122011-04-15 21:51:11 +000070//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes7b616f52007-08-18 01:56:48 +000071
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000072void MipsInstrInfo::AnalyzeCondBr(const MachineInstr *Inst, unsigned Opc,
73 MachineBasicBlock *&BB,
74 SmallVectorImpl<MachineOperand> &Cond) const {
Akira Hatanaka067d8152013-05-13 17:43:19 +000075 assert(getAnalyzableBrOpc(Opc) && "Not an analyzable branch");
Akira Hatanaka93f898f2011-04-01 17:39:08 +000076 int NumOp = Inst->getNumExplicitOperands();
Jia Liuf54f60f2012-02-28 07:46:26 +000077
Akira Hatanaka93f898f2011-04-01 17:39:08 +000078 // for both int and fp branches, the last explicit operand is the
79 // MBB.
80 BB = Inst->getOperand(NumOp-1).getMBB();
81 Cond.push_back(MachineOperand::CreateImm(Opc));
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +000082
Akira Hatanaka93f898f2011-04-01 17:39:08 +000083 for (int i=0; i<NumOp-1; i++)
84 Cond.push_back(Inst->getOperand(i));
Bruno Cardoso Lopes7b616f52007-08-18 01:56:48 +000085}
86
Jacques Pienaar71c30a12016-07-15 14:41:04 +000087bool MipsInstrInfo::analyzeBranch(MachineBasicBlock &MBB,
Bruno Cardoso Lopes7b616f52007-08-18 01:56:48 +000088 MachineBasicBlock *&TBB,
89 MachineBasicBlock *&FBB,
Evan Cheng64dfcac2009-02-09 07:14:22 +000090 SmallVectorImpl<MachineOperand> &Cond,
Akira Hatanaka7320b232013-03-01 01:10:17 +000091 bool AllowModify) const {
92 SmallVector<MachineInstr*, 2> BranchInstrs;
Jacques Pienaar71c30a12016-07-15 14:41:04 +000093 BranchType BT = analyzeBranch(MBB, TBB, FBB, Cond, AllowModify, BranchInstrs);
Akira Hatanakafcdd9b12012-09-13 17:12:37 +000094
Akira Hatanaka7320b232013-03-01 01:10:17 +000095 return (BT == BT_None) || (BT == BT_Indirect);
Jia Liuf54f60f2012-02-28 07:46:26 +000096}
97
Benjamin Kramerbdc49562016-06-12 15:39:02 +000098void MipsInstrInfo::BuildCondBr(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
99 const DebugLoc &DL,
100 ArrayRef<MachineOperand> Cond) const {
Akira Hatanaka93f898f2011-04-01 17:39:08 +0000101 unsigned Opc = Cond[0].getImm();
Evan Cheng6cc775f2011-06-28 19:10:37 +0000102 const MCInstrDesc &MCID = get(Opc);
103 MachineInstrBuilder MIB = BuildMI(&MBB, DL, MCID);
Akira Hatanaka93f898f2011-04-01 17:39:08 +0000104
Akira Hatanakafcdd9b12012-09-13 17:12:37 +0000105 for (unsigned i = 1; i < Cond.size(); ++i) {
106 if (Cond[i].isReg())
107 MIB.addReg(Cond[i].getReg());
108 else if (Cond[i].isImm())
109 MIB.addImm(Cond[i].getImm());
110 else
Craig Topperbeb77bd2016-04-24 04:38:29 +0000111 assert(false && "Cannot copy operand");
Akira Hatanakafcdd9b12012-09-13 17:12:37 +0000112 }
Akira Hatanaka93f898f2011-04-01 17:39:08 +0000113 MIB.addMBB(TBB);
Bruno Cardoso Lopes7b616f52007-08-18 01:56:48 +0000114}
115
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000116unsigned MipsInstrInfo::InsertBranch(MachineBasicBlock &MBB,
117 MachineBasicBlock *TBB,
118 MachineBasicBlock *FBB,
119 ArrayRef<MachineOperand> Cond,
120 const DebugLoc &DL) const {
Bruno Cardoso Lopes7b616f52007-08-18 01:56:48 +0000121 // Shouldn't be a fall through.
122 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Bruno Cardoso Lopes7b616f52007-08-18 01:56:48 +0000123
Akira Hatanaka93f898f2011-04-01 17:39:08 +0000124 // # of condition operands:
125 // Unconditional branches: 0
126 // Floating point branches: 1 (opc)
127 // Int BranchZero: 2 (opc, reg)
128 // Int Branch: 3 (opc, reg0, reg1)
129 assert((Cond.size() <= 3) &&
130 "# of Mips branch conditions must be <= 3!");
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000131
Bruno Cardoso Lopes7b616f52007-08-18 01:56:48 +0000132 // Two-way Conditional branch.
Akira Hatanaka93f898f2011-04-01 17:39:08 +0000133 if (FBB) {
134 BuildCondBr(MBB, TBB, DL, Cond);
Akira Hatanaka5d5e0d82011-12-12 22:39:35 +0000135 BuildMI(&MBB, DL, get(UncondBrOpc)).addMBB(FBB);
Akira Hatanaka93f898f2011-04-01 17:39:08 +0000136 return 2;
137 }
Bruno Cardoso Lopes7b616f52007-08-18 01:56:48 +0000138
Akira Hatanaka93f898f2011-04-01 17:39:08 +0000139 // One way branch.
140 // Unconditional branch.
141 if (Cond.empty())
Akira Hatanaka5d5e0d82011-12-12 22:39:35 +0000142 BuildMI(&MBB, DL, get(UncondBrOpc)).addMBB(TBB);
Akira Hatanaka93f898f2011-04-01 17:39:08 +0000143 else // Conditional branch.
144 BuildCondBr(MBB, TBB, DL, Cond);
145 return 1;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000146}
Bruno Cardoso Lopes7b616f52007-08-18 01:56:48 +0000147
Eric Christopher754d54f2014-07-18 20:35:49 +0000148unsigned MipsInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Akira Hatanaka93f898f2011-04-01 17:39:08 +0000149 MachineBasicBlock::reverse_iterator I = MBB.rbegin(), REnd = MBB.rend();
150 MachineBasicBlock::reverse_iterator FirstBr;
151 unsigned removed;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000152
Akira Hatanaka93f898f2011-04-01 17:39:08 +0000153 // Skip all the debug instructions.
154 while (I != REnd && I->isDebugValue())
155 ++I;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000156
Akira Hatanaka93f898f2011-04-01 17:39:08 +0000157 FirstBr = I;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000158
Akira Hatanaka93f898f2011-04-01 17:39:08 +0000159 // Up to 2 branches are removed.
160 // Note that indirect branches are not removed.
Eric Christopher675cb4d2014-07-18 23:25:00 +0000161 for (removed = 0; I != REnd && removed < 2; ++I, ++removed)
Akira Hatanaka067d8152013-05-13 17:43:19 +0000162 if (!getAnalyzableBrOpc(I->getOpcode()))
Akira Hatanaka93f898f2011-04-01 17:39:08 +0000163 break;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000164
Akira Hatanaka93f898f2011-04-01 17:39:08 +0000165 MBB.erase(I.base(), FirstBr.base());
166
167 return removed;
Bruno Cardoso Lopes7b616f52007-08-18 01:56:48 +0000168}
169
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000170/// ReverseBranchCondition - Return the inverse opcode of the
Bruno Cardoso Lopes7b616f52007-08-18 01:56:48 +0000171/// specified Branch instruction.
Eric Christopher754d54f2014-07-18 20:35:49 +0000172bool MipsInstrInfo::ReverseBranchCondition(
173 SmallVectorImpl<MachineOperand> &Cond) const {
Akira Hatanaka93f898f2011-04-01 17:39:08 +0000174 assert( (Cond.size() && Cond.size() <= 3) &&
Bruno Cardoso Lopes7b616f52007-08-18 01:56:48 +0000175 "Invalid Mips branch condition!");
Akira Hatanaka067d8152013-05-13 17:43:19 +0000176 Cond[0].setImm(getOppositeBranchOpc(Cond[0].getImm()));
Bruno Cardoso Lopes7b616f52007-08-18 01:56:48 +0000177 return false;
178}
Dan Gohmand5ca70642009-06-03 20:30:14 +0000179
Jacques Pienaar71c30a12016-07-15 14:41:04 +0000180MipsInstrInfo::BranchType MipsInstrInfo::analyzeBranch(
Eric Christopher754d54f2014-07-18 20:35:49 +0000181 MachineBasicBlock &MBB, MachineBasicBlock *&TBB, MachineBasicBlock *&FBB,
182 SmallVectorImpl<MachineOperand> &Cond, bool AllowModify,
183 SmallVectorImpl<MachineInstr *> &BranchInstrs) const {
Akira Hatanaka7320b232013-03-01 01:10:17 +0000184
185 MachineBasicBlock::reverse_iterator I = MBB.rbegin(), REnd = MBB.rend();
186
187 // Skip all the debug instructions.
188 while (I != REnd && I->isDebugValue())
189 ++I;
190
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000191 if (I == REnd || !isUnpredicatedTerminator(*I)) {
Akira Hatanaka7320b232013-03-01 01:10:17 +0000192 // This block ends with no branches (it just falls through to its succ).
193 // Leave TBB/FBB null.
Craig Topper062a2ba2014-04-25 05:30:21 +0000194 TBB = FBB = nullptr;
Akira Hatanaka7320b232013-03-01 01:10:17 +0000195 return BT_NoBranch;
196 }
197
198 MachineInstr *LastInst = &*I;
199 unsigned LastOpc = LastInst->getOpcode();
200 BranchInstrs.push_back(LastInst);
201
202 // Not an analyzable branch (e.g., indirect jump).
Akira Hatanaka067d8152013-05-13 17:43:19 +0000203 if (!getAnalyzableBrOpc(LastOpc))
Akira Hatanaka7320b232013-03-01 01:10:17 +0000204 return LastInst->isIndirectBranch() ? BT_Indirect : BT_None;
205
206 // Get the second to last instruction in the block.
207 unsigned SecondLastOpc = 0;
Craig Topper062a2ba2014-04-25 05:30:21 +0000208 MachineInstr *SecondLastInst = nullptr;
Akira Hatanaka7320b232013-03-01 01:10:17 +0000209
210 if (++I != REnd) {
211 SecondLastInst = &*I;
Akira Hatanaka067d8152013-05-13 17:43:19 +0000212 SecondLastOpc = getAnalyzableBrOpc(SecondLastInst->getOpcode());
Akira Hatanaka7320b232013-03-01 01:10:17 +0000213
214 // Not an analyzable branch (must be an indirect jump).
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000215 if (isUnpredicatedTerminator(*SecondLastInst) && !SecondLastOpc)
Akira Hatanaka7320b232013-03-01 01:10:17 +0000216 return BT_None;
217 }
218
Akira Hatanaka7320b232013-03-01 01:10:17 +0000219 // If there is only one terminator instruction, process it.
220 if (!SecondLastOpc) {
Matheus Almeida6de62d32013-10-01 12:53:00 +0000221 // Unconditional branch.
Daniel Sandersf9d8b8c2016-05-06 13:23:51 +0000222 if (LastInst->isUnconditionalBranch()) {
Akira Hatanaka7320b232013-03-01 01:10:17 +0000223 TBB = LastInst->getOperand(0).getMBB();
224 return BT_Uncond;
225 }
226
227 // Conditional branch
228 AnalyzeCondBr(LastInst, LastOpc, TBB, Cond);
229 return BT_Cond;
230 }
231
232 // If we reached here, there are two branches.
233 // If there are three terminators, we don't know what sort of block this is.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000234 if (++I != REnd && isUnpredicatedTerminator(*I))
Akira Hatanaka7320b232013-03-01 01:10:17 +0000235 return BT_None;
236
Akira Hatanaka28dc83c2013-03-01 01:22:26 +0000237 BranchInstrs.insert(BranchInstrs.begin(), SecondLastInst);
238
Akira Hatanaka7320b232013-03-01 01:10:17 +0000239 // If second to last instruction is an unconditional branch,
240 // analyze it and remove the last instruction.
Daniel Sandersf9d8b8c2016-05-06 13:23:51 +0000241 if (SecondLastInst->isUnconditionalBranch()) {
Akira Hatanaka7320b232013-03-01 01:10:17 +0000242 // Return if the last instruction cannot be removed.
243 if (!AllowModify)
244 return BT_None;
245
246 TBB = SecondLastInst->getOperand(0).getMBB();
247 LastInst->eraseFromParent();
248 BranchInstrs.pop_back();
249 return BT_Uncond;
250 }
251
252 // Conditional branch followed by an unconditional branch.
253 // The last one must be unconditional.
Daniel Sandersf9d8b8c2016-05-06 13:23:51 +0000254 if (!LastInst->isUnconditionalBranch())
Akira Hatanaka7320b232013-03-01 01:10:17 +0000255 return BT_None;
256
257 AnalyzeCondBr(SecondLastInst, SecondLastOpc, TBB, Cond);
258 FBB = LastInst->getOperand(0).getMBB();
259
260 return BT_CondUncond;
261}
262
Daniel Sanderse8efff32016-03-14 16:24:05 +0000263/// Return the corresponding compact (no delay slot) form of a branch.
264unsigned MipsInstrInfo::getEquivalentCompactForm(
265 const MachineBasicBlock::iterator I) const {
266 unsigned Opcode = I->getOpcode();
Simon Dardisd9d41f52016-04-05 12:50:29 +0000267 bool canUseShortMicroMipsCTI = false;
Daniel Sanderse8efff32016-03-14 16:24:05 +0000268
Simon Dardisd9d41f52016-04-05 12:50:29 +0000269 if (Subtarget.inMicroMipsMode()) {
270 switch (Opcode) {
271 case Mips::BNE:
Hrvoje Varga2db00ce2016-07-22 07:18:33 +0000272 case Mips::BNE_MM:
Simon Dardisd9d41f52016-04-05 12:50:29 +0000273 case Mips::BEQ:
Hrvoje Varga2db00ce2016-07-22 07:18:33 +0000274 case Mips::BEQ_MM:
Simon Dardisd9d41f52016-04-05 12:50:29 +0000275 // microMIPS has NE,EQ branches that do not have delay slots provided one
276 // of the operands is zero.
277 if (I->getOperand(1).getReg() == Subtarget.getABI().GetZeroReg())
278 canUseShortMicroMipsCTI = true;
279 break;
280 // For microMIPS the PseudoReturn and PseudoIndirectBranch are always
281 // expanded to JR_MM, so they can be replaced with JRC16_MM.
282 case Mips::JR:
283 case Mips::PseudoReturn:
284 case Mips::PseudoIndirectBranch:
285 canUseShortMicroMipsCTI = true;
286 break;
287 }
288 }
289
Simon Dardis669d8dd2016-05-18 10:38:01 +0000290 // MIPSR6 forbids both operands being the zero register.
291 if (Subtarget.hasMips32r6() && (I->getNumOperands() > 1) &&
292 (I->getOperand(0).isReg() &&
293 (I->getOperand(0).getReg() == Mips::ZERO ||
294 I->getOperand(0).getReg() == Mips::ZERO_64)) &&
295 (I->getOperand(1).isReg() &&
296 (I->getOperand(1).getReg() == Mips::ZERO ||
297 I->getOperand(1).getReg() == Mips::ZERO_64)))
298 return 0;
299
Simon Dardisd9d41f52016-04-05 12:50:29 +0000300 if (Subtarget.hasMips32r6() || canUseShortMicroMipsCTI) {
Daniel Sanderse8efff32016-03-14 16:24:05 +0000301 switch (Opcode) {
302 case Mips::B:
303 return Mips::BC;
304 case Mips::BAL:
305 return Mips::BALC;
306 case Mips::BEQ:
Hrvoje Varga2db00ce2016-07-22 07:18:33 +0000307 case Mips::BEQ_MM:
Simon Dardisd9d41f52016-04-05 12:50:29 +0000308 if (canUseShortMicroMipsCTI)
Daniel Sanderse8efff32016-03-14 16:24:05 +0000309 return Mips::BEQZC_MM;
Simon Dardis03676dc2016-05-31 09:54:55 +0000310 else if (I->getOperand(0).getReg() == I->getOperand(1).getReg())
311 return 0;
312 return Mips::BEQC;
Daniel Sanderse8efff32016-03-14 16:24:05 +0000313 case Mips::BNE:
Hrvoje Varga2db00ce2016-07-22 07:18:33 +0000314 case Mips::BNE_MM:
Simon Dardisd9d41f52016-04-05 12:50:29 +0000315 if (canUseShortMicroMipsCTI)
Daniel Sanderse8efff32016-03-14 16:24:05 +0000316 return Mips::BNEZC_MM;
Simon Dardis03676dc2016-05-31 09:54:55 +0000317 else if (I->getOperand(0).getReg() == I->getOperand(1).getReg())
318 return 0;
319 return Mips::BNEC;
Daniel Sanderse8efff32016-03-14 16:24:05 +0000320 case Mips::BGE:
Simon Dardis669d8dd2016-05-18 10:38:01 +0000321 if (I->getOperand(0).getReg() == I->getOperand(1).getReg())
322 return 0;
Daniel Sanderse8efff32016-03-14 16:24:05 +0000323 return Mips::BGEC;
324 case Mips::BGEU:
Simon Dardis669d8dd2016-05-18 10:38:01 +0000325 if (I->getOperand(0).getReg() == I->getOperand(1).getReg())
326 return 0;
Daniel Sanderse8efff32016-03-14 16:24:05 +0000327 return Mips::BGEUC;
328 case Mips::BGEZ:
329 return Mips::BGEZC;
330 case Mips::BGTZ:
331 return Mips::BGTZC;
332 case Mips::BLEZ:
333 return Mips::BLEZC;
334 case Mips::BLT:
Simon Dardis669d8dd2016-05-18 10:38:01 +0000335 if (I->getOperand(0).getReg() == I->getOperand(1).getReg())
336 return 0;
Daniel Sanderse8efff32016-03-14 16:24:05 +0000337 return Mips::BLTC;
338 case Mips::BLTU:
Simon Dardis669d8dd2016-05-18 10:38:01 +0000339 if (I->getOperand(0).getReg() == I->getOperand(1).getReg())
340 return 0;
Daniel Sanderse8efff32016-03-14 16:24:05 +0000341 return Mips::BLTUC;
342 case Mips::BLTZ:
343 return Mips::BLTZC;
Simon Dardis68a204d2016-07-26 10:25:07 +0000344 case Mips::BEQ64:
345 if (I->getOperand(0).getReg() == I->getOperand(1).getReg())
346 return 0;
347 return Mips::BEQC64;
348 case Mips::BNE64:
349 if (I->getOperand(0).getReg() == I->getOperand(1).getReg())
350 return 0;
351 return Mips::BNEC64;
352 case Mips::BGTZ64:
353 return Mips::BGTZC64;
354 case Mips::BGEZ64:
355 return Mips::BGEZC64;
356 case Mips::BLTZ64:
357 return Mips::BLTZC64;
358 case Mips::BLEZ64:
359 return Mips::BLEZC64;
Simon Dardisd9d41f52016-04-05 12:50:29 +0000360 // For MIPSR6, the instruction 'jic' can be used for these cases. Some
361 // tools will accept 'jrc reg' as an alias for 'jic 0, $reg'.
362 case Mips::JR:
363 case Mips::PseudoReturn:
364 case Mips::PseudoIndirectBranch:
365 if (canUseShortMicroMipsCTI)
366 return Mips::JRC16_MM;
367 return Mips::JIC;
368 case Mips::JALRPseudo:
369 return Mips::JIALC;
370 case Mips::JR64:
371 case Mips::PseudoReturn64:
372 case Mips::PseudoIndirectBranch64:
373 return Mips::JIC64;
374 case Mips::JALR64Pseudo:
375 return Mips::JIALC64;
Simon Dardis669d8dd2016-05-18 10:38:01 +0000376 default:
Daniel Sanderse8efff32016-03-14 16:24:05 +0000377 return 0;
378 }
379 }
380
381 return 0;
382}
383
384/// Predicate for distingushing between control transfer instructions and all
385/// other instructions for handling forbidden slots. Consider inline assembly
386/// as unsafe as well.
387bool MipsInstrInfo::SafeInForbiddenSlot(const MachineInstr &MI) const {
388 if (MI.isInlineAsm())
389 return false;
390
391 return (MI.getDesc().TSFlags & MipsII::IsCTI) == 0;
392
393}
394
395/// Predicate for distingushing instructions that have forbidden slots.
396bool MipsInstrInfo::HasForbiddenSlot(const MachineInstr &MI) const {
397 return (MI.getDesc().TSFlags & MipsII::HasForbiddenSlot) != 0;
398}
399
Akira Hatanakaacd1a7d2012-06-14 01:16:45 +0000400/// Return the number of bytes of code the specified instruction may be.
Sjoerd Meijer89217f82016-07-28 16:32:22 +0000401unsigned MipsInstrInfo::getInstSizeInBytes(const MachineInstr &MI) const {
Duncan P. N. Exon Smith670900b2016-07-15 23:09:47 +0000402 switch (MI.getOpcode()) {
Akira Hatanakaacd1a7d2012-06-14 01:16:45 +0000403 default:
Duncan P. N. Exon Smith670900b2016-07-15 23:09:47 +0000404 return MI.getDesc().getSize();
Akira Hatanakaacd1a7d2012-06-14 01:16:45 +0000405 case TargetOpcode::INLINEASM: { // Inline Asm: Variable size.
Duncan P. N. Exon Smith670900b2016-07-15 23:09:47 +0000406 const MachineFunction *MF = MI.getParent()->getParent();
407 const char *AsmStr = MI.getOperand(0).getSymbolName();
Akira Hatanakaacd1a7d2012-06-14 01:16:45 +0000408 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
409 }
Reed Kotler91ae9822013-10-27 21:57:36 +0000410 case Mips::CONSTPOOL_ENTRY:
411 // If this machine instr is a constant pool entry, its size is recorded as
412 // operand #2.
Duncan P. N. Exon Smith670900b2016-07-15 23:09:47 +0000413 return MI.getOperand(2).getImm();
Akira Hatanakaacd1a7d2012-06-14 01:16:45 +0000414 }
415}
Akira Hatanaka310e26a2013-05-13 17:57:42 +0000416
417MachineInstrBuilder
418MipsInstrInfo::genInstrWithNewOpc(unsigned NewOpc,
419 MachineBasicBlock::iterator I) const {
420 MachineInstrBuilder MIB;
Daniel Sanderse8efff32016-03-14 16:24:05 +0000421
Simon Dardis68a204d2016-07-26 10:25:07 +0000422 // Certain branches have two forms: e.g beq $1, $zero, dest vs beqz $1, dest
Daniel Sanderse8efff32016-03-14 16:24:05 +0000423 // Pick the zero form of the branch for readable assembly and for greater
424 // branch distance in non-microMIPS mode.
Simon Dardisd9d41f52016-04-05 12:50:29 +0000425 // FIXME: Certain atomic sequences on mips64 generate 32bit references to
426 // Mips::ZERO, which is incorrect. This test should be updated to use
427 // Subtarget.getABI().GetZeroReg() when those atomic sequences and others
428 // are fixed.
429 bool BranchWithZeroOperand =
430 (I->isBranch() && !I->isPseudo() && I->getOperand(1).isReg() &&
431 (I->getOperand(1).getReg() == Mips::ZERO ||
432 I->getOperand(1).getReg() == Mips::ZERO_64));
433
434 if (BranchWithZeroOperand) {
Daniel Sanderse8efff32016-03-14 16:24:05 +0000435 switch (NewOpc) {
436 case Mips::BEQC:
437 NewOpc = Mips::BEQZC;
438 break;
439 case Mips::BNEC:
440 NewOpc = Mips::BNEZC;
441 break;
442 case Mips::BGEC:
443 NewOpc = Mips::BGEZC;
444 break;
445 case Mips::BLTC:
446 NewOpc = Mips::BLTZC;
447 break;
Simon Dardis68a204d2016-07-26 10:25:07 +0000448 case Mips::BEQC64:
449 NewOpc = Mips::BEQZC64;
450 break;
451 case Mips::BNEC64:
452 NewOpc = Mips::BNEZC64;
453 break;
Daniel Sanderse8efff32016-03-14 16:24:05 +0000454 }
455 }
456
Akira Hatanaka310e26a2013-05-13 17:57:42 +0000457 MIB = BuildMI(*I->getParent(), I, I->getDebugLoc(), get(NewOpc));
458
Simon Dardisd9d41f52016-04-05 12:50:29 +0000459 // For MIPSR6 JI*C requires an immediate 0 as an operand, JIALC(64) an
460 // immediate 0 as an operand and requires the removal of it's %RA<imp-def>
461 // implicit operand as copying the implicit operations of the instructio we're
462 // looking at will give us the correct flags.
463 if (NewOpc == Mips::JIC || NewOpc == Mips::JIALC || NewOpc == Mips::JIC64 ||
464 NewOpc == Mips::JIALC64) {
465
466 if (NewOpc == Mips::JIALC || NewOpc == Mips::JIALC64)
467 MIB->RemoveOperand(0);
468
469 for (unsigned J = 0, E = I->getDesc().getNumOperands(); J < E; ++J) {
Daniel Sanderse8efff32016-03-14 16:24:05 +0000470 MIB.addOperand(I->getOperand(J));
Simon Dardisd9d41f52016-04-05 12:50:29 +0000471 }
472
473 MIB.addImm(0);
474
475 } else if (BranchWithZeroOperand) {
476 // For MIPSR6 and microMIPS branches with an explicit zero operand, copy
477 // everything after the zero.
478 MIB.addOperand(I->getOperand(0));
479
480 for (unsigned J = 2, E = I->getDesc().getNumOperands(); J < E; ++J) {
481 MIB.addOperand(I->getOperand(J));
482 }
483 } else {
484 // All other cases copy all other operands.
485 for (unsigned J = 0, E = I->getDesc().getNumOperands(); J < E; ++J) {
486 MIB.addOperand(I->getOperand(J));
487 }
488 }
489
490 MIB.copyImplicitOps(*I);
Akira Hatanaka310e26a2013-05-13 17:57:42 +0000491
492 MIB.setMemRefs(I->memoperands_begin(), I->memoperands_end());
493 return MIB;
494}