blob: c98be39621e71b9e82231e251fe518016349c3d7 [file] [log] [blame]
Chris Lattner158e1f52006-02-05 05:50:24 +00001//===-- SparcAsmPrinter.cpp - Sparc LLVM assembly writer ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner158e1f52006-02-05 05:50:24 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format SPARC assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner1ef9cd42006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Chris Lattner158e1f52006-02-05 05:50:24 +000016#include "Sparc.h"
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000017#include "InstPrinter/SparcInstPrinter.h"
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +000018#include "MCTargetDesc/SparcBaseInfo.h"
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000019#include "MCTargetDesc/SparcMCExpr.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000020#include "SparcInstrInfo.h"
21#include "SparcTargetMachine.h"
22#include "SparcTargetStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/ADT/SmallString.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000024#include "llvm/CodeGen/AsmPrinter.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000025#include "llvm/CodeGen/MachineInstr.h"
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000027#include "llvm/IR/Mangler.h"
Chris Lattner7b26fce2009-08-22 20:48:53 +000028#include "llvm/MC/MCAsmInfo.h"
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000029#include "llvm/MC/MCContext.h"
30#include "llvm/MC/MCInst.h"
Chris Lattnerff68a422010-02-10 00:36:00 +000031#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000032#include "llvm/MC/MCSymbol.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000033#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000034#include "llvm/Support/raw_ostream.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000035using namespace llvm;
36
Chris Lattner1ef9cd42006-12-19 22:59:26 +000037namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +000038 class SparcAsmPrinter : public AsmPrinter {
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000039 SparcTargetStreamer &getTargetStreamer() {
40 return static_cast<SparcTargetStreamer&>(OutStreamer.getTargetStreamer());
41 }
Bill Wendlingc5437ea2009-02-24 08:30:20 +000042 public:
Chris Lattnerd20699b2010-04-04 08:18:47 +000043 explicit SparcAsmPrinter(TargetMachine &TM, MCStreamer &Streamer)
44 : AsmPrinter(TM, Streamer) {}
Chris Lattner158e1f52006-02-05 05:50:24 +000045
46 virtual const char *getPassName() const {
47 return "Sparc Assembly Printer";
48 }
49
Chris Lattner76c564b2010-04-04 04:47:45 +000050 void printOperand(const MachineInstr *MI, int opNum, raw_ostream &OS);
51 void printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &OS,
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +000052 const char *Modifier = 0);
Chris Lattner76c564b2010-04-04 04:47:45 +000053 void printCCOperand(const MachineInstr *MI, int opNum, raw_ostream &OS);
Chris Lattner158e1f52006-02-05 05:50:24 +000054
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +000055 virtual void EmitFunctionBodyStart();
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000056 virtual void EmitInstruction(const MachineInstr *MI);
57
58 static const char *getRegisterName(unsigned RegNo) {
59 return SparcInstPrinter::getRegisterName(RegNo);
Chris Lattnerfd97a332010-01-28 01:48:52 +000060 }
Chris Lattner06c5eed2009-09-13 20:08:00 +000061
Anton Korobeynikov3db21732008-10-10 10:15:03 +000062 bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattner3bb09762010-04-04 05:29:35 +000063 unsigned AsmVariant, const char *ExtraCode,
64 raw_ostream &O);
Anton Korobeynikov3db21732008-10-10 10:15:03 +000065 bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattner3bb09762010-04-04 05:29:35 +000066 unsigned AsmVariant, const char *ExtraCode,
67 raw_ostream &O);
Chris Lattner840c7002009-09-15 17:46:24 +000068
Chris Lattner1fa9c2cc2010-02-17 18:52:56 +000069 virtual bool isBlockOnlyReachableByFallthrough(const MachineBasicBlock *MBB)
70 const;
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +000071
Chris Lattner158e1f52006-02-05 05:50:24 +000072 };
73} // end of anonymous namespace
74
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000075static MCOperand createPCXCallOP(MCSymbol *Label,
76 MCContext &OutContext)
77{
78 const MCSymbolRefExpr *MCSym = MCSymbolRefExpr::Create(Label,
79 OutContext);
80 const SparcMCExpr *expr = SparcMCExpr::Create(SparcMCExpr::VK_Sparc_None,
81 MCSym, OutContext);
82 return MCOperand::CreateExpr(expr);
83}
84
85static MCOperand createPCXRelExprOp(SparcMCExpr::VariantKind Kind,
86 MCSymbol *GOTLabel, MCSymbol *StartLabel,
87 MCSymbol *CurLabel,
88 MCContext &OutContext)
89{
90 const MCSymbolRefExpr *GOT = MCSymbolRefExpr::Create(GOTLabel, OutContext);
91 const MCSymbolRefExpr *Start = MCSymbolRefExpr::Create(StartLabel,
92 OutContext);
93 const MCSymbolRefExpr *Cur = MCSymbolRefExpr::Create(CurLabel,
94 OutContext);
95
96 const MCBinaryExpr *Sub = MCBinaryExpr::CreateSub(Cur, Start, OutContext);
97 const MCBinaryExpr *Add = MCBinaryExpr::CreateAdd(GOT, Sub, OutContext);
98 const SparcMCExpr *expr = SparcMCExpr::Create(Kind,
99 Add, OutContext);
100 return MCOperand::CreateExpr(expr);
101}
102
103static void EmitCall(MCStreamer &OutStreamer,
104 MCOperand &Callee)
105{
106 MCInst CallInst;
107 CallInst.setOpcode(SP::CALL);
108 CallInst.addOperand(Callee);
109 OutStreamer.EmitInstruction(CallInst);
110}
111
112static void EmitSETHI(MCStreamer &OutStreamer,
113 MCOperand &Imm, MCOperand &RD)
114{
115 MCInst SETHIInst;
116 SETHIInst.setOpcode(SP::SETHIi);
117 SETHIInst.addOperand(RD);
118 SETHIInst.addOperand(Imm);
119 OutStreamer.EmitInstruction(SETHIInst);
120}
121
122static void EmitOR(MCStreamer &OutStreamer, MCOperand &RS1,
123 MCOperand &Imm, MCOperand &RD)
124{
125 MCInst ORInst;
126 ORInst.setOpcode(SP::ORri);
127 ORInst.addOperand(RD);
128 ORInst.addOperand(RS1);
129 ORInst.addOperand(Imm);
130 OutStreamer.EmitInstruction(ORInst);
131}
132
Benjamin Kramerdb5122f2014-01-05 20:26:05 +0000133static void EmitADD(MCStreamer &OutStreamer,
134 MCOperand &RS1, MCOperand &RS2, MCOperand &RD)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000135{
136 MCInst ADDInst;
137 ADDInst.setOpcode(SP::ADDrr);
138 ADDInst.addOperand(RD);
139 ADDInst.addOperand(RS1);
140 ADDInst.addOperand(RS2);
141 OutStreamer.EmitInstruction(ADDInst);
142}
143
144static void LowerGETPCXAndEmitMCInsts(const MachineInstr *MI,
145 MCStreamer &OutStreamer,
146 MCContext &OutContext)
147{
148 const MachineOperand &MO = MI->getOperand(0);
149 MCSymbol *StartLabel = OutContext.CreateTempSymbol();
150 MCSymbol *EndLabel = OutContext.CreateTempSymbol();
151 MCSymbol *SethiLabel = OutContext.CreateTempSymbol();
152 MCSymbol *GOTLabel =
153 OutContext.GetOrCreateSymbol(Twine("_GLOBAL_OFFSET_TABLE_"));
154
155 assert(MO.getReg() != SP::O7 &&
156 "%o7 is assigned as destination for getpcx!");
157
158 MCOperand MCRegOP = MCOperand::CreateReg(MO.getReg());
159 MCOperand RegO7 = MCOperand::CreateReg(SP::O7);
160
161 // <StartLabel>:
162 // call <EndLabel>
163 // <SethiLabel>:
164 // sethi %hi(_GLOBAL_OFFSET_TABLE_+(<SethiLabel>-<StartLabel>)), <MO>
165 // <EndLabel>:
166 // or <MO>, %lo(_GLOBAL_OFFSET_TABLE_+(<EndLabel>-<StartLabel>))), <MO>
167 // add <MO>, %o7, <MO>
168
169 OutStreamer.EmitLabel(StartLabel);
170 MCOperand Callee = createPCXCallOP(EndLabel, OutContext);
171 EmitCall(OutStreamer, Callee);
172 OutStreamer.EmitLabel(SethiLabel);
173 MCOperand hiImm = createPCXRelExprOp(SparcMCExpr::VK_Sparc_HI,
174 GOTLabel, StartLabel, SethiLabel,
175 OutContext);
176 EmitSETHI(OutStreamer, hiImm, MCRegOP);
177 OutStreamer.EmitLabel(EndLabel);
178 MCOperand loImm = createPCXRelExprOp(SparcMCExpr::VK_Sparc_LO,
179 GOTLabel, StartLabel, EndLabel,
180 OutContext);
181 EmitOR(OutStreamer, MCRegOP, loImm, MCRegOP);
182 EmitADD(OutStreamer, MCRegOP, RegO7, MCRegOP);
183}
184
185void SparcAsmPrinter::EmitInstruction(const MachineInstr *MI)
186{
187 MCInst TmpInst;
188
189 switch (MI->getOpcode()) {
190 default: break;
191 case TargetOpcode::DBG_VALUE:
192 // FIXME: Debug Value.
193 return;
194 case SP::GETPCX:
195 LowerGETPCXAndEmitMCInsts(MI, OutStreamer, OutContext);
196 return;
197 }
198 LowerSparcMachineInstrToMCInst(MI, TmpInst, *this);
199 OutStreamer.EmitInstruction(TmpInst);
200}
Chris Lattner158e1f52006-02-05 05:50:24 +0000201
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000202void SparcAsmPrinter::EmitFunctionBodyStart() {
203 if (!TM.getSubtarget<SparcSubtarget>().is64Bit())
204 return;
205
206 const MachineRegisterInfo &MRI = MF->getRegInfo();
207 const unsigned globalRegs[] = { SP::G2, SP::G3, SP::G6, SP::G7, 0 };
208 for (unsigned i = 0; globalRegs[i] != 0; ++i) {
209 unsigned reg = globalRegs[i];
Venkatraman Govindarajuf79528c2013-11-24 18:41:49 +0000210 if (MRI.use_empty(reg))
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000211 continue;
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000212
213 if (reg == SP::G6 || reg == SP::G7)
214 getTargetStreamer().emitSparcRegisterIgnore(reg);
215 else
216 getTargetStreamer().emitSparcRegisterScratch(reg);
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000217 }
218}
219
Chris Lattner76c564b2010-04-04 04:47:45 +0000220void SparcAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
221 raw_ostream &O) {
Rafael Espindola58873562014-01-03 19:21:54 +0000222 const DataLayout *DL = TM.getDataLayout();
Chris Lattner158e1f52006-02-05 05:50:24 +0000223 const MachineOperand &MO = MI->getOperand (opNum);
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000224 unsigned TF = MO.getTargetFlags();
225#ifndef NDEBUG
226 // Verify the target flags.
227 if (MO.isGlobal() || MO.isSymbol() || MO.isCPI()) {
228 if (MI->getOpcode() == SP::CALL)
229 assert(TF == SPII::MO_NO_FLAG &&
230 "Cannot handle target flags on call address");
Venkatraman Govindaraju3e3a29a2013-12-29 07:15:09 +0000231 else if (MI->getOpcode() == SP::SETHIi || MI->getOpcode() == SP::SETHIXi)
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000232 assert((TF == SPII::MO_HI || TF == SPII::MO_H44 || TF == SPII::MO_HH
233 || TF == SPII::MO_TLS_GD_HI22
234 || TF == SPII::MO_TLS_LDM_HI22
235 || TF == SPII::MO_TLS_LDO_HIX22
236 || TF == SPII::MO_TLS_IE_HI22
237 || TF == SPII::MO_TLS_LE_HIX22) &&
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000238 "Invalid target flags for address operand on sethi");
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000239 else if (MI->getOpcode() == SP::TLS_CALL)
240 assert((TF == SPII::MO_NO_FLAG
241 || TF == SPII::MO_TLS_GD_CALL
242 || TF == SPII::MO_TLS_LDM_CALL) &&
243 "Cannot handle target flags on tls call address");
244 else if (MI->getOpcode() == SP::TLS_ADDrr)
245 assert((TF == SPII::MO_TLS_GD_ADD || TF == SPII::MO_TLS_LDM_ADD
246 || TF == SPII::MO_TLS_LDO_ADD || TF == SPII::MO_TLS_IE_ADD) &&
247 "Cannot handle target flags on add for TLS");
248 else if (MI->getOpcode() == SP::TLS_LDrr)
249 assert(TF == SPII::MO_TLS_IE_LD &&
250 "Cannot handle target flags on ld for TLS");
251 else if (MI->getOpcode() == SP::TLS_LDXrr)
252 assert(TF == SPII::MO_TLS_IE_LDX &&
253 "Cannot handle target flags on ldx for TLS");
Venkatraman Govindaraju3e3a29a2013-12-29 07:15:09 +0000254 else if (MI->getOpcode() == SP::XORri || MI->getOpcode() == SP::XORXri)
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000255 assert((TF == SPII::MO_TLS_LDO_LOX10 || TF == SPII::MO_TLS_LE_LOX10) &&
256 "Cannot handle target flags on xor for TLS");
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000257 else
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000258 assert((TF == SPII::MO_LO || TF == SPII::MO_M44 || TF == SPII::MO_L44
259 || TF == SPII::MO_HM
260 || TF == SPII::MO_TLS_GD_LO10
261 || TF == SPII::MO_TLS_LDM_LO10
262 || TF == SPII::MO_TLS_IE_LO10 ) &&
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000263 "Invalid target flags for small address operand");
Chris Lattner158e1f52006-02-05 05:50:24 +0000264 }
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000265#endif
266
267 bool CloseParen = true;
268 switch (TF) {
269 default:
270 llvm_unreachable("Unknown target flags on operand");
271 case SPII::MO_NO_FLAG:
272 CloseParen = false;
273 break;
274 case SPII::MO_LO: O << "%lo("; break;
275 case SPII::MO_HI: O << "%hi("; break;
276 case SPII::MO_H44: O << "%h44("; break;
277 case SPII::MO_M44: O << "%m44("; break;
278 case SPII::MO_L44: O << "%l44("; break;
279 case SPII::MO_HH: O << "%hh("; break;
280 case SPII::MO_HM: O << "%hm("; break;
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000281 case SPII::MO_TLS_GD_HI22: O << "%tgd_hi22("; break;
282 case SPII::MO_TLS_GD_LO10: O << "%tgd_lo10("; break;
283 case SPII::MO_TLS_GD_ADD: O << "%tgd_add("; break;
284 case SPII::MO_TLS_GD_CALL: O << "%tgd_call("; break;
285 case SPII::MO_TLS_LDM_HI22: O << "%tldm_hi22("; break;
286 case SPII::MO_TLS_LDM_LO10: O << "%tldm_lo10("; break;
287 case SPII::MO_TLS_LDM_ADD: O << "%tldm_add("; break;
288 case SPII::MO_TLS_LDM_CALL: O << "%tldm_call("; break;
289 case SPII::MO_TLS_LDO_HIX22: O << "%tldo_hix22("; break;
290 case SPII::MO_TLS_LDO_LOX10: O << "%tldo_lox10("; break;
291 case SPII::MO_TLS_LDO_ADD: O << "%tldo_add("; break;
292 case SPII::MO_TLS_IE_HI22: O << "%tie_hi22("; break;
293 case SPII::MO_TLS_IE_LO10: O << "%tie_lo10("; break;
294 case SPII::MO_TLS_IE_LD: O << "%tie_ld("; break;
295 case SPII::MO_TLS_IE_LDX: O << "%tie_ldx("; break;
296 case SPII::MO_TLS_IE_ADD: O << "%tie_add("; break;
297 case SPII::MO_TLS_LE_HIX22: O << "%tle_hix22("; break;
298 case SPII::MO_TLS_LE_LOX10: O << "%tle_lox10("; break;
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000299 }
300
Chris Lattner158e1f52006-02-05 05:50:24 +0000301 switch (MO.getType()) {
Chris Lattner10b71c02006-05-04 18:05:43 +0000302 case MachineOperand::MO_Register:
Benjamin Kramer20baffb2011-11-06 20:37:06 +0000303 O << "%" << StringRef(getRegisterName(MO.getReg())).lower();
Chris Lattner158e1f52006-02-05 05:50:24 +0000304 break;
305
Chris Lattnerfef7a2d2006-05-04 17:21:20 +0000306 case MachineOperand::MO_Immediate:
Chris Lattner5c463782007-12-30 20:49:49 +0000307 O << (int)MO.getImm();
Chris Lattner158e1f52006-02-05 05:50:24 +0000308 break;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000309 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner29bdac42010-03-13 21:04:28 +0000310 O << *MO.getMBB()->getSymbol();
Chris Lattner158e1f52006-02-05 05:50:24 +0000311 return;
Chris Lattner158e1f52006-02-05 05:50:24 +0000312 case MachineOperand::MO_GlobalAddress:
Rafael Espindola79858aa2013-10-29 17:07:16 +0000313 O << *getSymbol(MO.getGlobal());
Chris Lattner158e1f52006-02-05 05:50:24 +0000314 break;
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +0000315 case MachineOperand::MO_BlockAddress:
316 O << GetBlockAddressSymbol(MO.getBlockAddress())->getName();
317 break;
Chris Lattner158e1f52006-02-05 05:50:24 +0000318 case MachineOperand::MO_ExternalSymbol:
319 O << MO.getSymbolName();
320 break;
321 case MachineOperand::MO_ConstantPoolIndex:
Rafael Espindola58873562014-01-03 19:21:54 +0000322 O << DL->getPrivateGlobalPrefix() << "CPI" << getFunctionNumber() << "_"
Chris Lattnera5bb3702007-12-30 23:10:15 +0000323 << MO.getIndex();
Chris Lattner158e1f52006-02-05 05:50:24 +0000324 break;
325 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +0000326 llvm_unreachable("<unknown operand type>");
Chris Lattner158e1f52006-02-05 05:50:24 +0000327 }
328 if (CloseParen) O << ")";
329}
330
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000331void SparcAsmPrinter::printMemOperand(const MachineInstr *MI, int opNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000332 raw_ostream &O, const char *Modifier) {
333 printOperand(MI, opNum, O);
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000334
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000335 // If this is an ADD operand, emit it like normal operands.
336 if (Modifier && !strcmp(Modifier, "arith")) {
337 O << ", ";
Chris Lattner76c564b2010-04-04 04:47:45 +0000338 printOperand(MI, opNum+1, O);
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000339 return;
340 }
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000341
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000342 if (MI->getOperand(opNum+1).isReg() &&
Chris Lattner158e1f52006-02-05 05:50:24 +0000343 MI->getOperand(opNum+1).getReg() == SP::G0)
344 return; // don't print "+%g0"
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000345 if (MI->getOperand(opNum+1).isImm() &&
Chris Lattner5c463782007-12-30 20:49:49 +0000346 MI->getOperand(opNum+1).getImm() == 0)
Chris Lattner158e1f52006-02-05 05:50:24 +0000347 return; // don't print "+0"
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000348
Chris Lattner158e1f52006-02-05 05:50:24 +0000349 O << "+";
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000350 printOperand(MI, opNum+1, O);
Chris Lattner158e1f52006-02-05 05:50:24 +0000351}
352
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000353/// PrintAsmOperand - Print out an operand for an inline asm expression.
354///
355bool SparcAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
356 unsigned AsmVariant,
Chris Lattner3bb09762010-04-04 05:29:35 +0000357 const char *ExtraCode,
358 raw_ostream &O) {
Anton Korobeynikovb80b4852008-10-10 20:29:50 +0000359 if (ExtraCode && ExtraCode[0]) {
360 if (ExtraCode[1] != 0) return true; // Unknown modifier.
361
362 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000363 default:
364 // See if this is a generic print operand
365 return AsmPrinter::PrintAsmOperand(MI, OpNo, AsmVariant, ExtraCode, O);
Anton Korobeynikovb80b4852008-10-10 20:29:50 +0000366 case 'r':
367 break;
368 }
369 }
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000370
Chris Lattner76c564b2010-04-04 04:47:45 +0000371 printOperand(MI, OpNo, O);
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000372
373 return false;
374}
375
376bool SparcAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Chris Lattner3bb09762010-04-04 05:29:35 +0000377 unsigned OpNo, unsigned AsmVariant,
378 const char *ExtraCode,
379 raw_ostream &O) {
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000380 if (ExtraCode && ExtraCode[0])
381 return true; // Unknown modifier
382
383 O << '[';
Chris Lattner76c564b2010-04-04 04:47:45 +0000384 printMemOperand(MI, OpNo, O);
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000385 O << ']';
386
387 return false;
388}
Douglas Gregor1b731d52009-06-16 20:12:29 +0000389
Chris Lattner1fa9c2cc2010-02-17 18:52:56 +0000390/// isBlockOnlyReachableByFallthough - Return true if the basic block has
391/// exactly one predecessor and the control transfer mechanism between
392/// the predecessor and this block is a fall-through.
Chris Lattner29146d42010-03-06 07:02:28 +0000393///
394/// This overrides AsmPrinter's implementation to handle delay slots.
395bool SparcAsmPrinter::
396isBlockOnlyReachableByFallthrough(const MachineBasicBlock *MBB) const {
Chris Lattner1fa9c2cc2010-02-17 18:52:56 +0000397 // If this is a landing pad, it isn't a fall through. If it has no preds,
398 // then nothing falls through to it.
399 if (MBB->isLandingPad() || MBB->pred_empty())
400 return false;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000401
Chris Lattner1fa9c2cc2010-02-17 18:52:56 +0000402 // If there isn't exactly one predecessor, it can't be a fall through.
403 MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI;
404 ++PI2;
405 if (PI2 != MBB->pred_end())
406 return false;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000407
Chris Lattner1fa9c2cc2010-02-17 18:52:56 +0000408 // The predecessor has to be immediately before this block.
409 const MachineBasicBlock *Pred = *PI;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000410
Chris Lattner1fa9c2cc2010-02-17 18:52:56 +0000411 if (!Pred->isLayoutSuccessor(MBB))
412 return false;
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000413
Chris Lattner29146d42010-03-06 07:02:28 +0000414 // Check if the last terminator is an unconditional branch.
Chris Lattner1fa9c2cc2010-02-17 18:52:56 +0000415 MachineBasicBlock::const_iterator I = Pred->end();
Evan Cheng7f8e5632011-12-07 07:15:52 +0000416 while (I != Pred->begin() && !(--I)->isTerminator())
Chris Lattner29146d42010-03-06 07:02:28 +0000417 ; // Noop
Evan Cheng7f8e5632011-12-07 07:15:52 +0000418 return I == Pred->end() || !I->isBarrier();
Chris Lattner1fa9c2cc2010-02-17 18:52:56 +0000419}
420
Bob Wilson5a495fe2009-06-23 23:59:40 +0000421// Force static initialization.
Venkatraman Govindarajua54533ed2013-06-04 18:33:25 +0000422extern "C" void LLVMInitializeSparcAsmPrinter() {
Daniel Dunbar5680b4f2009-07-25 06:49:55 +0000423 RegisterAsmPrinter<SparcAsmPrinter> X(TheSparcTarget);
Chris Lattner8228b112010-02-04 06:34:01 +0000424 RegisterAsmPrinter<SparcAsmPrinter> Y(TheSparcV9Target);
Daniel Dunbare8338102009-07-15 20:24:03 +0000425}