blob: a6200103e4574dd96f10f5d1b9aea86b800c9d55 [file] [log] [blame]
Chris Lattner74f4ca72009-09-02 17:35:12 +00001//===-- X86MCInstLower.cpp - Convert X86 MachineInstr to an MCInst --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains code to lower X86 MachineInstrs to their corresponding
11// MCInst records.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner5159bbaf2009-09-20 07:41:30 +000015#include "X86AsmPrinter.h"
Craig Topperb25fda92012-03-17 18:46:09 +000016#include "InstPrinter/X86ATTInstPrinter.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "X86COFFMachineModuleInfo.h"
18#include "llvm/ADT/SmallString.h"
Chris Lattner05f40392009-09-16 06:25:03 +000019#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000020#include "llvm/CodeGen/StackMaps.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000021#include "llvm/IR/Mangler.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000022#include "llvm/IR/Type.h"
Evan Cheng1705ab02011-07-14 23:50:31 +000023#include "llvm/MC/MCAsmInfo.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000024#include "llvm/MC/MCContext.h"
25#include "llvm/MC/MCExpr.h"
26#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000027#include "llvm/MC/MCInstBuilder.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000028#include "llvm/MC/MCStreamer.h"
Chris Lattnere397df72010-03-12 19:42:40 +000029#include "llvm/MC/MCSymbol.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000030#include "llvm/Support/FormattedStream.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000031using namespace llvm;
32
Craig Topper2a3f7752012-10-16 06:01:50 +000033namespace {
34
35/// X86MCInstLower - This class is used to lower an MachineInstr into an MCInst.
36class X86MCInstLower {
37 MCContext &Ctx;
Craig Topper2a3f7752012-10-16 06:01:50 +000038 const MachineFunction &MF;
39 const TargetMachine &TM;
40 const MCAsmInfo &MAI;
41 X86AsmPrinter &AsmPrinter;
42public:
Rafael Espindola38c2e652013-10-29 16:11:22 +000043 X86MCInstLower(const MachineFunction &MF, X86AsmPrinter &asmprinter);
Craig Topper2a3f7752012-10-16 06:01:50 +000044
45 void Lower(const MachineInstr *MI, MCInst &OutMI) const;
46
47 MCSymbol *GetSymbolFromOperand(const MachineOperand &MO) const;
48 MCOperand LowerSymbolOperand(const MachineOperand &MO, MCSymbol *Sym) const;
49
50private:
51 MachineModuleInfoMachO &getMachOMMI() const;
Rafael Espindola38c2e652013-10-29 16:11:22 +000052 Mangler *getMang() const {
53 return AsmPrinter.Mang;
54 }
Craig Topper2a3f7752012-10-16 06:01:50 +000055};
56
57} // end anonymous namespace
58
Rafael Espindola38c2e652013-10-29 16:11:22 +000059X86MCInstLower::X86MCInstLower(const MachineFunction &mf,
Chris Lattnerb3f608b2010-07-22 21:10:04 +000060 X86AsmPrinter &asmprinter)
Rafael Espindola38c2e652013-10-29 16:11:22 +000061: Ctx(mf.getContext()), MF(mf), TM(mf.getTarget()),
Chris Lattner41ff5d42010-07-20 22:45:33 +000062 MAI(*TM.getMCAsmInfo()), AsmPrinter(asmprinter) {}
Chris Lattner31722082009-09-12 20:34:57 +000063
Chris Lattner05f40392009-09-16 06:25:03 +000064MachineModuleInfoMachO &X86MCInstLower::getMachOMMI() const {
Chris Lattner7fbdd7c2010-07-20 22:26:07 +000065 return MF.getMMI().getObjFileInfo<MachineModuleInfoMachO>();
Chris Lattner05f40392009-09-16 06:25:03 +000066}
67
Chris Lattner31722082009-09-12 20:34:57 +000068
Chris Lattnerd9d71862010-02-08 23:03:41 +000069/// GetSymbolFromOperand - Lower an MO_GlobalAddress or MO_ExternalSymbol
70/// operand to an MCSymbol.
Chris Lattner31722082009-09-12 20:34:57 +000071MCSymbol *X86MCInstLower::
Chris Lattnerd9d71862010-02-08 23:03:41 +000072GetSymbolFromOperand(const MachineOperand &MO) const {
Rafael Espindola58873562014-01-03 19:21:54 +000073 const DataLayout *DL = TM.getDataLayout();
Michael Liao6f720612012-10-17 02:22:27 +000074 assert((MO.isGlobal() || MO.isSymbol() || MO.isMBB()) && "Isn't a symbol reference");
Chris Lattnerd9d71862010-02-08 23:03:41 +000075
Chris Lattner35ed98a2009-09-11 05:58:44 +000076 SmallString<128> Name;
Rafael Espindolad5bd5a42013-11-28 20:12:44 +000077 StringRef Suffix;
78
79 switch (MO.getTargetFlags()) {
80 case X86II::MO_DLLIMPORT:
81 // Handle dllimport linkage.
82 Name += "__imp_";
83 break;
84 case X86II::MO_DARWIN_STUB:
85 Suffix = "$stub";
86 break;
87 case X86II::MO_DARWIN_NONLAZY:
88 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
89 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
90 Suffix = "$non_lazy_ptr";
91 break;
92 }
Chad Rosier24c19d22012-08-01 18:39:17 +000093
Rafael Espindola01d19d022013-12-05 05:19:12 +000094 if (!Suffix.empty())
Rafael Espindola58873562014-01-03 19:21:54 +000095 Name += DL->getPrivateGlobalPrefix();
Rafael Espindola01d19d022013-12-05 05:19:12 +000096
97 unsigned PrefixLen = Name.size();
98
Michael Liao6f720612012-10-17 02:22:27 +000099 if (MO.isGlobal()) {
Chris Lattnere397df72010-03-12 19:42:40 +0000100 const GlobalValue *GV = MO.getGlobal();
Rafael Espindola117b20c2013-12-05 05:53:12 +0000101 getMang()->getNameWithPrefix(Name, GV);
Michael Liao6f720612012-10-17 02:22:27 +0000102 } else if (MO.isSymbol()) {
Rafael Espindola3e3a3f12013-11-28 08:59:52 +0000103 getMang()->getNameWithPrefix(Name, MO.getSymbolName());
Michael Liao6f720612012-10-17 02:22:27 +0000104 } else if (MO.isMBB()) {
105 Name += MO.getMBB()->getSymbol()->getName();
Chris Lattner17ec6b12009-09-20 06:45:52 +0000106 }
Rafael Espindola01d19d022013-12-05 05:19:12 +0000107 unsigned OrigLen = Name.size() - PrefixLen;
Chris Lattnerd9d71862010-02-08 23:03:41 +0000108
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000109 Name += Suffix;
Rafael Espindola01d19d022013-12-05 05:19:12 +0000110 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name);
111
112 StringRef OrigName = StringRef(Name).substr(PrefixLen, OrigLen);
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000113
Chris Lattnerd9d71862010-02-08 23:03:41 +0000114 // If the target flags on the operand changes the name of the symbol, do that
115 // before we return the symbol.
Chris Lattner74f4ca72009-09-02 17:35:12 +0000116 switch (MO.getTargetFlags()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000117 default: break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000118 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner446d5892009-09-11 06:59:18 +0000119 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000120 MachineModuleInfoImpl::StubValueTy &StubSym =
121 getMachOMMI().getGVStubEntry(Sym);
122 if (StubSym.getPointer() == 0) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000123 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000124 StubSym =
125 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000126 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000127 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000128 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000129 break;
Chris Lattner446d5892009-09-11 06:59:18 +0000130 }
Chris Lattner19a9f422009-09-11 07:03:20 +0000131 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000132 MachineModuleInfoImpl::StubValueTy &StubSym =
133 getMachOMMI().getHiddenGVStubEntry(Sym);
134 if (StubSym.getPointer() == 0) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000135 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000136 StubSym =
137 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000138 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000139 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000140 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000141 break;
Chris Lattnerd9d71862010-02-08 23:03:41 +0000142 }
143 case X86II::MO_DARWIN_STUB: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000144 MachineModuleInfoImpl::StubValueTy &StubSym =
145 getMachOMMI().getFnStubEntry(Sym);
146 if (StubSym.getPointer())
Chris Lattnerd9d71862010-02-08 23:03:41 +0000147 return Sym;
Chad Rosier24c19d22012-08-01 18:39:17 +0000148
Chris Lattnerd9d71862010-02-08 23:03:41 +0000149 if (MO.isGlobal()) {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000150 StubSym =
151 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000152 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000153 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000154 } else {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000155 StubSym =
156 MachineModuleInfoImpl::
Rafael Espindola01d19d022013-12-05 05:19:12 +0000157 StubValueTy(Ctx.GetOrCreateSymbol(OrigName), false);
Chris Lattner446d5892009-09-11 06:59:18 +0000158 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000159 break;
Chris Lattner9a7edd62009-09-11 06:36:33 +0000160 }
Chris Lattnerc5a95c52009-09-09 00:10:14 +0000161 }
Chris Lattnerd9d71862010-02-08 23:03:41 +0000162
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000163 return Sym;
Chris Lattner74f4ca72009-09-02 17:35:12 +0000164}
165
Chris Lattner31722082009-09-12 20:34:57 +0000166MCOperand X86MCInstLower::LowerSymbolOperand(const MachineOperand &MO,
167 MCSymbol *Sym) const {
Chris Lattnerc7b00732009-09-03 07:30:56 +0000168 // FIXME: We would like an efficient form for this, so we don't have to do a
169 // lot of extra uniquing.
Chris Lattner99777dd2010-02-08 22:52:47 +0000170 const MCExpr *Expr = 0;
Daniel Dunbar55992562010-03-15 23:51:06 +0000171 MCSymbolRefExpr::VariantKind RefKind = MCSymbolRefExpr::VK_None;
Chad Rosier24c19d22012-08-01 18:39:17 +0000172
Chris Lattner6370d562009-09-03 04:56:20 +0000173 switch (MO.getTargetFlags()) {
Chris Lattner954b9cd2009-09-03 05:06:07 +0000174 default: llvm_unreachable("Unknown target flag on GV operand");
175 case X86II::MO_NO_FLAG: // No flag.
Chris Lattner954b9cd2009-09-03 05:06:07 +0000176 // These affect the name of the symbol, not any suffix.
177 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000178 case X86II::MO_DLLIMPORT:
179 case X86II::MO_DARWIN_STUB:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000180 break;
Chad Rosier24c19d22012-08-01 18:39:17 +0000181
Eric Christopherb0e1a452010-06-03 04:07:48 +0000182 case X86II::MO_TLVP: RefKind = MCSymbolRefExpr::VK_TLVP; break;
183 case X86II::MO_TLVP_PIC_BASE:
Chris Lattner769aedd2010-07-14 23:04:59 +0000184 Expr = MCSymbolRefExpr::Create(Sym, MCSymbolRefExpr::VK_TLVP, Ctx);
185 // Subtract the pic base.
186 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattner7077efe2010-11-14 22:48:15 +0000187 MCSymbolRefExpr::Create(MF.getPICBaseSymbol(),
Chris Lattner769aedd2010-07-14 23:04:59 +0000188 Ctx),
189 Ctx);
190 break;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000191 case X86II::MO_SECREL: RefKind = MCSymbolRefExpr::VK_SECREL; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000192 case X86II::MO_TLSGD: RefKind = MCSymbolRefExpr::VK_TLSGD; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000193 case X86II::MO_TLSLD: RefKind = MCSymbolRefExpr::VK_TLSLD; break;
194 case X86II::MO_TLSLDM: RefKind = MCSymbolRefExpr::VK_TLSLDM; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000195 case X86II::MO_GOTTPOFF: RefKind = MCSymbolRefExpr::VK_GOTTPOFF; break;
196 case X86II::MO_INDNTPOFF: RefKind = MCSymbolRefExpr::VK_INDNTPOFF; break;
197 case X86II::MO_TPOFF: RefKind = MCSymbolRefExpr::VK_TPOFF; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000198 case X86II::MO_DTPOFF: RefKind = MCSymbolRefExpr::VK_DTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000199 case X86II::MO_NTPOFF: RefKind = MCSymbolRefExpr::VK_NTPOFF; break;
Hans Wennborgf9d0e442012-05-11 10:11:01 +0000200 case X86II::MO_GOTNTPOFF: RefKind = MCSymbolRefExpr::VK_GOTNTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000201 case X86II::MO_GOTPCREL: RefKind = MCSymbolRefExpr::VK_GOTPCREL; break;
202 case X86II::MO_GOT: RefKind = MCSymbolRefExpr::VK_GOT; break;
203 case X86II::MO_GOTOFF: RefKind = MCSymbolRefExpr::VK_GOTOFF; break;
204 case X86II::MO_PLT: RefKind = MCSymbolRefExpr::VK_PLT; break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000205 case X86II::MO_PIC_BASE_OFFSET:
206 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
207 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
Chris Lattner99777dd2010-02-08 22:52:47 +0000208 Expr = MCSymbolRefExpr::Create(Sym, Ctx);
Chris Lattner954b9cd2009-09-03 05:06:07 +0000209 // Subtract the pic base.
Chad Rosier24c19d22012-08-01 18:39:17 +0000210 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattner7077efe2010-11-14 22:48:15 +0000211 MCSymbolRefExpr::Create(MF.getPICBaseSymbol(), Ctx),
Chris Lattner31722082009-09-12 20:34:57 +0000212 Ctx);
Chris Lattner2366d952010-07-20 22:30:53 +0000213 if (MO.isJTI() && MAI.hasSetDirective()) {
Evan Chengd0d8e332010-04-12 23:07:17 +0000214 // If .set directive is supported, use it to reduce the number of
215 // relocations the assembler will generate for differences between
216 // local labels. This is only safe when the symbols are in the same
217 // section so we are restricting it to jumptable references.
218 MCSymbol *Label = Ctx.CreateTempSymbol();
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000219 AsmPrinter.OutStreamer.EmitAssignment(Label, Expr);
Evan Chengd0d8e332010-04-12 23:07:17 +0000220 Expr = MCSymbolRefExpr::Create(Label, Ctx);
221 }
Chris Lattner954b9cd2009-09-03 05:06:07 +0000222 break;
Chris Lattnerc7b00732009-09-03 07:30:56 +0000223 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000224
Daniel Dunbar55992562010-03-15 23:51:06 +0000225 if (Expr == 0)
226 Expr = MCSymbolRefExpr::Create(Sym, RefKind, Ctx);
Chad Rosier24c19d22012-08-01 18:39:17 +0000227
Michael Liao6f720612012-10-17 02:22:27 +0000228 if (!MO.isJTI() && !MO.isMBB() && MO.getOffset())
Chris Lattner31722082009-09-12 20:34:57 +0000229 Expr = MCBinaryExpr::CreateAdd(Expr,
230 MCConstantExpr::Create(MO.getOffset(), Ctx),
231 Ctx);
Chris Lattner5daf6192009-09-03 04:44:53 +0000232 return MCOperand::CreateExpr(Expr);
233}
234
Chris Lattner482c5df2009-09-11 04:28:13 +0000235
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000236/// \brief Simplify FOO $imm, %{al,ax,eax,rax} to FOO $imm, for instruction with
237/// a short fixed-register form.
238static void SimplifyShortImmForm(MCInst &Inst, unsigned Opcode) {
239 unsigned ImmOp = Inst.getNumOperands() - 1;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000240 assert(Inst.getOperand(0).isReg() &&
241 (Inst.getOperand(ImmOp).isImm() || Inst.getOperand(ImmOp).isExpr()) &&
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000242 ((Inst.getNumOperands() == 3 && Inst.getOperand(1).isReg() &&
243 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) ||
244 Inst.getNumOperands() == 2) && "Unexpected instruction!");
245
246 // Check whether the destination register can be fixed.
247 unsigned Reg = Inst.getOperand(0).getReg();
248 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
249 return;
250
251 // If so, rewrite the instruction.
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000252 MCOperand Saved = Inst.getOperand(ImmOp);
253 Inst = MCInst();
254 Inst.setOpcode(Opcode);
255 Inst.addOperand(Saved);
256}
257
Benjamin Kramer068a2252013-07-12 18:06:44 +0000258/// \brief If a movsx instruction has a shorter encoding for the used register
259/// simplify the instruction to use it instead.
260static void SimplifyMOVSX(MCInst &Inst) {
261 unsigned NewOpcode = 0;
262 unsigned Op0 = Inst.getOperand(0).getReg(), Op1 = Inst.getOperand(1).getReg();
263 switch (Inst.getOpcode()) {
264 default:
265 llvm_unreachable("Unexpected instruction!");
266 case X86::MOVSX16rr8: // movsbw %al, %ax --> cbtw
267 if (Op0 == X86::AX && Op1 == X86::AL)
268 NewOpcode = X86::CBW;
269 break;
270 case X86::MOVSX32rr16: // movswl %ax, %eax --> cwtl
271 if (Op0 == X86::EAX && Op1 == X86::AX)
272 NewOpcode = X86::CWDE;
273 break;
274 case X86::MOVSX64rr32: // movslq %eax, %rax --> cltq
275 if (Op0 == X86::RAX && Op1 == X86::EAX)
276 NewOpcode = X86::CDQE;
277 break;
278 }
279
280 if (NewOpcode != 0) {
281 Inst = MCInst();
282 Inst.setOpcode(NewOpcode);
283 }
284}
285
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000286/// \brief Simplify things like MOV32rm to MOV32o32a.
Eli Friedman51ec7452010-08-16 21:03:32 +0000287static void SimplifyShortMoveForm(X86AsmPrinter &Printer, MCInst &Inst,
288 unsigned Opcode) {
289 // Don't make these simplifications in 64-bit mode; other assemblers don't
290 // perform them because they make the code larger.
291 if (Printer.getSubtarget().is64Bit())
292 return;
293
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000294 bool IsStore = Inst.getOperand(0).isReg() && Inst.getOperand(1).isReg();
295 unsigned AddrBase = IsStore;
296 unsigned RegOp = IsStore ? 0 : 5;
297 unsigned AddrOp = AddrBase + 3;
298 assert(Inst.getNumOperands() == 6 && Inst.getOperand(RegOp).isReg() &&
299 Inst.getOperand(AddrBase + 0).isReg() && // base
300 Inst.getOperand(AddrBase + 1).isImm() && // scale
301 Inst.getOperand(AddrBase + 2).isReg() && // index register
302 (Inst.getOperand(AddrOp).isExpr() || // address
303 Inst.getOperand(AddrOp).isImm())&&
304 Inst.getOperand(AddrBase + 4).isReg() && // segment
305 "Unexpected instruction!");
306
307 // Check whether the destination register can be fixed.
308 unsigned Reg = Inst.getOperand(RegOp).getReg();
309 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
310 return;
311
312 // Check whether this is an absolute address.
Chad Rosier24c19d22012-08-01 18:39:17 +0000313 // FIXME: We know TLVP symbol refs aren't, but there should be a better way
Eric Christopher29b58af2010-06-17 00:51:48 +0000314 // to do this here.
315 bool Absolute = true;
316 if (Inst.getOperand(AddrOp).isExpr()) {
317 const MCExpr *MCE = Inst.getOperand(AddrOp).getExpr();
318 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(MCE))
319 if (SRE->getKind() == MCSymbolRefExpr::VK_TLVP)
320 Absolute = false;
321 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000322
Eric Christopher29b58af2010-06-17 00:51:48 +0000323 if (Absolute &&
324 (Inst.getOperand(AddrBase + 0).getReg() != 0 ||
325 Inst.getOperand(AddrBase + 2).getReg() != 0 ||
326 Inst.getOperand(AddrBase + 4).getReg() != 0 ||
327 Inst.getOperand(AddrBase + 1).getImm() != 1))
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000328 return;
329
330 // If so, rewrite the instruction.
331 MCOperand Saved = Inst.getOperand(AddrOp);
332 Inst = MCInst();
333 Inst.setOpcode(Opcode);
334 Inst.addOperand(Saved);
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000335}
Chris Lattner31722082009-09-12 20:34:57 +0000336
337void X86MCInstLower::Lower(const MachineInstr *MI, MCInst &OutMI) const {
338 OutMI.setOpcode(MI->getOpcode());
Chad Rosier24c19d22012-08-01 18:39:17 +0000339
Chris Lattner31722082009-09-12 20:34:57 +0000340 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
341 const MachineOperand &MO = MI->getOperand(i);
Chad Rosier24c19d22012-08-01 18:39:17 +0000342
Chris Lattner31722082009-09-12 20:34:57 +0000343 MCOperand MCOp;
344 switch (MO.getType()) {
345 default:
346 MI->dump();
347 llvm_unreachable("unknown operand type");
348 case MachineOperand::MO_Register:
Chris Lattner0b4a59f2009-10-19 23:35:57 +0000349 // Ignore all implicit register operands.
350 if (MO.isImplicit()) continue;
Chris Lattner31722082009-09-12 20:34:57 +0000351 MCOp = MCOperand::CreateReg(MO.getReg());
352 break;
353 case MachineOperand::MO_Immediate:
354 MCOp = MCOperand::CreateImm(MO.getImm());
355 break;
356 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner31722082009-09-12 20:34:57 +0000357 case MachineOperand::MO_GlobalAddress:
Chris Lattner31722082009-09-12 20:34:57 +0000358 case MachineOperand::MO_ExternalSymbol:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000359 MCOp = LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Chris Lattner31722082009-09-12 20:34:57 +0000360 break;
361 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000362 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetJTISymbol(MO.getIndex()));
Chris Lattner31722082009-09-12 20:34:57 +0000363 break;
364 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000365 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetCPISymbol(MO.getIndex()));
Chris Lattner31722082009-09-12 20:34:57 +0000366 break;
Dan Gohmanf7c42992009-10-30 01:28:02 +0000367 case MachineOperand::MO_BlockAddress:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000368 MCOp = LowerSymbolOperand(MO,
369 AsmPrinter.GetBlockAddressSymbol(MO.getBlockAddress()));
Dan Gohmanf7c42992009-10-30 01:28:02 +0000370 break;
Jakob Stoklund Olesenf1fb1d22012-01-18 23:52:19 +0000371 case MachineOperand::MO_RegisterMask:
372 // Ignore call clobbers.
373 continue;
Chris Lattner31722082009-09-12 20:34:57 +0000374 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000375
Chris Lattner31722082009-09-12 20:34:57 +0000376 OutMI.addOperand(MCOp);
377 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000378
Chris Lattner31722082009-09-12 20:34:57 +0000379 // Handle a few special cases to eliminate operand modifiers.
Chris Lattner626656a2010-10-08 03:54:52 +0000380ReSimplify:
Chris Lattner31722082009-09-12 20:34:57 +0000381 switch (OutMI.getOpcode()) {
Tim Northover6833e3f2013-06-10 20:43:49 +0000382 case X86::LEA64_32r:
Chris Lattnerf4693072010-07-08 23:46:44 +0000383 case X86::LEA64r:
384 case X86::LEA16r:
385 case X86::LEA32r:
386 // LEA should have a segment register, but it must be empty.
387 assert(OutMI.getNumOperands() == 1+X86::AddrNumOperands &&
388 "Unexpected # of LEA operands");
389 assert(OutMI.getOperand(1+X86::AddrSegmentReg).getReg() == 0 &&
390 "LEA has segment specified!");
Chris Lattner31722082009-09-12 20:34:57 +0000391 break;
Chris Lattnere96d5342010-02-05 21:30:49 +0000392
Tim Northover3a1fd4c2013-06-01 09:55:14 +0000393 case X86::MOV32ri64:
394 OutMI.setOpcode(X86::MOV32ri);
395 break;
396
Craig Toppera66d81d2013-03-14 07:09:57 +0000397 // Commute operands to get a smaller encoding by using VEX.R instead of VEX.B
398 // if one of the registers is extended, but other isn't.
399 case X86::VMOVAPDrr:
400 case X86::VMOVAPDYrr:
401 case X86::VMOVAPSrr:
402 case X86::VMOVAPSYrr:
403 case X86::VMOVDQArr:
404 case X86::VMOVDQAYrr:
405 case X86::VMOVDQUrr:
406 case X86::VMOVDQUYrr:
Craig Toppera66d81d2013-03-14 07:09:57 +0000407 case X86::VMOVUPDrr:
408 case X86::VMOVUPDYrr:
409 case X86::VMOVUPSrr:
410 case X86::VMOVUPSYrr: {
Craig Topper612f7bf2013-03-16 03:44:31 +0000411 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
412 X86II::isX86_64ExtendedReg(OutMI.getOperand(1).getReg())) {
413 unsigned NewOpc;
414 switch (OutMI.getOpcode()) {
415 default: llvm_unreachable("Invalid opcode");
416 case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break;
417 case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break;
418 case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break;
419 case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break;
420 case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break;
421 case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break;
422 case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break;
423 case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break;
424 case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break;
425 case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break;
426 case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break;
427 case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break;
428 }
429 OutMI.setOpcode(NewOpc);
Craig Toppera66d81d2013-03-14 07:09:57 +0000430 }
Craig Topper612f7bf2013-03-16 03:44:31 +0000431 break;
432 }
433 case X86::VMOVSDrr:
434 case X86::VMOVSSrr: {
435 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
436 X86II::isX86_64ExtendedReg(OutMI.getOperand(2).getReg())) {
437 unsigned NewOpc;
438 switch (OutMI.getOpcode()) {
439 default: llvm_unreachable("Invalid opcode");
440 case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break;
441 case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break;
442 }
443 OutMI.setOpcode(NewOpc);
444 }
Craig Toppera66d81d2013-03-14 07:09:57 +0000445 break;
446 }
447
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000448 // TAILJMPr64, CALL64r, CALL64pcrel32 - These instructions have register
449 // inputs modeled as normal uses instead of implicit uses. As such, truncate
450 // off all but the first operand (the callee). FIXME: Change isel.
Daniel Dunbarb243dfb2010-05-19 08:07:12 +0000451 case X86::TAILJMPr64:
Daniel Dunbar45ace402010-05-19 04:31:36 +0000452 case X86::CALL64r:
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000453 case X86::CALL64pcrel32: {
Daniel Dunbar45ace402010-05-19 04:31:36 +0000454 unsigned Opcode = OutMI.getOpcode();
Chris Lattner9f465392010-05-18 21:40:18 +0000455 MCOperand Saved = OutMI.getOperand(0);
456 OutMI = MCInst();
Daniel Dunbar45ace402010-05-19 04:31:36 +0000457 OutMI.setOpcode(Opcode);
Chris Lattner9f465392010-05-18 21:40:18 +0000458 OutMI.addOperand(Saved);
459 break;
460 }
Daniel Dunbar45ace402010-05-19 04:31:36 +0000461
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000462 case X86::EH_RETURN:
463 case X86::EH_RETURN64: {
464 OutMI = MCInst();
465 OutMI.setOpcode(X86::RET);
466 break;
467 }
468
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000469 // TAILJMPd, TAILJMPd64 - Lower to the correct jump instructions.
Chris Lattner88c18562010-07-09 00:49:41 +0000470 case X86::TAILJMPr:
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000471 case X86::TAILJMPd:
472 case X86::TAILJMPd64: {
Chris Lattner88c18562010-07-09 00:49:41 +0000473 unsigned Opcode;
474 switch (OutMI.getOpcode()) {
Craig Topper4ed72782012-02-05 05:38:58 +0000475 default: llvm_unreachable("Invalid opcode");
Chris Lattner88c18562010-07-09 00:49:41 +0000476 case X86::TAILJMPr: Opcode = X86::JMP32r; break;
477 case X86::TAILJMPd:
478 case X86::TAILJMPd64: Opcode = X86::JMP_1; break;
479 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000480
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000481 MCOperand Saved = OutMI.getOperand(0);
482 OutMI = MCInst();
Chris Lattner88c18562010-07-09 00:49:41 +0000483 OutMI.setOpcode(Opcode);
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000484 OutMI.addOperand(Saved);
485 break;
486 }
487
Chris Lattner626656a2010-10-08 03:54:52 +0000488 // These are pseudo-ops for OR to help with the OR->ADD transformation. We do
489 // this with an ugly goto in case the resultant OR uses EAX and needs the
490 // short form.
Chris Lattnerdd774772010-10-08 03:57:25 +0000491 case X86::ADD16rr_DB: OutMI.setOpcode(X86::OR16rr); goto ReSimplify;
492 case X86::ADD32rr_DB: OutMI.setOpcode(X86::OR32rr); goto ReSimplify;
493 case X86::ADD64rr_DB: OutMI.setOpcode(X86::OR64rr); goto ReSimplify;
494 case X86::ADD16ri_DB: OutMI.setOpcode(X86::OR16ri); goto ReSimplify;
495 case X86::ADD32ri_DB: OutMI.setOpcode(X86::OR32ri); goto ReSimplify;
496 case X86::ADD64ri32_DB: OutMI.setOpcode(X86::OR64ri32); goto ReSimplify;
497 case X86::ADD16ri8_DB: OutMI.setOpcode(X86::OR16ri8); goto ReSimplify;
498 case X86::ADD32ri8_DB: OutMI.setOpcode(X86::OR32ri8); goto ReSimplify;
499 case X86::ADD64ri8_DB: OutMI.setOpcode(X86::OR64ri8); goto ReSimplify;
Chad Rosier24c19d22012-08-01 18:39:17 +0000500
Chris Lattner28aae172010-03-14 17:04:18 +0000501 // The assembler backend wants to see branches in their small form and relax
502 // them to their large form. The JIT can only handle the large form because
Chris Lattner87dd2d62010-03-14 17:10:52 +0000503 // it does not do relaxation. For now, translate the large form to the
Chris Lattner28aae172010-03-14 17:04:18 +0000504 // small one here.
505 case X86::JMP_4: OutMI.setOpcode(X86::JMP_1); break;
506 case X86::JO_4: OutMI.setOpcode(X86::JO_1); break;
507 case X86::JNO_4: OutMI.setOpcode(X86::JNO_1); break;
508 case X86::JB_4: OutMI.setOpcode(X86::JB_1); break;
509 case X86::JAE_4: OutMI.setOpcode(X86::JAE_1); break;
510 case X86::JE_4: OutMI.setOpcode(X86::JE_1); break;
511 case X86::JNE_4: OutMI.setOpcode(X86::JNE_1); break;
512 case X86::JBE_4: OutMI.setOpcode(X86::JBE_1); break;
513 case X86::JA_4: OutMI.setOpcode(X86::JA_1); break;
514 case X86::JS_4: OutMI.setOpcode(X86::JS_1); break;
515 case X86::JNS_4: OutMI.setOpcode(X86::JNS_1); break;
516 case X86::JP_4: OutMI.setOpcode(X86::JP_1); break;
517 case X86::JNP_4: OutMI.setOpcode(X86::JNP_1); break;
518 case X86::JL_4: OutMI.setOpcode(X86::JL_1); break;
519 case X86::JGE_4: OutMI.setOpcode(X86::JGE_1); break;
520 case X86::JLE_4: OutMI.setOpcode(X86::JLE_1); break;
521 case X86::JG_4: OutMI.setOpcode(X86::JG_1); break;
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000522
Eli Friedman02f2f892011-09-07 18:48:32 +0000523 // Atomic load and store require a separate pseudo-inst because Acquire
524 // implies mayStore and Release implies mayLoad; fix these to regular MOV
525 // instructions here
526 case X86::ACQUIRE_MOV8rm: OutMI.setOpcode(X86::MOV8rm); goto ReSimplify;
527 case X86::ACQUIRE_MOV16rm: OutMI.setOpcode(X86::MOV16rm); goto ReSimplify;
528 case X86::ACQUIRE_MOV32rm: OutMI.setOpcode(X86::MOV32rm); goto ReSimplify;
529 case X86::ACQUIRE_MOV64rm: OutMI.setOpcode(X86::MOV64rm); goto ReSimplify;
530 case X86::RELEASE_MOV8mr: OutMI.setOpcode(X86::MOV8mr); goto ReSimplify;
531 case X86::RELEASE_MOV16mr: OutMI.setOpcode(X86::MOV16mr); goto ReSimplify;
532 case X86::RELEASE_MOV32mr: OutMI.setOpcode(X86::MOV32mr); goto ReSimplify;
533 case X86::RELEASE_MOV64mr: OutMI.setOpcode(X86::MOV64mr); goto ReSimplify;
534
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000535 // We don't currently select the correct instruction form for instructions
536 // which have a short %eax, etc. form. Handle this by custom lowering, for
537 // now.
538 //
539 // Note, we are currently not handling the following instructions:
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000540 // MOV64ao8, MOV64o8a
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000541 // XCHG16ar, XCHG32ar, XCHG64ar
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000542 case X86::MOV8mr_NOREX:
Eli Friedman51ec7452010-08-16 21:03:32 +0000543 case X86::MOV8mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8ao8); break;
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000544 case X86::MOV8rm_NOREX:
Eli Friedman51ec7452010-08-16 21:03:32 +0000545 case X86::MOV8rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8o8a); break;
546 case X86::MOV16mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16ao16); break;
547 case X86::MOV16rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16o16a); break;
548 case X86::MOV32mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32ao32); break;
549 case X86::MOV32rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32o32a); break;
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000550
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000551 case X86::ADC8ri: SimplifyShortImmForm(OutMI, X86::ADC8i8); break;
552 case X86::ADC16ri: SimplifyShortImmForm(OutMI, X86::ADC16i16); break;
553 case X86::ADC32ri: SimplifyShortImmForm(OutMI, X86::ADC32i32); break;
554 case X86::ADC64ri32: SimplifyShortImmForm(OutMI, X86::ADC64i32); break;
555 case X86::ADD8ri: SimplifyShortImmForm(OutMI, X86::ADD8i8); break;
556 case X86::ADD16ri: SimplifyShortImmForm(OutMI, X86::ADD16i16); break;
557 case X86::ADD32ri: SimplifyShortImmForm(OutMI, X86::ADD32i32); break;
558 case X86::ADD64ri32: SimplifyShortImmForm(OutMI, X86::ADD64i32); break;
559 case X86::AND8ri: SimplifyShortImmForm(OutMI, X86::AND8i8); break;
560 case X86::AND16ri: SimplifyShortImmForm(OutMI, X86::AND16i16); break;
561 case X86::AND32ri: SimplifyShortImmForm(OutMI, X86::AND32i32); break;
562 case X86::AND64ri32: SimplifyShortImmForm(OutMI, X86::AND64i32); break;
563 case X86::CMP8ri: SimplifyShortImmForm(OutMI, X86::CMP8i8); break;
564 case X86::CMP16ri: SimplifyShortImmForm(OutMI, X86::CMP16i16); break;
565 case X86::CMP32ri: SimplifyShortImmForm(OutMI, X86::CMP32i32); break;
566 case X86::CMP64ri32: SimplifyShortImmForm(OutMI, X86::CMP64i32); break;
567 case X86::OR8ri: SimplifyShortImmForm(OutMI, X86::OR8i8); break;
568 case X86::OR16ri: SimplifyShortImmForm(OutMI, X86::OR16i16); break;
569 case X86::OR32ri: SimplifyShortImmForm(OutMI, X86::OR32i32); break;
570 case X86::OR64ri32: SimplifyShortImmForm(OutMI, X86::OR64i32); break;
571 case X86::SBB8ri: SimplifyShortImmForm(OutMI, X86::SBB8i8); break;
572 case X86::SBB16ri: SimplifyShortImmForm(OutMI, X86::SBB16i16); break;
573 case X86::SBB32ri: SimplifyShortImmForm(OutMI, X86::SBB32i32); break;
574 case X86::SBB64ri32: SimplifyShortImmForm(OutMI, X86::SBB64i32); break;
575 case X86::SUB8ri: SimplifyShortImmForm(OutMI, X86::SUB8i8); break;
576 case X86::SUB16ri: SimplifyShortImmForm(OutMI, X86::SUB16i16); break;
577 case X86::SUB32ri: SimplifyShortImmForm(OutMI, X86::SUB32i32); break;
578 case X86::SUB64ri32: SimplifyShortImmForm(OutMI, X86::SUB64i32); break;
579 case X86::TEST8ri: SimplifyShortImmForm(OutMI, X86::TEST8i8); break;
580 case X86::TEST16ri: SimplifyShortImmForm(OutMI, X86::TEST16i16); break;
581 case X86::TEST32ri: SimplifyShortImmForm(OutMI, X86::TEST32i32); break;
582 case X86::TEST64ri32: SimplifyShortImmForm(OutMI, X86::TEST64i32); break;
583 case X86::XOR8ri: SimplifyShortImmForm(OutMI, X86::XOR8i8); break;
584 case X86::XOR16ri: SimplifyShortImmForm(OutMI, X86::XOR16i16); break;
585 case X86::XOR32ri: SimplifyShortImmForm(OutMI, X86::XOR32i32); break;
586 case X86::XOR64ri32: SimplifyShortImmForm(OutMI, X86::XOR64i32); break;
Rafael Espindola66393c12011-10-26 21:12:27 +0000587
Benjamin Kramer068a2252013-07-12 18:06:44 +0000588 // Try to shrink some forms of movsx.
589 case X86::MOVSX16rr8:
590 case X86::MOVSX32rr16:
591 case X86::MOVSX64rr32:
592 SimplifyMOVSX(OutMI);
593 break;
Rafael Espindola66393c12011-10-26 21:12:27 +0000594 }
Chris Lattner31722082009-09-12 20:34:57 +0000595}
596
Rafael Espindolac4774792010-11-28 21:16:39 +0000597static void LowerTlsAddr(MCStreamer &OutStreamer,
598 X86MCInstLower &MCInstLowering,
599 const MachineInstr &MI) {
Hans Wennborg789acfb2012-06-01 16:27:21 +0000600
601 bool is64Bits = MI.getOpcode() == X86::TLS_addr64 ||
602 MI.getOpcode() == X86::TLS_base_addr64;
603
604 bool needsPadding = MI.getOpcode() == X86::TLS_addr64;
605
Rafael Espindolac4774792010-11-28 21:16:39 +0000606 MCContext &context = OutStreamer.getContext();
607
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000608 if (needsPadding)
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000609 OutStreamer.EmitInstruction(MCInstBuilder(X86::DATA16_PREFIX));
Hans Wennborg789acfb2012-06-01 16:27:21 +0000610
611 MCSymbolRefExpr::VariantKind SRVK;
612 switch (MI.getOpcode()) {
613 case X86::TLS_addr32:
614 case X86::TLS_addr64:
615 SRVK = MCSymbolRefExpr::VK_TLSGD;
616 break;
617 case X86::TLS_base_addr32:
618 SRVK = MCSymbolRefExpr::VK_TLSLDM;
619 break;
620 case X86::TLS_base_addr64:
621 SRVK = MCSymbolRefExpr::VK_TLSLD;
622 break;
623 default:
624 llvm_unreachable("unexpected opcode");
625 }
626
Rafael Espindolac4774792010-11-28 21:16:39 +0000627 MCSymbol *sym = MCInstLowering.GetSymbolFromOperand(MI.getOperand(3));
Hans Wennborg789acfb2012-06-01 16:27:21 +0000628 const MCSymbolRefExpr *symRef = MCSymbolRefExpr::Create(sym, SRVK, context);
Rafael Espindolac4774792010-11-28 21:16:39 +0000629
630 MCInst LEA;
631 if (is64Bits) {
632 LEA.setOpcode(X86::LEA64r);
633 LEA.addOperand(MCOperand::CreateReg(X86::RDI)); // dest
634 LEA.addOperand(MCOperand::CreateReg(X86::RIP)); // base
635 LEA.addOperand(MCOperand::CreateImm(1)); // scale
636 LEA.addOperand(MCOperand::CreateReg(0)); // index
637 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
638 LEA.addOperand(MCOperand::CreateReg(0)); // seg
Rafael Espindola55d11452012-06-07 18:39:19 +0000639 } else if (SRVK == MCSymbolRefExpr::VK_TLSLDM) {
640 LEA.setOpcode(X86::LEA32r);
641 LEA.addOperand(MCOperand::CreateReg(X86::EAX)); // dest
642 LEA.addOperand(MCOperand::CreateReg(X86::EBX)); // base
643 LEA.addOperand(MCOperand::CreateImm(1)); // scale
644 LEA.addOperand(MCOperand::CreateReg(0)); // index
645 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
646 LEA.addOperand(MCOperand::CreateReg(0)); // seg
Rafael Espindolac4774792010-11-28 21:16:39 +0000647 } else {
648 LEA.setOpcode(X86::LEA32r);
649 LEA.addOperand(MCOperand::CreateReg(X86::EAX)); // dest
650 LEA.addOperand(MCOperand::CreateReg(0)); // base
651 LEA.addOperand(MCOperand::CreateImm(1)); // scale
652 LEA.addOperand(MCOperand::CreateReg(X86::EBX)); // index
653 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
654 LEA.addOperand(MCOperand::CreateReg(0)); // seg
655 }
656 OutStreamer.EmitInstruction(LEA);
657
Hans Wennborg789acfb2012-06-01 16:27:21 +0000658 if (needsPadding) {
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000659 OutStreamer.EmitInstruction(MCInstBuilder(X86::DATA16_PREFIX));
660 OutStreamer.EmitInstruction(MCInstBuilder(X86::DATA16_PREFIX));
661 OutStreamer.EmitInstruction(MCInstBuilder(X86::REX64_PREFIX));
Rafael Espindolac4774792010-11-28 21:16:39 +0000662 }
663
Rafael Espindolac4774792010-11-28 21:16:39 +0000664 StringRef name = is64Bits ? "__tls_get_addr" : "___tls_get_addr";
665 MCSymbol *tlsGetAddr = context.GetOrCreateSymbol(name);
666 const MCSymbolRefExpr *tlsRef =
667 MCSymbolRefExpr::Create(tlsGetAddr,
668 MCSymbolRefExpr::VK_PLT,
669 context);
670
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000671 OutStreamer.EmitInstruction(MCInstBuilder(is64Bits ? X86::CALL64pcrel32
672 : X86::CALLpcrel32)
673 .addExpr(tlsRef));
Rafael Espindolac4774792010-11-28 21:16:39 +0000674}
Devang Patel50c94312010-04-28 01:39:28 +0000675
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000676/// \brief Emit the optimal amount of multi-byte nops on X86.
677static void EmitNops(MCStreamer &OS, unsigned NumBytes, bool Is64Bit) {
678 // This works only for 64bit. For 32bit we have to do additional checking if
679 // the CPU supports multi-byte nops.
680 assert(Is64Bit && "EmitNops only supports X86-64");
681 while (NumBytes) {
682 unsigned Opc, BaseReg, ScaleVal, IndexReg, Displacement, SegmentReg;
683 Opc = IndexReg = Displacement = SegmentReg = 0;
684 BaseReg = X86::RAX; ScaleVal = 1;
685 switch (NumBytes) {
686 case 0: llvm_unreachable("Zero nops?"); break;
687 case 1: NumBytes -= 1; Opc = X86::NOOP; break;
688 case 2: NumBytes -= 2; Opc = X86::XCHG16ar; break;
689 case 3: NumBytes -= 3; Opc = X86::NOOPL; break;
690 case 4: NumBytes -= 4; Opc = X86::NOOPL; Displacement = 8; break;
691 case 5: NumBytes -= 5; Opc = X86::NOOPL; Displacement = 8;
692 IndexReg = X86::RAX; break;
693 case 6: NumBytes -= 6; Opc = X86::NOOPW; Displacement = 8;
694 IndexReg = X86::RAX; break;
695 case 7: NumBytes -= 7; Opc = X86::NOOPL; Displacement = 512; break;
696 case 8: NumBytes -= 8; Opc = X86::NOOPL; Displacement = 512;
697 IndexReg = X86::RAX; break;
698 case 9: NumBytes -= 9; Opc = X86::NOOPW; Displacement = 512;
699 IndexReg = X86::RAX; break;
700 default: NumBytes -= 10; Opc = X86::NOOPW; Displacement = 512;
701 IndexReg = X86::RAX; SegmentReg = X86::CS; break;
702 }
703
704 unsigned NumPrefixes = std::min(NumBytes, 5U);
705 NumBytes -= NumPrefixes;
706 for (unsigned i = 0; i != NumPrefixes; ++i)
707 OS.EmitBytes("\x66");
708
709 switch (Opc) {
710 default: llvm_unreachable("Unexpected opcode"); break;
711 case X86::NOOP:
712 OS.EmitInstruction(MCInstBuilder(Opc));
713 break;
714 case X86::XCHG16ar:
715 OS.EmitInstruction(MCInstBuilder(Opc).addReg(X86::AX));
716 break;
717 case X86::NOOPL:
718 case X86::NOOPW:
719 OS.EmitInstruction(MCInstBuilder(Opc).addReg(BaseReg).addImm(ScaleVal)
720 .addReg(IndexReg)
721 .addImm(Displacement)
722 .addReg(SegmentReg));
723 break;
724 }
725 } // while (NumBytes)
726}
727
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000728// Lower a stackmap of the form:
729// <id>, <shadowBytes>, ...
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000730static void LowerSTACKMAP(MCStreamer &OS, StackMaps &SM,
731 const MachineInstr &MI, bool Is64Bit) {
732 unsigned NumBytes = MI.getOperand(1).getImm();
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000733 SM.recordStackMap(MI);
Andrew Trick153ebe62013-10-31 22:11:56 +0000734 // Emit padding.
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000735 // FIXME: These nops ensure that the stackmap's shadow is covered by
736 // instructions from the same basic block, but the nops should not be
737 // necessary if instructions from the same block follow the stackmap.
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000738 EmitNops(OS, NumBytes, Is64Bit);
Andrew Trick153ebe62013-10-31 22:11:56 +0000739}
740
Andrew Trick561f2212013-11-14 06:54:10 +0000741// Lower a patchpoint of the form:
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000742// [<def>], <id>, <numBytes>, <target>, <numArgs>, <cc>, ...
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000743static void LowerPATCHPOINT(MCStreamer &OS, StackMaps &SM,
744 const MachineInstr &MI, bool Is64Bit) {
745 assert(Is64Bit && "Patchpoint currently only supports X86-64");
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000746 SM.recordPatchPoint(MI);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +0000747
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000748 PatchPointOpers opers(&MI);
749 unsigned ScratchIdx = opers.getNextScratchIdx();
Andrew Trick561f2212013-11-14 06:54:10 +0000750 unsigned EncodedBytes = 0;
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000751 int64_t CallTarget = opers.getMetaOper(PatchPointOpers::TargetPos).getImm();
Andrew Trick561f2212013-11-14 06:54:10 +0000752 if (CallTarget) {
753 // Emit MOV to materialize the target address and the CALL to target.
754 // This is encoded with 12-13 bytes, depending on which register is used.
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000755 unsigned ScratchReg = MI.getOperand(ScratchIdx).getReg();
756 if (X86II::isX86_64ExtendedReg(ScratchReg))
757 EncodedBytes = 13;
758 else
759 EncodedBytes = 12;
760 OS.EmitInstruction(MCInstBuilder(X86::MOV64ri).addReg(ScratchReg)
761 .addImm(CallTarget));
762 OS.EmitInstruction(MCInstBuilder(X86::CALL64r).addReg(ScratchReg));
Andrew Trick561f2212013-11-14 06:54:10 +0000763 }
Andrew Trick153ebe62013-10-31 22:11:56 +0000764 // Emit padding.
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000765 unsigned NumBytes = opers.getMetaOper(PatchPointOpers::NBytesPos).getImm();
766 assert(NumBytes >= EncodedBytes &&
Andrew Trick153ebe62013-10-31 22:11:56 +0000767 "Patchpoint can't request size less than the length of a call.");
768
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000769 EmitNops(OS, NumBytes - EncodedBytes, Is64Bit);
Andrew Trick153ebe62013-10-31 22:11:56 +0000770}
771
Chris Lattner94a946c2010-01-28 01:02:27 +0000772void X86AsmPrinter::EmitInstruction(const MachineInstr *MI) {
Rafael Espindola38c2e652013-10-29 16:11:22 +0000773 X86MCInstLower MCInstLowering(*MF, *this);
Chris Lattner74f4ca72009-09-02 17:35:12 +0000774 switch (MI->getOpcode()) {
Dale Johannesenb36c7092010-04-06 22:45:26 +0000775 case TargetOpcode::DBG_VALUE:
David Blaikieb735b4d2013-06-16 20:34:27 +0000776 llvm_unreachable("Should be handled target independently");
Dale Johannesen5d7f0a02010-04-07 01:15:14 +0000777
Eric Christopher4abffad2010-08-05 18:34:30 +0000778 // Emit nothing here but a comment if we can.
779 case X86::Int_MemBarrier:
780 if (OutStreamer.hasRawTextSupport())
781 OutStreamer.EmitRawText(StringRef("\t#MEMBARRIER"));
782 return;
Owen Anderson0ca562e2011-10-04 23:26:17 +0000783
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000784
785 case X86::EH_RETURN:
786 case X86::EH_RETURN64: {
787 // Lower these as normal, but add some comments.
788 unsigned Reg = MI->getOperand(0).getReg();
789 OutStreamer.AddComment(StringRef("eh_return, addr: %") +
790 X86ATTInstPrinter::getRegisterName(Reg));
791 break;
792 }
Chris Lattner88c18562010-07-09 00:49:41 +0000793 case X86::TAILJMPr:
794 case X86::TAILJMPd:
795 case X86::TAILJMPd64:
796 // Lower these as normal, but add some comments.
797 OutStreamer.AddComment("TAILCALL");
798 break;
Rafael Espindolac4774792010-11-28 21:16:39 +0000799
800 case X86::TLS_addr32:
801 case X86::TLS_addr64:
Hans Wennborg789acfb2012-06-01 16:27:21 +0000802 case X86::TLS_base_addr32:
803 case X86::TLS_base_addr64:
Rafael Espindolac4774792010-11-28 21:16:39 +0000804 return LowerTlsAddr(OutStreamer, MCInstLowering, *MI);
805
Chris Lattner74f4ca72009-09-02 17:35:12 +0000806 case X86::MOVPC32r: {
807 // This is a pseudo op for a two instruction sequence with a label, which
808 // looks like:
809 // call "L1$pb"
810 // "L1$pb":
811 // popl %esi
Chad Rosier24c19d22012-08-01 18:39:17 +0000812
Chris Lattner74f4ca72009-09-02 17:35:12 +0000813 // Emit the call.
Chris Lattner7077efe2010-11-14 22:48:15 +0000814 MCSymbol *PICBase = MF->getPICBaseSymbol();
Chris Lattner74f4ca72009-09-02 17:35:12 +0000815 // FIXME: We would like an efficient form for this, so we don't have to do a
816 // lot of extra uniquing.
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000817 OutStreamer.EmitInstruction(MCInstBuilder(X86::CALLpcrel32)
818 .addExpr(MCSymbolRefExpr::Create(PICBase, OutContext)));
Chad Rosier24c19d22012-08-01 18:39:17 +0000819
Chris Lattner74f4ca72009-09-02 17:35:12 +0000820 // Emit the label.
821 OutStreamer.EmitLabel(PICBase);
Chad Rosier24c19d22012-08-01 18:39:17 +0000822
Chris Lattner74f4ca72009-09-02 17:35:12 +0000823 // popl $reg
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000824 OutStreamer.EmitInstruction(MCInstBuilder(X86::POP32r)
825 .addReg(MI->getOperand(0).getReg()));
Chris Lattner74f4ca72009-09-02 17:35:12 +0000826 return;
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000827 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000828
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000829 case X86::ADD32ri: {
830 // Lower the MO_GOT_ABSOLUTE_ADDRESS form of ADD32ri.
831 if (MI->getOperand(2).getTargetFlags() != X86II::MO_GOT_ABSOLUTE_ADDRESS)
832 break;
Chad Rosier24c19d22012-08-01 18:39:17 +0000833
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000834 // Okay, we have something like:
835 // EAX = ADD32ri EAX, MO_GOT_ABSOLUTE_ADDRESS(@MYGLOBAL)
Chad Rosier24c19d22012-08-01 18:39:17 +0000836
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000837 // For this, we want to print something like:
838 // MYGLOBAL + (. - PICBASE)
839 // However, we can't generate a ".", so just emit a new label here and refer
Chris Lattnerd7581392010-03-12 18:47:50 +0000840 // to it.
Chris Lattneraed00fa2010-03-17 05:41:18 +0000841 MCSymbol *DotSym = OutContext.CreateTempSymbol();
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000842 OutStreamer.EmitLabel(DotSym);
Chad Rosier24c19d22012-08-01 18:39:17 +0000843
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000844 // Now that we have emitted the label, lower the complex operand expression.
Chris Lattnerd9d71862010-02-08 23:03:41 +0000845 MCSymbol *OpSym = MCInstLowering.GetSymbolFromOperand(MI->getOperand(2));
Chad Rosier24c19d22012-08-01 18:39:17 +0000846
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000847 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
848 const MCExpr *PICBase =
Chris Lattner7077efe2010-11-14 22:48:15 +0000849 MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), OutContext);
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000850 DotExpr = MCBinaryExpr::CreateSub(DotExpr, PICBase, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +0000851
852 DotExpr = MCBinaryExpr::CreateAdd(MCSymbolRefExpr::Create(OpSym,OutContext),
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000853 DotExpr, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +0000854
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000855 OutStreamer.EmitInstruction(MCInstBuilder(X86::ADD32ri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000856 .addReg(MI->getOperand(0).getReg())
857 .addReg(MI->getOperand(1).getReg())
Benjamin Kramerebf576d2012-11-26 18:05:52 +0000858 .addExpr(DotExpr));
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000859 return;
860 }
Andrew Trick153ebe62013-10-31 22:11:56 +0000861
862 case TargetOpcode::STACKMAP:
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000863 return LowerSTACKMAP(OutStreamer, SM, *MI, Subtarget->is64Bit());
Andrew Trick153ebe62013-10-31 22:11:56 +0000864
865 case TargetOpcode::PATCHPOINT:
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000866 return LowerPATCHPOINT(OutStreamer, SM, *MI, Subtarget->is64Bit());
Lang Hamesc2b77232013-11-11 23:00:41 +0000867
868 case X86::MORESTACK_RET:
869 OutStreamer.EmitInstruction(MCInstBuilder(X86::RET));
870 return;
871
872 case X86::MORESTACK_RET_RESTORE_R10:
873 // Return, then restore R10.
874 OutStreamer.EmitInstruction(MCInstBuilder(X86::RET));
875 OutStreamer.EmitInstruction(MCInstBuilder(X86::MOV64rr)
876 .addReg(X86::R10)
877 .addReg(X86::RAX));
878 return;
Chris Lattner74f4ca72009-09-02 17:35:12 +0000879 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000880
Chris Lattner31722082009-09-12 20:34:57 +0000881 MCInst TmpInst;
882 MCInstLowering.Lower(MI, TmpInst);
Chris Lattner183ef682010-02-03 01:13:25 +0000883 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner74f4ca72009-09-02 17:35:12 +0000884}